xref: /linux/arch/sh/include/asm/processor.h (revision cdd5b5a9761fd66d17586e4f4ba6588c70e640ea)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2f15cbe6fSPaul Mundt #ifndef __ASM_SH_PROCESSOR_H
3f15cbe6fSPaul Mundt #define __ASM_SH_PROCESSOR_H
4f15cbe6fSPaul Mundt 
5f15cbe6fSPaul Mundt #include <asm/cpu-features.h>
681b66995SPaul Mundt #include <asm/cache.h>
7f15cbe6fSPaul Mundt 
8f15cbe6fSPaul Mundt #ifndef __ASSEMBLY__
9f15cbe6fSPaul Mundt /*
10f15cbe6fSPaul Mundt  *  CPU type and hardware bug flags. Kept separately for each CPU.
11f15cbe6fSPaul Mundt  *
12f15cbe6fSPaul Mundt  *  Each one of these also needs a CONFIG_CPU_SUBTYPE_xxx entry
13f15cbe6fSPaul Mundt  *  in arch/sh/mm/Kconfig, as well as an entry in arch/sh/kernel/setup.c
14f15cbe6fSPaul Mundt  *  for parsing the subtype in get_cpu_subtype().
15f15cbe6fSPaul Mundt  */
16f15cbe6fSPaul Mundt enum cpu_type {
17f15cbe6fSPaul Mundt 	/* SH-2 types */
185a846abaSRich Felker 	CPU_SH7619, CPU_J2,
19f15cbe6fSPaul Mundt 
20f15cbe6fSPaul Mundt 	/* SH-2A types */
210b25b7c8SPhil Edworthy 	CPU_SH7201, CPU_SH7203, CPU_SH7206, CPU_SH7263, CPU_SH7264, CPU_SH7269,
220b25b7c8SPhil Edworthy 	CPU_MXG,
23f15cbe6fSPaul Mundt 
24f15cbe6fSPaul Mundt 	/* SH-3 types */
25f15cbe6fSPaul Mundt 	CPU_SH7705, CPU_SH7706, CPU_SH7707,
26f15cbe6fSPaul Mundt 	CPU_SH7708, CPU_SH7708S, CPU_SH7708R,
27f15cbe6fSPaul Mundt 	CPU_SH7709, CPU_SH7709A, CPU_SH7710, CPU_SH7712,
28f15cbe6fSPaul Mundt 	CPU_SH7720, CPU_SH7721, CPU_SH7729,
29f15cbe6fSPaul Mundt 
30f15cbe6fSPaul Mundt 	/* SH-4 types */
31f15cbe6fSPaul Mundt 	CPU_SH7750, CPU_SH7750S, CPU_SH7750R, CPU_SH7751, CPU_SH7751R,
32f15cbe6fSPaul Mundt 	CPU_SH7760, CPU_SH4_202, CPU_SH4_501,
33f15cbe6fSPaul Mundt 
34f15cbe6fSPaul Mundt 	/* SH-4A types */
3555ba99ebSKuninori Morimoto 	CPU_SH7763, CPU_SH7770, CPU_SH7780, CPU_SH7781, CPU_SH7785, CPU_SH7786,
36fea88a0cSNobuhiro Iwamatsu 	CPU_SH7723, CPU_SH7724, CPU_SH7757, CPU_SH7734, CPU_SHX3,
37f15cbe6fSPaul Mundt 
38f15cbe6fSPaul Mundt 	/* SH4AL-DSP types */
39fac6c2a8SMagnus Damm 	CPU_SH7343, CPU_SH7722, CPU_SH7366, CPU_SH7372,
40f15cbe6fSPaul Mundt 
41f15cbe6fSPaul Mundt 	/* Unknown subtype */
42f15cbe6fSPaul Mundt 	CPU_SH_NONE
43f15cbe6fSPaul Mundt };
44f15cbe6fSPaul Mundt 
45e82da214SPaul Mundt enum cpu_family {
46e82da214SPaul Mundt 	CPU_FAMILY_SH2,
47e82da214SPaul Mundt 	CPU_FAMILY_SH2A,
48e82da214SPaul Mundt 	CPU_FAMILY_SH3,
49e82da214SPaul Mundt 	CPU_FAMILY_SH4,
50e82da214SPaul Mundt 	CPU_FAMILY_SH4A,
51e82da214SPaul Mundt 	CPU_FAMILY_SH4AL_DSP,
52e82da214SPaul Mundt 	CPU_FAMILY_UNKNOWN,
53e82da214SPaul Mundt };
54e82da214SPaul Mundt 
5581b66995SPaul Mundt /*
5681b66995SPaul Mundt  * TLB information structure
5781b66995SPaul Mundt  *
5881b66995SPaul Mundt  * Defined for both I and D tlb, per-processor.
5981b66995SPaul Mundt  */
6081b66995SPaul Mundt struct tlb_info {
6181b66995SPaul Mundt 	unsigned long long next;
6281b66995SPaul Mundt 	unsigned long long first;
6381b66995SPaul Mundt 	unsigned long long last;
6481b66995SPaul Mundt 
6581b66995SPaul Mundt 	unsigned int entries;
6681b66995SPaul Mundt 	unsigned int step;
6781b66995SPaul Mundt 
6881b66995SPaul Mundt 	unsigned long flags;
6981b66995SPaul Mundt };
7081b66995SPaul Mundt 
7181b66995SPaul Mundt struct sh_cpuinfo {
72e82da214SPaul Mundt 	unsigned int type, family;
7381b66995SPaul Mundt 	int cut_major, cut_minor;
7481b66995SPaul Mundt 	unsigned long loops_per_jiffy;
7581b66995SPaul Mundt 	unsigned long asid_cache;
7681b66995SPaul Mundt 
7781b66995SPaul Mundt 	struct cache_info icache;	/* Primary I-cache */
7881b66995SPaul Mundt 	struct cache_info dcache;	/* Primary D-cache */
7981b66995SPaul Mundt 	struct cache_info scache;	/* Secondary cache */
8081b66995SPaul Mundt 
8181b66995SPaul Mundt 	/* TLB info */
8281b66995SPaul Mundt 	struct tlb_info itlb;
8381b66995SPaul Mundt 	struct tlb_info dtlb;
8481b66995SPaul Mundt 
852f98492cSPaul Mundt 	unsigned int phys_bits;
8681b66995SPaul Mundt 	unsigned long flags;
8781b66995SPaul Mundt } __attribute__ ((aligned(L1_CACHE_BYTES)));
8881b66995SPaul Mundt 
8981b66995SPaul Mundt extern struct sh_cpuinfo cpu_data[];
9081b66995SPaul Mundt #define boot_cpu_data cpu_data[0]
9181b66995SPaul Mundt #define current_cpu_data cpu_data[smp_processor_id()]
9281b66995SPaul Mundt #define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
9381b66995SPaul Mundt 
94eb67cf14SPaul Mundt #define cpu_sleep()	__asm__ __volatile__ ("sleep" : : : "memory")
95eb67cf14SPaul Mundt #define cpu_relax()	barrier()
96eb67cf14SPaul Mundt 
97e839ca52SDavid Howells void default_idle(void);
98e839ca52SDavid Howells void stop_this_cpu(void *);
99e839ca52SDavid Howells 
100f15cbe6fSPaul Mundt /* Forward decl */
101fa43972fSPaul Mundt struct seq_operations;
1023ef2932bSPaul Mundt struct task_struct;
103fa43972fSPaul Mundt 
104fa43972fSPaul Mundt extern struct pt_regs fake_swapper_regs;
105f15cbe6fSPaul Mundt 
1064a6feab0SPaul Mundt extern void cpu_init(void);
107a9079ca0SPaul Mundt extern void cpu_probe(void);
108a9079ca0SPaul Mundt 
1093ef2932bSPaul Mundt /* arch/sh/kernel/process.c */
1103ef2932bSPaul Mundt extern unsigned int xstate_size;
1113ef2932bSPaul Mundt extern void free_thread_xstate(struct task_struct *);
1123ef2932bSPaul Mundt extern struct kmem_cache *task_xstate_cachep;
1133ef2932bSPaul Mundt 
11494ea5e44SPaul Mundt /* arch/sh/mm/alignment.c */
11594ea5e44SPaul Mundt extern int get_unalign_ctl(struct task_struct *, unsigned long addr);
11694ea5e44SPaul Mundt extern int set_unalign_ctl(struct task_struct *, unsigned int val);
11794ea5e44SPaul Mundt 
11894ea5e44SPaul Mundt #define GET_UNALIGN_CTL(tsk, addr)	get_unalign_ctl((tsk), (addr))
11994ea5e44SPaul Mundt #define SET_UNALIGN_CTL(tsk, val)	set_unalign_ctl((tsk), (val))
12094ea5e44SPaul Mundt 
121d9b9487aSPaul Mundt /* arch/sh/mm/init.c */
122d9b9487aSPaul Mundt extern unsigned int mem_init_done;
123d9b9487aSPaul Mundt 
124f15cbe6fSPaul Mundt /* arch/sh/kernel/setup.c */
125f15cbe6fSPaul Mundt const char *get_cpu_subtype(struct sh_cpuinfo *c);
126fa43972fSPaul Mundt extern const struct seq_operations cpuinfo_op;
127f15cbe6fSPaul Mundt 
12894ea5e44SPaul Mundt /* thread_struct flags */
12994ea5e44SPaul Mundt #define SH_THREAD_UAC_NOPRINT	(1 << 0)
13094ea5e44SPaul Mundt #define SH_THREAD_UAC_SIGBUS	(1 << 1)
13194ea5e44SPaul Mundt #define SH_THREAD_UAC_MASK	(SH_THREAD_UAC_NOPRINT | SH_THREAD_UAC_SIGBUS)
13294ea5e44SPaul Mundt 
133eb9b9b56SMagnus Damm /* processor boot mode configuration */
1340d4fdbb6SMagnus Damm #define MODE_PIN0 (1 << 0)
1350d4fdbb6SMagnus Damm #define MODE_PIN1 (1 << 1)
1360d4fdbb6SMagnus Damm #define MODE_PIN2 (1 << 2)
1370d4fdbb6SMagnus Damm #define MODE_PIN3 (1 << 3)
1380d4fdbb6SMagnus Damm #define MODE_PIN4 (1 << 4)
1390d4fdbb6SMagnus Damm #define MODE_PIN5 (1 << 5)
1400d4fdbb6SMagnus Damm #define MODE_PIN6 (1 << 6)
1410d4fdbb6SMagnus Damm #define MODE_PIN7 (1 << 7)
1420d4fdbb6SMagnus Damm #define MODE_PIN8 (1 << 8)
1430d4fdbb6SMagnus Damm #define MODE_PIN9 (1 << 9)
1440d4fdbb6SMagnus Damm #define MODE_PIN10 (1 << 10)
1450d4fdbb6SMagnus Damm #define MODE_PIN11 (1 << 11)
1460d4fdbb6SMagnus Damm #define MODE_PIN12 (1 << 12)
1470d4fdbb6SMagnus Damm #define MODE_PIN13 (1 << 13)
1480d4fdbb6SMagnus Damm #define MODE_PIN14 (1 << 14)
1490d4fdbb6SMagnus Damm #define MODE_PIN15 (1 << 15)
1500d4fdbb6SMagnus Damm 
151eb9b9b56SMagnus Damm int generic_mode_pins(void);
152eb9b9b56SMagnus Damm int test_mode_pin(int pin);
153eb9b9b56SMagnus Damm 
154f15cbe6fSPaul Mundt #ifdef CONFIG_VSYSCALL
155f15cbe6fSPaul Mundt int vsyscall_init(void);
156f15cbe6fSPaul Mundt #else
157f15cbe6fSPaul Mundt #define vsyscall_init() do { } while (0)
158f15cbe6fSPaul Mundt #endif
159f15cbe6fSPaul Mundt 
160e839ca52SDavid Howells /*
161e839ca52SDavid Howells  * SH-2A has both 16 and 32-bit opcodes, do lame encoding checks.
162e839ca52SDavid Howells  */
163e839ca52SDavid Howells #ifdef CONFIG_CPU_SH2A
164e839ca52SDavid Howells extern unsigned int instruction_size(unsigned int insn);
165e839ca52SDavid Howells #else
16637744feeSArnd Bergmann #define instruction_size(insn)	(2)
167e839ca52SDavid Howells #endif
168e839ca52SDavid Howells 
169*01eb454eSThomas Gleixner void select_idle_routine(void);
170*01eb454eSThomas Gleixner 
171f15cbe6fSPaul Mundt #endif /* __ASSEMBLY__ */
172f15cbe6fSPaul Mundt 
173a1ce3928SDavid Howells #include <asm/processor_32.h>
174f15cbe6fSPaul Mundt 
175f15cbe6fSPaul Mundt #endif /* __ASM_SH_PROCESSOR_H */
176