xref: /linux/arch/riscv/include/asm/hwcap.h (revision 9e2e7efbbbff69d8340abb56d375dd79d1f5770f)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copied from arch/arm64/include/asm/hwcap.h
4  *
5  * Copyright (C) 2012 ARM Ltd.
6  * Copyright (C) 2017 SiFive
7  */
8 #ifndef _ASM_RISCV_HWCAP_H
9 #define _ASM_RISCV_HWCAP_H
10 
11 #include <asm/alternative-macros.h>
12 #include <asm/errno.h>
13 #include <linux/bits.h>
14 #include <uapi/asm/hwcap.h>
15 
16 #define RISCV_ISA_EXT_a		('a' - 'a')
17 #define RISCV_ISA_EXT_b		('b' - 'a')
18 #define RISCV_ISA_EXT_c		('c' - 'a')
19 #define RISCV_ISA_EXT_d		('d' - 'a')
20 #define RISCV_ISA_EXT_f		('f' - 'a')
21 #define RISCV_ISA_EXT_h		('h' - 'a')
22 #define RISCV_ISA_EXT_i		('i' - 'a')
23 #define RISCV_ISA_EXT_j		('j' - 'a')
24 #define RISCV_ISA_EXT_k		('k' - 'a')
25 #define RISCV_ISA_EXT_m		('m' - 'a')
26 #define RISCV_ISA_EXT_p		('p' - 'a')
27 #define RISCV_ISA_EXT_q		('q' - 'a')
28 #define RISCV_ISA_EXT_s		('s' - 'a')
29 #define RISCV_ISA_EXT_u		('u' - 'a')
30 #define RISCV_ISA_EXT_v		('v' - 'a')
31 
32 /*
33  * These macros represent the logical IDs of each multi-letter RISC-V ISA
34  * extension and are used in the ISA bitmap. The logical IDs start from
35  * RISCV_ISA_EXT_BASE, which allows the 0-25 range to be reserved for single
36  * letter extensions. The maximum, RISCV_ISA_EXT_MAX, is defined in order
37  * to allocate the bitmap and may be increased when necessary.
38  *
39  * New extensions should just be added to the bottom, rather than added
40  * alphabetically, in order to avoid unnecessary shuffling.
41  */
42 #define RISCV_ISA_EXT_BASE		26
43 
44 #define RISCV_ISA_EXT_SSCOFPMF		26
45 #define RISCV_ISA_EXT_SSTC		27
46 #define RISCV_ISA_EXT_SVINVAL		28
47 #define RISCV_ISA_EXT_SVPBMT		29
48 #define RISCV_ISA_EXT_ZBB		30
49 #define RISCV_ISA_EXT_ZICBOM		31
50 #define RISCV_ISA_EXT_ZIHINTPAUSE	32
51 #define RISCV_ISA_EXT_SVNAPOT		33
52 #define RISCV_ISA_EXT_ZICBOZ		34
53 #define RISCV_ISA_EXT_SMAIA		35
54 #define RISCV_ISA_EXT_SSAIA		36
55 #define RISCV_ISA_EXT_ZBA		37
56 #define RISCV_ISA_EXT_ZBS		38
57 #define RISCV_ISA_EXT_ZICNTR		39
58 #define RISCV_ISA_EXT_ZICSR		40
59 #define RISCV_ISA_EXT_ZIFENCEI		41
60 #define RISCV_ISA_EXT_ZIHPM		42
61 #define RISCV_ISA_EXT_SMSTATEEN		43
62 #define RISCV_ISA_EXT_ZICOND		44
63 
64 #define RISCV_ISA_EXT_MAX		64
65 
66 #ifdef CONFIG_RISCV_M_MODE
67 #define RISCV_ISA_EXT_SxAIA		RISCV_ISA_EXT_SMAIA
68 #else
69 #define RISCV_ISA_EXT_SxAIA		RISCV_ISA_EXT_SSAIA
70 #endif
71 
72 #ifndef __ASSEMBLY__
73 
74 #include <linux/jump_label.h>
75 #include <asm/cpufeature.h>
76 
77 unsigned long riscv_get_elf_hwcap(void);
78 
79 struct riscv_isa_ext_data {
80 	const unsigned int id;
81 	const char *name;
82 	const char *property;
83 };
84 
85 extern const struct riscv_isa_ext_data riscv_isa_ext[];
86 extern const size_t riscv_isa_ext_count;
87 extern bool riscv_isa_fallback;
88 
89 unsigned long riscv_isa_extension_base(const unsigned long *isa_bitmap);
90 
91 #define riscv_isa_extension_mask(ext) BIT_MASK(RISCV_ISA_EXT_##ext)
92 
93 bool __riscv_isa_extension_available(const unsigned long *isa_bitmap, int bit);
94 #define riscv_isa_extension_available(isa_bitmap, ext)	\
95 	__riscv_isa_extension_available(isa_bitmap, RISCV_ISA_EXT_##ext)
96 
97 static __always_inline bool
98 riscv_has_extension_likely(const unsigned long ext)
99 {
100 	compiletime_assert(ext < RISCV_ISA_EXT_MAX,
101 			   "ext must be < RISCV_ISA_EXT_MAX");
102 
103 	if (IS_ENABLED(CONFIG_RISCV_ALTERNATIVE)) {
104 		asm_volatile_goto(
105 		ALTERNATIVE("j	%l[l_no]", "nop", 0, %[ext], 1)
106 		:
107 		: [ext] "i" (ext)
108 		:
109 		: l_no);
110 	} else {
111 		if (!__riscv_isa_extension_available(NULL, ext))
112 			goto l_no;
113 	}
114 
115 	return true;
116 l_no:
117 	return false;
118 }
119 
120 static __always_inline bool
121 riscv_has_extension_unlikely(const unsigned long ext)
122 {
123 	compiletime_assert(ext < RISCV_ISA_EXT_MAX,
124 			   "ext must be < RISCV_ISA_EXT_MAX");
125 
126 	if (IS_ENABLED(CONFIG_RISCV_ALTERNATIVE)) {
127 		asm_volatile_goto(
128 		ALTERNATIVE("nop", "j	%l[l_yes]", 0, %[ext], 1)
129 		:
130 		: [ext] "i" (ext)
131 		:
132 		: l_yes);
133 	} else {
134 		if (__riscv_isa_extension_available(NULL, ext))
135 			goto l_yes;
136 	}
137 
138 	return false;
139 l_yes:
140 	return true;
141 }
142 
143 static __always_inline bool riscv_cpu_has_extension_likely(int cpu, const unsigned long ext)
144 {
145 	if (IS_ENABLED(CONFIG_RISCV_ALTERNATIVE) && riscv_has_extension_likely(ext))
146 		return true;
147 
148 	return __riscv_isa_extension_available(hart_isa[cpu].isa, ext);
149 }
150 
151 static __always_inline bool riscv_cpu_has_extension_unlikely(int cpu, const unsigned long ext)
152 {
153 	if (IS_ENABLED(CONFIG_RISCV_ALTERNATIVE) && riscv_has_extension_unlikely(ext))
154 		return true;
155 
156 	return __riscv_isa_extension_available(hart_isa[cpu].isa, ext);
157 }
158 #endif
159 
160 #endif /* _ASM_RISCV_HWCAP_H */
161