1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * Copyright (C) 2015 Regents of the University of California 4 */ 5 6 #ifndef _ASM_RISCV_CSR_H 7 #define _ASM_RISCV_CSR_H 8 9 #include <asm/asm.h> 10 #include <linux/bits.h> 11 12 /* Status register flags */ 13 #define SR_SIE _AC(0x00000002, UL) /* Supervisor Interrupt Enable */ 14 #define SR_MIE _AC(0x00000008, UL) /* Machine Interrupt Enable */ 15 #define SR_SPIE _AC(0x00000020, UL) /* Previous Supervisor IE */ 16 #define SR_MPIE _AC(0x00000080, UL) /* Previous Machine IE */ 17 #define SR_SPP _AC(0x00000100, UL) /* Previously Supervisor */ 18 #define SR_MPP _AC(0x00001800, UL) /* Previously Machine */ 19 #define SR_SUM _AC(0x00040000, UL) /* Supervisor User Memory Access */ 20 21 #define SR_FS _AC(0x00006000, UL) /* Floating-point Status */ 22 #define SR_FS_OFF _AC(0x00000000, UL) 23 #define SR_FS_INITIAL _AC(0x00002000, UL) 24 #define SR_FS_CLEAN _AC(0x00004000, UL) 25 #define SR_FS_DIRTY _AC(0x00006000, UL) 26 27 #define SR_VS _AC(0x00000600, UL) /* Vector Status */ 28 #define SR_VS_OFF _AC(0x00000000, UL) 29 #define SR_VS_INITIAL _AC(0x00000200, UL) 30 #define SR_VS_CLEAN _AC(0x00000400, UL) 31 #define SR_VS_DIRTY _AC(0x00000600, UL) 32 33 #define SR_VS_THEAD _AC(0x01800000, UL) /* xtheadvector Status */ 34 #define SR_VS_OFF_THEAD _AC(0x00000000, UL) 35 #define SR_VS_INITIAL_THEAD _AC(0x00800000, UL) 36 #define SR_VS_CLEAN_THEAD _AC(0x01000000, UL) 37 #define SR_VS_DIRTY_THEAD _AC(0x01800000, UL) 38 39 #define SR_XS _AC(0x00018000, UL) /* Extension Status */ 40 #define SR_XS_OFF _AC(0x00000000, UL) 41 #define SR_XS_INITIAL _AC(0x00008000, UL) 42 #define SR_XS_CLEAN _AC(0x00010000, UL) 43 #define SR_XS_DIRTY _AC(0x00018000, UL) 44 45 #define SR_FS_VS (SR_FS | SR_VS) /* Vector and Floating-Point Unit */ 46 47 #ifndef CONFIG_64BIT 48 #define SR_SD _AC(0x80000000, UL) /* FS/VS/XS dirty */ 49 #else 50 #define SR_SD _AC(0x8000000000000000, UL) /* FS/VS/XS dirty */ 51 #endif 52 53 #ifdef CONFIG_64BIT 54 #define SR_UXL _AC(0x300000000, UL) /* XLEN mask for U-mode */ 55 #define SR_UXL_32 _AC(0x100000000, UL) /* XLEN = 32 for U-mode */ 56 #define SR_UXL_64 _AC(0x200000000, UL) /* XLEN = 64 for U-mode */ 57 #endif 58 59 /* SATP flags */ 60 #ifndef CONFIG_64BIT 61 #define SATP_PPN _AC(0x003FFFFF, UL) 62 #define SATP_MODE_32 _AC(0x80000000, UL) 63 #define SATP_MODE_SHIFT 31 64 #define SATP_ASID_BITS 9 65 #define SATP_ASID_SHIFT 22 66 #define SATP_ASID_MASK _AC(0x1FF, UL) 67 #else 68 #define SATP_PPN _AC(0x00000FFFFFFFFFFF, UL) 69 #define SATP_MODE_39 _AC(0x8000000000000000, UL) 70 #define SATP_MODE_48 _AC(0x9000000000000000, UL) 71 #define SATP_MODE_57 _AC(0xa000000000000000, UL) 72 #define SATP_MODE_SHIFT 60 73 #define SATP_ASID_BITS 16 74 #define SATP_ASID_SHIFT 44 75 #define SATP_ASID_MASK _AC(0xFFFF, UL) 76 #endif 77 78 /* Exception cause high bit - is an interrupt if set */ 79 #define CAUSE_IRQ_FLAG (_AC(1, UL) << (__riscv_xlen - 1)) 80 81 /* Interrupt causes (minus the high bit) */ 82 #define IRQ_S_SOFT 1 83 #define IRQ_VS_SOFT 2 84 #define IRQ_M_SOFT 3 85 #define IRQ_S_TIMER 5 86 #define IRQ_VS_TIMER 6 87 #define IRQ_M_TIMER 7 88 #define IRQ_S_EXT 9 89 #define IRQ_VS_EXT 10 90 #define IRQ_M_EXT 11 91 #define IRQ_S_GEXT 12 92 #define IRQ_PMU_OVF 13 93 #define IRQ_LOCAL_MAX (IRQ_PMU_OVF + 1) 94 #define IRQ_LOCAL_MASK GENMASK((IRQ_LOCAL_MAX - 1), 0) 95 96 /* Exception causes */ 97 #define EXC_INST_MISALIGNED 0 98 #define EXC_INST_ACCESS 1 99 #define EXC_INST_ILLEGAL 2 100 #define EXC_BREAKPOINT 3 101 #define EXC_LOAD_MISALIGNED 4 102 #define EXC_LOAD_ACCESS 5 103 #define EXC_STORE_MISALIGNED 6 104 #define EXC_STORE_ACCESS 7 105 #define EXC_SYSCALL 8 106 #define EXC_HYPERVISOR_SYSCALL 9 107 #define EXC_SUPERVISOR_SYSCALL 10 108 #define EXC_INST_PAGE_FAULT 12 109 #define EXC_LOAD_PAGE_FAULT 13 110 #define EXC_STORE_PAGE_FAULT 15 111 #define EXC_INST_GUEST_PAGE_FAULT 20 112 #define EXC_LOAD_GUEST_PAGE_FAULT 21 113 #define EXC_VIRTUAL_INST_FAULT 22 114 #define EXC_STORE_GUEST_PAGE_FAULT 23 115 116 /* PMP configuration */ 117 #define PMP_R 0x01 118 #define PMP_W 0x02 119 #define PMP_X 0x04 120 #define PMP_A 0x18 121 #define PMP_A_TOR 0x08 122 #define PMP_A_NA4 0x10 123 #define PMP_A_NAPOT 0x18 124 #define PMP_L 0x80 125 126 /* HSTATUS flags */ 127 #ifdef CONFIG_64BIT 128 #define HSTATUS_HUPMM _AC(0x3000000000000, UL) 129 #define HSTATUS_HUPMM_PMLEN_0 _AC(0x0000000000000, UL) 130 #define HSTATUS_HUPMM_PMLEN_7 _AC(0x2000000000000, UL) 131 #define HSTATUS_HUPMM_PMLEN_16 _AC(0x3000000000000, UL) 132 #define HSTATUS_VSXL _AC(0x300000000, UL) 133 #define HSTATUS_VSXL_SHIFT 32 134 #endif 135 #define HSTATUS_VTSR _AC(0x00400000, UL) 136 #define HSTATUS_VTW _AC(0x00200000, UL) 137 #define HSTATUS_VTVM _AC(0x00100000, UL) 138 #define HSTATUS_VGEIN _AC(0x0003f000, UL) 139 #define HSTATUS_VGEIN_SHIFT 12 140 #define HSTATUS_HU _AC(0x00000200, UL) 141 #define HSTATUS_SPVP _AC(0x00000100, UL) 142 #define HSTATUS_SPV _AC(0x00000080, UL) 143 #define HSTATUS_GVA _AC(0x00000040, UL) 144 #define HSTATUS_VSBE _AC(0x00000020, UL) 145 146 /* HGATP flags */ 147 #define HGATP_MODE_OFF _AC(0, UL) 148 #define HGATP_MODE_SV32X4 _AC(1, UL) 149 #define HGATP_MODE_SV39X4 _AC(8, UL) 150 #define HGATP_MODE_SV48X4 _AC(9, UL) 151 #define HGATP_MODE_SV57X4 _AC(10, UL) 152 153 #define HGATP32_MODE_SHIFT 31 154 #define HGATP32_VMID_SHIFT 22 155 #define HGATP32_VMID GENMASK(28, 22) 156 #define HGATP32_PPN GENMASK(21, 0) 157 158 #define HGATP64_MODE_SHIFT 60 159 #define HGATP64_VMID_SHIFT 44 160 #define HGATP64_VMID GENMASK(57, 44) 161 #define HGATP64_PPN GENMASK(43, 0) 162 163 #define HGATP_PAGE_SHIFT 12 164 165 #ifdef CONFIG_64BIT 166 #define HGATP_PPN HGATP64_PPN 167 #define HGATP_VMID_SHIFT HGATP64_VMID_SHIFT 168 #define HGATP_VMID HGATP64_VMID 169 #define HGATP_MODE_SHIFT HGATP64_MODE_SHIFT 170 #else 171 #define HGATP_PPN HGATP32_PPN 172 #define HGATP_VMID_SHIFT HGATP32_VMID_SHIFT 173 #define HGATP_VMID HGATP32_VMID 174 #define HGATP_MODE_SHIFT HGATP32_MODE_SHIFT 175 #endif 176 177 /* VSIP & HVIP relation */ 178 #define VSIP_TO_HVIP_SHIFT (IRQ_VS_SOFT - IRQ_S_SOFT) 179 #define VSIP_VALID_MASK ((_AC(1, UL) << IRQ_S_SOFT) | \ 180 (_AC(1, UL) << IRQ_S_TIMER) | \ 181 (_AC(1, UL) << IRQ_S_EXT) | \ 182 (_AC(1, UL) << IRQ_PMU_OVF)) 183 184 /* AIA CSR bits */ 185 #define TOPI_IID_SHIFT 16 186 #define TOPI_IID_MASK GENMASK(11, 0) 187 #define TOPI_IPRIO_MASK GENMASK(7, 0) 188 #define TOPI_IPRIO_BITS 8 189 190 #define TOPEI_ID_SHIFT 16 191 #define TOPEI_ID_MASK GENMASK(10, 0) 192 #define TOPEI_PRIO_MASK GENMASK(10, 0) 193 194 #define ISELECT_IPRIO0 0x30 195 #define ISELECT_IPRIO15 0x3f 196 #define ISELECT_MASK GENMASK(8, 0) 197 198 #define HVICTL_VTI BIT(30) 199 #define HVICTL_IID GENMASK(27, 16) 200 #define HVICTL_IID_SHIFT 16 201 #define HVICTL_DPR BIT(9) 202 #define HVICTL_IPRIOM BIT(8) 203 #define HVICTL_IPRIO GENMASK(7, 0) 204 205 /* xENVCFG flags */ 206 #define ENVCFG_STCE (_AC(1, ULL) << 63) 207 #define ENVCFG_PBMTE (_AC(1, ULL) << 62) 208 #define ENVCFG_PMM (_AC(0x3, ULL) << 32) 209 #define ENVCFG_PMM_PMLEN_0 (_AC(0x0, ULL) << 32) 210 #define ENVCFG_PMM_PMLEN_7 (_AC(0x2, ULL) << 32) 211 #define ENVCFG_PMM_PMLEN_16 (_AC(0x3, ULL) << 32) 212 #define ENVCFG_CBZE (_AC(1, UL) << 7) 213 #define ENVCFG_CBCFE (_AC(1, UL) << 6) 214 #define ENVCFG_CBIE_SHIFT 4 215 #define ENVCFG_CBIE (_AC(0x3, UL) << ENVCFG_CBIE_SHIFT) 216 #define ENVCFG_CBIE_ILL _AC(0x0, UL) 217 #define ENVCFG_CBIE_FLUSH _AC(0x1, UL) 218 #define ENVCFG_CBIE_INV _AC(0x3, UL) 219 #define ENVCFG_FIOM _AC(0x1, UL) 220 221 /* Smstateen bits */ 222 #define SMSTATEEN0_AIA_IMSIC_SHIFT 58 223 #define SMSTATEEN0_AIA_IMSIC (_ULL(1) << SMSTATEEN0_AIA_IMSIC_SHIFT) 224 #define SMSTATEEN0_AIA_SHIFT 59 225 #define SMSTATEEN0_AIA (_ULL(1) << SMSTATEEN0_AIA_SHIFT) 226 #define SMSTATEEN0_AIA_ISEL_SHIFT 60 227 #define SMSTATEEN0_AIA_ISEL (_ULL(1) << SMSTATEEN0_AIA_ISEL_SHIFT) 228 #define SMSTATEEN0_HSENVCFG_SHIFT 62 229 #define SMSTATEEN0_HSENVCFG (_ULL(1) << SMSTATEEN0_HSENVCFG_SHIFT) 230 #define SMSTATEEN0_SSTATEEN0_SHIFT 63 231 #define SMSTATEEN0_SSTATEEN0 (_ULL(1) << SMSTATEEN0_SSTATEEN0_SHIFT) 232 233 /* mseccfg bits */ 234 #define MSECCFG_PMM ENVCFG_PMM 235 #define MSECCFG_PMM_PMLEN_0 ENVCFG_PMM_PMLEN_0 236 #define MSECCFG_PMM_PMLEN_7 ENVCFG_PMM_PMLEN_7 237 #define MSECCFG_PMM_PMLEN_16 ENVCFG_PMM_PMLEN_16 238 239 /* symbolic CSR names: */ 240 #define CSR_CYCLE 0xc00 241 #define CSR_TIME 0xc01 242 #define CSR_INSTRET 0xc02 243 #define CSR_HPMCOUNTER3 0xc03 244 #define CSR_HPMCOUNTER4 0xc04 245 #define CSR_HPMCOUNTER5 0xc05 246 #define CSR_HPMCOUNTER6 0xc06 247 #define CSR_HPMCOUNTER7 0xc07 248 #define CSR_HPMCOUNTER8 0xc08 249 #define CSR_HPMCOUNTER9 0xc09 250 #define CSR_HPMCOUNTER10 0xc0a 251 #define CSR_HPMCOUNTER11 0xc0b 252 #define CSR_HPMCOUNTER12 0xc0c 253 #define CSR_HPMCOUNTER13 0xc0d 254 #define CSR_HPMCOUNTER14 0xc0e 255 #define CSR_HPMCOUNTER15 0xc0f 256 #define CSR_HPMCOUNTER16 0xc10 257 #define CSR_HPMCOUNTER17 0xc11 258 #define CSR_HPMCOUNTER18 0xc12 259 #define CSR_HPMCOUNTER19 0xc13 260 #define CSR_HPMCOUNTER20 0xc14 261 #define CSR_HPMCOUNTER21 0xc15 262 #define CSR_HPMCOUNTER22 0xc16 263 #define CSR_HPMCOUNTER23 0xc17 264 #define CSR_HPMCOUNTER24 0xc18 265 #define CSR_HPMCOUNTER25 0xc19 266 #define CSR_HPMCOUNTER26 0xc1a 267 #define CSR_HPMCOUNTER27 0xc1b 268 #define CSR_HPMCOUNTER28 0xc1c 269 #define CSR_HPMCOUNTER29 0xc1d 270 #define CSR_HPMCOUNTER30 0xc1e 271 #define CSR_HPMCOUNTER31 0xc1f 272 #define CSR_CYCLEH 0xc80 273 #define CSR_TIMEH 0xc81 274 #define CSR_INSTRETH 0xc82 275 #define CSR_HPMCOUNTER3H 0xc83 276 #define CSR_HPMCOUNTER4H 0xc84 277 #define CSR_HPMCOUNTER5H 0xc85 278 #define CSR_HPMCOUNTER6H 0xc86 279 #define CSR_HPMCOUNTER7H 0xc87 280 #define CSR_HPMCOUNTER8H 0xc88 281 #define CSR_HPMCOUNTER9H 0xc89 282 #define CSR_HPMCOUNTER10H 0xc8a 283 #define CSR_HPMCOUNTER11H 0xc8b 284 #define CSR_HPMCOUNTER12H 0xc8c 285 #define CSR_HPMCOUNTER13H 0xc8d 286 #define CSR_HPMCOUNTER14H 0xc8e 287 #define CSR_HPMCOUNTER15H 0xc8f 288 #define CSR_HPMCOUNTER16H 0xc90 289 #define CSR_HPMCOUNTER17H 0xc91 290 #define CSR_HPMCOUNTER18H 0xc92 291 #define CSR_HPMCOUNTER19H 0xc93 292 #define CSR_HPMCOUNTER20H 0xc94 293 #define CSR_HPMCOUNTER21H 0xc95 294 #define CSR_HPMCOUNTER22H 0xc96 295 #define CSR_HPMCOUNTER23H 0xc97 296 #define CSR_HPMCOUNTER24H 0xc98 297 #define CSR_HPMCOUNTER25H 0xc99 298 #define CSR_HPMCOUNTER26H 0xc9a 299 #define CSR_HPMCOUNTER27H 0xc9b 300 #define CSR_HPMCOUNTER28H 0xc9c 301 #define CSR_HPMCOUNTER29H 0xc9d 302 #define CSR_HPMCOUNTER30H 0xc9e 303 #define CSR_HPMCOUNTER31H 0xc9f 304 305 #define CSR_SCOUNTOVF 0xda0 306 307 #define CSR_SSTATUS 0x100 308 #define CSR_SIE 0x104 309 #define CSR_STVEC 0x105 310 #define CSR_SCOUNTEREN 0x106 311 #define CSR_SENVCFG 0x10a 312 #define CSR_SSTATEEN0 0x10c 313 #define CSR_SSCRATCH 0x140 314 #define CSR_SEPC 0x141 315 #define CSR_SCAUSE 0x142 316 #define CSR_STVAL 0x143 317 #define CSR_SIP 0x144 318 #define CSR_SATP 0x180 319 320 #define CSR_STIMECMP 0x14D 321 #define CSR_STIMECMPH 0x15D 322 323 /* xtheadvector symbolic CSR names */ 324 #define CSR_VXSAT 0x9 325 #define CSR_VXRM 0xa 326 327 /* xtheadvector CSR masks */ 328 #define CSR_VXRM_MASK 3 329 #define CSR_VXRM_SHIFT 1 330 #define CSR_VXSAT_MASK 1 331 332 /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */ 333 #define CSR_SISELECT 0x150 334 #define CSR_SIREG 0x151 335 336 /* Supervisor-Level Interrupts (AIA) */ 337 #define CSR_STOPEI 0x15c 338 #define CSR_STOPI 0xdb0 339 340 /* Supervisor-Level High-Half CSRs (AIA) */ 341 #define CSR_SIEH 0x114 342 #define CSR_SIPH 0x154 343 344 #define CSR_VSSTATUS 0x200 345 #define CSR_VSIE 0x204 346 #define CSR_VSTVEC 0x205 347 #define CSR_VSSCRATCH 0x240 348 #define CSR_VSEPC 0x241 349 #define CSR_VSCAUSE 0x242 350 #define CSR_VSTVAL 0x243 351 #define CSR_VSIP 0x244 352 #define CSR_VSATP 0x280 353 #define CSR_VSTIMECMP 0x24D 354 #define CSR_VSTIMECMPH 0x25D 355 356 #define CSR_HSTATUS 0x600 357 #define CSR_HEDELEG 0x602 358 #define CSR_HIDELEG 0x603 359 #define CSR_HIE 0x604 360 #define CSR_HTIMEDELTA 0x605 361 #define CSR_HCOUNTEREN 0x606 362 #define CSR_HGEIE 0x607 363 #define CSR_HENVCFG 0x60a 364 #define CSR_HTIMEDELTAH 0x615 365 #define CSR_HENVCFGH 0x61a 366 #define CSR_HTVAL 0x643 367 #define CSR_HIP 0x644 368 #define CSR_HVIP 0x645 369 #define CSR_HTINST 0x64a 370 #define CSR_HGATP 0x680 371 #define CSR_HGEIP 0xe12 372 373 /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */ 374 #define CSR_HVIEN 0x608 375 #define CSR_HVICTL 0x609 376 #define CSR_HVIPRIO1 0x646 377 #define CSR_HVIPRIO2 0x647 378 379 /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */ 380 #define CSR_VSISELECT 0x250 381 #define CSR_VSIREG 0x251 382 383 /* VS-Level Interrupts (H-extension with AIA) */ 384 #define CSR_VSTOPEI 0x25c 385 #define CSR_VSTOPI 0xeb0 386 387 /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */ 388 #define CSR_HIDELEGH 0x613 389 #define CSR_HVIENH 0x618 390 #define CSR_HVIPH 0x655 391 #define CSR_HVIPRIO1H 0x656 392 #define CSR_HVIPRIO2H 0x657 393 #define CSR_VSIEH 0x214 394 #define CSR_VSIPH 0x254 395 396 /* Hypervisor stateen CSRs */ 397 #define CSR_HSTATEEN0 0x60c 398 #define CSR_HSTATEEN0H 0x61c 399 400 #define CSR_MSTATUS 0x300 401 #define CSR_MISA 0x301 402 #define CSR_MIDELEG 0x303 403 #define CSR_MIE 0x304 404 #define CSR_MTVEC 0x305 405 #define CSR_MENVCFG 0x30a 406 #define CSR_MENVCFGH 0x31a 407 #define CSR_MSCRATCH 0x340 408 #define CSR_MEPC 0x341 409 #define CSR_MCAUSE 0x342 410 #define CSR_MTVAL 0x343 411 #define CSR_MIP 0x344 412 #define CSR_PMPCFG0 0x3a0 413 #define CSR_PMPADDR0 0x3b0 414 #define CSR_MSECCFG 0x747 415 #define CSR_MSECCFGH 0x757 416 #define CSR_MVENDORID 0xf11 417 #define CSR_MARCHID 0xf12 418 #define CSR_MIMPID 0xf13 419 #define CSR_MHARTID 0xf14 420 421 /* Machine-Level Window to Indirectly Accessed Registers (AIA) */ 422 #define CSR_MISELECT 0x350 423 #define CSR_MIREG 0x351 424 425 /* Machine-Level Interrupts (AIA) */ 426 #define CSR_MTOPEI 0x35c 427 #define CSR_MTOPI 0xfb0 428 429 /* Virtual Interrupts for Supervisor Level (AIA) */ 430 #define CSR_MVIEN 0x308 431 #define CSR_MVIP 0x309 432 433 /* Machine-Level High-Half CSRs (AIA) */ 434 #define CSR_MIDELEGH 0x313 435 #define CSR_MIEH 0x314 436 #define CSR_MVIENH 0x318 437 #define CSR_MVIPH 0x319 438 #define CSR_MIPH 0x354 439 440 #define CSR_VSTART 0x8 441 #define CSR_VCSR 0xf 442 #define CSR_VL 0xc20 443 #define CSR_VTYPE 0xc21 444 #define CSR_VLENB 0xc22 445 446 /* Scalar Crypto Extension - Entropy */ 447 #define CSR_SEED 0x015 448 #define SEED_OPST_MASK _AC(0xC0000000, UL) 449 #define SEED_OPST_BIST _AC(0x00000000, UL) 450 #define SEED_OPST_WAIT _AC(0x40000000, UL) 451 #define SEED_OPST_ES16 _AC(0x80000000, UL) 452 #define SEED_OPST_DEAD _AC(0xC0000000, UL) 453 #define SEED_ENTROPY_MASK _AC(0xFFFF, UL) 454 455 #ifdef CONFIG_RISCV_M_MODE 456 # define CSR_STATUS CSR_MSTATUS 457 # define CSR_IE CSR_MIE 458 # define CSR_TVEC CSR_MTVEC 459 # define CSR_ENVCFG CSR_MENVCFG 460 # define CSR_SCRATCH CSR_MSCRATCH 461 # define CSR_EPC CSR_MEPC 462 # define CSR_CAUSE CSR_MCAUSE 463 # define CSR_TVAL CSR_MTVAL 464 # define CSR_IP CSR_MIP 465 466 # define CSR_IEH CSR_MIEH 467 # define CSR_ISELECT CSR_MISELECT 468 # define CSR_IREG CSR_MIREG 469 # define CSR_IPH CSR_MIPH 470 # define CSR_TOPEI CSR_MTOPEI 471 # define CSR_TOPI CSR_MTOPI 472 473 # define SR_IE SR_MIE 474 # define SR_PIE SR_MPIE 475 # define SR_PP SR_MPP 476 477 # define RV_IRQ_SOFT IRQ_M_SOFT 478 # define RV_IRQ_TIMER IRQ_M_TIMER 479 # define RV_IRQ_EXT IRQ_M_EXT 480 #else /* CONFIG_RISCV_M_MODE */ 481 # define CSR_STATUS CSR_SSTATUS 482 # define CSR_IE CSR_SIE 483 # define CSR_TVEC CSR_STVEC 484 # define CSR_ENVCFG CSR_SENVCFG 485 # define CSR_SCRATCH CSR_SSCRATCH 486 # define CSR_EPC CSR_SEPC 487 # define CSR_CAUSE CSR_SCAUSE 488 # define CSR_TVAL CSR_STVAL 489 # define CSR_IP CSR_SIP 490 491 # define CSR_IEH CSR_SIEH 492 # define CSR_ISELECT CSR_SISELECT 493 # define CSR_IREG CSR_SIREG 494 # define CSR_IPH CSR_SIPH 495 # define CSR_TOPEI CSR_STOPEI 496 # define CSR_TOPI CSR_STOPI 497 498 # define SR_IE SR_SIE 499 # define SR_PIE SR_SPIE 500 # define SR_PP SR_SPP 501 502 # define RV_IRQ_SOFT IRQ_S_SOFT 503 # define RV_IRQ_TIMER IRQ_S_TIMER 504 # define RV_IRQ_EXT IRQ_S_EXT 505 # define RV_IRQ_PMU IRQ_PMU_OVF 506 # define SIP_LCOFIP (_AC(0x1, UL) << IRQ_PMU_OVF) 507 508 #endif /* !CONFIG_RISCV_M_MODE */ 509 510 /* IE/IP (Supervisor/Machine Interrupt Enable/Pending) flags */ 511 #define IE_SIE (_AC(0x1, UL) << RV_IRQ_SOFT) 512 #define IE_TIE (_AC(0x1, UL) << RV_IRQ_TIMER) 513 #define IE_EIE (_AC(0x1, UL) << RV_IRQ_EXT) 514 515 #ifndef __ASSEMBLY__ 516 517 #define csr_swap(csr, val) \ 518 ({ \ 519 unsigned long __v = (unsigned long)(val); \ 520 __asm__ __volatile__ ("csrrw %0, " __ASM_STR(csr) ", %1"\ 521 : "=r" (__v) : "rK" (__v) \ 522 : "memory"); \ 523 __v; \ 524 }) 525 526 #define csr_read(csr) \ 527 ({ \ 528 register unsigned long __v; \ 529 __asm__ __volatile__ ("csrr %0, " __ASM_STR(csr) \ 530 : "=r" (__v) : \ 531 : "memory"); \ 532 __v; \ 533 }) 534 535 #define csr_write(csr, val) \ 536 ({ \ 537 unsigned long __v = (unsigned long)(val); \ 538 __asm__ __volatile__ ("csrw " __ASM_STR(csr) ", %0" \ 539 : : "rK" (__v) \ 540 : "memory"); \ 541 }) 542 543 #define csr_read_set(csr, val) \ 544 ({ \ 545 unsigned long __v = (unsigned long)(val); \ 546 __asm__ __volatile__ ("csrrs %0, " __ASM_STR(csr) ", %1"\ 547 : "=r" (__v) : "rK" (__v) \ 548 : "memory"); \ 549 __v; \ 550 }) 551 552 #define csr_set(csr, val) \ 553 ({ \ 554 unsigned long __v = (unsigned long)(val); \ 555 __asm__ __volatile__ ("csrs " __ASM_STR(csr) ", %0" \ 556 : : "rK" (__v) \ 557 : "memory"); \ 558 }) 559 560 #define csr_read_clear(csr, val) \ 561 ({ \ 562 unsigned long __v = (unsigned long)(val); \ 563 __asm__ __volatile__ ("csrrc %0, " __ASM_STR(csr) ", %1"\ 564 : "=r" (__v) : "rK" (__v) \ 565 : "memory"); \ 566 __v; \ 567 }) 568 569 #define csr_clear(csr, val) \ 570 ({ \ 571 unsigned long __v = (unsigned long)(val); \ 572 __asm__ __volatile__ ("csrc " __ASM_STR(csr) ", %0" \ 573 : : "rK" (__v) \ 574 : "memory"); \ 575 }) 576 577 #endif /* __ASSEMBLY__ */ 578 579 #endif /* _ASM_RISCV_CSR_H */ 580