xref: /linux/arch/riscv/boot/dts/microchip/mpfs.dtsi (revision 1fd1dc41724319406b0aff221a352a400b0ddfc5)
1// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/* Copyright (c) 2020-2021 Microchip Technology Inc */
3
4/dts-v1/;
5#include "dt-bindings/clock/microchip,mpfs-clock.h"
6
7/ {
8	#address-cells = <2>;
9	#size-cells = <2>;
10	model = "Microchip PolarFire SoC";
11	compatible = "microchip,mpfs";
12
13	cpus {
14		#address-cells = <1>;
15		#size-cells = <0>;
16		timebase-frequency = <1000000>;
17
18		cpu0: cpu@0 {
19			compatible = "sifive,e51", "sifive,rocket0", "riscv";
20			device_type = "cpu";
21			i-cache-block-size = <64>;
22			i-cache-sets = <128>;
23			i-cache-size = <16384>;
24			reg = <0>;
25			riscv,isa = "rv64imac";
26			riscv,isa-base = "rv64i";
27			riscv,isa-extensions = "i", "m", "a", "c", "zicntr", "zicsr", "zifencei",
28					       "zihpm";
29			clocks = <&clkcfg CLK_CPU>;
30			status = "disabled";
31
32			cpu0_intc: interrupt-controller {
33				#interrupt-cells = <1>;
34				compatible = "riscv,cpu-intc";
35				interrupt-controller;
36			};
37		};
38
39		cpu1: cpu@1 {
40			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
41			d-cache-block-size = <64>;
42			d-cache-sets = <64>;
43			d-cache-size = <32768>;
44			d-tlb-sets = <1>;
45			d-tlb-size = <32>;
46			device_type = "cpu";
47			i-cache-block-size = <64>;
48			i-cache-sets = <64>;
49			i-cache-size = <32768>;
50			i-tlb-sets = <1>;
51			i-tlb-size = <32>;
52			mmu-type = "riscv,sv39";
53			reg = <1>;
54			riscv,isa = "rv64imafdc";
55			riscv,isa-base = "rv64i";
56			riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
57					       "zifencei", "zihpm";
58			clocks = <&clkcfg CLK_CPU>;
59			tlb-split;
60			next-level-cache = <&cctrllr>;
61			status = "okay";
62
63			cpu1_intc: interrupt-controller {
64				#interrupt-cells = <1>;
65				compatible = "riscv,cpu-intc";
66				interrupt-controller;
67			};
68		};
69
70		cpu2: cpu@2 {
71			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
72			d-cache-block-size = <64>;
73			d-cache-sets = <64>;
74			d-cache-size = <32768>;
75			d-tlb-sets = <1>;
76			d-tlb-size = <32>;
77			device_type = "cpu";
78			i-cache-block-size = <64>;
79			i-cache-sets = <64>;
80			i-cache-size = <32768>;
81			i-tlb-sets = <1>;
82			i-tlb-size = <32>;
83			mmu-type = "riscv,sv39";
84			reg = <2>;
85			riscv,isa = "rv64imafdc";
86			riscv,isa-base = "rv64i";
87			riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
88					       "zifencei", "zihpm";
89			clocks = <&clkcfg CLK_CPU>;
90			tlb-split;
91			next-level-cache = <&cctrllr>;
92			status = "okay";
93
94			cpu2_intc: interrupt-controller {
95				#interrupt-cells = <1>;
96				compatible = "riscv,cpu-intc";
97				interrupt-controller;
98			};
99		};
100
101		cpu3: cpu@3 {
102			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
103			d-cache-block-size = <64>;
104			d-cache-sets = <64>;
105			d-cache-size = <32768>;
106			d-tlb-sets = <1>;
107			d-tlb-size = <32>;
108			device_type = "cpu";
109			i-cache-block-size = <64>;
110			i-cache-sets = <64>;
111			i-cache-size = <32768>;
112			i-tlb-sets = <1>;
113			i-tlb-size = <32>;
114			mmu-type = "riscv,sv39";
115			reg = <3>;
116			riscv,isa = "rv64imafdc";
117			riscv,isa-base = "rv64i";
118			riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
119					       "zifencei", "zihpm";
120			clocks = <&clkcfg CLK_CPU>;
121			tlb-split;
122			next-level-cache = <&cctrllr>;
123			status = "okay";
124
125			cpu3_intc: interrupt-controller {
126				#interrupt-cells = <1>;
127				compatible = "riscv,cpu-intc";
128				interrupt-controller;
129			};
130		};
131
132		cpu4: cpu@4 {
133			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
134			d-cache-block-size = <64>;
135			d-cache-sets = <64>;
136			d-cache-size = <32768>;
137			d-tlb-sets = <1>;
138			d-tlb-size = <32>;
139			device_type = "cpu";
140			i-cache-block-size = <64>;
141			i-cache-sets = <64>;
142			i-cache-size = <32768>;
143			i-tlb-sets = <1>;
144			i-tlb-size = <32>;
145			mmu-type = "riscv,sv39";
146			reg = <4>;
147			riscv,isa = "rv64imafdc";
148			riscv,isa-base = "rv64i";
149			riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
150					       "zifencei", "zihpm";
151			clocks = <&clkcfg CLK_CPU>;
152			tlb-split;
153			next-level-cache = <&cctrllr>;
154			status = "okay";
155			cpu4_intc: interrupt-controller {
156				#interrupt-cells = <1>;
157				compatible = "riscv,cpu-intc";
158				interrupt-controller;
159			};
160		};
161
162		cpu-map {
163			cluster0 {
164				core0 {
165					cpu = <&cpu0>;
166				};
167
168				core1 {
169					cpu = <&cpu1>;
170				};
171
172				core2 {
173					cpu = <&cpu2>;
174				};
175
176				core3 {
177					cpu = <&cpu3>;
178				};
179
180				core4 {
181					cpu = <&cpu4>;
182				};
183			};
184		};
185	};
186
187	refclk: mssrefclk {
188		compatible = "fixed-clock";
189		#clock-cells = <0>;
190	};
191
192	syscontroller: syscontroller {
193		compatible = "microchip,mpfs-sys-controller";
194		mboxes = <&mbox 0>;
195	};
196
197	scbclk: mssclkclk {
198		compatible = "fixed-clock";
199		#clock-cells = <0>;
200		clock-frequency = <80000000>;
201	};
202
203	soc {
204		#address-cells = <2>;
205		#size-cells = <2>;
206		compatible = "simple-bus";
207		ranges;
208
209		cctrllr: cache-controller@2010000 {
210			compatible = "microchip,mpfs-ccache", "sifive,fu540-c000-ccache", "cache";
211			reg = <0x0 0x2010000 0x0 0x1000>;
212			cache-block-size = <64>;
213			cache-level = <2>;
214			cache-sets = <1024>;
215			cache-size = <2097152>;
216			cache-unified;
217			interrupt-parent = <&plic>;
218			interrupts = <1>, <3>, <4>, <2>;
219		};
220
221		clint: clint@2000000 {
222			compatible = "sifive,fu540-c000-clint", "sifive,clint0";
223			reg = <0x0 0x2000000 0x0 0xC000>;
224			interrupts-extended = <&cpu0_intc 3>, <&cpu0_intc 7>,
225					      <&cpu1_intc 3>, <&cpu1_intc 7>,
226					      <&cpu2_intc 3>, <&cpu2_intc 7>,
227					      <&cpu3_intc 3>, <&cpu3_intc 7>,
228					      <&cpu4_intc 3>, <&cpu4_intc 7>;
229		};
230
231		plic: interrupt-controller@c000000 {
232			compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0";
233			reg = <0x0 0xc000000 0x0 0x4000000>;
234			#address-cells = <0>;
235			#interrupt-cells = <1>;
236			interrupt-controller;
237			interrupts-extended = <&cpu0_intc 11>,
238					      <&cpu1_intc 11>, <&cpu1_intc 9>,
239					      <&cpu2_intc 11>, <&cpu2_intc 9>,
240					      <&cpu3_intc 11>, <&cpu3_intc 9>,
241					      <&cpu4_intc 11>, <&cpu4_intc 9>;
242			riscv,ndev = <186>;
243		};
244
245		pdma: dma-controller@3000000 {
246			compatible = "microchip,mpfs-pdma", "sifive,pdma0";
247			reg = <0x0 0x3000000 0x0 0x8000>;
248			interrupt-parent = <&plic>;
249			interrupts = <5 6>, <7 8>, <9 10>, <11 12>;
250			dma-channels = <4>;
251			#dma-cells = <1>;
252		};
253
254		mss_top_sysreg: syscon@20002000 {
255			compatible = "microchip,mpfs-mss-top-sysreg", "syscon", "simple-mfd";
256			reg = <0x0 0x20002000 0x0 0x1000>;
257			#reset-cells = <1>;
258		};
259
260		sysreg_scb: syscon@20003000 {
261			compatible = "microchip,mpfs-sysreg-scb", "syscon";
262			reg = <0x0 0x20003000 0x0 0x1000>;
263		};
264
265		ccc_se: clock-controller@38010000 {
266			compatible = "microchip,mpfs-ccc";
267			reg = <0x0 0x38010000 0x0 0x1000>, <0x0 0x38020000 0x0 0x1000>,
268			      <0x0 0x39010000 0x0 0x1000>, <0x0 0x39020000 0x0 0x1000>;
269			#clock-cells = <1>;
270			status = "disabled";
271		};
272
273		ccc_ne: clock-controller@38040000 {
274			compatible = "microchip,mpfs-ccc";
275			reg = <0x0 0x38040000 0x0 0x1000>, <0x0 0x38080000 0x0 0x1000>,
276			      <0x0 0x39040000 0x0 0x1000>, <0x0 0x39080000 0x0 0x1000>;
277			#clock-cells = <1>;
278			status = "disabled";
279		};
280
281		ccc_nw: clock-controller@38100000 {
282			compatible = "microchip,mpfs-ccc";
283			reg = <0x0 0x38100000 0x0 0x1000>, <0x0 0x38200000 0x0 0x1000>,
284			      <0x0 0x39100000 0x0 0x1000>, <0x0 0x39200000 0x0 0x1000>;
285			#clock-cells = <1>;
286			status = "disabled";
287		};
288
289		ccc_sw: clock-controller@38400000 {
290			compatible = "microchip,mpfs-ccc";
291			reg = <0x0 0x38400000 0x0 0x1000>, <0x0 0x38800000 0x0 0x1000>,
292			      <0x0 0x39400000 0x0 0x1000>, <0x0 0x39800000 0x0 0x1000>;
293			#clock-cells = <1>;
294			status = "disabled";
295		};
296
297		mmuart0: serial@20000000 {
298			compatible = "ns16550a";
299			reg = <0x0 0x20000000 0x0 0x400>;
300			reg-io-width = <4>;
301			reg-shift = <2>;
302			interrupt-parent = <&plic>;
303			interrupts = <90>;
304			current-speed = <115200>;
305			clocks = <&clkcfg CLK_MMUART0>;
306			status = "disabled"; /* Reserved for the HSS */
307		};
308
309		mmuart1: serial@20100000 {
310			compatible = "ns16550a";
311			reg = <0x0 0x20100000 0x0 0x400>;
312			reg-io-width = <4>;
313			reg-shift = <2>;
314			interrupt-parent = <&plic>;
315			interrupts = <91>;
316			current-speed = <115200>;
317			clocks = <&clkcfg CLK_MMUART1>;
318			status = "disabled";
319		};
320
321		mmuart2: serial@20102000 {
322			compatible = "ns16550a";
323			reg = <0x0 0x20102000 0x0 0x400>;
324			reg-io-width = <4>;
325			reg-shift = <2>;
326			interrupt-parent = <&plic>;
327			interrupts = <92>;
328			current-speed = <115200>;
329			clocks = <&clkcfg CLK_MMUART2>;
330			status = "disabled";
331		};
332
333		mmuart3: serial@20104000 {
334			compatible = "ns16550a";
335			reg = <0x0 0x20104000 0x0 0x400>;
336			reg-io-width = <4>;
337			reg-shift = <2>;
338			interrupt-parent = <&plic>;
339			interrupts = <93>;
340			current-speed = <115200>;
341			clocks = <&clkcfg CLK_MMUART3>;
342			status = "disabled";
343		};
344
345		mmuart4: serial@20106000 {
346			compatible = "ns16550a";
347			reg = <0x0 0x20106000 0x0 0x400>;
348			reg-io-width = <4>;
349			reg-shift = <2>;
350			interrupt-parent = <&plic>;
351			interrupts = <94>;
352			clocks = <&clkcfg CLK_MMUART4>;
353			current-speed = <115200>;
354			status = "disabled";
355		};
356
357		/* Common node entry for emmc/sd */
358		mmc: mmc@20008000 {
359			compatible = "microchip,mpfs-sd4hc", "cdns,sd4hc";
360			reg = <0x0 0x20008000 0x0 0x1000>;
361			interrupt-parent = <&plic>;
362			interrupts = <88>;
363			clocks = <&clkcfg CLK_MMC>;
364			max-frequency = <200000000>;
365			status = "disabled";
366		};
367
368		spi0: spi@20108000 {
369			compatible = "microchip,mpfs-spi";
370			#address-cells = <1>;
371			#size-cells = <0>;
372			reg = <0x0 0x20108000 0x0 0x1000>;
373			interrupt-parent = <&plic>;
374			interrupts = <54>;
375			clocks = <&clkcfg CLK_SPI0>;
376			status = "disabled";
377		};
378
379		spi1: spi@20109000 {
380			compatible = "microchip,mpfs-spi";
381			#address-cells = <1>;
382			#size-cells = <0>;
383			reg = <0x0 0x20109000 0x0 0x1000>;
384			interrupt-parent = <&plic>;
385			interrupts = <55>;
386			clocks = <&clkcfg CLK_SPI1>;
387			status = "disabled";
388		};
389
390		qspi: spi@21000000 {
391			compatible = "microchip,mpfs-qspi", "microchip,coreqspi-rtl-v2";
392			#address-cells = <1>;
393			#size-cells = <0>;
394			reg = <0x0 0x21000000 0x0 0x1000>;
395			interrupt-parent = <&plic>;
396			interrupts = <85>;
397			clocks = <&clkcfg CLK_QSPI>;
398			status = "disabled";
399		};
400
401		i2c0: i2c@2010a000 {
402			compatible = "microchip,mpfs-i2c", "microchip,corei2c-rtl-v7";
403			reg = <0x0 0x2010a000 0x0 0x1000>;
404			#address-cells = <1>;
405			#size-cells = <0>;
406			interrupt-parent = <&plic>;
407			interrupts = <58>;
408			clocks = <&clkcfg CLK_I2C0>;
409			clock-frequency = <100000>;
410			status = "disabled";
411		};
412
413		i2c1: i2c@2010b000 {
414			compatible = "microchip,mpfs-i2c", "microchip,corei2c-rtl-v7";
415			reg = <0x0 0x2010b000 0x0 0x1000>;
416			#address-cells = <1>;
417			#size-cells = <0>;
418			interrupt-parent = <&plic>;
419			interrupts = <61>;
420			clocks = <&clkcfg CLK_I2C1>;
421			clock-frequency = <100000>;
422			status = "disabled";
423		};
424
425		can0: can@2010c000 {
426			compatible = "microchip,mpfs-can";
427			reg = <0x0 0x2010c000 0x0 0x1000>;
428			clocks = <&clkcfg CLK_CAN0>, <&clkcfg CLK_MSSPLL3>;
429			interrupt-parent = <&plic>;
430			interrupts = <56>;
431			status = "disabled";
432		};
433
434		can1: can@2010d000 {
435			compatible = "microchip,mpfs-can";
436			reg = <0x0 0x2010d000 0x0 0x1000>;
437			clocks = <&clkcfg CLK_CAN1>, <&clkcfg CLK_MSSPLL3>;
438			interrupt-parent = <&plic>;
439			interrupts = <57>;
440			status = "disabled";
441		};
442
443		mac0: ethernet@20110000 {
444			compatible = "microchip,mpfs-macb", "cdns,macb";
445			reg = <0x0 0x20110000 0x0 0x2000>;
446			#address-cells = <1>;
447			#size-cells = <0>;
448			interrupt-parent = <&plic>;
449			interrupts = <64>, <65>, <66>, <67>, <68>, <69>;
450			local-mac-address = [00 00 00 00 00 00];
451			clocks = <&clkcfg CLK_MAC0>, <&clkcfg CLK_AHB>;
452			clock-names = "pclk", "hclk";
453			resets = <&mss_top_sysreg CLK_MAC0>;
454			status = "disabled";
455		};
456
457		mac1: ethernet@20112000 {
458			compatible = "microchip,mpfs-macb", "cdns,macb";
459			reg = <0x0 0x20112000 0x0 0x2000>;
460			#address-cells = <1>;
461			#size-cells = <0>;
462			interrupt-parent = <&plic>;
463			interrupts = <70>, <71>, <72>, <73>, <74>, <75>;
464			local-mac-address = [00 00 00 00 00 00];
465			clocks = <&clkcfg CLK_MAC1>, <&clkcfg CLK_AHB>;
466			clock-names = "pclk", "hclk";
467			resets = <&mss_top_sysreg CLK_MAC1>;
468			status = "disabled";
469		};
470
471		gpio0: gpio@20120000 {
472			compatible = "microchip,mpfs-gpio";
473			reg = <0x0 0x20120000 0x0 0x1000>;
474			interrupt-parent = <&plic>;
475			interrupt-controller;
476			#interrupt-cells = <1>;
477			clocks = <&clkcfg CLK_GPIO0>;
478			gpio-controller;
479			#gpio-cells = <2>;
480			status = "disabled";
481		};
482
483		gpio1: gpio@20121000 {
484			compatible = "microchip,mpfs-gpio";
485			reg = <0x0 0x20121000 0x0 0x1000>;
486			interrupt-parent = <&plic>;
487			interrupt-controller;
488			#interrupt-cells = <1>;
489			clocks = <&clkcfg CLK_GPIO1>;
490			gpio-controller;
491			#gpio-cells = <2>;
492			status = "disabled";
493		};
494
495		gpio2: gpio@20122000 {
496			compatible = "microchip,mpfs-gpio";
497			reg = <0x0 0x20122000 0x0 0x1000>;
498			interrupt-parent = <&plic>;
499			interrupt-controller;
500			#interrupt-cells = <1>;
501			clocks = <&clkcfg CLK_GPIO2>;
502			gpio-controller;
503			#gpio-cells = <2>;
504			status = "disabled";
505		};
506
507		rtc: rtc@20124000 {
508			compatible = "microchip,mpfs-rtc";
509			reg = <0x0 0x20124000 0x0 0x1000>;
510			interrupt-parent = <&plic>;
511			interrupts = <80>, <81>;
512			clocks = <&clkcfg CLK_RTC>, <&clkcfg CLK_RTCREF>;
513			clock-names = "rtc", "rtcref";
514			status = "disabled";
515		};
516
517		usb: usb@20201000 {
518			compatible = "microchip,mpfs-musb";
519			reg = <0x0 0x20201000 0x0 0x1000>;
520			interrupt-parent = <&plic>;
521			interrupts = <86>, <87>;
522			clocks = <&clkcfg CLK_USB>;
523			interrupt-names = "dma","mc";
524			status = "disabled";
525		};
526
527		control_scb: syscon@37020000 {
528			compatible = "microchip,mpfs-control-scb", "syscon";
529			reg = <0x0 0x37020000 0x0 0x100>;
530		};
531
532		mbox: mailbox@37020800 {
533			compatible = "microchip,mpfs-mailbox";
534			reg = <0x0 0x37020800 0x0 0x1000>;
535			interrupt-parent = <&plic>;
536			interrupts = <96>;
537			#mbox-cells = <1>;
538			status = "disabled";
539		};
540
541		syscontroller_qspi: spi@37020100 {
542			compatible = "microchip,mpfs-qspi", "microchip,coreqspi-rtl-v2";
543			#address-cells = <1>;
544			#size-cells = <0>;
545			reg = <0x0 0x37020100 0x0 0x100>;
546			interrupt-parent = <&plic>;
547			interrupts = <110>;
548			clocks = <&scbclk>;
549			status = "disabled";
550		};
551
552		clkcfg: clkcfg@3e001000 {
553			compatible = "microchip,mpfs-clkcfg";
554			reg = <0x0 0x3e001000 0x0 0x1000>;
555			clocks = <&refclk>;
556			#clock-cells = <1>;
557		};
558	};
559};
560