xref: /linux/arch/riscv/boot/dts/microchip/mpfs-icicle-kit.dts (revision e7b2b108cdeab76a7e7324459e50b0c1214c0386)
1// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/* Copyright (c) 2020-2021 Microchip Technology Inc */
3
4/dts-v1/;
5
6#include "mpfs.dtsi"
7#include "mpfs-icicle-kit-fabric.dtsi"
8#include <dt-bindings/gpio/gpio.h>
9#include <dt-bindings/leds/common.h>
10
11/ {
12	model = "Microchip PolarFire-SoC Icicle Kit";
13	compatible = "microchip,mpfs-icicle-reference-rtlv2210", "microchip,mpfs-icicle-kit",
14		     "microchip,mpfs";
15
16	aliases {
17		ethernet0 = &mac1;
18		serial0 = &mmuart0;
19		serial1 = &mmuart1;
20		serial2 = &mmuart2;
21		serial3 = &mmuart3;
22		serial4 = &mmuart4;
23	};
24
25	chosen {
26		stdout-path = "serial1:115200n8";
27	};
28
29	leds {
30		compatible = "gpio-leds";
31
32		led-1 {
33			gpios = <&gpio2 16 GPIO_ACTIVE_HIGH>;
34			color = <LED_COLOR_ID_RED>;
35			label = "led1";
36		};
37
38		led-2 {
39			gpios = <&gpio2 17 GPIO_ACTIVE_HIGH>;
40			color = <LED_COLOR_ID_RED>;
41			label = "led2";
42		};
43
44		led-3 {
45			gpios = <&gpio2 18 GPIO_ACTIVE_HIGH>;
46			color = <LED_COLOR_ID_AMBER>;
47			label = "led3";
48		};
49
50		led-4 {
51			gpios = <&gpio2 19 GPIO_ACTIVE_HIGH>;
52			color = <LED_COLOR_ID_AMBER>;
53			label = "led4";
54		};
55	};
56
57	ddrc_cache_lo: memory@80000000 {
58		device_type = "memory";
59		reg = <0x0 0x80000000 0x0 0x40000000>;
60		status = "okay";
61	};
62
63	ddrc_cache_hi: memory@1040000000 {
64		device_type = "memory";
65		reg = <0x10 0x40000000 0x0 0x40000000>;
66		status = "okay";
67	};
68
69	reserved-memory {
70		#address-cells = <2>;
71		#size-cells = <2>;
72		ranges;
73
74		hss_payload: region@BFC00000 {
75			reg = <0x0 0xBFC00000 0x0 0x400000>;
76			no-map;
77		};
78	};
79};
80
81&core_pwm0 {
82	status = "okay";
83};
84
85&gpio2 {
86	interrupts = <53>, <53>, <53>, <53>,
87		     <53>, <53>, <53>, <53>,
88		     <53>, <53>, <53>, <53>,
89		     <53>, <53>, <53>, <53>,
90		     <53>, <53>, <53>, <53>,
91		     <53>, <53>, <53>, <53>,
92		     <53>, <53>, <53>, <53>,
93		     <53>, <53>, <53>, <53>;
94	status = "okay";
95};
96
97&i2c0 {
98	status = "okay";
99};
100
101&i2c1 {
102	status = "okay";
103};
104
105&i2c2 {
106	status = "okay";
107};
108
109&mac0 {
110	phy-mode = "sgmii";
111	phy-handle = <&phy0>;
112	status = "okay";
113};
114
115&mac1 {
116	phy-mode = "sgmii";
117	phy-handle = <&phy1>;
118	status = "okay";
119
120	phy1: ethernet-phy@9 {
121		reg = <9>;
122	};
123
124	phy0: ethernet-phy@8 {
125		reg = <8>;
126	};
127};
128
129&mbox {
130	status = "okay";
131};
132
133&mmc {
134	bus-width = <4>;
135	disable-wp;
136	cap-sd-highspeed;
137	cap-mmc-highspeed;
138	mmc-ddr-1_8v;
139	mmc-hs200-1_8v;
140	sd-uhs-sdr12;
141	sd-uhs-sdr25;
142	sd-uhs-sdr50;
143	sd-uhs-sdr104;
144	status = "okay";
145};
146
147&mmuart1 {
148	status = "okay";
149};
150
151&mmuart2 {
152	status = "okay";
153};
154
155&mmuart3 {
156	status = "okay";
157};
158
159&mmuart4 {
160	status = "okay";
161};
162
163&pcie {
164	status = "okay";
165};
166
167&qspi {
168	status = "okay";
169};
170
171&refclk {
172	clock-frequency = <125000000>;
173};
174
175&refclk_ccc {
176	clock-frequency = <50000000>;
177};
178
179&rtc {
180	status = "okay";
181};
182
183&spi0 {
184	status = "okay";
185};
186
187&spi1 {
188	status = "okay";
189};
190
191&syscontroller {
192	status = "okay";
193};
194
195&usb {
196	status = "okay";
197	dr_mode = "host";
198};
199