1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 * Copyright 2016,2017 IBM Corporation. 4 */ 5 6 #define pr_fmt(fmt) "xive: " fmt 7 8 #include <linux/types.h> 9 #include <linux/threads.h> 10 #include <linux/kernel.h> 11 #include <linux/irq.h> 12 #include <linux/debugfs.h> 13 #include <linux/smp.h> 14 #include <linux/interrupt.h> 15 #include <linux/seq_file.h> 16 #include <linux/init.h> 17 #include <linux/cpu.h> 18 #include <linux/of.h> 19 #include <linux/slab.h> 20 #include <linux/spinlock.h> 21 #include <linux/msi.h> 22 #include <linux/vmalloc.h> 23 24 #include <asm/debugfs.h> 25 #include <asm/prom.h> 26 #include <asm/io.h> 27 #include <asm/smp.h> 28 #include <asm/machdep.h> 29 #include <asm/irq.h> 30 #include <asm/errno.h> 31 #include <asm/xive.h> 32 #include <asm/xive-regs.h> 33 #include <asm/xmon.h> 34 35 #include "xive-internal.h" 36 37 #undef DEBUG_FLUSH 38 #undef DEBUG_ALL 39 40 #ifdef DEBUG_ALL 41 #define DBG_VERBOSE(fmt, ...) pr_devel("cpu %d - " fmt, \ 42 smp_processor_id(), ## __VA_ARGS__) 43 #else 44 #define DBG_VERBOSE(fmt...) do { } while(0) 45 #endif 46 47 bool __xive_enabled; 48 EXPORT_SYMBOL_GPL(__xive_enabled); 49 bool xive_cmdline_disabled; 50 51 /* We use only one priority for now */ 52 static u8 xive_irq_priority; 53 54 /* TIMA exported to KVM */ 55 void __iomem *xive_tima; 56 EXPORT_SYMBOL_GPL(xive_tima); 57 u32 xive_tima_offset; 58 59 /* Backend ops */ 60 static const struct xive_ops *xive_ops; 61 62 /* Our global interrupt domain */ 63 static struct irq_domain *xive_irq_domain; 64 65 #ifdef CONFIG_SMP 66 /* The IPIs use the same logical irq number when on the same chip */ 67 static struct xive_ipi_desc { 68 unsigned int irq; 69 char name[16]; 70 } *xive_ipis; 71 72 /* 73 * Use early_cpu_to_node() for hot-plugged CPUs 74 */ 75 static unsigned int xive_ipi_cpu_to_irq(unsigned int cpu) 76 { 77 return xive_ipis[early_cpu_to_node(cpu)].irq; 78 } 79 #endif 80 81 /* Xive state for each CPU */ 82 static DEFINE_PER_CPU(struct xive_cpu *, xive_cpu); 83 84 /* An invalid CPU target */ 85 #define XIVE_INVALID_TARGET (-1) 86 87 /* 88 * Read the next entry in a queue, return its content if it's valid 89 * or 0 if there is no new entry. 90 * 91 * The queue pointer is moved forward unless "just_peek" is set 92 */ 93 static u32 xive_read_eq(struct xive_q *q, bool just_peek) 94 { 95 u32 cur; 96 97 if (!q->qpage) 98 return 0; 99 cur = be32_to_cpup(q->qpage + q->idx); 100 101 /* Check valid bit (31) vs current toggle polarity */ 102 if ((cur >> 31) == q->toggle) 103 return 0; 104 105 /* If consuming from the queue ... */ 106 if (!just_peek) { 107 /* Next entry */ 108 q->idx = (q->idx + 1) & q->msk; 109 110 /* Wrap around: flip valid toggle */ 111 if (q->idx == 0) 112 q->toggle ^= 1; 113 } 114 /* Mask out the valid bit (31) */ 115 return cur & 0x7fffffff; 116 } 117 118 /* 119 * Scans all the queue that may have interrupts in them 120 * (based on "pending_prio") in priority order until an 121 * interrupt is found or all the queues are empty. 122 * 123 * Then updates the CPPR (Current Processor Priority 124 * Register) based on the most favored interrupt found 125 * (0xff if none) and return what was found (0 if none). 126 * 127 * If just_peek is set, return the most favored pending 128 * interrupt if any but don't update the queue pointers. 129 * 130 * Note: This function can operate generically on any number 131 * of queues (up to 8). The current implementation of the XIVE 132 * driver only uses a single queue however. 133 * 134 * Note2: This will also "flush" "the pending_count" of a queue 135 * into the "count" when that queue is observed to be empty. 136 * This is used to keep track of the amount of interrupts 137 * targetting a queue. When an interrupt is moved away from 138 * a queue, we only decrement that queue count once the queue 139 * has been observed empty to avoid races. 140 */ 141 static u32 xive_scan_interrupts(struct xive_cpu *xc, bool just_peek) 142 { 143 u32 irq = 0; 144 u8 prio = 0; 145 146 /* Find highest pending priority */ 147 while (xc->pending_prio != 0) { 148 struct xive_q *q; 149 150 prio = ffs(xc->pending_prio) - 1; 151 DBG_VERBOSE("scan_irq: trying prio %d\n", prio); 152 153 /* Try to fetch */ 154 irq = xive_read_eq(&xc->queue[prio], just_peek); 155 156 /* Found something ? That's it */ 157 if (irq) { 158 if (just_peek || irq_to_desc(irq)) 159 break; 160 /* 161 * We should never get here; if we do then we must 162 * have failed to synchronize the interrupt properly 163 * when shutting it down. 164 */ 165 pr_crit("xive: got interrupt %d without descriptor, dropping\n", 166 irq); 167 WARN_ON(1); 168 continue; 169 } 170 171 /* Clear pending bits */ 172 xc->pending_prio &= ~(1 << prio); 173 174 /* 175 * Check if the queue count needs adjusting due to 176 * interrupts being moved away. See description of 177 * xive_dec_target_count() 178 */ 179 q = &xc->queue[prio]; 180 if (atomic_read(&q->pending_count)) { 181 int p = atomic_xchg(&q->pending_count, 0); 182 if (p) { 183 WARN_ON(p > atomic_read(&q->count)); 184 atomic_sub(p, &q->count); 185 } 186 } 187 } 188 189 /* If nothing was found, set CPPR to 0xff */ 190 if (irq == 0) 191 prio = 0xff; 192 193 /* Update HW CPPR to match if necessary */ 194 if (prio != xc->cppr) { 195 DBG_VERBOSE("scan_irq: adjusting CPPR to %d\n", prio); 196 xc->cppr = prio; 197 out_8(xive_tima + xive_tima_offset + TM_CPPR, prio); 198 } 199 200 return irq; 201 } 202 203 /* 204 * This is used to perform the magic loads from an ESB 205 * described in xive-regs.h 206 */ 207 static notrace u8 xive_esb_read(struct xive_irq_data *xd, u32 offset) 208 { 209 u64 val; 210 211 if (offset == XIVE_ESB_SET_PQ_10 && xd->flags & XIVE_IRQ_FLAG_STORE_EOI) 212 offset |= XIVE_ESB_LD_ST_MO; 213 214 if ((xd->flags & XIVE_IRQ_FLAG_H_INT_ESB) && xive_ops->esb_rw) 215 val = xive_ops->esb_rw(xd->hw_irq, offset, 0, 0); 216 else 217 val = in_be64(xd->eoi_mmio + offset); 218 219 return (u8)val; 220 } 221 222 static void xive_esb_write(struct xive_irq_data *xd, u32 offset, u64 data) 223 { 224 if ((xd->flags & XIVE_IRQ_FLAG_H_INT_ESB) && xive_ops->esb_rw) 225 xive_ops->esb_rw(xd->hw_irq, offset, data, 1); 226 else 227 out_be64(xd->eoi_mmio + offset, data); 228 } 229 230 #ifdef CONFIG_XMON 231 static notrace void xive_dump_eq(const char *name, struct xive_q *q) 232 { 233 u32 i0, i1, idx; 234 235 if (!q->qpage) 236 return; 237 idx = q->idx; 238 i0 = be32_to_cpup(q->qpage + idx); 239 idx = (idx + 1) & q->msk; 240 i1 = be32_to_cpup(q->qpage + idx); 241 xmon_printf("%s idx=%d T=%d %08x %08x ...", name, 242 q->idx, q->toggle, i0, i1); 243 } 244 245 notrace void xmon_xive_do_dump(int cpu) 246 { 247 struct xive_cpu *xc = per_cpu(xive_cpu, cpu); 248 249 xmon_printf("CPU %d:", cpu); 250 if (xc) { 251 xmon_printf("pp=%02x CPPR=%02x ", xc->pending_prio, xc->cppr); 252 253 #ifdef CONFIG_SMP 254 { 255 u64 val = xive_esb_read(&xc->ipi_data, XIVE_ESB_GET); 256 257 xmon_printf("IPI=0x%08x PQ=%c%c ", xc->hw_ipi, 258 val & XIVE_ESB_VAL_P ? 'P' : '-', 259 val & XIVE_ESB_VAL_Q ? 'Q' : '-'); 260 } 261 #endif 262 xive_dump_eq("EQ", &xc->queue[xive_irq_priority]); 263 } 264 xmon_printf("\n"); 265 } 266 267 static struct irq_data *xive_get_irq_data(u32 hw_irq) 268 { 269 unsigned int irq = irq_find_mapping(xive_irq_domain, hw_irq); 270 271 return irq ? irq_get_irq_data(irq) : NULL; 272 } 273 274 int xmon_xive_get_irq_config(u32 hw_irq, struct irq_data *d) 275 { 276 int rc; 277 u32 target; 278 u8 prio; 279 u32 lirq; 280 281 rc = xive_ops->get_irq_config(hw_irq, &target, &prio, &lirq); 282 if (rc) { 283 xmon_printf("IRQ 0x%08x : no config rc=%d\n", hw_irq, rc); 284 return rc; 285 } 286 287 xmon_printf("IRQ 0x%08x : target=0x%x prio=%02x lirq=0x%x ", 288 hw_irq, target, prio, lirq); 289 290 if (!d) 291 d = xive_get_irq_data(hw_irq); 292 293 if (d) { 294 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 295 u64 val = xive_esb_read(xd, XIVE_ESB_GET); 296 297 xmon_printf("flags=%c%c%c PQ=%c%c", 298 xd->flags & XIVE_IRQ_FLAG_STORE_EOI ? 'S' : ' ', 299 xd->flags & XIVE_IRQ_FLAG_LSI ? 'L' : ' ', 300 xd->flags & XIVE_IRQ_FLAG_H_INT_ESB ? 'H' : ' ', 301 val & XIVE_ESB_VAL_P ? 'P' : '-', 302 val & XIVE_ESB_VAL_Q ? 'Q' : '-'); 303 } 304 305 xmon_printf("\n"); 306 return 0; 307 } 308 309 void xmon_xive_get_irq_all(void) 310 { 311 unsigned int i; 312 struct irq_desc *desc; 313 314 for_each_irq_desc(i, desc) { 315 struct irq_data *d = irq_desc_get_irq_data(desc); 316 unsigned int hwirq = (unsigned int)irqd_to_hwirq(d); 317 318 if (d->domain == xive_irq_domain) 319 xmon_xive_get_irq_config(hwirq, d); 320 } 321 } 322 323 #endif /* CONFIG_XMON */ 324 325 static unsigned int xive_get_irq(void) 326 { 327 struct xive_cpu *xc = __this_cpu_read(xive_cpu); 328 u32 irq; 329 330 /* 331 * This can be called either as a result of a HW interrupt or 332 * as a "replay" because EOI decided there was still something 333 * in one of the queues. 334 * 335 * First we perform an ACK cycle in order to update our mask 336 * of pending priorities. This will also have the effect of 337 * updating the CPPR to the most favored pending interrupts. 338 * 339 * In the future, if we have a way to differentiate a first 340 * entry (on HW interrupt) from a replay triggered by EOI, 341 * we could skip this on replays unless we soft-mask tells us 342 * that a new HW interrupt occurred. 343 */ 344 xive_ops->update_pending(xc); 345 346 DBG_VERBOSE("get_irq: pending=%02x\n", xc->pending_prio); 347 348 /* Scan our queue(s) for interrupts */ 349 irq = xive_scan_interrupts(xc, false); 350 351 DBG_VERBOSE("get_irq: got irq 0x%x, new pending=0x%02x\n", 352 irq, xc->pending_prio); 353 354 /* Return pending interrupt if any */ 355 if (irq == XIVE_BAD_IRQ) 356 return 0; 357 return irq; 358 } 359 360 /* 361 * After EOI'ing an interrupt, we need to re-check the queue 362 * to see if another interrupt is pending since multiple 363 * interrupts can coalesce into a single notification to the 364 * CPU. 365 * 366 * If we find that there is indeed more in there, we call 367 * force_external_irq_replay() to make Linux synthetize an 368 * external interrupt on the next call to local_irq_restore(). 369 */ 370 static void xive_do_queue_eoi(struct xive_cpu *xc) 371 { 372 if (xive_scan_interrupts(xc, true) != 0) { 373 DBG_VERBOSE("eoi: pending=0x%02x\n", xc->pending_prio); 374 force_external_irq_replay(); 375 } 376 } 377 378 /* 379 * EOI an interrupt at the source. There are several methods 380 * to do this depending on the HW version and source type 381 */ 382 static void xive_do_source_eoi(struct xive_irq_data *xd) 383 { 384 u8 eoi_val; 385 386 xd->stale_p = false; 387 388 /* If the XIVE supports the new "store EOI facility, use it */ 389 if (xd->flags & XIVE_IRQ_FLAG_STORE_EOI) { 390 xive_esb_write(xd, XIVE_ESB_STORE_EOI, 0); 391 return; 392 } 393 394 /* 395 * For LSIs, we use the "EOI cycle" special load rather than 396 * PQ bits, as they are automatically re-triggered in HW when 397 * still pending. 398 */ 399 if (xd->flags & XIVE_IRQ_FLAG_LSI) { 400 xive_esb_read(xd, XIVE_ESB_LOAD_EOI); 401 return; 402 } 403 404 /* 405 * Otherwise, we use the special MMIO that does a clear of 406 * both P and Q and returns the old Q. This allows us to then 407 * do a re-trigger if Q was set rather than synthesizing an 408 * interrupt in software 409 */ 410 eoi_val = xive_esb_read(xd, XIVE_ESB_SET_PQ_00); 411 DBG_VERBOSE("eoi_val=%x\n", eoi_val); 412 413 /* Re-trigger if needed */ 414 if ((eoi_val & XIVE_ESB_VAL_Q) && xd->trig_mmio) 415 out_be64(xd->trig_mmio, 0); 416 } 417 418 /* irq_chip eoi callback, called with irq descriptor lock held */ 419 static void xive_irq_eoi(struct irq_data *d) 420 { 421 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 422 struct xive_cpu *xc = __this_cpu_read(xive_cpu); 423 424 DBG_VERBOSE("eoi_irq: irq=%d [0x%lx] pending=%02x\n", 425 d->irq, irqd_to_hwirq(d), xc->pending_prio); 426 427 /* 428 * EOI the source if it hasn't been disabled and hasn't 429 * been passed-through to a KVM guest 430 */ 431 if (!irqd_irq_disabled(d) && !irqd_is_forwarded_to_vcpu(d) && 432 !(xd->flags & XIVE_IRQ_FLAG_NO_EOI)) 433 xive_do_source_eoi(xd); 434 else 435 xd->stale_p = true; 436 437 /* 438 * Clear saved_p to indicate that it's no longer occupying 439 * a queue slot on the target queue 440 */ 441 xd->saved_p = false; 442 443 /* Check for more work in the queue */ 444 xive_do_queue_eoi(xc); 445 } 446 447 /* 448 * Helper used to mask and unmask an interrupt source. 449 */ 450 static void xive_do_source_set_mask(struct xive_irq_data *xd, 451 bool mask) 452 { 453 u64 val; 454 455 /* 456 * If the interrupt had P set, it may be in a queue. 457 * 458 * We need to make sure we don't re-enable it until it 459 * has been fetched from that queue and EOId. We keep 460 * a copy of that P state and use it to restore the 461 * ESB accordingly on unmask. 462 */ 463 if (mask) { 464 val = xive_esb_read(xd, XIVE_ESB_SET_PQ_01); 465 if (!xd->stale_p && !!(val & XIVE_ESB_VAL_P)) 466 xd->saved_p = true; 467 xd->stale_p = false; 468 } else if (xd->saved_p) { 469 xive_esb_read(xd, XIVE_ESB_SET_PQ_10); 470 xd->saved_p = false; 471 } else { 472 xive_esb_read(xd, XIVE_ESB_SET_PQ_00); 473 xd->stale_p = false; 474 } 475 } 476 477 /* 478 * Try to chose "cpu" as a new interrupt target. Increments 479 * the queue accounting for that target if it's not already 480 * full. 481 */ 482 static bool xive_try_pick_target(int cpu) 483 { 484 struct xive_cpu *xc = per_cpu(xive_cpu, cpu); 485 struct xive_q *q = &xc->queue[xive_irq_priority]; 486 int max; 487 488 /* 489 * Calculate max number of interrupts in that queue. 490 * 491 * We leave a gap of 1 just in case... 492 */ 493 max = (q->msk + 1) - 1; 494 return !!atomic_add_unless(&q->count, 1, max); 495 } 496 497 /* 498 * Un-account an interrupt for a target CPU. We don't directly 499 * decrement q->count since the interrupt might still be present 500 * in the queue. 501 * 502 * Instead increment a separate counter "pending_count" which 503 * will be substracted from "count" later when that CPU observes 504 * the queue to be empty. 505 */ 506 static void xive_dec_target_count(int cpu) 507 { 508 struct xive_cpu *xc = per_cpu(xive_cpu, cpu); 509 struct xive_q *q = &xc->queue[xive_irq_priority]; 510 511 if (WARN_ON(cpu < 0 || !xc)) { 512 pr_err("%s: cpu=%d xc=%p\n", __func__, cpu, xc); 513 return; 514 } 515 516 /* 517 * We increment the "pending count" which will be used 518 * to decrement the target queue count whenever it's next 519 * processed and found empty. This ensure that we don't 520 * decrement while we still have the interrupt there 521 * occupying a slot. 522 */ 523 atomic_inc(&q->pending_count); 524 } 525 526 /* Find a tentative CPU target in a CPU mask */ 527 static int xive_find_target_in_mask(const struct cpumask *mask, 528 unsigned int fuzz) 529 { 530 int cpu, first, num, i; 531 532 /* Pick up a starting point CPU in the mask based on fuzz */ 533 num = min_t(int, cpumask_weight(mask), nr_cpu_ids); 534 first = fuzz % num; 535 536 /* Locate it */ 537 cpu = cpumask_first(mask); 538 for (i = 0; i < first && cpu < nr_cpu_ids; i++) 539 cpu = cpumask_next(cpu, mask); 540 541 /* Sanity check */ 542 if (WARN_ON(cpu >= nr_cpu_ids)) 543 cpu = cpumask_first(cpu_online_mask); 544 545 /* Remember first one to handle wrap-around */ 546 first = cpu; 547 548 /* 549 * Now go through the entire mask until we find a valid 550 * target. 551 */ 552 do { 553 /* 554 * We re-check online as the fallback case passes us 555 * an untested affinity mask 556 */ 557 if (cpu_online(cpu) && xive_try_pick_target(cpu)) 558 return cpu; 559 cpu = cpumask_next(cpu, mask); 560 /* Wrap around */ 561 if (cpu >= nr_cpu_ids) 562 cpu = cpumask_first(mask); 563 } while (cpu != first); 564 565 return -1; 566 } 567 568 /* 569 * Pick a target CPU for an interrupt. This is done at 570 * startup or if the affinity is changed in a way that 571 * invalidates the current target. 572 */ 573 static int xive_pick_irq_target(struct irq_data *d, 574 const struct cpumask *affinity) 575 { 576 static unsigned int fuzz; 577 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 578 cpumask_var_t mask; 579 int cpu = -1; 580 581 /* 582 * If we have chip IDs, first we try to build a mask of 583 * CPUs matching the CPU and find a target in there 584 */ 585 if (xd->src_chip != XIVE_INVALID_CHIP_ID && 586 zalloc_cpumask_var(&mask, GFP_ATOMIC)) { 587 /* Build a mask of matching chip IDs */ 588 for_each_cpu_and(cpu, affinity, cpu_online_mask) { 589 struct xive_cpu *xc = per_cpu(xive_cpu, cpu); 590 if (xc->chip_id == xd->src_chip) 591 cpumask_set_cpu(cpu, mask); 592 } 593 /* Try to find a target */ 594 if (cpumask_empty(mask)) 595 cpu = -1; 596 else 597 cpu = xive_find_target_in_mask(mask, fuzz++); 598 free_cpumask_var(mask); 599 if (cpu >= 0) 600 return cpu; 601 fuzz--; 602 } 603 604 /* No chip IDs, fallback to using the affinity mask */ 605 return xive_find_target_in_mask(affinity, fuzz++); 606 } 607 608 static unsigned int xive_irq_startup(struct irq_data *d) 609 { 610 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 611 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d); 612 int target, rc; 613 614 xd->saved_p = false; 615 xd->stale_p = false; 616 pr_devel("xive_irq_startup: irq %d [0x%x] data @%p\n", 617 d->irq, hw_irq, d); 618 619 #ifdef CONFIG_PCI_MSI 620 /* 621 * The generic MSI code returns with the interrupt disabled on the 622 * card, using the MSI mask bits. Firmware doesn't appear to unmask 623 * at that level, so we do it here by hand. 624 */ 625 if (irq_data_get_msi_desc(d)) 626 pci_msi_unmask_irq(d); 627 #endif 628 629 /* Pick a target */ 630 target = xive_pick_irq_target(d, irq_data_get_affinity_mask(d)); 631 if (target == XIVE_INVALID_TARGET) { 632 /* Try again breaking affinity */ 633 target = xive_pick_irq_target(d, cpu_online_mask); 634 if (target == XIVE_INVALID_TARGET) 635 return -ENXIO; 636 pr_warn("irq %d started with broken affinity\n", d->irq); 637 } 638 639 /* Sanity check */ 640 if (WARN_ON(target == XIVE_INVALID_TARGET || 641 target >= nr_cpu_ids)) 642 target = smp_processor_id(); 643 644 xd->target = target; 645 646 /* 647 * Configure the logical number to be the Linux IRQ number 648 * and set the target queue 649 */ 650 rc = xive_ops->configure_irq(hw_irq, 651 get_hard_smp_processor_id(target), 652 xive_irq_priority, d->irq); 653 if (rc) 654 return rc; 655 656 /* Unmask the ESB */ 657 xive_do_source_set_mask(xd, false); 658 659 return 0; 660 } 661 662 /* called with irq descriptor lock held */ 663 static void xive_irq_shutdown(struct irq_data *d) 664 { 665 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 666 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d); 667 668 pr_devel("xive_irq_shutdown: irq %d [0x%x] data @%p\n", 669 d->irq, hw_irq, d); 670 671 if (WARN_ON(xd->target == XIVE_INVALID_TARGET)) 672 return; 673 674 /* Mask the interrupt at the source */ 675 xive_do_source_set_mask(xd, true); 676 677 /* 678 * Mask the interrupt in HW in the IVT/EAS and set the number 679 * to be the "bad" IRQ number 680 */ 681 xive_ops->configure_irq(hw_irq, 682 get_hard_smp_processor_id(xd->target), 683 0xff, XIVE_BAD_IRQ); 684 685 xive_dec_target_count(xd->target); 686 xd->target = XIVE_INVALID_TARGET; 687 } 688 689 static void xive_irq_unmask(struct irq_data *d) 690 { 691 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 692 693 pr_devel("xive_irq_unmask: irq %d data @%p\n", d->irq, xd); 694 695 xive_do_source_set_mask(xd, false); 696 } 697 698 static void xive_irq_mask(struct irq_data *d) 699 { 700 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 701 702 pr_devel("xive_irq_mask: irq %d data @%p\n", d->irq, xd); 703 704 xive_do_source_set_mask(xd, true); 705 } 706 707 static int xive_irq_set_affinity(struct irq_data *d, 708 const struct cpumask *cpumask, 709 bool force) 710 { 711 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 712 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d); 713 u32 target, old_target; 714 int rc = 0; 715 716 pr_devel("xive_irq_set_affinity: irq %d\n", d->irq); 717 718 /* Is this valid ? */ 719 if (cpumask_any_and(cpumask, cpu_online_mask) >= nr_cpu_ids) 720 return -EINVAL; 721 722 /* Don't do anything if the interrupt isn't started */ 723 if (!irqd_is_started(d)) 724 return IRQ_SET_MASK_OK; 725 726 /* 727 * If existing target is already in the new mask, and is 728 * online then do nothing. 729 */ 730 if (xd->target != XIVE_INVALID_TARGET && 731 cpu_online(xd->target) && 732 cpumask_test_cpu(xd->target, cpumask)) 733 return IRQ_SET_MASK_OK; 734 735 /* Pick a new target */ 736 target = xive_pick_irq_target(d, cpumask); 737 738 /* No target found */ 739 if (target == XIVE_INVALID_TARGET) 740 return -ENXIO; 741 742 /* Sanity check */ 743 if (WARN_ON(target >= nr_cpu_ids)) 744 target = smp_processor_id(); 745 746 old_target = xd->target; 747 748 /* 749 * Only configure the irq if it's not currently passed-through to 750 * a KVM guest 751 */ 752 if (!irqd_is_forwarded_to_vcpu(d)) 753 rc = xive_ops->configure_irq(hw_irq, 754 get_hard_smp_processor_id(target), 755 xive_irq_priority, d->irq); 756 if (rc < 0) { 757 pr_err("Error %d reconfiguring irq %d\n", rc, d->irq); 758 return rc; 759 } 760 761 pr_devel(" target: 0x%x\n", target); 762 xd->target = target; 763 764 /* Give up previous target */ 765 if (old_target != XIVE_INVALID_TARGET) 766 xive_dec_target_count(old_target); 767 768 return IRQ_SET_MASK_OK; 769 } 770 771 static int xive_irq_set_type(struct irq_data *d, unsigned int flow_type) 772 { 773 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 774 775 /* 776 * We only support these. This has really no effect other than setting 777 * the corresponding descriptor bits mind you but those will in turn 778 * affect the resend function when re-enabling an edge interrupt. 779 * 780 * Set set the default to edge as explained in map(). 781 */ 782 if (flow_type == IRQ_TYPE_DEFAULT || flow_type == IRQ_TYPE_NONE) 783 flow_type = IRQ_TYPE_EDGE_RISING; 784 785 if (flow_type != IRQ_TYPE_EDGE_RISING && 786 flow_type != IRQ_TYPE_LEVEL_LOW) 787 return -EINVAL; 788 789 irqd_set_trigger_type(d, flow_type); 790 791 /* 792 * Double check it matches what the FW thinks 793 * 794 * NOTE: We don't know yet if the PAPR interface will provide 795 * the LSI vs MSI information apart from the device-tree so 796 * this check might have to move into an optional backend call 797 * that is specific to the native backend 798 */ 799 if ((flow_type == IRQ_TYPE_LEVEL_LOW) != 800 !!(xd->flags & XIVE_IRQ_FLAG_LSI)) { 801 pr_warn("Interrupt %d (HW 0x%x) type mismatch, Linux says %s, FW says %s\n", 802 d->irq, (u32)irqd_to_hwirq(d), 803 (flow_type == IRQ_TYPE_LEVEL_LOW) ? "Level" : "Edge", 804 (xd->flags & XIVE_IRQ_FLAG_LSI) ? "Level" : "Edge"); 805 } 806 807 return IRQ_SET_MASK_OK_NOCOPY; 808 } 809 810 static int xive_irq_retrigger(struct irq_data *d) 811 { 812 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 813 814 /* This should be only for MSIs */ 815 if (WARN_ON(xd->flags & XIVE_IRQ_FLAG_LSI)) 816 return 0; 817 818 /* 819 * To perform a retrigger, we first set the PQ bits to 820 * 11, then perform an EOI. 821 */ 822 xive_esb_read(xd, XIVE_ESB_SET_PQ_11); 823 xive_do_source_eoi(xd); 824 825 return 1; 826 } 827 828 /* 829 * Caller holds the irq descriptor lock, so this won't be called 830 * concurrently with xive_get_irqchip_state on the same interrupt. 831 */ 832 static int xive_irq_set_vcpu_affinity(struct irq_data *d, void *state) 833 { 834 struct xive_irq_data *xd = irq_data_get_irq_handler_data(d); 835 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d); 836 int rc; 837 u8 pq; 838 839 /* 840 * This is called by KVM with state non-NULL for enabling 841 * pass-through or NULL for disabling it 842 */ 843 if (state) { 844 irqd_set_forwarded_to_vcpu(d); 845 846 /* Set it to PQ=10 state to prevent further sends */ 847 pq = xive_esb_read(xd, XIVE_ESB_SET_PQ_10); 848 if (!xd->stale_p) { 849 xd->saved_p = !!(pq & XIVE_ESB_VAL_P); 850 xd->stale_p = !xd->saved_p; 851 } 852 853 /* No target ? nothing to do */ 854 if (xd->target == XIVE_INVALID_TARGET) { 855 /* 856 * An untargetted interrupt should have been 857 * also masked at the source 858 */ 859 WARN_ON(xd->saved_p); 860 861 return 0; 862 } 863 864 /* 865 * If P was set, adjust state to PQ=11 to indicate 866 * that a resend is needed for the interrupt to reach 867 * the guest. Also remember the value of P. 868 * 869 * This also tells us that it's in flight to a host queue 870 * or has already been fetched but hasn't been EOIed yet 871 * by the host. This it's potentially using up a host 872 * queue slot. This is important to know because as long 873 * as this is the case, we must not hard-unmask it when 874 * "returning" that interrupt to the host. 875 * 876 * This saved_p is cleared by the host EOI, when we know 877 * for sure the queue slot is no longer in use. 878 */ 879 if (xd->saved_p) { 880 xive_esb_read(xd, XIVE_ESB_SET_PQ_11); 881 882 /* 883 * Sync the XIVE source HW to ensure the interrupt 884 * has gone through the EAS before we change its 885 * target to the guest. That should guarantee us 886 * that we *will* eventually get an EOI for it on 887 * the host. Otherwise there would be a small window 888 * for P to be seen here but the interrupt going 889 * to the guest queue. 890 */ 891 if (xive_ops->sync_source) 892 xive_ops->sync_source(hw_irq); 893 } 894 } else { 895 irqd_clr_forwarded_to_vcpu(d); 896 897 /* No host target ? hard mask and return */ 898 if (xd->target == XIVE_INVALID_TARGET) { 899 xive_do_source_set_mask(xd, true); 900 return 0; 901 } 902 903 /* 904 * Sync the XIVE source HW to ensure the interrupt 905 * has gone through the EAS before we change its 906 * target to the host. 907 */ 908 if (xive_ops->sync_source) 909 xive_ops->sync_source(hw_irq); 910 911 /* 912 * By convention we are called with the interrupt in 913 * a PQ=10 or PQ=11 state, ie, it won't fire and will 914 * have latched in Q whether there's a pending HW 915 * interrupt or not. 916 * 917 * First reconfigure the target. 918 */ 919 rc = xive_ops->configure_irq(hw_irq, 920 get_hard_smp_processor_id(xd->target), 921 xive_irq_priority, d->irq); 922 if (rc) 923 return rc; 924 925 /* 926 * Then if saved_p is not set, effectively re-enable the 927 * interrupt with an EOI. If it is set, we know there is 928 * still a message in a host queue somewhere that will be 929 * EOId eventually. 930 * 931 * Note: We don't check irqd_irq_disabled(). Effectively, 932 * we *will* let the irq get through even if masked if the 933 * HW is still firing it in order to deal with the whole 934 * saved_p business properly. If the interrupt triggers 935 * while masked, the generic code will re-mask it anyway. 936 */ 937 if (!xd->saved_p) 938 xive_do_source_eoi(xd); 939 940 } 941 return 0; 942 } 943 944 /* Called with irq descriptor lock held. */ 945 static int xive_get_irqchip_state(struct irq_data *data, 946 enum irqchip_irq_state which, bool *state) 947 { 948 struct xive_irq_data *xd = irq_data_get_irq_handler_data(data); 949 u8 pq; 950 951 switch (which) { 952 case IRQCHIP_STATE_ACTIVE: 953 pq = xive_esb_read(xd, XIVE_ESB_GET); 954 955 /* 956 * The esb value being all 1's means we couldn't get 957 * the PQ state of the interrupt through mmio. It may 958 * happen, for example when querying a PHB interrupt 959 * while the PHB is in an error state. We consider the 960 * interrupt to be inactive in that case. 961 */ 962 *state = (pq != XIVE_ESB_INVALID) && !xd->stale_p && 963 (xd->saved_p || !!(pq & XIVE_ESB_VAL_P)); 964 return 0; 965 default: 966 return -EINVAL; 967 } 968 } 969 970 static struct irq_chip xive_irq_chip = { 971 .name = "XIVE-IRQ", 972 .irq_startup = xive_irq_startup, 973 .irq_shutdown = xive_irq_shutdown, 974 .irq_eoi = xive_irq_eoi, 975 .irq_mask = xive_irq_mask, 976 .irq_unmask = xive_irq_unmask, 977 .irq_set_affinity = xive_irq_set_affinity, 978 .irq_set_type = xive_irq_set_type, 979 .irq_retrigger = xive_irq_retrigger, 980 .irq_set_vcpu_affinity = xive_irq_set_vcpu_affinity, 981 .irq_get_irqchip_state = xive_get_irqchip_state, 982 }; 983 984 bool is_xive_irq(struct irq_chip *chip) 985 { 986 return chip == &xive_irq_chip; 987 } 988 EXPORT_SYMBOL_GPL(is_xive_irq); 989 990 void xive_cleanup_irq_data(struct xive_irq_data *xd) 991 { 992 if (xd->eoi_mmio) { 993 unmap_kernel_range((unsigned long)xd->eoi_mmio, 994 1u << xd->esb_shift); 995 iounmap(xd->eoi_mmio); 996 if (xd->eoi_mmio == xd->trig_mmio) 997 xd->trig_mmio = NULL; 998 xd->eoi_mmio = NULL; 999 } 1000 if (xd->trig_mmio) { 1001 unmap_kernel_range((unsigned long)xd->trig_mmio, 1002 1u << xd->esb_shift); 1003 iounmap(xd->trig_mmio); 1004 xd->trig_mmio = NULL; 1005 } 1006 } 1007 EXPORT_SYMBOL_GPL(xive_cleanup_irq_data); 1008 1009 static int xive_irq_alloc_data(unsigned int virq, irq_hw_number_t hw) 1010 { 1011 struct xive_irq_data *xd; 1012 int rc; 1013 1014 xd = kzalloc(sizeof(struct xive_irq_data), GFP_KERNEL); 1015 if (!xd) 1016 return -ENOMEM; 1017 rc = xive_ops->populate_irq_data(hw, xd); 1018 if (rc) { 1019 kfree(xd); 1020 return rc; 1021 } 1022 xd->target = XIVE_INVALID_TARGET; 1023 irq_set_handler_data(virq, xd); 1024 1025 /* 1026 * Turn OFF by default the interrupt being mapped. A side 1027 * effect of this check is the mapping the ESB page of the 1028 * interrupt in the Linux address space. This prevents page 1029 * fault issues in the crash handler which masks all 1030 * interrupts. 1031 */ 1032 xive_esb_read(xd, XIVE_ESB_SET_PQ_01); 1033 1034 return 0; 1035 } 1036 1037 static void xive_irq_free_data(unsigned int virq) 1038 { 1039 struct xive_irq_data *xd = irq_get_handler_data(virq); 1040 1041 if (!xd) 1042 return; 1043 irq_set_handler_data(virq, NULL); 1044 xive_cleanup_irq_data(xd); 1045 kfree(xd); 1046 } 1047 1048 #ifdef CONFIG_SMP 1049 1050 static void xive_cause_ipi(int cpu) 1051 { 1052 struct xive_cpu *xc; 1053 struct xive_irq_data *xd; 1054 1055 xc = per_cpu(xive_cpu, cpu); 1056 1057 DBG_VERBOSE("IPI CPU %d -> %d (HW IRQ 0x%x)\n", 1058 smp_processor_id(), cpu, xc->hw_ipi); 1059 1060 xd = &xc->ipi_data; 1061 if (WARN_ON(!xd->trig_mmio)) 1062 return; 1063 out_be64(xd->trig_mmio, 0); 1064 } 1065 1066 static irqreturn_t xive_muxed_ipi_action(int irq, void *dev_id) 1067 { 1068 return smp_ipi_demux(); 1069 } 1070 1071 static void xive_ipi_eoi(struct irq_data *d) 1072 { 1073 struct xive_cpu *xc = __this_cpu_read(xive_cpu); 1074 1075 /* Handle possible race with unplug and drop stale IPIs */ 1076 if (!xc) 1077 return; 1078 1079 DBG_VERBOSE("IPI eoi: irq=%d [0x%lx] (HW IRQ 0x%x) pending=%02x\n", 1080 d->irq, irqd_to_hwirq(d), xc->hw_ipi, xc->pending_prio); 1081 1082 xive_do_source_eoi(&xc->ipi_data); 1083 xive_do_queue_eoi(xc); 1084 } 1085 1086 static void xive_ipi_do_nothing(struct irq_data *d) 1087 { 1088 /* 1089 * Nothing to do, we never mask/unmask IPIs, but the callback 1090 * has to exist for the struct irq_chip. 1091 */ 1092 } 1093 1094 static struct irq_chip xive_ipi_chip = { 1095 .name = "XIVE-IPI", 1096 .irq_eoi = xive_ipi_eoi, 1097 .irq_mask = xive_ipi_do_nothing, 1098 .irq_unmask = xive_ipi_do_nothing, 1099 }; 1100 1101 /* 1102 * IPIs are marked per-cpu. We use separate HW interrupts under the 1103 * hood but associated with the same "linux" interrupt 1104 */ 1105 struct xive_ipi_alloc_info { 1106 irq_hw_number_t hwirq; 1107 }; 1108 1109 static int xive_ipi_irq_domain_alloc(struct irq_domain *domain, unsigned int virq, 1110 unsigned int nr_irqs, void *arg) 1111 { 1112 struct xive_ipi_alloc_info *info = arg; 1113 int i; 1114 1115 for (i = 0; i < nr_irqs; i++) { 1116 irq_domain_set_info(domain, virq + i, info->hwirq + i, &xive_ipi_chip, 1117 domain->host_data, handle_percpu_irq, 1118 NULL, NULL); 1119 } 1120 return 0; 1121 } 1122 1123 static const struct irq_domain_ops xive_ipi_irq_domain_ops = { 1124 .alloc = xive_ipi_irq_domain_alloc, 1125 }; 1126 1127 static int __init xive_request_ipi(void) 1128 { 1129 struct fwnode_handle *fwnode; 1130 struct irq_domain *ipi_domain; 1131 unsigned int node; 1132 int ret = -ENOMEM; 1133 1134 fwnode = irq_domain_alloc_named_fwnode("XIVE-IPI"); 1135 if (!fwnode) 1136 goto out; 1137 1138 ipi_domain = irq_domain_create_linear(fwnode, nr_node_ids, 1139 &xive_ipi_irq_domain_ops, NULL); 1140 if (!ipi_domain) 1141 goto out_free_fwnode; 1142 1143 xive_ipis = kcalloc(nr_node_ids, sizeof(*xive_ipis), GFP_KERNEL | __GFP_NOFAIL); 1144 if (!xive_ipis) 1145 goto out_free_domain; 1146 1147 for_each_node(node) { 1148 struct xive_ipi_desc *xid = &xive_ipis[node]; 1149 struct xive_ipi_alloc_info info = { node }; 1150 1151 /* Skip nodes without CPUs */ 1152 if (cpumask_empty(cpumask_of_node(node))) 1153 continue; 1154 1155 /* 1156 * Map one IPI interrupt per node for all cpus of that node. 1157 * Since the HW interrupt number doesn't have any meaning, 1158 * simply use the node number. 1159 */ 1160 xid->irq = irq_domain_alloc_irqs(ipi_domain, 1, node, &info); 1161 if (xid->irq < 0) { 1162 ret = xid->irq; 1163 goto out_free_xive_ipis; 1164 } 1165 1166 snprintf(xid->name, sizeof(xid->name), "IPI-%d", node); 1167 1168 ret = request_irq(xid->irq, xive_muxed_ipi_action, 1169 IRQF_PERCPU | IRQF_NO_THREAD, xid->name, NULL); 1170 1171 WARN(ret < 0, "Failed to request IPI %d: %d\n", xid->irq, ret); 1172 } 1173 1174 return ret; 1175 1176 out_free_xive_ipis: 1177 kfree(xive_ipis); 1178 out_free_domain: 1179 irq_domain_remove(ipi_domain); 1180 out_free_fwnode: 1181 irq_domain_free_fwnode(fwnode); 1182 out: 1183 return ret; 1184 } 1185 1186 static int xive_setup_cpu_ipi(unsigned int cpu) 1187 { 1188 unsigned int xive_ipi_irq = xive_ipi_cpu_to_irq(cpu); 1189 struct xive_cpu *xc; 1190 int rc; 1191 1192 pr_debug("Setting up IPI for CPU %d\n", cpu); 1193 1194 xc = per_cpu(xive_cpu, cpu); 1195 1196 /* Check if we are already setup */ 1197 if (xc->hw_ipi != XIVE_BAD_IRQ) 1198 return 0; 1199 1200 /* Grab an IPI from the backend, this will populate xc->hw_ipi */ 1201 if (xive_ops->get_ipi(cpu, xc)) 1202 return -EIO; 1203 1204 /* 1205 * Populate the IRQ data in the xive_cpu structure and 1206 * configure the HW / enable the IPIs. 1207 */ 1208 rc = xive_ops->populate_irq_data(xc->hw_ipi, &xc->ipi_data); 1209 if (rc) { 1210 pr_err("Failed to populate IPI data on CPU %d\n", cpu); 1211 return -EIO; 1212 } 1213 rc = xive_ops->configure_irq(xc->hw_ipi, 1214 get_hard_smp_processor_id(cpu), 1215 xive_irq_priority, xive_ipi_irq); 1216 if (rc) { 1217 pr_err("Failed to map IPI CPU %d\n", cpu); 1218 return -EIO; 1219 } 1220 pr_devel("CPU %d HW IPI %x, virq %d, trig_mmio=%p\n", cpu, 1221 xc->hw_ipi, xive_ipi_irq, xc->ipi_data.trig_mmio); 1222 1223 /* Unmask it */ 1224 xive_do_source_set_mask(&xc->ipi_data, false); 1225 1226 return 0; 1227 } 1228 1229 static void xive_cleanup_cpu_ipi(unsigned int cpu, struct xive_cpu *xc) 1230 { 1231 unsigned int xive_ipi_irq = xive_ipi_cpu_to_irq(cpu); 1232 1233 /* Disable the IPI and free the IRQ data */ 1234 1235 /* Already cleaned up ? */ 1236 if (xc->hw_ipi == XIVE_BAD_IRQ) 1237 return; 1238 1239 /* Mask the IPI */ 1240 xive_do_source_set_mask(&xc->ipi_data, true); 1241 1242 /* 1243 * Note: We don't call xive_cleanup_irq_data() to free 1244 * the mappings as this is called from an IPI on kexec 1245 * which is not a safe environment to call iounmap() 1246 */ 1247 1248 /* Deconfigure/mask in the backend */ 1249 xive_ops->configure_irq(xc->hw_ipi, hard_smp_processor_id(), 1250 0xff, xive_ipi_irq); 1251 1252 /* Free the IPIs in the backend */ 1253 xive_ops->put_ipi(cpu, xc); 1254 } 1255 1256 void __init xive_smp_probe(void) 1257 { 1258 smp_ops->cause_ipi = xive_cause_ipi; 1259 1260 /* Register the IPI */ 1261 xive_request_ipi(); 1262 1263 /* Allocate and setup IPI for the boot CPU */ 1264 xive_setup_cpu_ipi(smp_processor_id()); 1265 } 1266 1267 #endif /* CONFIG_SMP */ 1268 1269 static int xive_irq_domain_map(struct irq_domain *h, unsigned int virq, 1270 irq_hw_number_t hw) 1271 { 1272 int rc; 1273 1274 /* 1275 * Mark interrupts as edge sensitive by default so that resend 1276 * actually works. Will fix that up below if needed. 1277 */ 1278 irq_clear_status_flags(virq, IRQ_LEVEL); 1279 1280 rc = xive_irq_alloc_data(virq, hw); 1281 if (rc) 1282 return rc; 1283 1284 irq_set_chip_and_handler(virq, &xive_irq_chip, handle_fasteoi_irq); 1285 1286 return 0; 1287 } 1288 1289 static void xive_irq_domain_unmap(struct irq_domain *d, unsigned int virq) 1290 { 1291 xive_irq_free_data(virq); 1292 } 1293 1294 static int xive_irq_domain_xlate(struct irq_domain *h, struct device_node *ct, 1295 const u32 *intspec, unsigned int intsize, 1296 irq_hw_number_t *out_hwirq, unsigned int *out_flags) 1297 1298 { 1299 *out_hwirq = intspec[0]; 1300 1301 /* 1302 * If intsize is at least 2, we look for the type in the second cell, 1303 * we assume the LSB indicates a level interrupt. 1304 */ 1305 if (intsize > 1) { 1306 if (intspec[1] & 1) 1307 *out_flags = IRQ_TYPE_LEVEL_LOW; 1308 else 1309 *out_flags = IRQ_TYPE_EDGE_RISING; 1310 } else 1311 *out_flags = IRQ_TYPE_LEVEL_LOW; 1312 1313 return 0; 1314 } 1315 1316 static int xive_irq_domain_match(struct irq_domain *h, struct device_node *node, 1317 enum irq_domain_bus_token bus_token) 1318 { 1319 return xive_ops->match(node); 1320 } 1321 1322 #ifdef CONFIG_GENERIC_IRQ_DEBUGFS 1323 static const char * const esb_names[] = { "RESET", "OFF", "PENDING", "QUEUED" }; 1324 1325 static const struct { 1326 u64 mask; 1327 char *name; 1328 } xive_irq_flags[] = { 1329 { XIVE_IRQ_FLAG_STORE_EOI, "STORE_EOI" }, 1330 { XIVE_IRQ_FLAG_LSI, "LSI" }, 1331 { XIVE_IRQ_FLAG_H_INT_ESB, "H_INT_ESB" }, 1332 { XIVE_IRQ_FLAG_NO_EOI, "NO_EOI" }, 1333 }; 1334 1335 static void xive_irq_domain_debug_show(struct seq_file *m, struct irq_domain *d, 1336 struct irq_data *irqd, int ind) 1337 { 1338 struct xive_irq_data *xd; 1339 u64 val; 1340 int i; 1341 1342 /* No IRQ domain level information. To be done */ 1343 if (!irqd) 1344 return; 1345 1346 if (!is_xive_irq(irq_data_get_irq_chip(irqd))) 1347 return; 1348 1349 seq_printf(m, "%*sXIVE:\n", ind, ""); 1350 ind++; 1351 1352 xd = irq_data_get_irq_handler_data(irqd); 1353 if (!xd) { 1354 seq_printf(m, "%*snot assigned\n", ind, ""); 1355 return; 1356 } 1357 1358 val = xive_esb_read(xd, XIVE_ESB_GET); 1359 seq_printf(m, "%*sESB: %s\n", ind, "", esb_names[val & 0x3]); 1360 seq_printf(m, "%*sPstate: %s %s\n", ind, "", xd->stale_p ? "stale" : "", 1361 xd->saved_p ? "saved" : ""); 1362 seq_printf(m, "%*sTarget: %d\n", ind, "", xd->target); 1363 seq_printf(m, "%*sChip: %d\n", ind, "", xd->src_chip); 1364 seq_printf(m, "%*sTrigger: 0x%016llx\n", ind, "", xd->trig_page); 1365 seq_printf(m, "%*sEOI: 0x%016llx\n", ind, "", xd->eoi_page); 1366 seq_printf(m, "%*sFlags: 0x%llx\n", ind, "", xd->flags); 1367 for (i = 0; i < ARRAY_SIZE(xive_irq_flags); i++) { 1368 if (xd->flags & xive_irq_flags[i].mask) 1369 seq_printf(m, "%*s%s\n", ind + 12, "", xive_irq_flags[i].name); 1370 } 1371 } 1372 #endif 1373 1374 static const struct irq_domain_ops xive_irq_domain_ops = { 1375 .match = xive_irq_domain_match, 1376 .map = xive_irq_domain_map, 1377 .unmap = xive_irq_domain_unmap, 1378 .xlate = xive_irq_domain_xlate, 1379 #ifdef CONFIG_GENERIC_IRQ_DEBUGFS 1380 .debug_show = xive_irq_domain_debug_show, 1381 #endif 1382 }; 1383 1384 static void __init xive_init_host(struct device_node *np) 1385 { 1386 xive_irq_domain = irq_domain_add_nomap(np, XIVE_MAX_IRQ, 1387 &xive_irq_domain_ops, NULL); 1388 if (WARN_ON(xive_irq_domain == NULL)) 1389 return; 1390 irq_set_default_host(xive_irq_domain); 1391 } 1392 1393 static void xive_cleanup_cpu_queues(unsigned int cpu, struct xive_cpu *xc) 1394 { 1395 if (xc->queue[xive_irq_priority].qpage) 1396 xive_ops->cleanup_queue(cpu, xc, xive_irq_priority); 1397 } 1398 1399 static int xive_setup_cpu_queues(unsigned int cpu, struct xive_cpu *xc) 1400 { 1401 int rc = 0; 1402 1403 /* We setup 1 queues for now with a 64k page */ 1404 if (!xc->queue[xive_irq_priority].qpage) 1405 rc = xive_ops->setup_queue(cpu, xc, xive_irq_priority); 1406 1407 return rc; 1408 } 1409 1410 static int xive_prepare_cpu(unsigned int cpu) 1411 { 1412 struct xive_cpu *xc; 1413 1414 xc = per_cpu(xive_cpu, cpu); 1415 if (!xc) { 1416 struct device_node *np; 1417 1418 xc = kzalloc_node(sizeof(struct xive_cpu), 1419 GFP_KERNEL, cpu_to_node(cpu)); 1420 if (!xc) 1421 return -ENOMEM; 1422 np = of_get_cpu_node(cpu, NULL); 1423 if (np) 1424 xc->chip_id = of_get_ibm_chip_id(np); 1425 of_node_put(np); 1426 xc->hw_ipi = XIVE_BAD_IRQ; 1427 1428 per_cpu(xive_cpu, cpu) = xc; 1429 } 1430 1431 /* Setup EQs if not already */ 1432 return xive_setup_cpu_queues(cpu, xc); 1433 } 1434 1435 static void xive_setup_cpu(void) 1436 { 1437 struct xive_cpu *xc = __this_cpu_read(xive_cpu); 1438 1439 /* The backend might have additional things to do */ 1440 if (xive_ops->setup_cpu) 1441 xive_ops->setup_cpu(smp_processor_id(), xc); 1442 1443 /* Set CPPR to 0xff to enable flow of interrupts */ 1444 xc->cppr = 0xff; 1445 out_8(xive_tima + xive_tima_offset + TM_CPPR, 0xff); 1446 } 1447 1448 #ifdef CONFIG_SMP 1449 void xive_smp_setup_cpu(void) 1450 { 1451 pr_devel("SMP setup CPU %d\n", smp_processor_id()); 1452 1453 /* This will have already been done on the boot CPU */ 1454 if (smp_processor_id() != boot_cpuid) 1455 xive_setup_cpu(); 1456 1457 } 1458 1459 int xive_smp_prepare_cpu(unsigned int cpu) 1460 { 1461 int rc; 1462 1463 /* Allocate per-CPU data and queues */ 1464 rc = xive_prepare_cpu(cpu); 1465 if (rc) 1466 return rc; 1467 1468 /* Allocate and setup IPI for the new CPU */ 1469 return xive_setup_cpu_ipi(cpu); 1470 } 1471 1472 #ifdef CONFIG_HOTPLUG_CPU 1473 static void xive_flush_cpu_queue(unsigned int cpu, struct xive_cpu *xc) 1474 { 1475 u32 irq; 1476 1477 /* We assume local irqs are disabled */ 1478 WARN_ON(!irqs_disabled()); 1479 1480 /* Check what's already in the CPU queue */ 1481 while ((irq = xive_scan_interrupts(xc, false)) != 0) { 1482 /* 1483 * We need to re-route that interrupt to its new destination. 1484 * First get and lock the descriptor 1485 */ 1486 struct irq_desc *desc = irq_to_desc(irq); 1487 struct irq_data *d = irq_desc_get_irq_data(desc); 1488 struct xive_irq_data *xd; 1489 1490 /* 1491 * Ignore anything that isn't a XIVE irq and ignore 1492 * IPIs, so can just be dropped. 1493 */ 1494 if (d->domain != xive_irq_domain) 1495 continue; 1496 1497 /* 1498 * The IRQ should have already been re-routed, it's just a 1499 * stale in the old queue, so re-trigger it in order to make 1500 * it reach is new destination. 1501 */ 1502 #ifdef DEBUG_FLUSH 1503 pr_info("CPU %d: Got irq %d while offline, re-sending...\n", 1504 cpu, irq); 1505 #endif 1506 raw_spin_lock(&desc->lock); 1507 xd = irq_desc_get_handler_data(desc); 1508 1509 /* 1510 * Clear saved_p to indicate that it's no longer pending 1511 */ 1512 xd->saved_p = false; 1513 1514 /* 1515 * For LSIs, we EOI, this will cause a resend if it's 1516 * still asserted. Otherwise do an MSI retrigger. 1517 */ 1518 if (xd->flags & XIVE_IRQ_FLAG_LSI) 1519 xive_do_source_eoi(xd); 1520 else 1521 xive_irq_retrigger(d); 1522 1523 raw_spin_unlock(&desc->lock); 1524 } 1525 } 1526 1527 void xive_smp_disable_cpu(void) 1528 { 1529 struct xive_cpu *xc = __this_cpu_read(xive_cpu); 1530 unsigned int cpu = smp_processor_id(); 1531 1532 /* Migrate interrupts away from the CPU */ 1533 irq_migrate_all_off_this_cpu(); 1534 1535 /* Set CPPR to 0 to disable flow of interrupts */ 1536 xc->cppr = 0; 1537 out_8(xive_tima + xive_tima_offset + TM_CPPR, 0); 1538 1539 /* Flush everything still in the queue */ 1540 xive_flush_cpu_queue(cpu, xc); 1541 1542 /* Re-enable CPPR */ 1543 xc->cppr = 0xff; 1544 out_8(xive_tima + xive_tima_offset + TM_CPPR, 0xff); 1545 } 1546 1547 void xive_flush_interrupt(void) 1548 { 1549 struct xive_cpu *xc = __this_cpu_read(xive_cpu); 1550 unsigned int cpu = smp_processor_id(); 1551 1552 /* Called if an interrupt occurs while the CPU is hot unplugged */ 1553 xive_flush_cpu_queue(cpu, xc); 1554 } 1555 1556 #endif /* CONFIG_HOTPLUG_CPU */ 1557 1558 #endif /* CONFIG_SMP */ 1559 1560 void xive_teardown_cpu(void) 1561 { 1562 struct xive_cpu *xc = __this_cpu_read(xive_cpu); 1563 unsigned int cpu = smp_processor_id(); 1564 1565 /* Set CPPR to 0 to disable flow of interrupts */ 1566 xc->cppr = 0; 1567 out_8(xive_tima + xive_tima_offset + TM_CPPR, 0); 1568 1569 if (xive_ops->teardown_cpu) 1570 xive_ops->teardown_cpu(cpu, xc); 1571 1572 #ifdef CONFIG_SMP 1573 /* Get rid of IPI */ 1574 xive_cleanup_cpu_ipi(cpu, xc); 1575 #endif 1576 1577 /* Disable and free the queues */ 1578 xive_cleanup_cpu_queues(cpu, xc); 1579 } 1580 1581 void xive_shutdown(void) 1582 { 1583 xive_ops->shutdown(); 1584 } 1585 1586 bool __init xive_core_init(struct device_node *np, const struct xive_ops *ops, 1587 void __iomem *area, u32 offset, u8 max_prio) 1588 { 1589 xive_tima = area; 1590 xive_tima_offset = offset; 1591 xive_ops = ops; 1592 xive_irq_priority = max_prio; 1593 1594 ppc_md.get_irq = xive_get_irq; 1595 __xive_enabled = true; 1596 1597 pr_devel("Initializing host..\n"); 1598 xive_init_host(np); 1599 1600 pr_devel("Initializing boot CPU..\n"); 1601 1602 /* Allocate per-CPU data and queues */ 1603 xive_prepare_cpu(smp_processor_id()); 1604 1605 /* Get ready for interrupts */ 1606 xive_setup_cpu(); 1607 1608 pr_info("Interrupt handling initialized with %s backend\n", 1609 xive_ops->name); 1610 pr_info("Using priority %d for all interrupts\n", max_prio); 1611 1612 return true; 1613 } 1614 1615 __be32 *xive_queue_page_alloc(unsigned int cpu, u32 queue_shift) 1616 { 1617 unsigned int alloc_order; 1618 struct page *pages; 1619 __be32 *qpage; 1620 1621 alloc_order = xive_alloc_order(queue_shift); 1622 pages = alloc_pages_node(cpu_to_node(cpu), GFP_KERNEL, alloc_order); 1623 if (!pages) 1624 return ERR_PTR(-ENOMEM); 1625 qpage = (__be32 *)page_address(pages); 1626 memset(qpage, 0, 1 << queue_shift); 1627 1628 return qpage; 1629 } 1630 1631 static int __init xive_off(char *arg) 1632 { 1633 xive_cmdline_disabled = true; 1634 return 0; 1635 } 1636 __setup("xive=off", xive_off); 1637 1638 static void xive_debug_show_cpu(struct seq_file *m, int cpu) 1639 { 1640 struct xive_cpu *xc = per_cpu(xive_cpu, cpu); 1641 1642 seq_printf(m, "CPU %d:", cpu); 1643 if (xc) { 1644 seq_printf(m, "pp=%02x CPPR=%02x ", xc->pending_prio, xc->cppr); 1645 1646 #ifdef CONFIG_SMP 1647 { 1648 u64 val = xive_esb_read(&xc->ipi_data, XIVE_ESB_GET); 1649 1650 seq_printf(m, "IPI=0x%08x PQ=%c%c ", xc->hw_ipi, 1651 val & XIVE_ESB_VAL_P ? 'P' : '-', 1652 val & XIVE_ESB_VAL_Q ? 'Q' : '-'); 1653 } 1654 #endif 1655 { 1656 struct xive_q *q = &xc->queue[xive_irq_priority]; 1657 u32 i0, i1, idx; 1658 1659 if (q->qpage) { 1660 idx = q->idx; 1661 i0 = be32_to_cpup(q->qpage + idx); 1662 idx = (idx + 1) & q->msk; 1663 i1 = be32_to_cpup(q->qpage + idx); 1664 seq_printf(m, "EQ idx=%d T=%d %08x %08x ...", 1665 q->idx, q->toggle, i0, i1); 1666 } 1667 } 1668 } 1669 seq_puts(m, "\n"); 1670 } 1671 1672 static void xive_debug_show_irq(struct seq_file *m, struct irq_data *d) 1673 { 1674 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d); 1675 int rc; 1676 u32 target; 1677 u8 prio; 1678 u32 lirq; 1679 struct xive_irq_data *xd; 1680 u64 val; 1681 1682 rc = xive_ops->get_irq_config(hw_irq, &target, &prio, &lirq); 1683 if (rc) { 1684 seq_printf(m, "IRQ 0x%08x : no config rc=%d\n", hw_irq, rc); 1685 return; 1686 } 1687 1688 seq_printf(m, "IRQ 0x%08x : target=0x%x prio=%02x lirq=0x%x ", 1689 hw_irq, target, prio, lirq); 1690 1691 xd = irq_data_get_irq_handler_data(d); 1692 val = xive_esb_read(xd, XIVE_ESB_GET); 1693 seq_printf(m, "flags=%c%c%c PQ=%c%c", 1694 xd->flags & XIVE_IRQ_FLAG_STORE_EOI ? 'S' : ' ', 1695 xd->flags & XIVE_IRQ_FLAG_LSI ? 'L' : ' ', 1696 xd->flags & XIVE_IRQ_FLAG_H_INT_ESB ? 'H' : ' ', 1697 val & XIVE_ESB_VAL_P ? 'P' : '-', 1698 val & XIVE_ESB_VAL_Q ? 'Q' : '-'); 1699 seq_puts(m, "\n"); 1700 } 1701 1702 static int xive_core_debug_show(struct seq_file *m, void *private) 1703 { 1704 unsigned int i; 1705 struct irq_desc *desc; 1706 int cpu; 1707 1708 if (xive_ops->debug_show) 1709 xive_ops->debug_show(m, private); 1710 1711 for_each_possible_cpu(cpu) 1712 xive_debug_show_cpu(m, cpu); 1713 1714 for_each_irq_desc(i, desc) { 1715 struct irq_data *d = irq_desc_get_irq_data(desc); 1716 1717 if (d->domain == xive_irq_domain) 1718 xive_debug_show_irq(m, d); 1719 } 1720 return 0; 1721 } 1722 DEFINE_SHOW_ATTRIBUTE(xive_core_debug); 1723 1724 int xive_core_debug_init(void) 1725 { 1726 if (xive_enabled()) 1727 debugfs_create_file("xive", 0400, powerpc_debugfs_root, 1728 NULL, &xive_core_debug_fops); 1729 return 0; 1730 } 1731