1 /* 2 * arch/powerpc/kernel/mpic.c 3 * 4 * Driver for interrupt controllers following the OpenPIC standard, the 5 * common implementation beeing IBM's MPIC. This driver also can deal 6 * with various broken implementations of this HW. 7 * 8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp. 9 * 10 * This file is subject to the terms and conditions of the GNU General Public 11 * License. See the file COPYING in the main directory of this archive 12 * for more details. 13 */ 14 15 #undef DEBUG 16 #undef DEBUG_IPI 17 #undef DEBUG_IRQ 18 #undef DEBUG_LOW 19 20 #include <linux/types.h> 21 #include <linux/kernel.h> 22 #include <linux/init.h> 23 #include <linux/irq.h> 24 #include <linux/smp.h> 25 #include <linux/interrupt.h> 26 #include <linux/bootmem.h> 27 #include <linux/spinlock.h> 28 #include <linux/pci.h> 29 30 #include <asm/ptrace.h> 31 #include <asm/signal.h> 32 #include <asm/io.h> 33 #include <asm/pgtable.h> 34 #include <asm/irq.h> 35 #include <asm/machdep.h> 36 #include <asm/mpic.h> 37 #include <asm/smp.h> 38 39 #include "mpic.h" 40 41 #ifdef DEBUG 42 #define DBG(fmt...) printk(fmt) 43 #else 44 #define DBG(fmt...) 45 #endif 46 47 static struct mpic *mpics; 48 static struct mpic *mpic_primary; 49 static DEFINE_SPINLOCK(mpic_lock); 50 51 #ifdef CONFIG_PPC32 /* XXX for now */ 52 #ifdef CONFIG_IRQ_ALL_CPUS 53 #define distribute_irqs (1) 54 #else 55 #define distribute_irqs (0) 56 #endif 57 #endif 58 59 #ifdef CONFIG_MPIC_WEIRD 60 static u32 mpic_infos[][MPIC_IDX_END] = { 61 [0] = { /* Original OpenPIC compatible MPIC */ 62 MPIC_GREG_BASE, 63 MPIC_GREG_FEATURE_0, 64 MPIC_GREG_GLOBAL_CONF_0, 65 MPIC_GREG_VENDOR_ID, 66 MPIC_GREG_IPI_VECTOR_PRI_0, 67 MPIC_GREG_IPI_STRIDE, 68 MPIC_GREG_SPURIOUS, 69 MPIC_GREG_TIMER_FREQ, 70 71 MPIC_TIMER_BASE, 72 MPIC_TIMER_STRIDE, 73 MPIC_TIMER_CURRENT_CNT, 74 MPIC_TIMER_BASE_CNT, 75 MPIC_TIMER_VECTOR_PRI, 76 MPIC_TIMER_DESTINATION, 77 78 MPIC_CPU_BASE, 79 MPIC_CPU_STRIDE, 80 MPIC_CPU_IPI_DISPATCH_0, 81 MPIC_CPU_IPI_DISPATCH_STRIDE, 82 MPIC_CPU_CURRENT_TASK_PRI, 83 MPIC_CPU_WHOAMI, 84 MPIC_CPU_INTACK, 85 MPIC_CPU_EOI, 86 87 MPIC_IRQ_BASE, 88 MPIC_IRQ_STRIDE, 89 MPIC_IRQ_VECTOR_PRI, 90 MPIC_VECPRI_VECTOR_MASK, 91 MPIC_VECPRI_POLARITY_POSITIVE, 92 MPIC_VECPRI_POLARITY_NEGATIVE, 93 MPIC_VECPRI_SENSE_LEVEL, 94 MPIC_VECPRI_SENSE_EDGE, 95 MPIC_VECPRI_POLARITY_MASK, 96 MPIC_VECPRI_SENSE_MASK, 97 MPIC_IRQ_DESTINATION 98 }, 99 [1] = { /* Tsi108/109 PIC */ 100 TSI108_GREG_BASE, 101 TSI108_GREG_FEATURE_0, 102 TSI108_GREG_GLOBAL_CONF_0, 103 TSI108_GREG_VENDOR_ID, 104 TSI108_GREG_IPI_VECTOR_PRI_0, 105 TSI108_GREG_IPI_STRIDE, 106 TSI108_GREG_SPURIOUS, 107 TSI108_GREG_TIMER_FREQ, 108 109 TSI108_TIMER_BASE, 110 TSI108_TIMER_STRIDE, 111 TSI108_TIMER_CURRENT_CNT, 112 TSI108_TIMER_BASE_CNT, 113 TSI108_TIMER_VECTOR_PRI, 114 TSI108_TIMER_DESTINATION, 115 116 TSI108_CPU_BASE, 117 TSI108_CPU_STRIDE, 118 TSI108_CPU_IPI_DISPATCH_0, 119 TSI108_CPU_IPI_DISPATCH_STRIDE, 120 TSI108_CPU_CURRENT_TASK_PRI, 121 TSI108_CPU_WHOAMI, 122 TSI108_CPU_INTACK, 123 TSI108_CPU_EOI, 124 125 TSI108_IRQ_BASE, 126 TSI108_IRQ_STRIDE, 127 TSI108_IRQ_VECTOR_PRI, 128 TSI108_VECPRI_VECTOR_MASK, 129 TSI108_VECPRI_POLARITY_POSITIVE, 130 TSI108_VECPRI_POLARITY_NEGATIVE, 131 TSI108_VECPRI_SENSE_LEVEL, 132 TSI108_VECPRI_SENSE_EDGE, 133 TSI108_VECPRI_POLARITY_MASK, 134 TSI108_VECPRI_SENSE_MASK, 135 TSI108_IRQ_DESTINATION 136 }, 137 }; 138 139 #define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name] 140 141 #else /* CONFIG_MPIC_WEIRD */ 142 143 #define MPIC_INFO(name) MPIC_##name 144 145 #endif /* CONFIG_MPIC_WEIRD */ 146 147 /* 148 * Register accessor functions 149 */ 150 151 152 static inline u32 _mpic_read(enum mpic_reg_type type, 153 struct mpic_reg_bank *rb, 154 unsigned int reg) 155 { 156 switch(type) { 157 #ifdef CONFIG_PPC_DCR 158 case mpic_access_dcr: 159 return dcr_read(rb->dhost, 160 rb->dbase + reg + rb->doff); 161 #endif 162 case mpic_access_mmio_be: 163 return in_be32(rb->base + (reg >> 2)); 164 case mpic_access_mmio_le: 165 default: 166 return in_le32(rb->base + (reg >> 2)); 167 } 168 } 169 170 static inline void _mpic_write(enum mpic_reg_type type, 171 struct mpic_reg_bank *rb, 172 unsigned int reg, u32 value) 173 { 174 switch(type) { 175 #ifdef CONFIG_PPC_DCR 176 case mpic_access_dcr: 177 return dcr_write(rb->dhost, 178 rb->dbase + reg + rb->doff, value); 179 #endif 180 case mpic_access_mmio_be: 181 return out_be32(rb->base + (reg >> 2), value); 182 case mpic_access_mmio_le: 183 default: 184 return out_le32(rb->base + (reg >> 2), value); 185 } 186 } 187 188 static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi) 189 { 190 enum mpic_reg_type type = mpic->reg_type; 191 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) + 192 (ipi * MPIC_INFO(GREG_IPI_STRIDE)); 193 194 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le) 195 type = mpic_access_mmio_be; 196 return _mpic_read(type, &mpic->gregs, offset); 197 } 198 199 static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value) 200 { 201 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) + 202 (ipi * MPIC_INFO(GREG_IPI_STRIDE)); 203 204 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value); 205 } 206 207 static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg) 208 { 209 unsigned int cpu = 0; 210 211 if (mpic->flags & MPIC_PRIMARY) 212 cpu = hard_smp_processor_id(); 213 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg); 214 } 215 216 static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value) 217 { 218 unsigned int cpu = 0; 219 220 if (mpic->flags & MPIC_PRIMARY) 221 cpu = hard_smp_processor_id(); 222 223 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value); 224 } 225 226 static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg) 227 { 228 unsigned int isu = src_no >> mpic->isu_shift; 229 unsigned int idx = src_no & mpic->isu_mask; 230 231 return _mpic_read(mpic->reg_type, &mpic->isus[isu], 232 reg + (idx * MPIC_INFO(IRQ_STRIDE))); 233 } 234 235 static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no, 236 unsigned int reg, u32 value) 237 { 238 unsigned int isu = src_no >> mpic->isu_shift; 239 unsigned int idx = src_no & mpic->isu_mask; 240 241 _mpic_write(mpic->reg_type, &mpic->isus[isu], 242 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value); 243 } 244 245 #define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r)) 246 #define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v)) 247 #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i)) 248 #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v)) 249 #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i)) 250 #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v)) 251 #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r)) 252 #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v)) 253 254 255 /* 256 * Low level utility functions 257 */ 258 259 260 static void _mpic_map_mmio(struct mpic *mpic, unsigned long phys_addr, 261 struct mpic_reg_bank *rb, unsigned int offset, 262 unsigned int size) 263 { 264 rb->base = ioremap(phys_addr + offset, size); 265 BUG_ON(rb->base == NULL); 266 } 267 268 #ifdef CONFIG_PPC_DCR 269 static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb, 270 unsigned int offset, unsigned int size) 271 { 272 rb->dbase = mpic->dcr_base; 273 rb->doff = offset; 274 rb->dhost = dcr_map(mpic->of_node, rb->dbase + rb->doff, size); 275 BUG_ON(!DCR_MAP_OK(rb->dhost)); 276 } 277 278 static inline void mpic_map(struct mpic *mpic, unsigned long phys_addr, 279 struct mpic_reg_bank *rb, unsigned int offset, 280 unsigned int size) 281 { 282 if (mpic->flags & MPIC_USES_DCR) 283 _mpic_map_dcr(mpic, rb, offset, size); 284 else 285 _mpic_map_mmio(mpic, phys_addr, rb, offset, size); 286 } 287 #else /* CONFIG_PPC_DCR */ 288 #define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s) 289 #endif /* !CONFIG_PPC_DCR */ 290 291 292 293 /* Check if we have one of those nice broken MPICs with a flipped endian on 294 * reads from IPI registers 295 */ 296 static void __init mpic_test_broken_ipi(struct mpic *mpic) 297 { 298 u32 r; 299 300 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK); 301 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0)); 302 303 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) { 304 printk(KERN_INFO "mpic: Detected reversed IPI registers\n"); 305 mpic->flags |= MPIC_BROKEN_IPI; 306 } 307 } 308 309 #ifdef CONFIG_MPIC_U3_HT_IRQS 310 311 /* Test if an interrupt is sourced from HyperTransport (used on broken U3s) 312 * to force the edge setting on the MPIC and do the ack workaround. 313 */ 314 static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source) 315 { 316 if (source >= 128 || !mpic->fixups) 317 return 0; 318 return mpic->fixups[source].base != NULL; 319 } 320 321 322 static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source) 323 { 324 struct mpic_irq_fixup *fixup = &mpic->fixups[source]; 325 326 if (fixup->applebase) { 327 unsigned int soff = (fixup->index >> 3) & ~3; 328 unsigned int mask = 1U << (fixup->index & 0x1f); 329 writel(mask, fixup->applebase + soff); 330 } else { 331 spin_lock(&mpic->fixup_lock); 332 writeb(0x11 + 2 * fixup->index, fixup->base + 2); 333 writel(fixup->data, fixup->base + 4); 334 spin_unlock(&mpic->fixup_lock); 335 } 336 } 337 338 static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source, 339 unsigned int irqflags) 340 { 341 struct mpic_irq_fixup *fixup = &mpic->fixups[source]; 342 unsigned long flags; 343 u32 tmp; 344 345 if (fixup->base == NULL) 346 return; 347 348 DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n", 349 source, irqflags, fixup->index); 350 spin_lock_irqsave(&mpic->fixup_lock, flags); 351 /* Enable and configure */ 352 writeb(0x10 + 2 * fixup->index, fixup->base + 2); 353 tmp = readl(fixup->base + 4); 354 tmp &= ~(0x23U); 355 if (irqflags & IRQ_LEVEL) 356 tmp |= 0x22; 357 writel(tmp, fixup->base + 4); 358 spin_unlock_irqrestore(&mpic->fixup_lock, flags); 359 360 #ifdef CONFIG_PM 361 /* use the lowest bit inverted to the actual HW, 362 * set if this fixup was enabled, clear otherwise */ 363 mpic->save_data[source].fixup_data = tmp | 1; 364 #endif 365 } 366 367 static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source, 368 unsigned int irqflags) 369 { 370 struct mpic_irq_fixup *fixup = &mpic->fixups[source]; 371 unsigned long flags; 372 u32 tmp; 373 374 if (fixup->base == NULL) 375 return; 376 377 DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags); 378 379 /* Disable */ 380 spin_lock_irqsave(&mpic->fixup_lock, flags); 381 writeb(0x10 + 2 * fixup->index, fixup->base + 2); 382 tmp = readl(fixup->base + 4); 383 tmp |= 1; 384 writel(tmp, fixup->base + 4); 385 spin_unlock_irqrestore(&mpic->fixup_lock, flags); 386 387 #ifdef CONFIG_PM 388 /* use the lowest bit inverted to the actual HW, 389 * set if this fixup was enabled, clear otherwise */ 390 mpic->save_data[source].fixup_data = tmp & ~1; 391 #endif 392 } 393 394 #ifdef CONFIG_PCI_MSI 395 static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase, 396 unsigned int devfn) 397 { 398 u8 __iomem *base; 399 u8 pos, flags; 400 u64 addr = 0; 401 402 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0; 403 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) { 404 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID); 405 if (id == PCI_CAP_ID_HT) { 406 id = readb(devbase + pos + 3); 407 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING) 408 break; 409 } 410 } 411 412 if (pos == 0) 413 return; 414 415 base = devbase + pos; 416 417 flags = readb(base + HT_MSI_FLAGS); 418 if (!(flags & HT_MSI_FLAGS_FIXED)) { 419 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK; 420 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32); 421 } 422 423 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%lx\n", 424 PCI_SLOT(devfn), PCI_FUNC(devfn), 425 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr); 426 427 if (!(flags & HT_MSI_FLAGS_ENABLE)) 428 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS); 429 } 430 #else 431 static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase, 432 unsigned int devfn) 433 { 434 return; 435 } 436 #endif 437 438 static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase, 439 unsigned int devfn, u32 vdid) 440 { 441 int i, irq, n; 442 u8 __iomem *base; 443 u32 tmp; 444 u8 pos; 445 446 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0; 447 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) { 448 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID); 449 if (id == PCI_CAP_ID_HT) { 450 id = readb(devbase + pos + 3); 451 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ) 452 break; 453 } 454 } 455 if (pos == 0) 456 return; 457 458 base = devbase + pos; 459 writeb(0x01, base + 2); 460 n = (readl(base + 4) >> 16) & 0xff; 461 462 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x" 463 " has %d irqs\n", 464 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1); 465 466 for (i = 0; i <= n; i++) { 467 writeb(0x10 + 2 * i, base + 2); 468 tmp = readl(base + 4); 469 irq = (tmp >> 16) & 0xff; 470 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp); 471 /* mask it , will be unmasked later */ 472 tmp |= 0x1; 473 writel(tmp, base + 4); 474 mpic->fixups[irq].index = i; 475 mpic->fixups[irq].base = base; 476 /* Apple HT PIC has a non-standard way of doing EOIs */ 477 if ((vdid & 0xffff) == 0x106b) 478 mpic->fixups[irq].applebase = devbase + 0x60; 479 else 480 mpic->fixups[irq].applebase = NULL; 481 writeb(0x11 + 2 * i, base + 2); 482 mpic->fixups[irq].data = readl(base + 4) | 0x80000000; 483 } 484 } 485 486 487 static void __init mpic_scan_ht_pics(struct mpic *mpic) 488 { 489 unsigned int devfn; 490 u8 __iomem *cfgspace; 491 492 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n"); 493 494 /* Allocate fixups array */ 495 mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup)); 496 BUG_ON(mpic->fixups == NULL); 497 memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup)); 498 499 /* Init spinlock */ 500 spin_lock_init(&mpic->fixup_lock); 501 502 /* Map U3 config space. We assume all IO-APICs are on the primary bus 503 * so we only need to map 64kB. 504 */ 505 cfgspace = ioremap(0xf2000000, 0x10000); 506 BUG_ON(cfgspace == NULL); 507 508 /* Now we scan all slots. We do a very quick scan, we read the header 509 * type, vendor ID and device ID only, that's plenty enough 510 */ 511 for (devfn = 0; devfn < 0x100; devfn++) { 512 u8 __iomem *devbase = cfgspace + (devfn << 8); 513 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE); 514 u32 l = readl(devbase + PCI_VENDOR_ID); 515 u16 s; 516 517 DBG("devfn %x, l: %x\n", devfn, l); 518 519 /* If no device, skip */ 520 if (l == 0xffffffff || l == 0x00000000 || 521 l == 0x0000ffff || l == 0xffff0000) 522 goto next; 523 /* Check if is supports capability lists */ 524 s = readw(devbase + PCI_STATUS); 525 if (!(s & PCI_STATUS_CAP_LIST)) 526 goto next; 527 528 mpic_scan_ht_pic(mpic, devbase, devfn, l); 529 mpic_scan_ht_msi(mpic, devbase, devfn); 530 531 next: 532 /* next device, if function 0 */ 533 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0) 534 devfn += 7; 535 } 536 } 537 538 #else /* CONFIG_MPIC_U3_HT_IRQS */ 539 540 static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source) 541 { 542 return 0; 543 } 544 545 static void __init mpic_scan_ht_pics(struct mpic *mpic) 546 { 547 } 548 549 #endif /* CONFIG_MPIC_U3_HT_IRQS */ 550 551 552 #define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq) 553 554 /* Find an mpic associated with a given linux interrupt */ 555 static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi) 556 { 557 unsigned int src = mpic_irq_to_hw(irq); 558 struct mpic *mpic; 559 560 if (irq < NUM_ISA_INTERRUPTS) 561 return NULL; 562 563 mpic = irq_desc[irq].chip_data; 564 565 if (is_ipi) 566 *is_ipi = (src >= mpic->ipi_vecs[0] && 567 src <= mpic->ipi_vecs[3]); 568 569 return mpic; 570 } 571 572 /* Convert a cpu mask from logical to physical cpu numbers. */ 573 static inline u32 mpic_physmask(u32 cpumask) 574 { 575 int i; 576 u32 mask = 0; 577 578 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1) 579 mask |= (cpumask & 1) << get_hard_smp_processor_id(i); 580 return mask; 581 } 582 583 #ifdef CONFIG_SMP 584 /* Get the mpic structure from the IPI number */ 585 static inline struct mpic * mpic_from_ipi(unsigned int ipi) 586 { 587 return irq_desc[ipi].chip_data; 588 } 589 #endif 590 591 /* Get the mpic structure from the irq number */ 592 static inline struct mpic * mpic_from_irq(unsigned int irq) 593 { 594 return irq_desc[irq].chip_data; 595 } 596 597 /* Send an EOI */ 598 static inline void mpic_eoi(struct mpic *mpic) 599 { 600 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0); 601 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI)); 602 } 603 604 #ifdef CONFIG_SMP 605 static irqreturn_t mpic_ipi_action(int irq, void *dev_id) 606 { 607 struct mpic *mpic; 608 609 mpic = mpic_find(irq, NULL); 610 smp_message_recv(mpic_irq_to_hw(irq) - mpic->ipi_vecs[0]); 611 612 return IRQ_HANDLED; 613 } 614 #endif /* CONFIG_SMP */ 615 616 /* 617 * Linux descriptor level callbacks 618 */ 619 620 621 void mpic_unmask_irq(unsigned int irq) 622 { 623 unsigned int loops = 100000; 624 struct mpic *mpic = mpic_from_irq(irq); 625 unsigned int src = mpic_irq_to_hw(irq); 626 627 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src); 628 629 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), 630 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & 631 ~MPIC_VECPRI_MASK); 632 /* make sure mask gets to controller before we return to user */ 633 do { 634 if (!loops--) { 635 printk(KERN_ERR "mpic_enable_irq timeout\n"); 636 break; 637 } 638 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK); 639 } 640 641 void mpic_mask_irq(unsigned int irq) 642 { 643 unsigned int loops = 100000; 644 struct mpic *mpic = mpic_from_irq(irq); 645 unsigned int src = mpic_irq_to_hw(irq); 646 647 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src); 648 649 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), 650 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) | 651 MPIC_VECPRI_MASK); 652 653 /* make sure mask gets to controller before we return to user */ 654 do { 655 if (!loops--) { 656 printk(KERN_ERR "mpic_enable_irq timeout\n"); 657 break; 658 } 659 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK)); 660 } 661 662 void mpic_end_irq(unsigned int irq) 663 { 664 struct mpic *mpic = mpic_from_irq(irq); 665 666 #ifdef DEBUG_IRQ 667 DBG("%s: end_irq: %d\n", mpic->name, irq); 668 #endif 669 /* We always EOI on end_irq() even for edge interrupts since that 670 * should only lower the priority, the MPIC should have properly 671 * latched another edge interrupt coming in anyway 672 */ 673 674 mpic_eoi(mpic); 675 } 676 677 #ifdef CONFIG_MPIC_U3_HT_IRQS 678 679 static void mpic_unmask_ht_irq(unsigned int irq) 680 { 681 struct mpic *mpic = mpic_from_irq(irq); 682 unsigned int src = mpic_irq_to_hw(irq); 683 684 mpic_unmask_irq(irq); 685 686 if (irq_desc[irq].status & IRQ_LEVEL) 687 mpic_ht_end_irq(mpic, src); 688 } 689 690 static unsigned int mpic_startup_ht_irq(unsigned int irq) 691 { 692 struct mpic *mpic = mpic_from_irq(irq); 693 unsigned int src = mpic_irq_to_hw(irq); 694 695 mpic_unmask_irq(irq); 696 mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status); 697 698 return 0; 699 } 700 701 static void mpic_shutdown_ht_irq(unsigned int irq) 702 { 703 struct mpic *mpic = mpic_from_irq(irq); 704 unsigned int src = mpic_irq_to_hw(irq); 705 706 mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status); 707 mpic_mask_irq(irq); 708 } 709 710 static void mpic_end_ht_irq(unsigned int irq) 711 { 712 struct mpic *mpic = mpic_from_irq(irq); 713 unsigned int src = mpic_irq_to_hw(irq); 714 715 #ifdef DEBUG_IRQ 716 DBG("%s: end_irq: %d\n", mpic->name, irq); 717 #endif 718 /* We always EOI on end_irq() even for edge interrupts since that 719 * should only lower the priority, the MPIC should have properly 720 * latched another edge interrupt coming in anyway 721 */ 722 723 if (irq_desc[irq].status & IRQ_LEVEL) 724 mpic_ht_end_irq(mpic, src); 725 mpic_eoi(mpic); 726 } 727 #endif /* !CONFIG_MPIC_U3_HT_IRQS */ 728 729 #ifdef CONFIG_SMP 730 731 static void mpic_unmask_ipi(unsigned int irq) 732 { 733 struct mpic *mpic = mpic_from_ipi(irq); 734 unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0]; 735 736 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src); 737 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK); 738 } 739 740 static void mpic_mask_ipi(unsigned int irq) 741 { 742 /* NEVER disable an IPI... that's just plain wrong! */ 743 } 744 745 static void mpic_end_ipi(unsigned int irq) 746 { 747 struct mpic *mpic = mpic_from_ipi(irq); 748 749 /* 750 * IPIs are marked IRQ_PER_CPU. This has the side effect of 751 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from 752 * applying to them. We EOI them late to avoid re-entering. 753 * We mark IPI's with IRQF_DISABLED as they must run with 754 * irqs disabled. 755 */ 756 mpic_eoi(mpic); 757 } 758 759 #endif /* CONFIG_SMP */ 760 761 static void mpic_set_affinity(unsigned int irq, cpumask_t cpumask) 762 { 763 struct mpic *mpic = mpic_from_irq(irq); 764 unsigned int src = mpic_irq_to_hw(irq); 765 766 cpumask_t tmp; 767 768 cpus_and(tmp, cpumask, cpu_online_map); 769 770 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 771 mpic_physmask(cpus_addr(tmp)[0])); 772 } 773 774 static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type) 775 { 776 /* Now convert sense value */ 777 switch(type & IRQ_TYPE_SENSE_MASK) { 778 case IRQ_TYPE_EDGE_RISING: 779 return MPIC_INFO(VECPRI_SENSE_EDGE) | 780 MPIC_INFO(VECPRI_POLARITY_POSITIVE); 781 case IRQ_TYPE_EDGE_FALLING: 782 case IRQ_TYPE_EDGE_BOTH: 783 return MPIC_INFO(VECPRI_SENSE_EDGE) | 784 MPIC_INFO(VECPRI_POLARITY_NEGATIVE); 785 case IRQ_TYPE_LEVEL_HIGH: 786 return MPIC_INFO(VECPRI_SENSE_LEVEL) | 787 MPIC_INFO(VECPRI_POLARITY_POSITIVE); 788 case IRQ_TYPE_LEVEL_LOW: 789 default: 790 return MPIC_INFO(VECPRI_SENSE_LEVEL) | 791 MPIC_INFO(VECPRI_POLARITY_NEGATIVE); 792 } 793 } 794 795 int mpic_set_irq_type(unsigned int virq, unsigned int flow_type) 796 { 797 struct mpic *mpic = mpic_from_irq(virq); 798 unsigned int src = mpic_irq_to_hw(virq); 799 struct irq_desc *desc = get_irq_desc(virq); 800 unsigned int vecpri, vold, vnew; 801 802 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n", 803 mpic, virq, src, flow_type); 804 805 if (src >= mpic->irq_count) 806 return -EINVAL; 807 808 if (flow_type == IRQ_TYPE_NONE) 809 if (mpic->senses && src < mpic->senses_count) 810 flow_type = mpic->senses[src]; 811 if (flow_type == IRQ_TYPE_NONE) 812 flow_type = IRQ_TYPE_LEVEL_LOW; 813 814 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL); 815 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK; 816 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) 817 desc->status |= IRQ_LEVEL; 818 819 if (mpic_is_ht_interrupt(mpic, src)) 820 vecpri = MPIC_VECPRI_POLARITY_POSITIVE | 821 MPIC_VECPRI_SENSE_EDGE; 822 else 823 vecpri = mpic_type_to_vecpri(mpic, flow_type); 824 825 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)); 826 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) | 827 MPIC_INFO(VECPRI_SENSE_MASK)); 828 vnew |= vecpri; 829 if (vold != vnew) 830 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew); 831 832 return 0; 833 } 834 835 static struct irq_chip mpic_irq_chip = { 836 .mask = mpic_mask_irq, 837 .unmask = mpic_unmask_irq, 838 .eoi = mpic_end_irq, 839 .set_type = mpic_set_irq_type, 840 }; 841 842 #ifdef CONFIG_SMP 843 static struct irq_chip mpic_ipi_chip = { 844 .mask = mpic_mask_ipi, 845 .unmask = mpic_unmask_ipi, 846 .eoi = mpic_end_ipi, 847 }; 848 #endif /* CONFIG_SMP */ 849 850 #ifdef CONFIG_MPIC_U3_HT_IRQS 851 static struct irq_chip mpic_irq_ht_chip = { 852 .startup = mpic_startup_ht_irq, 853 .shutdown = mpic_shutdown_ht_irq, 854 .mask = mpic_mask_irq, 855 .unmask = mpic_unmask_ht_irq, 856 .eoi = mpic_end_ht_irq, 857 .set_type = mpic_set_irq_type, 858 }; 859 #endif /* CONFIG_MPIC_U3_HT_IRQS */ 860 861 862 static int mpic_host_match(struct irq_host *h, struct device_node *node) 863 { 864 struct mpic *mpic = h->host_data; 865 866 /* Exact match, unless mpic node is NULL */ 867 return mpic->of_node == NULL || mpic->of_node == node; 868 } 869 870 static int mpic_host_map(struct irq_host *h, unsigned int virq, 871 irq_hw_number_t hw) 872 { 873 struct mpic *mpic = h->host_data; 874 struct irq_chip *chip; 875 876 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw); 877 878 if (hw == mpic->spurious_vec) 879 return -EINVAL; 880 if (mpic->protected && test_bit(hw, mpic->protected)) 881 return -EINVAL; 882 883 #ifdef CONFIG_SMP 884 else if (hw >= mpic->ipi_vecs[0]) { 885 WARN_ON(!(mpic->flags & MPIC_PRIMARY)); 886 887 DBG("mpic: mapping as IPI\n"); 888 set_irq_chip_data(virq, mpic); 889 set_irq_chip_and_handler(virq, &mpic->hc_ipi, 890 handle_percpu_irq); 891 return 0; 892 } 893 #endif /* CONFIG_SMP */ 894 895 if (hw >= mpic->irq_count) 896 return -EINVAL; 897 898 mpic_msi_reserve_hwirq(mpic, hw); 899 900 /* Default chip */ 901 chip = &mpic->hc_irq; 902 903 #ifdef CONFIG_MPIC_U3_HT_IRQS 904 /* Check for HT interrupts, override vecpri */ 905 if (mpic_is_ht_interrupt(mpic, hw)) 906 chip = &mpic->hc_ht_irq; 907 #endif /* CONFIG_MPIC_U3_HT_IRQS */ 908 909 DBG("mpic: mapping to irq chip @%p\n", chip); 910 911 set_irq_chip_data(virq, mpic); 912 set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq); 913 914 /* Set default irq type */ 915 set_irq_type(virq, IRQ_TYPE_NONE); 916 917 return 0; 918 } 919 920 static int mpic_host_xlate(struct irq_host *h, struct device_node *ct, 921 u32 *intspec, unsigned int intsize, 922 irq_hw_number_t *out_hwirq, unsigned int *out_flags) 923 924 { 925 static unsigned char map_mpic_senses[4] = { 926 IRQ_TYPE_EDGE_RISING, 927 IRQ_TYPE_LEVEL_LOW, 928 IRQ_TYPE_LEVEL_HIGH, 929 IRQ_TYPE_EDGE_FALLING, 930 }; 931 932 *out_hwirq = intspec[0]; 933 if (intsize > 1) { 934 u32 mask = 0x3; 935 936 /* Apple invented a new race of encoding on machines with 937 * an HT APIC. They encode, among others, the index within 938 * the HT APIC. We don't care about it here since thankfully, 939 * it appears that they have the APIC already properly 940 * configured, and thus our current fixup code that reads the 941 * APIC config works fine. However, we still need to mask out 942 * bits in the specifier to make sure we only get bit 0 which 943 * is the level/edge bit (the only sense bit exposed by Apple), 944 * as their bit 1 means something else. 945 */ 946 if (machine_is(powermac)) 947 mask = 0x1; 948 *out_flags = map_mpic_senses[intspec[1] & mask]; 949 } else 950 *out_flags = IRQ_TYPE_NONE; 951 952 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n", 953 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags); 954 955 return 0; 956 } 957 958 static struct irq_host_ops mpic_host_ops = { 959 .match = mpic_host_match, 960 .map = mpic_host_map, 961 .xlate = mpic_host_xlate, 962 }; 963 964 /* 965 * Exported functions 966 */ 967 968 struct mpic * __init mpic_alloc(struct device_node *node, 969 phys_addr_t phys_addr, 970 unsigned int flags, 971 unsigned int isu_size, 972 unsigned int irq_count, 973 const char *name) 974 { 975 struct mpic *mpic; 976 u32 reg; 977 const char *vers; 978 int i; 979 int intvec_top; 980 u64 paddr = phys_addr; 981 982 mpic = alloc_bootmem(sizeof(struct mpic)); 983 if (mpic == NULL) 984 return NULL; 985 986 memset(mpic, 0, sizeof(struct mpic)); 987 mpic->name = name; 988 mpic->of_node = of_node_get(node); 989 990 mpic->irqhost = irq_alloc_host(IRQ_HOST_MAP_LINEAR, isu_size, 991 &mpic_host_ops, 992 flags & MPIC_LARGE_VECTORS ? 2048 : 256); 993 if (mpic->irqhost == NULL) { 994 of_node_put(node); 995 return NULL; 996 } 997 998 mpic->irqhost->host_data = mpic; 999 mpic->hc_irq = mpic_irq_chip; 1000 mpic->hc_irq.typename = name; 1001 if (flags & MPIC_PRIMARY) 1002 mpic->hc_irq.set_affinity = mpic_set_affinity; 1003 #ifdef CONFIG_MPIC_U3_HT_IRQS 1004 mpic->hc_ht_irq = mpic_irq_ht_chip; 1005 mpic->hc_ht_irq.typename = name; 1006 if (flags & MPIC_PRIMARY) 1007 mpic->hc_ht_irq.set_affinity = mpic_set_affinity; 1008 #endif /* CONFIG_MPIC_U3_HT_IRQS */ 1009 1010 #ifdef CONFIG_SMP 1011 mpic->hc_ipi = mpic_ipi_chip; 1012 mpic->hc_ipi.typename = name; 1013 #endif /* CONFIG_SMP */ 1014 1015 mpic->flags = flags; 1016 mpic->isu_size = isu_size; 1017 mpic->irq_count = irq_count; 1018 mpic->num_sources = 0; /* so far */ 1019 1020 if (flags & MPIC_LARGE_VECTORS) 1021 intvec_top = 2047; 1022 else 1023 intvec_top = 255; 1024 1025 mpic->timer_vecs[0] = intvec_top - 8; 1026 mpic->timer_vecs[1] = intvec_top - 7; 1027 mpic->timer_vecs[2] = intvec_top - 6; 1028 mpic->timer_vecs[3] = intvec_top - 5; 1029 mpic->ipi_vecs[0] = intvec_top - 4; 1030 mpic->ipi_vecs[1] = intvec_top - 3; 1031 mpic->ipi_vecs[2] = intvec_top - 2; 1032 mpic->ipi_vecs[3] = intvec_top - 1; 1033 mpic->spurious_vec = intvec_top; 1034 1035 /* Check for "big-endian" in device-tree */ 1036 if (node && of_get_property(node, "big-endian", NULL) != NULL) 1037 mpic->flags |= MPIC_BIG_ENDIAN; 1038 1039 /* Look for protected sources */ 1040 if (node) { 1041 unsigned int psize, bits, mapsize; 1042 const u32 *psrc = 1043 of_get_property(node, "protected-sources", &psize); 1044 if (psrc) { 1045 psize /= 4; 1046 bits = intvec_top + 1; 1047 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long); 1048 mpic->protected = alloc_bootmem(mapsize); 1049 BUG_ON(mpic->protected == NULL); 1050 memset(mpic->protected, 0, mapsize); 1051 for (i = 0; i < psize; i++) { 1052 if (psrc[i] > intvec_top) 1053 continue; 1054 __set_bit(psrc[i], mpic->protected); 1055 } 1056 } 1057 } 1058 1059 #ifdef CONFIG_MPIC_WEIRD 1060 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)]; 1061 #endif 1062 1063 /* default register type */ 1064 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ? 1065 mpic_access_mmio_be : mpic_access_mmio_le; 1066 1067 /* If no physical address is passed in, a device-node is mandatory */ 1068 BUG_ON(paddr == 0 && node == NULL); 1069 1070 /* If no physical address passed in, check if it's dcr based */ 1071 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) 1072 mpic->flags |= MPIC_USES_DCR; 1073 1074 #ifdef CONFIG_PPC_DCR 1075 if (mpic->flags & MPIC_USES_DCR) { 1076 const u32 *dbasep; 1077 dbasep = of_get_property(node, "dcr-reg", NULL); 1078 BUG_ON(dbasep == NULL); 1079 mpic->dcr_base = *dbasep; 1080 mpic->reg_type = mpic_access_dcr; 1081 } 1082 #else 1083 BUG_ON (mpic->flags & MPIC_USES_DCR); 1084 #endif /* CONFIG_PPC_DCR */ 1085 1086 /* If the MPIC is not DCR based, and no physical address was passed 1087 * in, try to obtain one 1088 */ 1089 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) { 1090 const u32 *reg; 1091 reg = of_get_property(node, "reg", NULL); 1092 BUG_ON(reg == NULL); 1093 paddr = of_translate_address(node, reg); 1094 BUG_ON(paddr == OF_BAD_ADDR); 1095 } 1096 1097 /* Map the global registers */ 1098 mpic_map(mpic, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000); 1099 mpic_map(mpic, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000); 1100 1101 /* Reset */ 1102 if (flags & MPIC_WANTS_RESET) { 1103 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0), 1104 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0)) 1105 | MPIC_GREG_GCONF_RESET); 1106 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0)) 1107 & MPIC_GREG_GCONF_RESET) 1108 mb(); 1109 } 1110 1111 /* Read feature register, calculate num CPUs and, for non-ISU 1112 * MPICs, num sources as well. On ISU MPICs, sources are counted 1113 * as ISUs are added 1114 */ 1115 reg = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0)); 1116 mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK) 1117 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1; 1118 if (isu_size == 0) 1119 mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK) 1120 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1; 1121 1122 /* Map the per-CPU registers */ 1123 for (i = 0; i < mpic->num_cpus; i++) { 1124 mpic_map(mpic, paddr, &mpic->cpuregs[i], 1125 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE), 1126 0x1000); 1127 } 1128 1129 /* Initialize main ISU if none provided */ 1130 if (mpic->isu_size == 0) { 1131 mpic->isu_size = mpic->num_sources; 1132 mpic_map(mpic, paddr, &mpic->isus[0], 1133 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size); 1134 } 1135 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1); 1136 mpic->isu_mask = (1 << mpic->isu_shift) - 1; 1137 1138 /* Display version */ 1139 switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) { 1140 case 1: 1141 vers = "1.0"; 1142 break; 1143 case 2: 1144 vers = "1.2"; 1145 break; 1146 case 3: 1147 vers = "1.3"; 1148 break; 1149 default: 1150 vers = "<unknown>"; 1151 break; 1152 } 1153 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx," 1154 " max %d CPUs\n", 1155 name, vers, (unsigned long long)paddr, mpic->num_cpus); 1156 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n", 1157 mpic->isu_size, mpic->isu_shift, mpic->isu_mask); 1158 1159 mpic->next = mpics; 1160 mpics = mpic; 1161 1162 if (flags & MPIC_PRIMARY) { 1163 mpic_primary = mpic; 1164 irq_set_default_host(mpic->irqhost); 1165 } 1166 1167 return mpic; 1168 } 1169 1170 void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num, 1171 phys_addr_t paddr) 1172 { 1173 unsigned int isu_first = isu_num * mpic->isu_size; 1174 1175 BUG_ON(isu_num >= MPIC_MAX_ISU); 1176 1177 mpic_map(mpic, paddr, &mpic->isus[isu_num], 0, 1178 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size); 1179 if ((isu_first + mpic->isu_size) > mpic->num_sources) 1180 mpic->num_sources = isu_first + mpic->isu_size; 1181 } 1182 1183 void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count) 1184 { 1185 mpic->senses = senses; 1186 mpic->senses_count = count; 1187 } 1188 1189 void __init mpic_init(struct mpic *mpic) 1190 { 1191 int i; 1192 1193 BUG_ON(mpic->num_sources == 0); 1194 1195 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources); 1196 1197 /* Set current processor priority to max */ 1198 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf); 1199 1200 /* Initialize timers: just disable them all */ 1201 for (i = 0; i < 4; i++) { 1202 mpic_write(mpic->tmregs, 1203 i * MPIC_INFO(TIMER_STRIDE) + 1204 MPIC_INFO(TIMER_DESTINATION), 0); 1205 mpic_write(mpic->tmregs, 1206 i * MPIC_INFO(TIMER_STRIDE) + 1207 MPIC_INFO(TIMER_VECTOR_PRI), 1208 MPIC_VECPRI_MASK | 1209 (mpic->timer_vecs[0] + i)); 1210 } 1211 1212 /* Initialize IPIs to our reserved vectors and mark them disabled for now */ 1213 mpic_test_broken_ipi(mpic); 1214 for (i = 0; i < 4; i++) { 1215 mpic_ipi_write(i, 1216 MPIC_VECPRI_MASK | 1217 (10 << MPIC_VECPRI_PRIORITY_SHIFT) | 1218 (mpic->ipi_vecs[0] + i)); 1219 } 1220 1221 /* Initialize interrupt sources */ 1222 if (mpic->irq_count == 0) 1223 mpic->irq_count = mpic->num_sources; 1224 1225 /* Do the HT PIC fixups on U3 broken mpic */ 1226 DBG("MPIC flags: %x\n", mpic->flags); 1227 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) { 1228 mpic_scan_ht_pics(mpic); 1229 mpic_u3msi_init(mpic); 1230 } 1231 1232 for (i = 0; i < mpic->num_sources; i++) { 1233 /* start with vector = source number, and masked */ 1234 u32 vecpri = MPIC_VECPRI_MASK | i | 1235 (8 << MPIC_VECPRI_PRIORITY_SHIFT); 1236 1237 /* check if protected */ 1238 if (mpic->protected && test_bit(i, mpic->protected)) 1239 continue; 1240 /* init hw */ 1241 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri); 1242 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1243 1 << hard_smp_processor_id()); 1244 } 1245 1246 /* Init spurious vector */ 1247 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec); 1248 1249 /* Disable 8259 passthrough, if supported */ 1250 if (!(mpic->flags & MPIC_NO_PTHROU_DIS)) 1251 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0), 1252 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0)) 1253 | MPIC_GREG_GCONF_8259_PTHROU_DIS); 1254 1255 /* Set current processor priority to 0 */ 1256 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0); 1257 1258 #ifdef CONFIG_PM 1259 /* allocate memory to save mpic state */ 1260 mpic->save_data = alloc_bootmem(mpic->num_sources * sizeof(struct mpic_irq_save)); 1261 BUG_ON(mpic->save_data == NULL); 1262 #endif 1263 } 1264 1265 void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio) 1266 { 1267 u32 v; 1268 1269 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1); 1270 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK; 1271 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio); 1272 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v); 1273 } 1274 1275 void __init mpic_set_serial_int(struct mpic *mpic, int enable) 1276 { 1277 unsigned long flags; 1278 u32 v; 1279 1280 spin_lock_irqsave(&mpic_lock, flags); 1281 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1); 1282 if (enable) 1283 v |= MPIC_GREG_GLOBAL_CONF_1_SIE; 1284 else 1285 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE; 1286 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v); 1287 spin_unlock_irqrestore(&mpic_lock, flags); 1288 } 1289 1290 void mpic_irq_set_priority(unsigned int irq, unsigned int pri) 1291 { 1292 int is_ipi; 1293 struct mpic *mpic = mpic_find(irq, &is_ipi); 1294 unsigned int src = mpic_irq_to_hw(irq); 1295 unsigned long flags; 1296 u32 reg; 1297 1298 spin_lock_irqsave(&mpic_lock, flags); 1299 if (is_ipi) { 1300 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) & 1301 ~MPIC_VECPRI_PRIORITY_MASK; 1302 mpic_ipi_write(src - mpic->ipi_vecs[0], 1303 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT)); 1304 } else { 1305 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) 1306 & ~MPIC_VECPRI_PRIORITY_MASK; 1307 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), 1308 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT)); 1309 } 1310 spin_unlock_irqrestore(&mpic_lock, flags); 1311 } 1312 1313 unsigned int mpic_irq_get_priority(unsigned int irq) 1314 { 1315 int is_ipi; 1316 struct mpic *mpic = mpic_find(irq, &is_ipi); 1317 unsigned int src = mpic_irq_to_hw(irq); 1318 unsigned long flags; 1319 u32 reg; 1320 1321 spin_lock_irqsave(&mpic_lock, flags); 1322 if (is_ipi) 1323 reg = mpic_ipi_read(src = mpic->ipi_vecs[0]); 1324 else 1325 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)); 1326 spin_unlock_irqrestore(&mpic_lock, flags); 1327 return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT; 1328 } 1329 1330 void mpic_setup_this_cpu(void) 1331 { 1332 #ifdef CONFIG_SMP 1333 struct mpic *mpic = mpic_primary; 1334 unsigned long flags; 1335 u32 msk = 1 << hard_smp_processor_id(); 1336 unsigned int i; 1337 1338 BUG_ON(mpic == NULL); 1339 1340 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id()); 1341 1342 spin_lock_irqsave(&mpic_lock, flags); 1343 1344 /* let the mpic know we want intrs. default affinity is 0xffffffff 1345 * until changed via /proc. That's how it's done on x86. If we want 1346 * it differently, then we should make sure we also change the default 1347 * values of irq_desc[].affinity in irq.c. 1348 */ 1349 if (distribute_irqs) { 1350 for (i = 0; i < mpic->num_sources ; i++) 1351 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1352 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk); 1353 } 1354 1355 /* Set current processor priority to 0 */ 1356 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0); 1357 1358 spin_unlock_irqrestore(&mpic_lock, flags); 1359 #endif /* CONFIG_SMP */ 1360 } 1361 1362 int mpic_cpu_get_priority(void) 1363 { 1364 struct mpic *mpic = mpic_primary; 1365 1366 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI)); 1367 } 1368 1369 void mpic_cpu_set_priority(int prio) 1370 { 1371 struct mpic *mpic = mpic_primary; 1372 1373 prio &= MPIC_CPU_TASKPRI_MASK; 1374 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio); 1375 } 1376 1377 /* 1378 * XXX: someone who knows mpic should check this. 1379 * do we need to eoi the ipi including for kexec cpu here (see xics comments)? 1380 * or can we reset the mpic in the new kernel? 1381 */ 1382 void mpic_teardown_this_cpu(int secondary) 1383 { 1384 struct mpic *mpic = mpic_primary; 1385 unsigned long flags; 1386 u32 msk = 1 << hard_smp_processor_id(); 1387 unsigned int i; 1388 1389 BUG_ON(mpic == NULL); 1390 1391 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id()); 1392 spin_lock_irqsave(&mpic_lock, flags); 1393 1394 /* let the mpic know we don't want intrs. */ 1395 for (i = 0; i < mpic->num_sources ; i++) 1396 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1397 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk); 1398 1399 /* Set current processor priority to max */ 1400 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf); 1401 1402 spin_unlock_irqrestore(&mpic_lock, flags); 1403 } 1404 1405 1406 void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask) 1407 { 1408 struct mpic *mpic = mpic_primary; 1409 1410 BUG_ON(mpic == NULL); 1411 1412 #ifdef DEBUG_IPI 1413 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no); 1414 #endif 1415 1416 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) + 1417 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), 1418 mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0])); 1419 } 1420 1421 unsigned int mpic_get_one_irq(struct mpic *mpic) 1422 { 1423 u32 src; 1424 1425 src = mpic_cpu_read(MPIC_INFO(CPU_INTACK)) & MPIC_INFO(VECPRI_VECTOR_MASK); 1426 #ifdef DEBUG_LOW 1427 DBG("%s: get_one_irq(): %d\n", mpic->name, src); 1428 #endif 1429 if (unlikely(src == mpic->spurious_vec)) { 1430 if (mpic->flags & MPIC_SPV_EOI) 1431 mpic_eoi(mpic); 1432 return NO_IRQ; 1433 } 1434 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) { 1435 if (printk_ratelimit()) 1436 printk(KERN_WARNING "%s: Got protected source %d !\n", 1437 mpic->name, (int)src); 1438 mpic_eoi(mpic); 1439 return NO_IRQ; 1440 } 1441 1442 return irq_linear_revmap(mpic->irqhost, src); 1443 } 1444 1445 unsigned int mpic_get_irq(void) 1446 { 1447 struct mpic *mpic = mpic_primary; 1448 1449 BUG_ON(mpic == NULL); 1450 1451 return mpic_get_one_irq(mpic); 1452 } 1453 1454 1455 #ifdef CONFIG_SMP 1456 void mpic_request_ipis(void) 1457 { 1458 struct mpic *mpic = mpic_primary; 1459 int i, err; 1460 static char *ipi_names[] = { 1461 "IPI0 (call function)", 1462 "IPI1 (reschedule)", 1463 "IPI2 (unused)", 1464 "IPI3 (debugger break)", 1465 }; 1466 BUG_ON(mpic == NULL); 1467 1468 printk(KERN_INFO "mpic: requesting IPIs ... \n"); 1469 1470 for (i = 0; i < 4; i++) { 1471 unsigned int vipi = irq_create_mapping(mpic->irqhost, 1472 mpic->ipi_vecs[0] + i); 1473 if (vipi == NO_IRQ) { 1474 printk(KERN_ERR "Failed to map IPI %d\n", i); 1475 break; 1476 } 1477 err = request_irq(vipi, mpic_ipi_action, 1478 IRQF_DISABLED|IRQF_PERCPU, 1479 ipi_names[i], mpic); 1480 if (err) { 1481 printk(KERN_ERR "Request of irq %d for IPI %d failed\n", 1482 vipi, i); 1483 break; 1484 } 1485 } 1486 } 1487 1488 void smp_mpic_message_pass(int target, int msg) 1489 { 1490 /* make sure we're sending something that translates to an IPI */ 1491 if ((unsigned int)msg > 3) { 1492 printk("SMP %d: smp_message_pass: unknown msg %d\n", 1493 smp_processor_id(), msg); 1494 return; 1495 } 1496 switch (target) { 1497 case MSG_ALL: 1498 mpic_send_ipi(msg, 0xffffffff); 1499 break; 1500 case MSG_ALL_BUT_SELF: 1501 mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id())); 1502 break; 1503 default: 1504 mpic_send_ipi(msg, 1 << target); 1505 break; 1506 } 1507 } 1508 1509 int __init smp_mpic_probe(void) 1510 { 1511 int nr_cpus; 1512 1513 DBG("smp_mpic_probe()...\n"); 1514 1515 nr_cpus = cpus_weight(cpu_possible_map); 1516 1517 DBG("nr_cpus: %d\n", nr_cpus); 1518 1519 if (nr_cpus > 1) 1520 mpic_request_ipis(); 1521 1522 return nr_cpus; 1523 } 1524 1525 void __devinit smp_mpic_setup_cpu(int cpu) 1526 { 1527 mpic_setup_this_cpu(); 1528 } 1529 #endif /* CONFIG_SMP */ 1530 1531 #ifdef CONFIG_PM 1532 static int mpic_suspend(struct sys_device *dev, pm_message_t state) 1533 { 1534 struct mpic *mpic = container_of(dev, struct mpic, sysdev); 1535 int i; 1536 1537 for (i = 0; i < mpic->num_sources; i++) { 1538 mpic->save_data[i].vecprio = 1539 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI)); 1540 mpic->save_data[i].dest = 1541 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)); 1542 } 1543 1544 return 0; 1545 } 1546 1547 static int mpic_resume(struct sys_device *dev) 1548 { 1549 struct mpic *mpic = container_of(dev, struct mpic, sysdev); 1550 int i; 1551 1552 for (i = 0; i < mpic->num_sources; i++) { 1553 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), 1554 mpic->save_data[i].vecprio); 1555 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1556 mpic->save_data[i].dest); 1557 1558 #ifdef CONFIG_MPIC_U3_HT_IRQS 1559 { 1560 struct mpic_irq_fixup *fixup = &mpic->fixups[i]; 1561 1562 if (fixup->base) { 1563 /* we use the lowest bit in an inverted meaning */ 1564 if ((mpic->save_data[i].fixup_data & 1) == 0) 1565 continue; 1566 1567 /* Enable and configure */ 1568 writeb(0x10 + 2 * fixup->index, fixup->base + 2); 1569 1570 writel(mpic->save_data[i].fixup_data & ~1, 1571 fixup->base + 4); 1572 } 1573 } 1574 #endif 1575 } /* end for loop */ 1576 1577 return 0; 1578 } 1579 #endif 1580 1581 static struct sysdev_class mpic_sysclass = { 1582 #ifdef CONFIG_PM 1583 .resume = mpic_resume, 1584 .suspend = mpic_suspend, 1585 #endif 1586 set_kset_name("mpic"), 1587 }; 1588 1589 static int mpic_init_sys(void) 1590 { 1591 struct mpic *mpic = mpics; 1592 int error, id = 0; 1593 1594 error = sysdev_class_register(&mpic_sysclass); 1595 1596 while (mpic && !error) { 1597 mpic->sysdev.cls = &mpic_sysclass; 1598 mpic->sysdev.id = id++; 1599 error = sysdev_register(&mpic->sysdev); 1600 mpic = mpic->next; 1601 } 1602 return error; 1603 } 1604 1605 device_initcall(mpic_init_sys); 1606