xref: /linux/arch/powerpc/platforms/pseries/setup.c (revision 9a379e77033f02c4a071891afdf0f0a01eff8ccb)
1 /*
2  *  64-bit pSeries and RS/6000 setup code.
3  *
4  *  Copyright (C) 1995  Linus Torvalds
5  *  Adapted from 'alpha' version by Gary Thomas
6  *  Modified by Cort Dougan (cort@cs.nmt.edu)
7  *  Modified by PPC64 Team, IBM Corp
8  *
9  * This program is free software; you can redistribute it and/or
10  * modify it under the terms of the GNU General Public License
11  * as published by the Free Software Foundation; either version
12  * 2 of the License, or (at your option) any later version.
13  */
14 
15 /*
16  * bootup setup stuff..
17  */
18 
19 #include <linux/cpu.h>
20 #include <linux/errno.h>
21 #include <linux/sched.h>
22 #include <linux/kernel.h>
23 #include <linux/mm.h>
24 #include <linux/stddef.h>
25 #include <linux/unistd.h>
26 #include <linux/user.h>
27 #include <linux/tty.h>
28 #include <linux/major.h>
29 #include <linux/interrupt.h>
30 #include <linux/reboot.h>
31 #include <linux/init.h>
32 #include <linux/ioport.h>
33 #include <linux/console.h>
34 #include <linux/pci.h>
35 #include <linux/utsname.h>
36 #include <linux/adb.h>
37 #include <linux/export.h>
38 #include <linux/delay.h>
39 #include <linux/irq.h>
40 #include <linux/seq_file.h>
41 #include <linux/root_dev.h>
42 #include <linux/of.h>
43 #include <linux/of_pci.h>
44 
45 #include <asm/mmu.h>
46 #include <asm/processor.h>
47 #include <asm/io.h>
48 #include <asm/pgtable.h>
49 #include <asm/prom.h>
50 #include <asm/rtas.h>
51 #include <asm/pci-bridge.h>
52 #include <asm/iommu.h>
53 #include <asm/dma.h>
54 #include <asm/machdep.h>
55 #include <asm/irq.h>
56 #include <asm/time.h>
57 #include <asm/nvram.h>
58 #include <asm/pmc.h>
59 #include <asm/xics.h>
60 #include <asm/xive.h>
61 #include <asm/ppc-pci.h>
62 #include <asm/i8259.h>
63 #include <asm/udbg.h>
64 #include <asm/smp.h>
65 #include <asm/firmware.h>
66 #include <asm/eeh.h>
67 #include <asm/reg.h>
68 #include <asm/plpar_wrappers.h>
69 #include <asm/kexec.h>
70 #include <asm/isa-bridge.h>
71 
72 #include "pseries.h"
73 
74 int CMO_PrPSP = -1;
75 int CMO_SecPSP = -1;
76 unsigned long CMO_PageSize = (ASM_CONST(1) << IOMMU_PAGE_SHIFT_4K);
77 EXPORT_SYMBOL(CMO_PageSize);
78 
79 int fwnmi_active;  /* TRUE if an FWNMI handler is present */
80 
81 static void pSeries_show_cpuinfo(struct seq_file *m)
82 {
83 	struct device_node *root;
84 	const char *model = "";
85 
86 	root = of_find_node_by_path("/");
87 	if (root)
88 		model = of_get_property(root, "model", NULL);
89 	seq_printf(m, "machine\t\t: CHRP %s\n", model);
90 	of_node_put(root);
91 	if (radix_enabled())
92 		seq_printf(m, "MMU\t\t: Radix\n");
93 	else
94 		seq_printf(m, "MMU\t\t: Hash\n");
95 }
96 
97 /* Initialize firmware assisted non-maskable interrupts if
98  * the firmware supports this feature.
99  */
100 static void __init fwnmi_init(void)
101 {
102 	unsigned long system_reset_addr, machine_check_addr;
103 
104 	int ibm_nmi_register = rtas_token("ibm,nmi-register");
105 	if (ibm_nmi_register == RTAS_UNKNOWN_SERVICE)
106 		return;
107 
108 	/* If the kernel's not linked at zero we point the firmware at low
109 	 * addresses anyway, and use a trampoline to get to the real code. */
110 	system_reset_addr  = __pa(system_reset_fwnmi) - PHYSICAL_START;
111 	machine_check_addr = __pa(machine_check_fwnmi) - PHYSICAL_START;
112 
113 	if (0 == rtas_call(ibm_nmi_register, 2, 1, NULL, system_reset_addr,
114 				machine_check_addr))
115 		fwnmi_active = 1;
116 }
117 
118 static void pseries_8259_cascade(struct irq_desc *desc)
119 {
120 	struct irq_chip *chip = irq_desc_get_chip(desc);
121 	unsigned int cascade_irq = i8259_irq();
122 
123 	if (cascade_irq)
124 		generic_handle_irq(cascade_irq);
125 
126 	chip->irq_eoi(&desc->irq_data);
127 }
128 
129 static void __init pseries_setup_i8259_cascade(void)
130 {
131 	struct device_node *np, *old, *found = NULL;
132 	unsigned int cascade;
133 	const u32 *addrp;
134 	unsigned long intack = 0;
135 	int naddr;
136 
137 	for_each_node_by_type(np, "interrupt-controller") {
138 		if (of_device_is_compatible(np, "chrp,iic")) {
139 			found = np;
140 			break;
141 		}
142 	}
143 
144 	if (found == NULL) {
145 		printk(KERN_DEBUG "pic: no ISA interrupt controller\n");
146 		return;
147 	}
148 
149 	cascade = irq_of_parse_and_map(found, 0);
150 	if (!cascade) {
151 		printk(KERN_ERR "pic: failed to map cascade interrupt");
152 		return;
153 	}
154 	pr_debug("pic: cascade mapped to irq %d\n", cascade);
155 
156 	for (old = of_node_get(found); old != NULL ; old = np) {
157 		np = of_get_parent(old);
158 		of_node_put(old);
159 		if (np == NULL)
160 			break;
161 		if (strcmp(np->name, "pci") != 0)
162 			continue;
163 		addrp = of_get_property(np, "8259-interrupt-acknowledge", NULL);
164 		if (addrp == NULL)
165 			continue;
166 		naddr = of_n_addr_cells(np);
167 		intack = addrp[naddr-1];
168 		if (naddr > 1)
169 			intack |= ((unsigned long)addrp[naddr-2]) << 32;
170 	}
171 	if (intack)
172 		printk(KERN_DEBUG "pic: PCI 8259 intack at 0x%016lx\n", intack);
173 	i8259_init(found, intack);
174 	of_node_put(found);
175 	irq_set_chained_handler(cascade, pseries_8259_cascade);
176 }
177 
178 static void __init pseries_init_irq(void)
179 {
180 	/* Try using a XIVE if available, otherwise use a XICS */
181 	if (!xive_spapr_init()) {
182 		xics_init();
183 		pseries_setup_i8259_cascade();
184 	}
185 }
186 
187 static void pseries_lpar_enable_pmcs(void)
188 {
189 	unsigned long set, reset;
190 
191 	set = 1UL << 63;
192 	reset = 0;
193 	plpar_hcall_norets(H_PERFMON, set, reset);
194 }
195 
196 static int pci_dn_reconfig_notifier(struct notifier_block *nb, unsigned long action, void *data)
197 {
198 	struct of_reconfig_data *rd = data;
199 	struct device_node *parent, *np = rd->dn;
200 	struct pci_dn *pdn;
201 	int err = NOTIFY_OK;
202 
203 	switch (action) {
204 	case OF_RECONFIG_ATTACH_NODE:
205 		parent = of_get_parent(np);
206 		pdn = parent ? PCI_DN(parent) : NULL;
207 		if (pdn)
208 			pci_add_device_node_info(pdn->phb, np);
209 
210 		of_node_put(parent);
211 		break;
212 	case OF_RECONFIG_DETACH_NODE:
213 		pdn = PCI_DN(np);
214 		if (pdn)
215 			list_del(&pdn->list);
216 		break;
217 	default:
218 		err = NOTIFY_DONE;
219 		break;
220 	}
221 	return err;
222 }
223 
224 static struct notifier_block pci_dn_reconfig_nb = {
225 	.notifier_call = pci_dn_reconfig_notifier,
226 };
227 
228 struct kmem_cache *dtl_cache;
229 
230 #ifdef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
231 /*
232  * Allocate space for the dispatch trace log for all possible cpus
233  * and register the buffers with the hypervisor.  This is used for
234  * computing time stolen by the hypervisor.
235  */
236 static int alloc_dispatch_logs(void)
237 {
238 	int cpu, ret;
239 	struct paca_struct *pp;
240 	struct dtl_entry *dtl;
241 
242 	if (!firmware_has_feature(FW_FEATURE_SPLPAR))
243 		return 0;
244 
245 	if (!dtl_cache)
246 		return 0;
247 
248 	for_each_possible_cpu(cpu) {
249 		pp = &paca[cpu];
250 		dtl = kmem_cache_alloc(dtl_cache, GFP_KERNEL);
251 		if (!dtl) {
252 			pr_warn("Failed to allocate dispatch trace log for cpu %d\n",
253 				cpu);
254 			pr_warn("Stolen time statistics will be unreliable\n");
255 			break;
256 		}
257 
258 		pp->dtl_ridx = 0;
259 		pp->dispatch_log = dtl;
260 		pp->dispatch_log_end = dtl + N_DISPATCH_LOG;
261 		pp->dtl_curr = dtl;
262 	}
263 
264 	/* Register the DTL for the current (boot) cpu */
265 	dtl = get_paca()->dispatch_log;
266 	get_paca()->dtl_ridx = 0;
267 	get_paca()->dtl_curr = dtl;
268 	get_paca()->lppaca_ptr->dtl_idx = 0;
269 
270 	/* hypervisor reads buffer length from this field */
271 	dtl->enqueue_to_dispatch_time = cpu_to_be32(DISPATCH_LOG_BYTES);
272 	ret = register_dtl(hard_smp_processor_id(), __pa(dtl));
273 	if (ret)
274 		pr_err("WARNING: DTL registration of cpu %d (hw %d) failed "
275 		       "with %d\n", smp_processor_id(),
276 		       hard_smp_processor_id(), ret);
277 	get_paca()->lppaca_ptr->dtl_enable_mask = 2;
278 
279 	return 0;
280 }
281 #else /* !CONFIG_VIRT_CPU_ACCOUNTING_NATIVE */
282 static inline int alloc_dispatch_logs(void)
283 {
284 	return 0;
285 }
286 #endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE */
287 
288 static int alloc_dispatch_log_kmem_cache(void)
289 {
290 	dtl_cache = kmem_cache_create("dtl", DISPATCH_LOG_BYTES,
291 						DISPATCH_LOG_BYTES, 0, NULL);
292 	if (!dtl_cache) {
293 		pr_warn("Failed to create dispatch trace log buffer cache\n");
294 		pr_warn("Stolen time statistics will be unreliable\n");
295 		return 0;
296 	}
297 
298 	return alloc_dispatch_logs();
299 }
300 machine_early_initcall(pseries, alloc_dispatch_log_kmem_cache);
301 
302 static void pseries_lpar_idle(void)
303 {
304 	/*
305 	 * Default handler to go into low thread priority and possibly
306 	 * low power mode by ceding processor to hypervisor
307 	 */
308 
309 	/* Indicate to hypervisor that we are idle. */
310 	get_lppaca()->idle = 1;
311 
312 	/*
313 	 * Yield the processor to the hypervisor.  We return if
314 	 * an external interrupt occurs (which are driven prior
315 	 * to returning here) or if a prod occurs from another
316 	 * processor. When returning here, external interrupts
317 	 * are enabled.
318 	 */
319 	cede_processor();
320 
321 	get_lppaca()->idle = 0;
322 }
323 
324 /*
325  * Enable relocation on during exceptions. This has partition wide scope and
326  * may take a while to complete, if it takes longer than one second we will
327  * just give up rather than wasting any more time on this - if that turns out
328  * to ever be a problem in practice we can move this into a kernel thread to
329  * finish off the process later in boot.
330  */
331 void pseries_enable_reloc_on_exc(void)
332 {
333 	long rc;
334 	unsigned int delay, total_delay = 0;
335 
336 	while (1) {
337 		rc = enable_reloc_on_exceptions();
338 		if (!H_IS_LONG_BUSY(rc)) {
339 			if (rc == H_P2) {
340 				pr_info("Relocation on exceptions not"
341 					" supported\n");
342 			} else if (rc != H_SUCCESS) {
343 				pr_warn("Unable to enable relocation"
344 					" on exceptions: %ld\n", rc);
345 			}
346 			break;
347 		}
348 
349 		delay = get_longbusy_msecs(rc);
350 		total_delay += delay;
351 		if (total_delay > 1000) {
352 			pr_warn("Warning: Giving up waiting to enable "
353 				"relocation on exceptions (%u msec)!\n",
354 				total_delay);
355 			return;
356 		}
357 
358 		mdelay(delay);
359 	}
360 }
361 EXPORT_SYMBOL(pseries_enable_reloc_on_exc);
362 
363 void pseries_disable_reloc_on_exc(void)
364 {
365 	long rc;
366 
367 	while (1) {
368 		rc = disable_reloc_on_exceptions();
369 		if (!H_IS_LONG_BUSY(rc))
370 			break;
371 		mdelay(get_longbusy_msecs(rc));
372 	}
373 	if (rc != H_SUCCESS)
374 		pr_warn("Warning: Failed to disable relocation on exceptions: %ld\n",
375 			rc);
376 }
377 EXPORT_SYMBOL(pseries_disable_reloc_on_exc);
378 
379 #ifdef CONFIG_KEXEC_CORE
380 static void pSeries_machine_kexec(struct kimage *image)
381 {
382 	if (firmware_has_feature(FW_FEATURE_SET_MODE))
383 		pseries_disable_reloc_on_exc();
384 
385 	default_machine_kexec(image);
386 }
387 #endif
388 
389 #ifdef __LITTLE_ENDIAN__
390 void pseries_big_endian_exceptions(void)
391 {
392 	long rc;
393 
394 	while (1) {
395 		rc = enable_big_endian_exceptions();
396 		if (!H_IS_LONG_BUSY(rc))
397 			break;
398 		mdelay(get_longbusy_msecs(rc));
399 	}
400 
401 	/*
402 	 * At this point it is unlikely panic() will get anything
403 	 * out to the user, since this is called very late in kexec
404 	 * but at least this will stop us from continuing on further
405 	 * and creating an even more difficult to debug situation.
406 	 *
407 	 * There is a known problem when kdump'ing, if cpus are offline
408 	 * the above call will fail. Rather than panicking again, keep
409 	 * going and hope the kdump kernel is also little endian, which
410 	 * it usually is.
411 	 */
412 	if (rc && !kdump_in_progress())
413 		panic("Could not enable big endian exceptions");
414 }
415 
416 void pseries_little_endian_exceptions(void)
417 {
418 	long rc;
419 
420 	while (1) {
421 		rc = enable_little_endian_exceptions();
422 		if (!H_IS_LONG_BUSY(rc))
423 			break;
424 		mdelay(get_longbusy_msecs(rc));
425 	}
426 	if (rc) {
427 		ppc_md.progress("H_SET_MODE LE exception fail", 0);
428 		panic("Could not enable little endian exceptions");
429 	}
430 }
431 #endif
432 
433 static void __init find_and_init_phbs(void)
434 {
435 	struct device_node *node;
436 	struct pci_controller *phb;
437 	struct device_node *root = of_find_node_by_path("/");
438 
439 	for_each_child_of_node(root, node) {
440 		if (node->type == NULL || (strcmp(node->type, "pci") != 0 &&
441 					   strcmp(node->type, "pciex") != 0))
442 			continue;
443 
444 		phb = pcibios_alloc_controller(node);
445 		if (!phb)
446 			continue;
447 		rtas_setup_phb(phb);
448 		pci_process_bridge_OF_ranges(phb, node, 0);
449 		isa_bridge_find_early(phb);
450 		phb->controller_ops = pseries_pci_controller_ops;
451 	}
452 
453 	of_node_put(root);
454 
455 	/*
456 	 * PCI_PROBE_ONLY and PCI_REASSIGN_ALL_BUS can be set via properties
457 	 * in chosen.
458 	 */
459 	of_pci_check_probe_only();
460 }
461 
462 static void pseries_setup_rfi_flush(void)
463 {
464 	struct h_cpu_char_result result;
465 	enum l1d_flush_type types;
466 	bool enable;
467 	long rc;
468 
469 	/* Enable by default */
470 	enable = true;
471 
472 	rc = plpar_get_cpu_characteristics(&result);
473 	if (rc == H_SUCCESS) {
474 		types = L1D_FLUSH_NONE;
475 
476 		if (result.character & H_CPU_CHAR_L1D_FLUSH_TRIG2)
477 			types |= L1D_FLUSH_MTTRIG;
478 		if (result.character & H_CPU_CHAR_L1D_FLUSH_ORI30)
479 			types |= L1D_FLUSH_ORI;
480 
481 		/* Use fallback if nothing set in hcall */
482 		if (types == L1D_FLUSH_NONE)
483 			types = L1D_FLUSH_FALLBACK;
484 
485 		if (!(result.behaviour & H_CPU_BEHAV_L1D_FLUSH_PR))
486 			enable = false;
487 	} else {
488 		/* Default to fallback if case hcall is not available */
489 		types = L1D_FLUSH_FALLBACK;
490 	}
491 
492 	setup_rfi_flush(types, enable);
493 }
494 
495 #ifdef CONFIG_PCI_IOV
496 enum rtas_iov_fw_value_map {
497 	NUM_RES_PROPERTY  = 0, /* Number of Resources */
498 	LOW_INT           = 1, /* Lowest 32 bits of Address */
499 	START_OF_ENTRIES  = 2, /* Always start of entry */
500 	APERTURE_PROPERTY = 2, /* Start of entry+ to  Aperture Size */
501 	WDW_SIZE_PROPERTY = 4, /* Start of entry+ to Window Size */
502 	NEXT_ENTRY        = 7  /* Go to next entry on array */
503 };
504 
505 enum get_iov_fw_value_index {
506 	BAR_ADDRS     = 1,    /*  Get Bar Address */
507 	APERTURE_SIZE = 2,    /*  Get Aperture Size */
508 	WDW_SIZE      = 3     /*  Get Window Size */
509 };
510 
511 resource_size_t pseries_get_iov_fw_value(struct pci_dev *dev, int resno,
512 					 enum get_iov_fw_value_index value)
513 {
514 	const int *indexes;
515 	struct device_node *dn = pci_device_to_OF_node(dev);
516 	int i, num_res, ret = 0;
517 
518 	indexes = of_get_property(dn, "ibm,open-sriov-vf-bar-info", NULL);
519 	if (!indexes)
520 		return  0;
521 
522 	/*
523 	 * First element in the array is the number of Bars
524 	 * returned.  Search through the list to find the matching
525 	 * bar
526 	 */
527 	num_res = of_read_number(&indexes[NUM_RES_PROPERTY], 1);
528 	if (resno >= num_res)
529 		return 0; /* or an errror */
530 
531 	i = START_OF_ENTRIES + NEXT_ENTRY * resno;
532 	switch (value) {
533 	case BAR_ADDRS:
534 		ret = of_read_number(&indexes[i], 2);
535 		break;
536 	case APERTURE_SIZE:
537 		ret = of_read_number(&indexes[i + APERTURE_PROPERTY], 2);
538 		break;
539 	case WDW_SIZE:
540 		ret = of_read_number(&indexes[i + WDW_SIZE_PROPERTY], 2);
541 		break;
542 	}
543 
544 	return ret;
545 }
546 
547 void of_pci_set_vf_bar_size(struct pci_dev *dev, const int *indexes)
548 {
549 	struct resource *res;
550 	resource_size_t base, size;
551 	int i, r, num_res;
552 
553 	num_res = of_read_number(&indexes[NUM_RES_PROPERTY], 1);
554 	num_res = min_t(int, num_res, PCI_SRIOV_NUM_BARS);
555 	for (i = START_OF_ENTRIES, r = 0; r < num_res && r < PCI_SRIOV_NUM_BARS;
556 	     i += NEXT_ENTRY, r++) {
557 		res = &dev->resource[r + PCI_IOV_RESOURCES];
558 		base = of_read_number(&indexes[i], 2);
559 		size = of_read_number(&indexes[i + APERTURE_PROPERTY], 2);
560 		res->flags = pci_parse_of_flags(of_read_number
561 						(&indexes[i + LOW_INT], 1), 0);
562 		res->flags |= (IORESOURCE_MEM_64 | IORESOURCE_PCI_FIXED);
563 		res->name = pci_name(dev);
564 		res->start = base;
565 		res->end = base + size - 1;
566 	}
567 }
568 
569 void of_pci_parse_iov_addrs(struct pci_dev *dev, const int *indexes)
570 {
571 	struct resource *res, *root, *conflict;
572 	resource_size_t base, size;
573 	int i, r, num_res;
574 
575 	/*
576 	 * First element in the array is the number of Bars
577 	 * returned.  Search through the list to find the matching
578 	 * bars assign them from firmware into resources structure.
579 	 */
580 	num_res = of_read_number(&indexes[NUM_RES_PROPERTY], 1);
581 	for (i = START_OF_ENTRIES, r = 0; r < num_res && r < PCI_SRIOV_NUM_BARS;
582 	     i += NEXT_ENTRY, r++) {
583 		res = &dev->resource[r + PCI_IOV_RESOURCES];
584 		base = of_read_number(&indexes[i], 2);
585 		size = of_read_number(&indexes[i + WDW_SIZE_PROPERTY], 2);
586 		res->name = pci_name(dev);
587 		res->start = base;
588 		res->end = base + size - 1;
589 		root = &iomem_resource;
590 		dev_dbg(&dev->dev,
591 			"pSeries IOV BAR %d: trying firmware assignment %pR\n",
592 			 r + PCI_IOV_RESOURCES, res);
593 		conflict = request_resource_conflict(root, res);
594 		if (conflict) {
595 			dev_info(&dev->dev,
596 				 "BAR %d: %pR conflicts with %s %pR\n",
597 				 r + PCI_IOV_RESOURCES, res,
598 				 conflict->name, conflict);
599 			res->flags |= IORESOURCE_UNSET;
600 		}
601 	}
602 }
603 
604 static void pseries_pci_fixup_resources(struct pci_dev *pdev)
605 {
606 	const int *indexes;
607 	struct device_node *dn = pci_device_to_OF_node(pdev);
608 
609 	/*Firmware must support open sriov otherwise dont configure*/
610 	indexes = of_get_property(dn, "ibm,open-sriov-vf-bar-info", NULL);
611 	if (!indexes)
612 		return;
613 	/* Assign the addresses from device tree*/
614 	of_pci_set_vf_bar_size(pdev, indexes);
615 }
616 
617 static void pseries_pci_fixup_iov_resources(struct pci_dev *pdev)
618 {
619 	const int *indexes;
620 	struct device_node *dn = pci_device_to_OF_node(pdev);
621 
622 	if (!pdev->is_physfn || pdev->is_added)
623 		return;
624 	/*Firmware must support open sriov otherwise dont configure*/
625 	indexes = of_get_property(dn, "ibm,open-sriov-vf-bar-info", NULL);
626 	if (!indexes)
627 		return;
628 	/* Assign the addresses from device tree*/
629 	of_pci_parse_iov_addrs(pdev, indexes);
630 }
631 
632 static resource_size_t pseries_pci_iov_resource_alignment(struct pci_dev *pdev,
633 							  int resno)
634 {
635 	const __be32 *reg;
636 	struct device_node *dn = pci_device_to_OF_node(pdev);
637 
638 	/*Firmware must support open sriov otherwise report regular alignment*/
639 	reg = of_get_property(dn, "ibm,is-open-sriov-pf", NULL);
640 	if (!reg)
641 		return pci_iov_resource_size(pdev, resno);
642 
643 	if (!pdev->is_physfn)
644 		return 0;
645 	return pseries_get_iov_fw_value(pdev,
646 					resno - PCI_IOV_RESOURCES,
647 					APERTURE_SIZE);
648 }
649 #endif
650 
651 static void __init pSeries_setup_arch(void)
652 {
653 	set_arch_panic_timeout(10, ARCH_PANIC_TIMEOUT);
654 
655 	/* Discover PIC type and setup ppc_md accordingly */
656 	smp_init_pseries();
657 
658 
659 	/* openpic global configuration register (64-bit format). */
660 	/* openpic Interrupt Source Unit pointer (64-bit format). */
661 	/* python0 facility area (mmio) (64-bit format) REAL address. */
662 
663 	/* init to some ~sane value until calibrate_delay() runs */
664 	loops_per_jiffy = 50000000;
665 
666 	fwnmi_init();
667 
668 	pseries_setup_rfi_flush();
669 
670 	/* By default, only probe PCI (can be overridden by rtas_pci) */
671 	pci_add_flags(PCI_PROBE_ONLY);
672 
673 	/* Find and initialize PCI host bridges */
674 	init_pci_config_tokens();
675 	find_and_init_phbs();
676 	of_reconfig_notifier_register(&pci_dn_reconfig_nb);
677 
678 	pSeries_nvram_init();
679 
680 	if (firmware_has_feature(FW_FEATURE_LPAR)) {
681 		vpa_init(boot_cpuid);
682 		ppc_md.power_save = pseries_lpar_idle;
683 		ppc_md.enable_pmcs = pseries_lpar_enable_pmcs;
684 #ifdef CONFIG_PCI_IOV
685 		ppc_md.pcibios_fixup_resources =
686 			pseries_pci_fixup_resources;
687 		ppc_md.pcibios_fixup_sriov =
688 			pseries_pci_fixup_iov_resources;
689 		ppc_md.pcibios_iov_resource_alignment =
690 			pseries_pci_iov_resource_alignment;
691 #endif
692 	} else {
693 		/* No special idle routine */
694 		ppc_md.enable_pmcs = power4_enable_pmcs;
695 	}
696 
697 	ppc_md.pcibios_root_bridge_prepare = pseries_root_bridge_prepare;
698 }
699 
700 static void pseries_panic(char *str)
701 {
702 	panic_flush_kmsg_end();
703 	rtas_os_term(str);
704 }
705 
706 static int __init pSeries_init_panel(void)
707 {
708 	/* Manually leave the kernel version on the panel. */
709 #ifdef __BIG_ENDIAN__
710 	ppc_md.progress("Linux ppc64\n", 0);
711 #else
712 	ppc_md.progress("Linux ppc64le\n", 0);
713 #endif
714 	ppc_md.progress(init_utsname()->version, 0);
715 
716 	return 0;
717 }
718 machine_arch_initcall(pseries, pSeries_init_panel);
719 
720 static int pseries_set_dabr(unsigned long dabr, unsigned long dabrx)
721 {
722 	return plpar_hcall_norets(H_SET_DABR, dabr);
723 }
724 
725 static int pseries_set_xdabr(unsigned long dabr, unsigned long dabrx)
726 {
727 	/* Have to set at least one bit in the DABRX according to PAPR */
728 	if (dabrx == 0 && dabr == 0)
729 		dabrx = DABRX_USER;
730 	/* PAPR says we can only set kernel and user bits */
731 	dabrx &= DABRX_KERNEL | DABRX_USER;
732 
733 	return plpar_hcall_norets(H_SET_XDABR, dabr, dabrx);
734 }
735 
736 static int pseries_set_dawr(unsigned long dawr, unsigned long dawrx)
737 {
738 	/* PAPR says we can't set HYP */
739 	dawrx &= ~DAWRX_HYP;
740 
741 	return  plapr_set_watchpoint0(dawr, dawrx);
742 }
743 
744 #define CMO_CHARACTERISTICS_TOKEN 44
745 #define CMO_MAXLENGTH 1026
746 
747 void pSeries_coalesce_init(void)
748 {
749 	struct hvcall_mpp_x_data mpp_x_data;
750 
751 	if (firmware_has_feature(FW_FEATURE_CMO) && !h_get_mpp_x(&mpp_x_data))
752 		powerpc_firmware_features |= FW_FEATURE_XCMO;
753 	else
754 		powerpc_firmware_features &= ~FW_FEATURE_XCMO;
755 }
756 
757 /**
758  * fw_cmo_feature_init - FW_FEATURE_CMO is not stored in ibm,hypertas-functions,
759  * handle that here. (Stolen from parse_system_parameter_string)
760  */
761 static void pSeries_cmo_feature_init(void)
762 {
763 	char *ptr, *key, *value, *end;
764 	int call_status;
765 	int page_order = IOMMU_PAGE_SHIFT_4K;
766 
767 	pr_debug(" -> fw_cmo_feature_init()\n");
768 	spin_lock(&rtas_data_buf_lock);
769 	memset(rtas_data_buf, 0, RTAS_DATA_BUF_SIZE);
770 	call_status = rtas_call(rtas_token("ibm,get-system-parameter"), 3, 1,
771 				NULL,
772 				CMO_CHARACTERISTICS_TOKEN,
773 				__pa(rtas_data_buf),
774 				RTAS_DATA_BUF_SIZE);
775 
776 	if (call_status != 0) {
777 		spin_unlock(&rtas_data_buf_lock);
778 		pr_debug("CMO not available\n");
779 		pr_debug(" <- fw_cmo_feature_init()\n");
780 		return;
781 	}
782 
783 	end = rtas_data_buf + CMO_MAXLENGTH - 2;
784 	ptr = rtas_data_buf + 2;	/* step over strlen value */
785 	key = value = ptr;
786 
787 	while (*ptr && (ptr <= end)) {
788 		/* Separate the key and value by replacing '=' with '\0' and
789 		 * point the value at the string after the '='
790 		 */
791 		if (ptr[0] == '=') {
792 			ptr[0] = '\0';
793 			value = ptr + 1;
794 		} else if (ptr[0] == '\0' || ptr[0] == ',') {
795 			/* Terminate the string containing the key/value pair */
796 			ptr[0] = '\0';
797 
798 			if (key == value) {
799 				pr_debug("Malformed key/value pair\n");
800 				/* Never found a '=', end processing */
801 				break;
802 			}
803 
804 			if (0 == strcmp(key, "CMOPageSize"))
805 				page_order = simple_strtol(value, NULL, 10);
806 			else if (0 == strcmp(key, "PrPSP"))
807 				CMO_PrPSP = simple_strtol(value, NULL, 10);
808 			else if (0 == strcmp(key, "SecPSP"))
809 				CMO_SecPSP = simple_strtol(value, NULL, 10);
810 			value = key = ptr + 1;
811 		}
812 		ptr++;
813 	}
814 
815 	/* Page size is returned as the power of 2 of the page size,
816 	 * convert to the page size in bytes before returning
817 	 */
818 	CMO_PageSize = 1 << page_order;
819 	pr_debug("CMO_PageSize = %lu\n", CMO_PageSize);
820 
821 	if (CMO_PrPSP != -1 || CMO_SecPSP != -1) {
822 		pr_info("CMO enabled\n");
823 		pr_debug("CMO enabled, PrPSP=%d, SecPSP=%d\n", CMO_PrPSP,
824 		         CMO_SecPSP);
825 		powerpc_firmware_features |= FW_FEATURE_CMO;
826 		pSeries_coalesce_init();
827 	} else
828 		pr_debug("CMO not enabled, PrPSP=%d, SecPSP=%d\n", CMO_PrPSP,
829 		         CMO_SecPSP);
830 	spin_unlock(&rtas_data_buf_lock);
831 	pr_debug(" <- fw_cmo_feature_init()\n");
832 }
833 
834 /*
835  * Early initialization.  Relocation is on but do not reference unbolted pages
836  */
837 static void __init pseries_init(void)
838 {
839 	pr_debug(" -> pseries_init()\n");
840 
841 #ifdef CONFIG_HVC_CONSOLE
842 	if (firmware_has_feature(FW_FEATURE_LPAR))
843 		hvc_vio_init_early();
844 #endif
845 	if (firmware_has_feature(FW_FEATURE_XDABR))
846 		ppc_md.set_dabr = pseries_set_xdabr;
847 	else if (firmware_has_feature(FW_FEATURE_DABR))
848 		ppc_md.set_dabr = pseries_set_dabr;
849 
850 	if (firmware_has_feature(FW_FEATURE_SET_MODE))
851 		ppc_md.set_dawr = pseries_set_dawr;
852 
853 	pSeries_cmo_feature_init();
854 	iommu_init_early_pSeries();
855 
856 	pr_debug(" <- pseries_init()\n");
857 }
858 
859 /**
860  * pseries_power_off - tell firmware about how to power off the system.
861  *
862  * This function calls either the power-off rtas token in normal cases
863  * or the ibm,power-off-ups token (if present & requested) in case of
864  * a power failure. If power-off token is used, power on will only be
865  * possible with power button press. If ibm,power-off-ups token is used
866  * it will allow auto poweron after power is restored.
867  */
868 static void pseries_power_off(void)
869 {
870 	int rc;
871 	int rtas_poweroff_ups_token = rtas_token("ibm,power-off-ups");
872 
873 	if (rtas_flash_term_hook)
874 		rtas_flash_term_hook(SYS_POWER_OFF);
875 
876 	if (rtas_poweron_auto == 0 ||
877 		rtas_poweroff_ups_token == RTAS_UNKNOWN_SERVICE) {
878 		rc = rtas_call(rtas_token("power-off"), 2, 1, NULL, -1, -1);
879 		printk(KERN_INFO "RTAS power-off returned %d\n", rc);
880 	} else {
881 		rc = rtas_call(rtas_poweroff_ups_token, 0, 1, NULL);
882 		printk(KERN_INFO "RTAS ibm,power-off-ups returned %d\n", rc);
883 	}
884 	for (;;);
885 }
886 
887 static int __init pSeries_probe(void)
888 {
889 	const char *dtype = of_get_property(of_root, "device_type", NULL);
890 
891  	if (dtype == NULL)
892  		return 0;
893  	if (strcmp(dtype, "chrp"))
894 		return 0;
895 
896 	/* Cell blades firmware claims to be chrp while it's not. Until this
897 	 * is fixed, we need to avoid those here.
898 	 */
899 	if (of_machine_is_compatible("IBM,CPBW-1.0") ||
900 	    of_machine_is_compatible("IBM,CBEA"))
901 		return 0;
902 
903 	pm_power_off = pseries_power_off;
904 
905 	pr_debug("Machine is%s LPAR !\n",
906 	         (powerpc_firmware_features & FW_FEATURE_LPAR) ? "" : " not");
907 
908 	pseries_init();
909 
910 	return 1;
911 }
912 
913 static int pSeries_pci_probe_mode(struct pci_bus *bus)
914 {
915 	if (firmware_has_feature(FW_FEATURE_LPAR))
916 		return PCI_PROBE_DEVTREE;
917 	return PCI_PROBE_NORMAL;
918 }
919 
920 struct pci_controller_ops pseries_pci_controller_ops = {
921 	.probe_mode		= pSeries_pci_probe_mode,
922 };
923 
924 define_machine(pseries) {
925 	.name			= "pSeries",
926 	.probe			= pSeries_probe,
927 	.setup_arch		= pSeries_setup_arch,
928 	.init_IRQ		= pseries_init_irq,
929 	.show_cpuinfo		= pSeries_show_cpuinfo,
930 	.log_error		= pSeries_log_error,
931 	.pcibios_fixup		= pSeries_final_fixup,
932 	.restart		= rtas_restart,
933 	.halt			= rtas_halt,
934 	.panic			= pseries_panic,
935 	.get_boot_time		= rtas_get_boot_time,
936 	.get_rtc_time		= rtas_get_rtc_time,
937 	.set_rtc_time		= rtas_set_rtc_time,
938 	.calibrate_decr		= generic_calibrate_decr,
939 	.progress		= rtas_progress,
940 	.system_reset_exception = pSeries_system_reset_exception,
941 	.machine_check_exception = pSeries_machine_check_exception,
942 #ifdef CONFIG_KEXEC_CORE
943 	.machine_kexec          = pSeries_machine_kexec,
944 	.kexec_cpu_down         = pseries_kexec_cpu_down,
945 #endif
946 #ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
947 	.memory_block_size	= pseries_memory_block_size,
948 #endif
949 };
950