xref: /linux/arch/powerpc/platforms/powernv/idle.c (revision 387e220a2e5e630794e1f5219ed6f11e56271c21)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2d405a98cSShreyas B. Prabhu /*
3d405a98cSShreyas B. Prabhu  * PowerNV cpuidle code
4d405a98cSShreyas B. Prabhu  *
5d405a98cSShreyas B. Prabhu  * Copyright 2015 IBM Corp.
6d405a98cSShreyas B. Prabhu  */
7d405a98cSShreyas B. Prabhu 
8d405a98cSShreyas B. Prabhu #include <linux/types.h>
9d405a98cSShreyas B. Prabhu #include <linux/mm.h>
10d405a98cSShreyas B. Prabhu #include <linux/slab.h>
11d405a98cSShreyas B. Prabhu #include <linux/of.h>
125703d2f4SShreyas B. Prabhu #include <linux/device.h>
135703d2f4SShreyas B. Prabhu #include <linux/cpu.h>
14d405a98cSShreyas B. Prabhu 
1510d91611SNicholas Piggin #include <asm/asm-prototypes.h>
16d405a98cSShreyas B. Prabhu #include <asm/firmware.h>
173a96570fSNicholas Piggin #include <asm/interrupt.h>
184bece972SMichael Ellerman #include <asm/machdep.h>
19d405a98cSShreyas B. Prabhu #include <asm/opal.h>
20d405a98cSShreyas B. Prabhu #include <asm/cputhreads.h>
21d405a98cSShreyas B. Prabhu #include <asm/cpuidle.h>
22d405a98cSShreyas B. Prabhu #include <asm/code-patching.h>
23d405a98cSShreyas B. Prabhu #include <asm/smp.h>
242201f994SNicholas Piggin #include <asm/runlatch.h>
257672691aSPaul Mackerras #include <asm/dbell.h>
26d405a98cSShreyas B. Prabhu 
27d405a98cSShreyas B. Prabhu #include "powernv.h"
28d405a98cSShreyas B. Prabhu #include "subcore.h"
29d405a98cSShreyas B. Prabhu 
30bcef83a0SShreyas B. Prabhu /* Power ISA 3.0 allows for stop states 0x0 - 0xF */
31bcef83a0SShreyas B. Prabhu #define MAX_STOP_STATE	0xF
32bcef83a0SShreyas B. Prabhu 
331e1601b3SAkshay Adiga #define P9_STOP_SPR_MSR 2000
341e1601b3SAkshay Adiga #define P9_STOP_SPR_PSSCR      855
351e1601b3SAkshay Adiga 
36d405a98cSShreyas B. Prabhu static u32 supported_cpuidle_states;
379c7b185aSAkshay Adiga struct pnv_idle_states_t *pnv_idle_states;
389c7b185aSAkshay Adiga int nr_pnv_idle_states;
39d405a98cSShreyas B. Prabhu 
401e1601b3SAkshay Adiga /*
411e1601b3SAkshay Adiga  * The default stop state that will be used by ppc_md.power_save
421e1601b3SAkshay Adiga  * function on platforms that support stop instruction.
431e1601b3SAkshay Adiga  */
441e1601b3SAkshay Adiga static u64 pnv_default_stop_val;
451e1601b3SAkshay Adiga static u64 pnv_default_stop_mask;
461e1601b3SAkshay Adiga static bool default_stop_found;
471e1601b3SAkshay Adiga 
481e1601b3SAkshay Adiga /*
4910d91611SNicholas Piggin  * First stop state levels when SPR and TB loss can occur.
501e1601b3SAkshay Adiga  */
5110d91611SNicholas Piggin static u64 pnv_first_tb_loss_level = MAX_STOP_STATE + 1;
52dcbbfa6bSPratik Rajesh Sampat static u64 deep_spr_loss_state = MAX_STOP_STATE + 1;
531e1601b3SAkshay Adiga 
541e1601b3SAkshay Adiga /*
551e1601b3SAkshay Adiga  * psscr value and mask of the deepest stop idle state.
561e1601b3SAkshay Adiga  * Used when a cpu is offlined.
571e1601b3SAkshay Adiga  */
581e1601b3SAkshay Adiga static u64 pnv_deepest_stop_psscr_val;
591e1601b3SAkshay Adiga static u64 pnv_deepest_stop_psscr_mask;
60785a12afSGautham R. Shenoy static u64 pnv_deepest_stop_flag;
611e1601b3SAkshay Adiga static bool deepest_stop_found;
621e1601b3SAkshay Adiga 
6310d91611SNicholas Piggin static unsigned long power7_offline_type;
6410d91611SNicholas Piggin 
65bcef83a0SShreyas B. Prabhu static int pnv_save_sprs_for_deep_states(void)
66d405a98cSShreyas B. Prabhu {
67d405a98cSShreyas B. Prabhu 	int cpu;
68d405a98cSShreyas B. Prabhu 	int rc;
69d405a98cSShreyas B. Prabhu 
70d405a98cSShreyas B. Prabhu 	/*
71446957baSAdam Buchbinder 	 * hid0, hid1, hid4, hid5, hmeer and lpcr values are symmetric across
72d405a98cSShreyas B. Prabhu 	 * all cpus at boot. Get these reg values of current cpu and use the
73446957baSAdam Buchbinder 	 * same across all cpus.
74d405a98cSShreyas B. Prabhu 	 */
7524be85a2SGautham R. Shenoy 	uint64_t lpcr_val	= mfspr(SPRN_LPCR);
76d405a98cSShreyas B. Prabhu 	uint64_t hid0_val	= mfspr(SPRN_HID0);
77d405a98cSShreyas B. Prabhu 	uint64_t hmeer_val	= mfspr(SPRN_HMEER);
781e1601b3SAkshay Adiga 	uint64_t msr_val = MSR_IDLE;
791e1601b3SAkshay Adiga 	uint64_t psscr_val = pnv_deepest_stop_psscr_val;
80d405a98cSShreyas B. Prabhu 
81ac9816dcSAkshay Adiga 	for_each_present_cpu(cpu) {
82d405a98cSShreyas B. Prabhu 		uint64_t pir = get_hard_smp_processor_id(cpu);
83d2e60075SNicholas Piggin 		uint64_t hsprg0_val = (uint64_t)paca_ptrs[cpu];
84d405a98cSShreyas B. Prabhu 
85d405a98cSShreyas B. Prabhu 		rc = opal_slw_set_reg(pir, SPRN_HSPRG0, hsprg0_val);
86d405a98cSShreyas B. Prabhu 		if (rc != 0)
87d405a98cSShreyas B. Prabhu 			return rc;
88d405a98cSShreyas B. Prabhu 
89d405a98cSShreyas B. Prabhu 		rc = opal_slw_set_reg(pir, SPRN_LPCR, lpcr_val);
90d405a98cSShreyas B. Prabhu 		if (rc != 0)
91d405a98cSShreyas B. Prabhu 			return rc;
92d405a98cSShreyas B. Prabhu 
931e1601b3SAkshay Adiga 		if (cpu_has_feature(CPU_FTR_ARCH_300)) {
941e1601b3SAkshay Adiga 			rc = opal_slw_set_reg(pir, P9_STOP_SPR_MSR, msr_val);
951e1601b3SAkshay Adiga 			if (rc)
961e1601b3SAkshay Adiga 				return rc;
971e1601b3SAkshay Adiga 
981e1601b3SAkshay Adiga 			rc = opal_slw_set_reg(pir,
991e1601b3SAkshay Adiga 					      P9_STOP_SPR_PSSCR, psscr_val);
1001e1601b3SAkshay Adiga 
1011e1601b3SAkshay Adiga 			if (rc)
1021e1601b3SAkshay Adiga 				return rc;
1031e1601b3SAkshay Adiga 		}
1041e1601b3SAkshay Adiga 
105d405a98cSShreyas B. Prabhu 		/* HIDs are per core registers */
106d405a98cSShreyas B. Prabhu 		if (cpu_thread_in_core(cpu) == 0) {
107d405a98cSShreyas B. Prabhu 
108d405a98cSShreyas B. Prabhu 			rc = opal_slw_set_reg(pir, SPRN_HMEER, hmeer_val);
109d405a98cSShreyas B. Prabhu 			if (rc != 0)
110d405a98cSShreyas B. Prabhu 				return rc;
111d405a98cSShreyas B. Prabhu 
112d405a98cSShreyas B. Prabhu 			rc = opal_slw_set_reg(pir, SPRN_HID0, hid0_val);
113d405a98cSShreyas B. Prabhu 			if (rc != 0)
114d405a98cSShreyas B. Prabhu 				return rc;
115d405a98cSShreyas B. Prabhu 
1161e1601b3SAkshay Adiga 			/* Only p8 needs to set extra HID regiters */
1171e1601b3SAkshay Adiga 			if (!cpu_has_feature(CPU_FTR_ARCH_300)) {
1185c92fb1bSPratik Rajesh Sampat 				uint64_t hid1_val = mfspr(SPRN_HID1);
1195c92fb1bSPratik Rajesh Sampat 				uint64_t hid4_val = mfspr(SPRN_HID4);
1205c92fb1bSPratik Rajesh Sampat 				uint64_t hid5_val = mfspr(SPRN_HID5);
1211e1601b3SAkshay Adiga 
122d405a98cSShreyas B. Prabhu 				rc = opal_slw_set_reg(pir, SPRN_HID1, hid1_val);
123d405a98cSShreyas B. Prabhu 				if (rc != 0)
124d405a98cSShreyas B. Prabhu 					return rc;
125d405a98cSShreyas B. Prabhu 
126d405a98cSShreyas B. Prabhu 				rc = opal_slw_set_reg(pir, SPRN_HID4, hid4_val);
127d405a98cSShreyas B. Prabhu 				if (rc != 0)
128d405a98cSShreyas B. Prabhu 					return rc;
129d405a98cSShreyas B. Prabhu 
130d405a98cSShreyas B. Prabhu 				rc = opal_slw_set_reg(pir, SPRN_HID5, hid5_val);
131d405a98cSShreyas B. Prabhu 				if (rc != 0)
132d405a98cSShreyas B. Prabhu 					return rc;
133d405a98cSShreyas B. Prabhu 			}
134d405a98cSShreyas B. Prabhu 		}
1351e1601b3SAkshay Adiga 	}
136d405a98cSShreyas B. Prabhu 
137d405a98cSShreyas B. Prabhu 	return 0;
138d405a98cSShreyas B. Prabhu }
139d405a98cSShreyas B. Prabhu 
140d405a98cSShreyas B. Prabhu u32 pnv_get_supported_cpuidle_states(void)
141d405a98cSShreyas B. Prabhu {
142d405a98cSShreyas B. Prabhu 	return supported_cpuidle_states;
143d405a98cSShreyas B. Prabhu }
144d405a98cSShreyas B. Prabhu EXPORT_SYMBOL_GPL(pnv_get_supported_cpuidle_states);
145d405a98cSShreyas B. Prabhu 
1465703d2f4SShreyas B. Prabhu static void pnv_fastsleep_workaround_apply(void *info)
1475703d2f4SShreyas B. Prabhu 
1485703d2f4SShreyas B. Prabhu {
149b350111bSNicholas Piggin 	int cpu = smp_processor_id();
1505703d2f4SShreyas B. Prabhu 	int rc;
1515703d2f4SShreyas B. Prabhu 	int *err = info;
1525703d2f4SShreyas B. Prabhu 
153b350111bSNicholas Piggin 	if (cpu_first_thread_sibling(cpu) != cpu)
154b350111bSNicholas Piggin 		return;
155b350111bSNicholas Piggin 
1565703d2f4SShreyas B. Prabhu 	rc = opal_config_cpu_idle_state(OPAL_CONFIG_IDLE_FASTSLEEP,
1575703d2f4SShreyas B. Prabhu 					OPAL_CONFIG_IDLE_APPLY);
1585703d2f4SShreyas B. Prabhu 	if (rc)
1595703d2f4SShreyas B. Prabhu 		*err = 1;
1605703d2f4SShreyas B. Prabhu }
1615703d2f4SShreyas B. Prabhu 
16210d91611SNicholas Piggin static bool power7_fastsleep_workaround_entry = true;
16310d91611SNicholas Piggin static bool power7_fastsleep_workaround_exit = true;
16410d91611SNicholas Piggin 
1655703d2f4SShreyas B. Prabhu /*
1665703d2f4SShreyas B. Prabhu  * Used to store fastsleep workaround state
1675703d2f4SShreyas B. Prabhu  * 0 - Workaround applied/undone at fastsleep entry/exit path (Default)
1685703d2f4SShreyas B. Prabhu  * 1 - Workaround applied once, never undone.
1695703d2f4SShreyas B. Prabhu  */
1705703d2f4SShreyas B. Prabhu static u8 fastsleep_workaround_applyonce;
1715703d2f4SShreyas B. Prabhu 
1725703d2f4SShreyas B. Prabhu static ssize_t show_fastsleep_workaround_applyonce(struct device *dev,
1735703d2f4SShreyas B. Prabhu 		struct device_attribute *attr, char *buf)
1745703d2f4SShreyas B. Prabhu {
1755703d2f4SShreyas B. Prabhu 	return sprintf(buf, "%u\n", fastsleep_workaround_applyonce);
1765703d2f4SShreyas B. Prabhu }
1775703d2f4SShreyas B. Prabhu 
1785703d2f4SShreyas B. Prabhu static ssize_t store_fastsleep_workaround_applyonce(struct device *dev,
1795703d2f4SShreyas B. Prabhu 		struct device_attribute *attr, const char *buf,
1805703d2f4SShreyas B. Prabhu 		size_t count)
1815703d2f4SShreyas B. Prabhu {
1825703d2f4SShreyas B. Prabhu 	int err;
1835703d2f4SShreyas B. Prabhu 	u8 val;
1845703d2f4SShreyas B. Prabhu 
1855703d2f4SShreyas B. Prabhu 	if (kstrtou8(buf, 0, &val) || val != 1)
1865703d2f4SShreyas B. Prabhu 		return -EINVAL;
1875703d2f4SShreyas B. Prabhu 
1885703d2f4SShreyas B. Prabhu 	if (fastsleep_workaround_applyonce == 1)
1895703d2f4SShreyas B. Prabhu 		return count;
1905703d2f4SShreyas B. Prabhu 
1915703d2f4SShreyas B. Prabhu 	/*
1925703d2f4SShreyas B. Prabhu 	 * fastsleep_workaround_applyonce = 1 implies
1935703d2f4SShreyas B. Prabhu 	 * fastsleep workaround needs to be left in 'applied' state on all
1945703d2f4SShreyas B. Prabhu 	 * the cores. Do this by-
19510d91611SNicholas Piggin 	 * 1. Disable the 'undo' workaround in fastsleep exit path
19610d91611SNicholas Piggin 	 * 2. Sendi IPIs to all the cores which have at least one online thread
19710d91611SNicholas Piggin 	 * 3. Disable the 'apply' workaround in fastsleep entry path
19810d91611SNicholas Piggin 	 *
1995703d2f4SShreyas B. Prabhu 	 * There is no need to send ipi to cores which have all threads
2005703d2f4SShreyas B. Prabhu 	 * offlined, as last thread of the core entering fastsleep or deeper
2015703d2f4SShreyas B. Prabhu 	 * state would have applied workaround.
2025703d2f4SShreyas B. Prabhu 	 */
20310d91611SNicholas Piggin 	power7_fastsleep_workaround_exit = false;
2045703d2f4SShreyas B. Prabhu 
2055ae36401SSebastian Andrzej Siewior 	cpus_read_lock();
206b350111bSNicholas Piggin 	on_each_cpu(pnv_fastsleep_workaround_apply, &err, 1);
2075ae36401SSebastian Andrzej Siewior 	cpus_read_unlock();
2085703d2f4SShreyas B. Prabhu 	if (err) {
2095703d2f4SShreyas B. Prabhu 		pr_err("fastsleep_workaround_applyonce change failed while running pnv_fastsleep_workaround_apply");
2105703d2f4SShreyas B. Prabhu 		goto fail;
2115703d2f4SShreyas B. Prabhu 	}
2125703d2f4SShreyas B. Prabhu 
21310d91611SNicholas Piggin 	power7_fastsleep_workaround_entry = false;
2145703d2f4SShreyas B. Prabhu 
2155703d2f4SShreyas B. Prabhu 	fastsleep_workaround_applyonce = 1;
2165703d2f4SShreyas B. Prabhu 
2175703d2f4SShreyas B. Prabhu 	return count;
2185703d2f4SShreyas B. Prabhu fail:
2195703d2f4SShreyas B. Prabhu 	return -EIO;
2205703d2f4SShreyas B. Prabhu }
2215703d2f4SShreyas B. Prabhu 
2225703d2f4SShreyas B. Prabhu static DEVICE_ATTR(fastsleep_workaround_applyonce, 0600,
2235703d2f4SShreyas B. Prabhu 			show_fastsleep_workaround_applyonce,
2245703d2f4SShreyas B. Prabhu 			store_fastsleep_workaround_applyonce);
2255703d2f4SShreyas B. Prabhu 
22610d91611SNicholas Piggin static inline void atomic_start_thread_idle(void)
2272201f994SNicholas Piggin {
22810d91611SNicholas Piggin 	int cpu = raw_smp_processor_id();
22910d91611SNicholas Piggin 	int first = cpu_first_thread_sibling(cpu);
23010d91611SNicholas Piggin 	int thread_nr = cpu_thread_in_core(cpu);
23110d91611SNicholas Piggin 	unsigned long *state = &paca_ptrs[first]->idle_state;
23210d91611SNicholas Piggin 
23310d91611SNicholas Piggin 	clear_bit(thread_nr, state);
23410d91611SNicholas Piggin }
23510d91611SNicholas Piggin 
23610d91611SNicholas Piggin static inline void atomic_stop_thread_idle(void)
23710d91611SNicholas Piggin {
23810d91611SNicholas Piggin 	int cpu = raw_smp_processor_id();
23910d91611SNicholas Piggin 	int first = cpu_first_thread_sibling(cpu);
24010d91611SNicholas Piggin 	int thread_nr = cpu_thread_in_core(cpu);
24110d91611SNicholas Piggin 	unsigned long *state = &paca_ptrs[first]->idle_state;
24210d91611SNicholas Piggin 
24310d91611SNicholas Piggin 	set_bit(thread_nr, state);
24410d91611SNicholas Piggin }
24510d91611SNicholas Piggin 
24610d91611SNicholas Piggin static inline void atomic_lock_thread_idle(void)
24710d91611SNicholas Piggin {
24810d91611SNicholas Piggin 	int cpu = raw_smp_processor_id();
24910d91611SNicholas Piggin 	int first = cpu_first_thread_sibling(cpu);
25010d91611SNicholas Piggin 	unsigned long *state = &paca_ptrs[first]->idle_state;
25110d91611SNicholas Piggin 
25210d91611SNicholas Piggin 	while (unlikely(test_and_set_bit_lock(NR_PNV_CORE_IDLE_LOCK_BIT, state)))
25310d91611SNicholas Piggin 		barrier();
25410d91611SNicholas Piggin }
25510d91611SNicholas Piggin 
25610d91611SNicholas Piggin static inline void atomic_unlock_and_stop_thread_idle(void)
25710d91611SNicholas Piggin {
25810d91611SNicholas Piggin 	int cpu = raw_smp_processor_id();
25910d91611SNicholas Piggin 	int first = cpu_first_thread_sibling(cpu);
26010d91611SNicholas Piggin 	unsigned long thread = 1UL << cpu_thread_in_core(cpu);
26110d91611SNicholas Piggin 	unsigned long *state = &paca_ptrs[first]->idle_state;
26210d91611SNicholas Piggin 	u64 s = READ_ONCE(*state);
26310d91611SNicholas Piggin 	u64 new, tmp;
26410d91611SNicholas Piggin 
26510d91611SNicholas Piggin 	BUG_ON(!(s & PNV_CORE_IDLE_LOCK_BIT));
26610d91611SNicholas Piggin 	BUG_ON(s & thread);
26710d91611SNicholas Piggin 
26810d91611SNicholas Piggin again:
26910d91611SNicholas Piggin 	new = (s | thread) & ~PNV_CORE_IDLE_LOCK_BIT;
27010d91611SNicholas Piggin 	tmp = cmpxchg(state, s, new);
27110d91611SNicholas Piggin 	if (unlikely(tmp != s)) {
27210d91611SNicholas Piggin 		s = tmp;
27310d91611SNicholas Piggin 		goto again;
27410d91611SNicholas Piggin 	}
27510d91611SNicholas Piggin }
27610d91611SNicholas Piggin 
27710d91611SNicholas Piggin static inline void atomic_unlock_thread_idle(void)
27810d91611SNicholas Piggin {
27910d91611SNicholas Piggin 	int cpu = raw_smp_processor_id();
28010d91611SNicholas Piggin 	int first = cpu_first_thread_sibling(cpu);
28110d91611SNicholas Piggin 	unsigned long *state = &paca_ptrs[first]->idle_state;
28210d91611SNicholas Piggin 
28310d91611SNicholas Piggin 	BUG_ON(!test_bit(NR_PNV_CORE_IDLE_LOCK_BIT, state));
28410d91611SNicholas Piggin 	clear_bit_unlock(NR_PNV_CORE_IDLE_LOCK_BIT, state);
28510d91611SNicholas Piggin }
28610d91611SNicholas Piggin 
28710d91611SNicholas Piggin /* P7 and P8 */
28810d91611SNicholas Piggin struct p7_sprs {
28910d91611SNicholas Piggin 	/* per core */
29010d91611SNicholas Piggin 	u64 tscr;
29110d91611SNicholas Piggin 	u64 worc;
29210d91611SNicholas Piggin 
29310d91611SNicholas Piggin 	/* per subcore */
29410d91611SNicholas Piggin 	u64 sdr1;
29510d91611SNicholas Piggin 	u64 rpr;
29610d91611SNicholas Piggin 
29710d91611SNicholas Piggin 	/* per thread */
29810d91611SNicholas Piggin 	u64 lpcr;
29910d91611SNicholas Piggin 	u64 hfscr;
30010d91611SNicholas Piggin 	u64 fscr;
30110d91611SNicholas Piggin 	u64 purr;
30210d91611SNicholas Piggin 	u64 spurr;
30310d91611SNicholas Piggin 	u64 dscr;
30410d91611SNicholas Piggin 	u64 wort;
305e9cef018SMichael Ellerman 
306e9cef018SMichael Ellerman 	/* per thread SPRs that get lost in shallow states */
307e9cef018SMichael Ellerman 	u64 amr;
308e9cef018SMichael Ellerman 	u64 iamr;
309e9cef018SMichael Ellerman 	u64 uamor;
31046f9caf1SNicholas Piggin 	/* amor is restored to constant ~0 */
31110d91611SNicholas Piggin };
31210d91611SNicholas Piggin 
31310d91611SNicholas Piggin static unsigned long power7_idle_insn(unsigned long type)
31410d91611SNicholas Piggin {
31510d91611SNicholas Piggin 	int cpu = raw_smp_processor_id();
31610d91611SNicholas Piggin 	int first = cpu_first_thread_sibling(cpu);
31710d91611SNicholas Piggin 	unsigned long *state = &paca_ptrs[first]->idle_state;
31810d91611SNicholas Piggin 	unsigned long thread = 1UL << cpu_thread_in_core(cpu);
31910d91611SNicholas Piggin 	unsigned long core_thread_mask = (1UL << threads_per_core) - 1;
3202201f994SNicholas Piggin 	unsigned long srr1;
32110d91611SNicholas Piggin 	bool full_winkle;
32210d91611SNicholas Piggin 	struct p7_sprs sprs = {}; /* avoid false use-uninitialised */
32310d91611SNicholas Piggin 	bool sprs_saved = false;
32410d91611SNicholas Piggin 	int rc;
3252201f994SNicholas Piggin 
32610d91611SNicholas Piggin 	if (unlikely(type != PNV_THREAD_NAP)) {
32710d91611SNicholas Piggin 		atomic_lock_thread_idle();
3282201f994SNicholas Piggin 
32910d91611SNicholas Piggin 		BUG_ON(!(*state & thread));
33010d91611SNicholas Piggin 		*state &= ~thread;
3312201f994SNicholas Piggin 
33210d91611SNicholas Piggin 		if (power7_fastsleep_workaround_entry) {
33310d91611SNicholas Piggin 			if ((*state & core_thread_mask) == 0) {
33410d91611SNicholas Piggin 				rc = opal_config_cpu_idle_state(
33510d91611SNicholas Piggin 						OPAL_CONFIG_IDLE_FASTSLEEP,
33610d91611SNicholas Piggin 						OPAL_CONFIG_IDLE_APPLY);
33710d91611SNicholas Piggin 				BUG_ON(rc);
33810d91611SNicholas Piggin 			}
33910d91611SNicholas Piggin 		}
34010d91611SNicholas Piggin 
34110d91611SNicholas Piggin 		if (type == PNV_THREAD_WINKLE) {
34210d91611SNicholas Piggin 			sprs.tscr	= mfspr(SPRN_TSCR);
34310d91611SNicholas Piggin 			sprs.worc	= mfspr(SPRN_WORC);
34410d91611SNicholas Piggin 
34510d91611SNicholas Piggin 			sprs.sdr1	= mfspr(SPRN_SDR1);
34610d91611SNicholas Piggin 			sprs.rpr	= mfspr(SPRN_RPR);
34710d91611SNicholas Piggin 
34810d91611SNicholas Piggin 			sprs.lpcr	= mfspr(SPRN_LPCR);
34910d91611SNicholas Piggin 			if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
35010d91611SNicholas Piggin 				sprs.hfscr	= mfspr(SPRN_HFSCR);
35110d91611SNicholas Piggin 				sprs.fscr	= mfspr(SPRN_FSCR);
35210d91611SNicholas Piggin 			}
35310d91611SNicholas Piggin 			sprs.purr	= mfspr(SPRN_PURR);
35410d91611SNicholas Piggin 			sprs.spurr	= mfspr(SPRN_SPURR);
35510d91611SNicholas Piggin 			sprs.dscr	= mfspr(SPRN_DSCR);
35610d91611SNicholas Piggin 			sprs.wort	= mfspr(SPRN_WORT);
35710d91611SNicholas Piggin 
35810d91611SNicholas Piggin 			sprs_saved = true;
35910d91611SNicholas Piggin 
36010d91611SNicholas Piggin 			/*
36110d91611SNicholas Piggin 			 * Increment winkle counter and set all winkle bits if
36210d91611SNicholas Piggin 			 * all threads are winkling. This allows wakeup side to
36310d91611SNicholas Piggin 			 * distinguish between fast sleep and winkle state
36410d91611SNicholas Piggin 			 * loss. Fast sleep still has to resync the timebase so
36510d91611SNicholas Piggin 			 * this may not be a really big win.
36610d91611SNicholas Piggin 			 */
36710d91611SNicholas Piggin 			*state += 1 << PNV_CORE_IDLE_WINKLE_COUNT_SHIFT;
36810d91611SNicholas Piggin 			if ((*state & PNV_CORE_IDLE_WINKLE_COUNT_BITS)
36910d91611SNicholas Piggin 					>> PNV_CORE_IDLE_WINKLE_COUNT_SHIFT
37010d91611SNicholas Piggin 					== threads_per_core)
37110d91611SNicholas Piggin 				*state |= PNV_CORE_IDLE_THREAD_WINKLE_BITS;
37210d91611SNicholas Piggin 			WARN_ON((*state & PNV_CORE_IDLE_WINKLE_COUNT_BITS) == 0);
37310d91611SNicholas Piggin 		}
37410d91611SNicholas Piggin 
37510d91611SNicholas Piggin 		atomic_unlock_thread_idle();
37610d91611SNicholas Piggin 	}
37710d91611SNicholas Piggin 
378e9cef018SMichael Ellerman 	if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
379e9cef018SMichael Ellerman 		sprs.amr	= mfspr(SPRN_AMR);
380e9cef018SMichael Ellerman 		sprs.iamr	= mfspr(SPRN_IAMR);
381e9cef018SMichael Ellerman 		sprs.uamor	= mfspr(SPRN_UAMOR);
382e9cef018SMichael Ellerman 	}
383e9cef018SMichael Ellerman 
38410d91611SNicholas Piggin 	local_paca->thread_idle_state = type;
38510d91611SNicholas Piggin 	srr1 = isa206_idle_insn_mayloss(type);		/* go idle */
38610d91611SNicholas Piggin 	local_paca->thread_idle_state = PNV_THREAD_RUNNING;
38710d91611SNicholas Piggin 
38810d91611SNicholas Piggin 	WARN_ON_ONCE(!srr1);
38910d91611SNicholas Piggin 	WARN_ON_ONCE(mfmsr() & (MSR_IR|MSR_DR));
39010d91611SNicholas Piggin 
391e9cef018SMichael Ellerman 	if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
392e9cef018SMichael Ellerman 		if ((srr1 & SRR1_WAKESTATE) != SRR1_WS_NOLOSS) {
393e9cef018SMichael Ellerman 			/*
394e9cef018SMichael Ellerman 			 * We don't need an isync after the mtsprs here because
395e9cef018SMichael Ellerman 			 * the upcoming mtmsrd is execution synchronizing.
396e9cef018SMichael Ellerman 			 */
397e9cef018SMichael Ellerman 			mtspr(SPRN_AMR,		sprs.amr);
398e9cef018SMichael Ellerman 			mtspr(SPRN_IAMR,	sprs.iamr);
39946f9caf1SNicholas Piggin 			mtspr(SPRN_AMOR,	~0);
400e9cef018SMichael Ellerman 			mtspr(SPRN_UAMOR,	sprs.uamor);
401e9cef018SMichael Ellerman 		}
402e9cef018SMichael Ellerman 	}
403e9cef018SMichael Ellerman 
40410d91611SNicholas Piggin 	if (unlikely((srr1 & SRR1_WAKEMASK_P8) == SRR1_WAKEHMI))
40510d91611SNicholas Piggin 		hmi_exception_realmode(NULL);
40610d91611SNicholas Piggin 
40710d91611SNicholas Piggin 	if (likely((srr1 & SRR1_WAKESTATE) != SRR1_WS_HVLOSS)) {
40810d91611SNicholas Piggin 		if (unlikely(type != PNV_THREAD_NAP)) {
40910d91611SNicholas Piggin 			atomic_lock_thread_idle();
41010d91611SNicholas Piggin 			if (type == PNV_THREAD_WINKLE) {
41110d91611SNicholas Piggin 				WARN_ON((*state & PNV_CORE_IDLE_WINKLE_COUNT_BITS) == 0);
41210d91611SNicholas Piggin 				*state -= 1 << PNV_CORE_IDLE_WINKLE_COUNT_SHIFT;
41310d91611SNicholas Piggin 				*state &= ~(thread << PNV_CORE_IDLE_THREAD_WINKLE_BITS_SHIFT);
41410d91611SNicholas Piggin 			}
41510d91611SNicholas Piggin 			atomic_unlock_and_stop_thread_idle();
41610d91611SNicholas Piggin 		}
41710d91611SNicholas Piggin 		return srr1;
41810d91611SNicholas Piggin 	}
41910d91611SNicholas Piggin 
42010d91611SNicholas Piggin 	/* HV state loss */
42110d91611SNicholas Piggin 	BUG_ON(type == PNV_THREAD_NAP);
42210d91611SNicholas Piggin 
42310d91611SNicholas Piggin 	atomic_lock_thread_idle();
42410d91611SNicholas Piggin 
42510d91611SNicholas Piggin 	full_winkle = false;
42610d91611SNicholas Piggin 	if (type == PNV_THREAD_WINKLE) {
42710d91611SNicholas Piggin 		WARN_ON((*state & PNV_CORE_IDLE_WINKLE_COUNT_BITS) == 0);
42810d91611SNicholas Piggin 		*state -= 1 << PNV_CORE_IDLE_WINKLE_COUNT_SHIFT;
42910d91611SNicholas Piggin 		if (*state & (thread << PNV_CORE_IDLE_THREAD_WINKLE_BITS_SHIFT)) {
43010d91611SNicholas Piggin 			*state &= ~(thread << PNV_CORE_IDLE_THREAD_WINKLE_BITS_SHIFT);
43110d91611SNicholas Piggin 			full_winkle = true;
43210d91611SNicholas Piggin 			BUG_ON(!sprs_saved);
43310d91611SNicholas Piggin 		}
43410d91611SNicholas Piggin 	}
43510d91611SNicholas Piggin 
43610d91611SNicholas Piggin 	WARN_ON(*state & thread);
43710d91611SNicholas Piggin 
43810d91611SNicholas Piggin 	if ((*state & core_thread_mask) != 0)
43910d91611SNicholas Piggin 		goto core_woken;
44010d91611SNicholas Piggin 
44110d91611SNicholas Piggin 	/* Per-core SPRs */
44210d91611SNicholas Piggin 	if (full_winkle) {
44310d91611SNicholas Piggin 		mtspr(SPRN_TSCR,	sprs.tscr);
44410d91611SNicholas Piggin 		mtspr(SPRN_WORC,	sprs.worc);
44510d91611SNicholas Piggin 	}
44610d91611SNicholas Piggin 
44710d91611SNicholas Piggin 	if (power7_fastsleep_workaround_exit) {
44810d91611SNicholas Piggin 		rc = opal_config_cpu_idle_state(OPAL_CONFIG_IDLE_FASTSLEEP,
44910d91611SNicholas Piggin 						OPAL_CONFIG_IDLE_UNDO);
45010d91611SNicholas Piggin 		BUG_ON(rc);
45110d91611SNicholas Piggin 	}
45210d91611SNicholas Piggin 
45310d91611SNicholas Piggin 	/* TB */
45410d91611SNicholas Piggin 	if (opal_resync_timebase() != OPAL_SUCCESS)
45510d91611SNicholas Piggin 		BUG();
45610d91611SNicholas Piggin 
45710d91611SNicholas Piggin core_woken:
45810d91611SNicholas Piggin 	if (!full_winkle)
45910d91611SNicholas Piggin 		goto subcore_woken;
46010d91611SNicholas Piggin 
46110d91611SNicholas Piggin 	if ((*state & local_paca->subcore_sibling_mask) != 0)
46210d91611SNicholas Piggin 		goto subcore_woken;
46310d91611SNicholas Piggin 
46410d91611SNicholas Piggin 	/* Per-subcore SPRs */
46510d91611SNicholas Piggin 	mtspr(SPRN_SDR1,	sprs.sdr1);
46610d91611SNicholas Piggin 	mtspr(SPRN_RPR,		sprs.rpr);
46710d91611SNicholas Piggin 
46810d91611SNicholas Piggin subcore_woken:
46910d91611SNicholas Piggin 	/*
47010d91611SNicholas Piggin 	 * isync after restoring shared SPRs and before unlocking. Unlock
47110d91611SNicholas Piggin 	 * only contains hwsync which does not necessarily do the right
47210d91611SNicholas Piggin 	 * thing for SPRs.
47310d91611SNicholas Piggin 	 */
47410d91611SNicholas Piggin 	isync();
47510d91611SNicholas Piggin 	atomic_unlock_and_stop_thread_idle();
47610d91611SNicholas Piggin 
47710d91611SNicholas Piggin 	/* Fast sleep does not lose SPRs */
47810d91611SNicholas Piggin 	if (!full_winkle)
47910d91611SNicholas Piggin 		return srr1;
48010d91611SNicholas Piggin 
48110d91611SNicholas Piggin 	/* Per-thread SPRs */
48210d91611SNicholas Piggin 	mtspr(SPRN_LPCR,	sprs.lpcr);
48310d91611SNicholas Piggin 	if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
48410d91611SNicholas Piggin 		mtspr(SPRN_HFSCR,	sprs.hfscr);
48510d91611SNicholas Piggin 		mtspr(SPRN_FSCR,	sprs.fscr);
48610d91611SNicholas Piggin 	}
48710d91611SNicholas Piggin 	mtspr(SPRN_PURR,	sprs.purr);
48810d91611SNicholas Piggin 	mtspr(SPRN_SPURR,	sprs.spurr);
48910d91611SNicholas Piggin 	mtspr(SPRN_DSCR,	sprs.dscr);
49010d91611SNicholas Piggin 	mtspr(SPRN_WORT,	sprs.wort);
49110d91611SNicholas Piggin 
49210d91611SNicholas Piggin 	mtspr(SPRN_SPRG3,	local_paca->sprg_vdso);
49310d91611SNicholas Piggin 
494*387e220aSNicholas Piggin #ifdef CONFIG_PPC_64S_HASH_MMU
49510d91611SNicholas Piggin 	/*
49610d91611SNicholas Piggin 	 * The SLB has to be restored here, but it sometimes still
49710d91611SNicholas Piggin 	 * contains entries, so the __ variant must be used to prevent
49810d91611SNicholas Piggin 	 * multi hits.
49910d91611SNicholas Piggin 	 */
50010d91611SNicholas Piggin 	__slb_restore_bolted_realmode();
501*387e220aSNicholas Piggin #endif
5022201f994SNicholas Piggin 
5032201f994SNicholas Piggin 	return srr1;
5042201f994SNicholas Piggin }
5052201f994SNicholas Piggin 
50610d91611SNicholas Piggin extern unsigned long idle_kvm_start_guest(unsigned long srr1);
50710d91611SNicholas Piggin 
50810d91611SNicholas Piggin #ifdef CONFIG_HOTPLUG_CPU
50910d91611SNicholas Piggin static unsigned long power7_offline(void)
51010d91611SNicholas Piggin {
51110d91611SNicholas Piggin 	unsigned long srr1;
51210d91611SNicholas Piggin 
51310d91611SNicholas Piggin 	mtmsr(MSR_IDLE);
51410d91611SNicholas Piggin 
51510d91611SNicholas Piggin #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
51610d91611SNicholas Piggin 	/* Tell KVM we're entering idle. */
51710d91611SNicholas Piggin 	/******************************************************/
51810d91611SNicholas Piggin 	/*  N O T E   W E L L    ! ! !    N O T E   W E L L   */
51910d91611SNicholas Piggin 	/* The following store to HSTATE_HWTHREAD_STATE(r13)  */
52010d91611SNicholas Piggin 	/* MUST occur in real mode, i.e. with the MMU off,    */
52110d91611SNicholas Piggin 	/* and the MMU must stay off until we clear this flag */
52210d91611SNicholas Piggin 	/* and test HSTATE_HWTHREAD_REQ(r13) in               */
52310d91611SNicholas Piggin 	/* pnv_powersave_wakeup in this file.                 */
52410d91611SNicholas Piggin 	/* The reason is that another thread can switch the   */
52510d91611SNicholas Piggin 	/* MMU to a guest context whenever this flag is set   */
52610d91611SNicholas Piggin 	/* to KVM_HWTHREAD_IN_IDLE, and if the MMU was on,    */
52710d91611SNicholas Piggin 	/* that would potentially cause this thread to start  */
52810d91611SNicholas Piggin 	/* executing instructions from guest memory in        */
52910d91611SNicholas Piggin 	/* hypervisor mode, leading to a host crash or data   */
53010d91611SNicholas Piggin 	/* corruption, or worse.                              */
53110d91611SNicholas Piggin 	/******************************************************/
53210d91611SNicholas Piggin 	local_paca->kvm_hstate.hwthread_state = KVM_HWTHREAD_IN_IDLE;
53310d91611SNicholas Piggin #endif
53410d91611SNicholas Piggin 
53510d91611SNicholas Piggin 	__ppc64_runlatch_off();
53610d91611SNicholas Piggin 	srr1 = power7_idle_insn(power7_offline_type);
53710d91611SNicholas Piggin 	__ppc64_runlatch_on();
53810d91611SNicholas Piggin 
53910d91611SNicholas Piggin #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
54010d91611SNicholas Piggin 	local_paca->kvm_hstate.hwthread_state = KVM_HWTHREAD_IN_KERNEL;
54110d91611SNicholas Piggin 	/* Order setting hwthread_state vs. testing hwthread_req */
54210d91611SNicholas Piggin 	smp_mb();
54310d91611SNicholas Piggin 	if (local_paca->kvm_hstate.hwthread_req)
54410d91611SNicholas Piggin 		srr1 = idle_kvm_start_guest(srr1);
54510d91611SNicholas Piggin #endif
54610d91611SNicholas Piggin 
54710d91611SNicholas Piggin 	mtmsr(MSR_KERNEL);
54810d91611SNicholas Piggin 
54910d91611SNicholas Piggin 	return srr1;
55010d91611SNicholas Piggin }
55110d91611SNicholas Piggin #endif
55210d91611SNicholas Piggin 
5532201f994SNicholas Piggin void power7_idle_type(unsigned long type)
5542201f994SNicholas Piggin {
555771d4304SNicholas Piggin 	unsigned long srr1;
556771d4304SNicholas Piggin 
55710d91611SNicholas Piggin 	if (!prep_irq_for_idle_irqsoff())
55810d91611SNicholas Piggin 		return;
55910d91611SNicholas Piggin 
56010d91611SNicholas Piggin 	mtmsr(MSR_IDLE);
56110d91611SNicholas Piggin 	__ppc64_runlatch_off();
56210d91611SNicholas Piggin 	srr1 = power7_idle_insn(type);
56310d91611SNicholas Piggin 	__ppc64_runlatch_on();
56410d91611SNicholas Piggin 	mtmsr(MSR_KERNEL);
56510d91611SNicholas Piggin 
56610d91611SNicholas Piggin 	fini_irq_for_idle_irqsoff();
567771d4304SNicholas Piggin 	irq_set_pending_from_srr1(srr1);
5682201f994SNicholas Piggin }
5692201f994SNicholas Piggin 
570ffd2961bSNicholas Piggin static void power7_idle(void)
5712201f994SNicholas Piggin {
5722201f994SNicholas Piggin 	if (!powersave_nap)
5732201f994SNicholas Piggin 		return;
5742201f994SNicholas Piggin 
5752201f994SNicholas Piggin 	power7_idle_type(PNV_THREAD_NAP);
5762201f994SNicholas Piggin }
5772201f994SNicholas Piggin 
57810d91611SNicholas Piggin struct p9_sprs {
57910d91611SNicholas Piggin 	/* per core */
58010d91611SNicholas Piggin 	u64 ptcr;
58110d91611SNicholas Piggin 	u64 rpr;
58210d91611SNicholas Piggin 	u64 tscr;
58310d91611SNicholas Piggin 	u64 ldbar;
58410d91611SNicholas Piggin 
58510d91611SNicholas Piggin 	/* per thread */
58610d91611SNicholas Piggin 	u64 lpcr;
58710d91611SNicholas Piggin 	u64 hfscr;
58810d91611SNicholas Piggin 	u64 fscr;
58910d91611SNicholas Piggin 	u64 pid;
59010d91611SNicholas Piggin 	u64 purr;
59110d91611SNicholas Piggin 	u64 spurr;
59210d91611SNicholas Piggin 	u64 dscr;
593250ad7a4SJordan Niethe 	u64 ciabr;
59410d91611SNicholas Piggin 
59510d91611SNicholas Piggin 	u64 mmcra;
59610d91611SNicholas Piggin 	u32 mmcr0;
59710d91611SNicholas Piggin 	u32 mmcr1;
59810d91611SNicholas Piggin 	u64 mmcr2;
599e9cef018SMichael Ellerman 
600e9cef018SMichael Ellerman 	/* per thread SPRs that get lost in shallow states */
601e9cef018SMichael Ellerman 	u64 amr;
602e9cef018SMichael Ellerman 	u64 iamr;
603e9cef018SMichael Ellerman 	u64 amor;
604e9cef018SMichael Ellerman 	u64 uamor;
60510d91611SNicholas Piggin };
60610d91611SNicholas Piggin 
607fae5c9f3SNicholas Piggin static unsigned long power9_idle_stop(unsigned long psscr)
60810d91611SNicholas Piggin {
60910d91611SNicholas Piggin 	int cpu = raw_smp_processor_id();
61010d91611SNicholas Piggin 	int first = cpu_first_thread_sibling(cpu);
61110d91611SNicholas Piggin 	unsigned long *state = &paca_ptrs[first]->idle_state;
61210d91611SNicholas Piggin 	unsigned long core_thread_mask = (1UL << threads_per_core) - 1;
61310d91611SNicholas Piggin 	unsigned long srr1;
61410d91611SNicholas Piggin 	unsigned long pls;
61510d91611SNicholas Piggin 	unsigned long mmcr0 = 0;
6161cade527SAthira Rajeev 	unsigned long mmcra = 0;
61710d91611SNicholas Piggin 	struct p9_sprs sprs = {}; /* avoid false used-uninitialised */
61810d91611SNicholas Piggin 	bool sprs_saved = false;
61910d91611SNicholas Piggin 
62010d91611SNicholas Piggin 	if (!(psscr & (PSSCR_EC|PSSCR_ESL))) {
62110d91611SNicholas Piggin 		/* EC=ESL=0 case */
62210d91611SNicholas Piggin 
62310d91611SNicholas Piggin 		/*
62410d91611SNicholas Piggin 		 * Wake synchronously. SRESET via xscom may still cause
62510d91611SNicholas Piggin 		 * a 0x100 powersave wakeup with SRR1 reason!
62610d91611SNicholas Piggin 		 */
62710d91611SNicholas Piggin 		srr1 = isa300_idle_stop_noloss(psscr);		/* go idle */
62810d91611SNicholas Piggin 		if (likely(!srr1))
62910d91611SNicholas Piggin 			return 0;
63010d91611SNicholas Piggin 
63110d91611SNicholas Piggin 		/*
63210d91611SNicholas Piggin 		 * Registers not saved, can't recover!
63310d91611SNicholas Piggin 		 * This would be a hardware bug
63410d91611SNicholas Piggin 		 */
63510d91611SNicholas Piggin 		BUG_ON((srr1 & SRR1_WAKESTATE) != SRR1_WS_NOLOSS);
63610d91611SNicholas Piggin 
63710d91611SNicholas Piggin 		goto out;
63810d91611SNicholas Piggin 	}
63910d91611SNicholas Piggin 
64010d91611SNicholas Piggin 	/* EC=ESL=1 case */
64110d91611SNicholas Piggin #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
64210d91611SNicholas Piggin 	if (cpu_has_feature(CPU_FTR_P9_TM_XER_SO_BUG)) {
64310d91611SNicholas Piggin 		local_paca->requested_psscr = psscr;
64410d91611SNicholas Piggin 		/* order setting requested_psscr vs testing dont_stop */
64510d91611SNicholas Piggin 		smp_mb();
64610d91611SNicholas Piggin 		if (atomic_read(&local_paca->dont_stop)) {
64710d91611SNicholas Piggin 			local_paca->requested_psscr = 0;
64810d91611SNicholas Piggin 			return 0;
64910d91611SNicholas Piggin 		}
65010d91611SNicholas Piggin 	}
65110d91611SNicholas Piggin #endif
65210d91611SNicholas Piggin 
65310d91611SNicholas Piggin 	if (!cpu_has_feature(CPU_FTR_POWER9_DD2_1)) {
65410d91611SNicholas Piggin 		 /*
65510d91611SNicholas Piggin 		  * POWER9 DD2 can incorrectly set PMAO when waking up
65610d91611SNicholas Piggin 		  * after a state-loss idle. Saving and restoring MMCR0
65710d91611SNicholas Piggin 		  * over idle is a workaround.
65810d91611SNicholas Piggin 		  */
65910d91611SNicholas Piggin 		mmcr0		= mfspr(SPRN_MMCR0);
66010d91611SNicholas Piggin 	}
6611cade527SAthira Rajeev 
662dcbbfa6bSPratik Rajesh Sampat 	if ((psscr & PSSCR_RL_MASK) >= deep_spr_loss_state) {
66310d91611SNicholas Piggin 		sprs.lpcr	= mfspr(SPRN_LPCR);
66410d91611SNicholas Piggin 		sprs.hfscr	= mfspr(SPRN_HFSCR);
66510d91611SNicholas Piggin 		sprs.fscr	= mfspr(SPRN_FSCR);
66610d91611SNicholas Piggin 		sprs.pid	= mfspr(SPRN_PID);
66710d91611SNicholas Piggin 		sprs.purr	= mfspr(SPRN_PURR);
66810d91611SNicholas Piggin 		sprs.spurr	= mfspr(SPRN_SPURR);
66910d91611SNicholas Piggin 		sprs.dscr	= mfspr(SPRN_DSCR);
670250ad7a4SJordan Niethe 		sprs.ciabr	= mfspr(SPRN_CIABR);
67110d91611SNicholas Piggin 
67210d91611SNicholas Piggin 		sprs.mmcra	= mfspr(SPRN_MMCRA);
67310d91611SNicholas Piggin 		sprs.mmcr0	= mfspr(SPRN_MMCR0);
67410d91611SNicholas Piggin 		sprs.mmcr1	= mfspr(SPRN_MMCR1);
67510d91611SNicholas Piggin 		sprs.mmcr2	= mfspr(SPRN_MMCR2);
67610d91611SNicholas Piggin 
67710d91611SNicholas Piggin 		sprs.ptcr	= mfspr(SPRN_PTCR);
67810d91611SNicholas Piggin 		sprs.rpr	= mfspr(SPRN_RPR);
67910d91611SNicholas Piggin 		sprs.tscr	= mfspr(SPRN_TSCR);
680512a5a64SClaudio Carvalho 		if (!firmware_has_feature(FW_FEATURE_ULTRAVISOR))
68110d91611SNicholas Piggin 			sprs.ldbar = mfspr(SPRN_LDBAR);
68210d91611SNicholas Piggin 
68310d91611SNicholas Piggin 		sprs_saved = true;
68410d91611SNicholas Piggin 
68510d91611SNicholas Piggin 		atomic_start_thread_idle();
68610d91611SNicholas Piggin 	}
68710d91611SNicholas Piggin 
688e9cef018SMichael Ellerman 	sprs.amr	= mfspr(SPRN_AMR);
689e9cef018SMichael Ellerman 	sprs.iamr	= mfspr(SPRN_IAMR);
690e9cef018SMichael Ellerman 	sprs.uamor	= mfspr(SPRN_UAMOR);
691e9cef018SMichael Ellerman 
69210d91611SNicholas Piggin 	srr1 = isa300_idle_stop_mayloss(psscr);		/* go idle */
69310d91611SNicholas Piggin 
69410d91611SNicholas Piggin #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
69510d91611SNicholas Piggin 	local_paca->requested_psscr = 0;
69610d91611SNicholas Piggin #endif
69710d91611SNicholas Piggin 
69810d91611SNicholas Piggin 	psscr = mfspr(SPRN_PSSCR);
69910d91611SNicholas Piggin 
70010d91611SNicholas Piggin 	WARN_ON_ONCE(!srr1);
70110d91611SNicholas Piggin 	WARN_ON_ONCE(mfmsr() & (MSR_IR|MSR_DR));
70210d91611SNicholas Piggin 
70310d91611SNicholas Piggin 	if ((srr1 & SRR1_WAKESTATE) != SRR1_WS_NOLOSS) {
70410d91611SNicholas Piggin 		/*
705e9cef018SMichael Ellerman 		 * We don't need an isync after the mtsprs here because the
706e9cef018SMichael Ellerman 		 * upcoming mtmsrd is execution synchronizing.
707e9cef018SMichael Ellerman 		 */
708e9cef018SMichael Ellerman 		mtspr(SPRN_AMR,		sprs.amr);
709e9cef018SMichael Ellerman 		mtspr(SPRN_IAMR,	sprs.iamr);
71046f9caf1SNicholas Piggin 		mtspr(SPRN_AMOR,	~0);
711e9cef018SMichael Ellerman 		mtspr(SPRN_UAMOR,	sprs.uamor);
712e9cef018SMichael Ellerman 
713e9cef018SMichael Ellerman 		/*
71410d91611SNicholas Piggin 		 * Workaround for POWER9 DD2.0, if we lost resources, the ERAT
71510d91611SNicholas Piggin 		 * might have been corrupted and needs flushing. We also need
71610d91611SNicholas Piggin 		 * to reload MMCR0 (see mmcr0 comment above).
71710d91611SNicholas Piggin 		 */
71810d91611SNicholas Piggin 		if (!cpu_has_feature(CPU_FTR_POWER9_DD2_1)) {
719fe7946ceSNicholas Piggin 			asm volatile(PPC_ISA_3_0_INVALIDATE_ERAT);
72010d91611SNicholas Piggin 			mtspr(SPRN_MMCR0, mmcr0);
72110d91611SNicholas Piggin 		}
72210d91611SNicholas Piggin 
72310d91611SNicholas Piggin 		/*
72410d91611SNicholas Piggin 		 * DD2.2 and earlier need to set then clear bit 60 in MMCRA
72510d91611SNicholas Piggin 		 * to ensure the PMU starts running.
72610d91611SNicholas Piggin 		 */
72710d91611SNicholas Piggin 		mmcra = mfspr(SPRN_MMCRA);
72810d91611SNicholas Piggin 		mmcra |= PPC_BIT(60);
72910d91611SNicholas Piggin 		mtspr(SPRN_MMCRA, mmcra);
73010d91611SNicholas Piggin 		mmcra &= ~PPC_BIT(60);
73110d91611SNicholas Piggin 		mtspr(SPRN_MMCRA, mmcra);
73210d91611SNicholas Piggin 	}
73310d91611SNicholas Piggin 
73410d91611SNicholas Piggin 	if (unlikely((srr1 & SRR1_WAKEMASK_P8) == SRR1_WAKEHMI))
73510d91611SNicholas Piggin 		hmi_exception_realmode(NULL);
73610d91611SNicholas Piggin 
73710d91611SNicholas Piggin 	/*
73810d91611SNicholas Piggin 	 * On POWER9, SRR1 bits do not match exactly as expected.
73910d91611SNicholas Piggin 	 * SRR1_WS_GPRLOSS (10b) can also result in SPR loss, so
74010d91611SNicholas Piggin 	 * just always test PSSCR for SPR/TB state loss.
74110d91611SNicholas Piggin 	 */
74210d91611SNicholas Piggin 	pls = (psscr & PSSCR_PLS) >> PSSCR_PLS_SHIFT;
743dcbbfa6bSPratik Rajesh Sampat 	if (likely(pls < deep_spr_loss_state)) {
74410d91611SNicholas Piggin 		if (sprs_saved)
74510d91611SNicholas Piggin 			atomic_stop_thread_idle();
74610d91611SNicholas Piggin 		goto out;
74710d91611SNicholas Piggin 	}
74810d91611SNicholas Piggin 
74910d91611SNicholas Piggin 	/* HV state loss */
75010d91611SNicholas Piggin 	BUG_ON(!sprs_saved);
75110d91611SNicholas Piggin 
75210d91611SNicholas Piggin 	atomic_lock_thread_idle();
75310d91611SNicholas Piggin 
75410d91611SNicholas Piggin 	if ((*state & core_thread_mask) != 0)
75510d91611SNicholas Piggin 		goto core_woken;
75610d91611SNicholas Piggin 
75710d91611SNicholas Piggin 	/* Per-core SPRs */
75810d91611SNicholas Piggin 	mtspr(SPRN_PTCR,	sprs.ptcr);
75910d91611SNicholas Piggin 	mtspr(SPRN_RPR,		sprs.rpr);
76010d91611SNicholas Piggin 	mtspr(SPRN_TSCR,	sprs.tscr);
76110d91611SNicholas Piggin 
76210d91611SNicholas Piggin 	if (pls >= pnv_first_tb_loss_level) {
76310d91611SNicholas Piggin 		/* TB loss */
76410d91611SNicholas Piggin 		if (opal_resync_timebase() != OPAL_SUCCESS)
76510d91611SNicholas Piggin 			BUG();
76610d91611SNicholas Piggin 	}
76710d91611SNicholas Piggin 
76810d91611SNicholas Piggin 	/*
76910d91611SNicholas Piggin 	 * isync after restoring shared SPRs and before unlocking. Unlock
77010d91611SNicholas Piggin 	 * only contains hwsync which does not necessarily do the right
77110d91611SNicholas Piggin 	 * thing for SPRs.
77210d91611SNicholas Piggin 	 */
77310d91611SNicholas Piggin 	isync();
77410d91611SNicholas Piggin 
77510d91611SNicholas Piggin core_woken:
77610d91611SNicholas Piggin 	atomic_unlock_and_stop_thread_idle();
77710d91611SNicholas Piggin 
77810d91611SNicholas Piggin 	/* Per-thread SPRs */
77910d91611SNicholas Piggin 	mtspr(SPRN_LPCR,	sprs.lpcr);
78010d91611SNicholas Piggin 	mtspr(SPRN_HFSCR,	sprs.hfscr);
78110d91611SNicholas Piggin 	mtspr(SPRN_FSCR,	sprs.fscr);
78210d91611SNicholas Piggin 	mtspr(SPRN_PID,		sprs.pid);
78310d91611SNicholas Piggin 	mtspr(SPRN_PURR,	sprs.purr);
78410d91611SNicholas Piggin 	mtspr(SPRN_SPURR,	sprs.spurr);
78510d91611SNicholas Piggin 	mtspr(SPRN_DSCR,	sprs.dscr);
786250ad7a4SJordan Niethe 	mtspr(SPRN_CIABR,	sprs.ciabr);
78710d91611SNicholas Piggin 
78810d91611SNicholas Piggin 	mtspr(SPRN_MMCRA,	sprs.mmcra);
78910d91611SNicholas Piggin 	mtspr(SPRN_MMCR0,	sprs.mmcr0);
79010d91611SNicholas Piggin 	mtspr(SPRN_MMCR1,	sprs.mmcr1);
79110d91611SNicholas Piggin 	mtspr(SPRN_MMCR2,	sprs.mmcr2);
792512a5a64SClaudio Carvalho 	if (!firmware_has_feature(FW_FEATURE_ULTRAVISOR))
793f5a9e488SAthira Rajeev 		mtspr(SPRN_LDBAR, sprs.ldbar);
79410d91611SNicholas Piggin 
79510d91611SNicholas Piggin 	mtspr(SPRN_SPRG3,	local_paca->sprg_vdso);
79610d91611SNicholas Piggin 
79710d91611SNicholas Piggin 	if (!radix_enabled())
79810d91611SNicholas Piggin 		__slb_restore_bolted_realmode();
79910d91611SNicholas Piggin 
80010d91611SNicholas Piggin out:
80110d91611SNicholas Piggin 	mtmsr(MSR_KERNEL);
80210d91611SNicholas Piggin 
80310d91611SNicholas Piggin 	return srr1;
80410d91611SNicholas Piggin }
80510d91611SNicholas Piggin 
8067672691aSPaul Mackerras #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
8077672691aSPaul Mackerras /*
8087672691aSPaul Mackerras  * This is used in working around bugs in thread reconfiguration
8097672691aSPaul Mackerras  * on POWER9 (at least up to Nimbus DD2.2) relating to transactional
8107672691aSPaul Mackerras  * memory and the way that XER[SO] is checkpointed.
8117672691aSPaul Mackerras  * This function forces the core into SMT4 in order by asking
8127672691aSPaul Mackerras  * all other threads not to stop, and sending a message to any
8137672691aSPaul Mackerras  * that are in a stop state.
8147672691aSPaul Mackerras  * Must be called with preemption disabled.
8157672691aSPaul Mackerras  */
8167672691aSPaul Mackerras void pnv_power9_force_smt4_catch(void)
8177672691aSPaul Mackerras {
8187672691aSPaul Mackerras 	int cpu, cpu0, thr;
8197672691aSPaul Mackerras 	int awake_threads = 1;		/* this thread is awake */
8207672691aSPaul Mackerras 	int poke_threads = 0;
8217672691aSPaul Mackerras 	int need_awake = threads_per_core;
8227672691aSPaul Mackerras 
8237672691aSPaul Mackerras 	cpu = smp_processor_id();
8247672691aSPaul Mackerras 	cpu0 = cpu & ~(threads_per_core - 1);
8257672691aSPaul Mackerras 	for (thr = 0; thr < threads_per_core; ++thr) {
8267672691aSPaul Mackerras 		if (cpu != cpu0 + thr)
827f437c517SMichael Ellerman 			atomic_inc(&paca_ptrs[cpu0+thr]->dont_stop);
8287672691aSPaul Mackerras 	}
8297672691aSPaul Mackerras 	/* order setting dont_stop vs testing requested_psscr */
83010d91611SNicholas Piggin 	smp_mb();
8317672691aSPaul Mackerras 	for (thr = 0; thr < threads_per_core; ++thr) {
832f437c517SMichael Ellerman 		if (!paca_ptrs[cpu0+thr]->requested_psscr)
8337672691aSPaul Mackerras 			++awake_threads;
8347672691aSPaul Mackerras 		else
8357672691aSPaul Mackerras 			poke_threads |= (1 << thr);
8367672691aSPaul Mackerras 	}
8377672691aSPaul Mackerras 
8387672691aSPaul Mackerras 	/* If at least 3 threads are awake, the core is in SMT4 already */
8397672691aSPaul Mackerras 	if (awake_threads < need_awake) {
8407672691aSPaul Mackerras 		/* We have to wake some threads; we'll use msgsnd */
8417672691aSPaul Mackerras 		for (thr = 0; thr < threads_per_core; ++thr) {
8427672691aSPaul Mackerras 			if (poke_threads & (1 << thr)) {
8437672691aSPaul Mackerras 				ppc_msgsnd_sync();
8447672691aSPaul Mackerras 				ppc_msgsnd(PPC_DBELL_MSGTYPE, 0,
845f437c517SMichael Ellerman 					   paca_ptrs[cpu0+thr]->hw_cpu_id);
8467672691aSPaul Mackerras 			}
8477672691aSPaul Mackerras 		}
8487672691aSPaul Mackerras 		/* now spin until at least 3 threads are awake */
8497672691aSPaul Mackerras 		do {
8507672691aSPaul Mackerras 			for (thr = 0; thr < threads_per_core; ++thr) {
8517672691aSPaul Mackerras 				if ((poke_threads & (1 << thr)) &&
852f437c517SMichael Ellerman 				    !paca_ptrs[cpu0+thr]->requested_psscr) {
8537672691aSPaul Mackerras 					++awake_threads;
8547672691aSPaul Mackerras 					poke_threads &= ~(1 << thr);
8557672691aSPaul Mackerras 				}
8567672691aSPaul Mackerras 			}
8577672691aSPaul Mackerras 		} while (awake_threads < need_awake);
8587672691aSPaul Mackerras 	}
8597672691aSPaul Mackerras }
8607672691aSPaul Mackerras EXPORT_SYMBOL_GPL(pnv_power9_force_smt4_catch);
8617672691aSPaul Mackerras 
8627672691aSPaul Mackerras void pnv_power9_force_smt4_release(void)
8637672691aSPaul Mackerras {
8647672691aSPaul Mackerras 	int cpu, cpu0, thr;
8657672691aSPaul Mackerras 
8667672691aSPaul Mackerras 	cpu = smp_processor_id();
8677672691aSPaul Mackerras 	cpu0 = cpu & ~(threads_per_core - 1);
8687672691aSPaul Mackerras 
8697672691aSPaul Mackerras 	/* clear all the dont_stop flags */
8707672691aSPaul Mackerras 	for (thr = 0; thr < threads_per_core; ++thr) {
8717672691aSPaul Mackerras 		if (cpu != cpu0 + thr)
872f437c517SMichael Ellerman 			atomic_dec(&paca_ptrs[cpu0+thr]->dont_stop);
8737672691aSPaul Mackerras 	}
8747672691aSPaul Mackerras }
8757672691aSPaul Mackerras EXPORT_SYMBOL_GPL(pnv_power9_force_smt4_release);
8767672691aSPaul Mackerras #endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
8777672691aSPaul Mackerras 
878ffd2961bSNicholas Piggin struct p10_sprs {
879ffd2961bSNicholas Piggin 	/*
880ffd2961bSNicholas Piggin 	 * SPRs that get lost in shallow states:
881ffd2961bSNicholas Piggin 	 *
882ffd2961bSNicholas Piggin 	 * P10 loses CR, LR, CTR, FPSCR, VSCR, XER, TAR, SPRG2, and HSPRG1
883ffd2961bSNicholas Piggin 	 * isa300 idle routines restore CR, LR.
884ffd2961bSNicholas Piggin 	 * CTR is volatile
885ffd2961bSNicholas Piggin 	 * idle thread doesn't use FP or VEC
886ffd2961bSNicholas Piggin 	 * kernel doesn't use TAR
887ffd2961bSNicholas Piggin 	 * HSPRG1 is only live in HV interrupt entry
888ffd2961bSNicholas Piggin 	 * SPRG2 is only live in KVM guests, KVM handles it.
889ffd2961bSNicholas Piggin 	 */
890ffd2961bSNicholas Piggin };
891ffd2961bSNicholas Piggin 
892fae5c9f3SNicholas Piggin static unsigned long power10_idle_stop(unsigned long psscr)
893ffd2961bSNicholas Piggin {
894ffd2961bSNicholas Piggin 	int cpu = raw_smp_processor_id();
895ffd2961bSNicholas Piggin 	int first = cpu_first_thread_sibling(cpu);
896ffd2961bSNicholas Piggin 	unsigned long *state = &paca_ptrs[first]->idle_state;
897ffd2961bSNicholas Piggin 	unsigned long core_thread_mask = (1UL << threads_per_core) - 1;
898ffd2961bSNicholas Piggin 	unsigned long srr1;
899ffd2961bSNicholas Piggin 	unsigned long pls;
900ffd2961bSNicholas Piggin //	struct p10_sprs sprs = {}; /* avoid false used-uninitialised */
901ffd2961bSNicholas Piggin 	bool sprs_saved = false;
902ffd2961bSNicholas Piggin 
903ffd2961bSNicholas Piggin 	if (!(psscr & (PSSCR_EC|PSSCR_ESL))) {
904ffd2961bSNicholas Piggin 		/* EC=ESL=0 case */
905ffd2961bSNicholas Piggin 
906ffd2961bSNicholas Piggin 		/*
907ffd2961bSNicholas Piggin 		 * Wake synchronously. SRESET via xscom may still cause
908ffd2961bSNicholas Piggin 		 * a 0x100 powersave wakeup with SRR1 reason!
909ffd2961bSNicholas Piggin 		 */
910ffd2961bSNicholas Piggin 		srr1 = isa300_idle_stop_noloss(psscr);		/* go idle */
911ffd2961bSNicholas Piggin 		if (likely(!srr1))
912ffd2961bSNicholas Piggin 			return 0;
913ffd2961bSNicholas Piggin 
914ffd2961bSNicholas Piggin 		/*
915ffd2961bSNicholas Piggin 		 * Registers not saved, can't recover!
916ffd2961bSNicholas Piggin 		 * This would be a hardware bug
917ffd2961bSNicholas Piggin 		 */
918ffd2961bSNicholas Piggin 		BUG_ON((srr1 & SRR1_WAKESTATE) != SRR1_WS_NOLOSS);
919ffd2961bSNicholas Piggin 
920ffd2961bSNicholas Piggin 		goto out;
921ffd2961bSNicholas Piggin 	}
922ffd2961bSNicholas Piggin 
923ffd2961bSNicholas Piggin 	/* EC=ESL=1 case */
924ffd2961bSNicholas Piggin 	if ((psscr & PSSCR_RL_MASK) >= deep_spr_loss_state) {
925ffd2961bSNicholas Piggin 		/* XXX: save SPRs for deep state loss here. */
926ffd2961bSNicholas Piggin 
927ffd2961bSNicholas Piggin 		sprs_saved = true;
928ffd2961bSNicholas Piggin 
929ffd2961bSNicholas Piggin 		atomic_start_thread_idle();
930ffd2961bSNicholas Piggin 	}
931ffd2961bSNicholas Piggin 
932ffd2961bSNicholas Piggin 	srr1 = isa300_idle_stop_mayloss(psscr);		/* go idle */
933ffd2961bSNicholas Piggin 
934ffd2961bSNicholas Piggin 	psscr = mfspr(SPRN_PSSCR);
935ffd2961bSNicholas Piggin 
936ffd2961bSNicholas Piggin 	WARN_ON_ONCE(!srr1);
937ffd2961bSNicholas Piggin 	WARN_ON_ONCE(mfmsr() & (MSR_IR|MSR_DR));
938ffd2961bSNicholas Piggin 
939ffd2961bSNicholas Piggin 	if (unlikely((srr1 & SRR1_WAKEMASK_P8) == SRR1_WAKEHMI))
940ffd2961bSNicholas Piggin 		hmi_exception_realmode(NULL);
941ffd2961bSNicholas Piggin 
942ffd2961bSNicholas Piggin 	/*
943ffd2961bSNicholas Piggin 	 * On POWER10, SRR1 bits do not match exactly as expected.
944ffd2961bSNicholas Piggin 	 * SRR1_WS_GPRLOSS (10b) can also result in SPR loss, so
945ffd2961bSNicholas Piggin 	 * just always test PSSCR for SPR/TB state loss.
946ffd2961bSNicholas Piggin 	 */
947ffd2961bSNicholas Piggin 	pls = (psscr & PSSCR_PLS) >> PSSCR_PLS_SHIFT;
948ffd2961bSNicholas Piggin 	if (likely(pls < deep_spr_loss_state)) {
949ffd2961bSNicholas Piggin 		if (sprs_saved)
950ffd2961bSNicholas Piggin 			atomic_stop_thread_idle();
951ffd2961bSNicholas Piggin 		goto out;
952ffd2961bSNicholas Piggin 	}
953ffd2961bSNicholas Piggin 
954ffd2961bSNicholas Piggin 	/* HV state loss */
955ffd2961bSNicholas Piggin 	BUG_ON(!sprs_saved);
956ffd2961bSNicholas Piggin 
957ffd2961bSNicholas Piggin 	atomic_lock_thread_idle();
958ffd2961bSNicholas Piggin 
959ffd2961bSNicholas Piggin 	if ((*state & core_thread_mask) != 0)
960ffd2961bSNicholas Piggin 		goto core_woken;
961ffd2961bSNicholas Piggin 
962ffd2961bSNicholas Piggin 	/* XXX: restore per-core SPRs here */
963ffd2961bSNicholas Piggin 
964ffd2961bSNicholas Piggin 	if (pls >= pnv_first_tb_loss_level) {
965ffd2961bSNicholas Piggin 		/* TB loss */
966ffd2961bSNicholas Piggin 		if (opal_resync_timebase() != OPAL_SUCCESS)
967ffd2961bSNicholas Piggin 			BUG();
968ffd2961bSNicholas Piggin 	}
969ffd2961bSNicholas Piggin 
970ffd2961bSNicholas Piggin 	/*
971ffd2961bSNicholas Piggin 	 * isync after restoring shared SPRs and before unlocking. Unlock
972ffd2961bSNicholas Piggin 	 * only contains hwsync which does not necessarily do the right
973ffd2961bSNicholas Piggin 	 * thing for SPRs.
974ffd2961bSNicholas Piggin 	 */
975ffd2961bSNicholas Piggin 	isync();
976ffd2961bSNicholas Piggin 
977ffd2961bSNicholas Piggin core_woken:
978ffd2961bSNicholas Piggin 	atomic_unlock_and_stop_thread_idle();
979ffd2961bSNicholas Piggin 
980ffd2961bSNicholas Piggin 	/* XXX: restore per-thread SPRs here */
981ffd2961bSNicholas Piggin 
982ffd2961bSNicholas Piggin 	if (!radix_enabled())
983ffd2961bSNicholas Piggin 		__slb_restore_bolted_realmode();
984ffd2961bSNicholas Piggin 
985ffd2961bSNicholas Piggin out:
986ffd2961bSNicholas Piggin 	mtmsr(MSR_KERNEL);
987ffd2961bSNicholas Piggin 
988ffd2961bSNicholas Piggin 	return srr1;
989ffd2961bSNicholas Piggin }
990ffd2961bSNicholas Piggin 
991ffd2961bSNicholas Piggin #ifdef CONFIG_HOTPLUG_CPU
992ffd2961bSNicholas Piggin static unsigned long arch300_offline_stop(unsigned long psscr)
993ffd2961bSNicholas Piggin {
994ffd2961bSNicholas Piggin 	unsigned long srr1;
995ffd2961bSNicholas Piggin 
996ffd2961bSNicholas Piggin 	if (cpu_has_feature(CPU_FTR_ARCH_31))
997fae5c9f3SNicholas Piggin 		srr1 = power10_idle_stop(psscr);
998ffd2961bSNicholas Piggin 	else
999fae5c9f3SNicholas Piggin 		srr1 = power9_idle_stop(psscr);
1000ffd2961bSNicholas Piggin 
1001ffd2961bSNicholas Piggin 	return srr1;
1002ffd2961bSNicholas Piggin }
1003ffd2961bSNicholas Piggin #endif
1004ffd2961bSNicholas Piggin 
1005ffd2961bSNicholas Piggin void arch300_idle_type(unsigned long stop_psscr_val,
1006ffd2961bSNicholas Piggin 				      unsigned long stop_psscr_mask)
1007ffd2961bSNicholas Piggin {
1008ffd2961bSNicholas Piggin 	unsigned long psscr;
1009ffd2961bSNicholas Piggin 	unsigned long srr1;
1010ffd2961bSNicholas Piggin 
1011ffd2961bSNicholas Piggin 	if (!prep_irq_for_idle_irqsoff())
1012ffd2961bSNicholas Piggin 		return;
1013ffd2961bSNicholas Piggin 
1014ffd2961bSNicholas Piggin 	psscr = mfspr(SPRN_PSSCR);
1015ffd2961bSNicholas Piggin 	psscr = (psscr & ~stop_psscr_mask) | stop_psscr_val;
1016ffd2961bSNicholas Piggin 
1017ffd2961bSNicholas Piggin 	__ppc64_runlatch_off();
1018ffd2961bSNicholas Piggin 	if (cpu_has_feature(CPU_FTR_ARCH_31))
1019fae5c9f3SNicholas Piggin 		srr1 = power10_idle_stop(psscr);
1020ffd2961bSNicholas Piggin 	else
1021fae5c9f3SNicholas Piggin 		srr1 = power9_idle_stop(psscr);
1022ffd2961bSNicholas Piggin 	__ppc64_runlatch_on();
1023ffd2961bSNicholas Piggin 
1024ffd2961bSNicholas Piggin 	fini_irq_for_idle_irqsoff();
1025ffd2961bSNicholas Piggin 
1026ffd2961bSNicholas Piggin 	irq_set_pending_from_srr1(srr1);
1027ffd2961bSNicholas Piggin }
1028ffd2961bSNicholas Piggin 
1029ffd2961bSNicholas Piggin /*
1030ffd2961bSNicholas Piggin  * Used for ppc_md.power_save which needs a function with no parameters
1031ffd2961bSNicholas Piggin  */
1032ffd2961bSNicholas Piggin static void arch300_idle(void)
1033ffd2961bSNicholas Piggin {
1034ffd2961bSNicholas Piggin 	arch300_idle_type(pnv_default_stop_val, pnv_default_stop_mask);
1035ffd2961bSNicholas Piggin }
1036ffd2961bSNicholas Piggin 
103767d20418SNicholas Piggin #ifdef CONFIG_HOTPLUG_CPU
103819f8a5b5SPaul Mackerras 
103919f8a5b5SPaul Mackerras void pnv_program_cpu_hotplug_lpcr(unsigned int cpu, u64 lpcr_val)
104024be85a2SGautham R. Shenoy {
104124be85a2SGautham R. Shenoy 	u64 pir = get_hard_smp_processor_id(cpu);
104224be85a2SGautham R. Shenoy 
104324be85a2SGautham R. Shenoy 	mtspr(SPRN_LPCR, lpcr_val);
10445d298baaSGautham R. Shenoy 
10455d298baaSGautham R. Shenoy 	/*
10465d298baaSGautham R. Shenoy 	 * Program the LPCR via stop-api only if the deepest stop state
10475d298baaSGautham R. Shenoy 	 * can lose hypervisor context.
10485d298baaSGautham R. Shenoy 	 */
10495d298baaSGautham R. Shenoy 	if (supported_cpuidle_states & OPAL_PM_LOSE_FULL_CONTEXT)
105024be85a2SGautham R. Shenoy 		opal_slw_set_reg(pir, SPRN_LPCR, lpcr_val);
105124be85a2SGautham R. Shenoy }
105224be85a2SGautham R. Shenoy 
1053c0691f9dSShreyas B. Prabhu /*
1054a7cd88daSGautham R. Shenoy  * pnv_cpu_offline: A function that puts the CPU into the deepest
1055a7cd88daSGautham R. Shenoy  * available platform idle state on a CPU-Offline.
10562525db04SNicholas Piggin  * interrupts hard disabled and no lazy irq pending.
1057a7cd88daSGautham R. Shenoy  */
1058a7cd88daSGautham R. Shenoy unsigned long pnv_cpu_offline(unsigned int cpu)
1059a7cd88daSGautham R. Shenoy {
1060a7cd88daSGautham R. Shenoy 	unsigned long srr1;
1061a7cd88daSGautham R. Shenoy 
106240d24343SNicholas Piggin 	__ppc64_runlatch_off();
10632525db04SNicholas Piggin 
1064f3b3f284SGautham R. Shenoy 	if (cpu_has_feature(CPU_FTR_ARCH_300) && deepest_stop_found) {
10652525db04SNicholas Piggin 		unsigned long psscr;
10662525db04SNicholas Piggin 
10672525db04SNicholas Piggin 		psscr = mfspr(SPRN_PSSCR);
10682525db04SNicholas Piggin 		psscr = (psscr & ~pnv_deepest_stop_psscr_mask) |
10692525db04SNicholas Piggin 						pnv_deepest_stop_psscr_val;
1070ffd2961bSNicholas Piggin 		srr1 = arch300_offline_stop(psscr);
107110d91611SNicholas Piggin 	} else if (cpu_has_feature(CPU_FTR_ARCH_206) && power7_offline_type) {
107210d91611SNicholas Piggin 		srr1 = power7_offline();
107390061231SGautham R. Shenoy 	} else {
107490061231SGautham R. Shenoy 		/* This is the fallback method. We emulate snooze */
107590061231SGautham R. Shenoy 		while (!generic_check_cpu_restart(cpu)) {
107690061231SGautham R. Shenoy 			HMT_low();
107790061231SGautham R. Shenoy 			HMT_very_low();
107890061231SGautham R. Shenoy 		}
107990061231SGautham R. Shenoy 		srr1 = 0;
108090061231SGautham R. Shenoy 		HMT_medium();
1081a7cd88daSGautham R. Shenoy 	}
1082a7cd88daSGautham R. Shenoy 
108340d24343SNicholas Piggin 	__ppc64_runlatch_on();
10842525db04SNicholas Piggin 
1085a7cd88daSGautham R. Shenoy 	return srr1;
1086a7cd88daSGautham R. Shenoy }
108767d20418SNicholas Piggin #endif
1088a7cd88daSGautham R. Shenoy 
1089a7cd88daSGautham R. Shenoy /*
1090bcef83a0SShreyas B. Prabhu  * Power ISA 3.0 idle initialization.
1091bcef83a0SShreyas B. Prabhu  *
1092bcef83a0SShreyas B. Prabhu  * POWER ISA 3.0 defines a new SPR Processor stop Status and Control
1093bcef83a0SShreyas B. Prabhu  * Register (PSSCR) to control idle behavior.
1094bcef83a0SShreyas B. Prabhu  *
1095bcef83a0SShreyas B. Prabhu  * PSSCR layout:
1096bcef83a0SShreyas B. Prabhu  * ----------------------------------------------------------
1097bcef83a0SShreyas B. Prabhu  * | PLS | /// | SD | ESL | EC | PSLL | /// | TR | MTL | RL |
1098bcef83a0SShreyas B. Prabhu  * ----------------------------------------------------------
1099bcef83a0SShreyas B. Prabhu  * 0      4     41   42    43   44     48    54   56    60
1100bcef83a0SShreyas B. Prabhu  *
1101bcef83a0SShreyas B. Prabhu  * PSSCR key fields:
1102bcef83a0SShreyas B. Prabhu  *	Bits 0:3  - Power-Saving Level Status (PLS). This field indicates the
1103bcef83a0SShreyas B. Prabhu  *	lowest power-saving state the thread entered since stop instruction was
1104bcef83a0SShreyas B. Prabhu  *	last executed.
1105bcef83a0SShreyas B. Prabhu  *
1106bcef83a0SShreyas B. Prabhu  *	Bit 41 - Status Disable(SD)
1107bcef83a0SShreyas B. Prabhu  *	0 - Shows PLS entries
1108bcef83a0SShreyas B. Prabhu  *	1 - PLS entries are all 0
1109bcef83a0SShreyas B. Prabhu  *
1110bcef83a0SShreyas B. Prabhu  *	Bit 42 - Enable State Loss
1111bcef83a0SShreyas B. Prabhu  *	0 - No state is lost irrespective of other fields
1112bcef83a0SShreyas B. Prabhu  *	1 - Allows state loss
1113bcef83a0SShreyas B. Prabhu  *
1114bcef83a0SShreyas B. Prabhu  *	Bit 43 - Exit Criterion
1115bcef83a0SShreyas B. Prabhu  *	0 - Exit from power-save mode on any interrupt
1116bcef83a0SShreyas B. Prabhu  *	1 - Exit from power-save mode controlled by LPCR's PECE bits
1117bcef83a0SShreyas B. Prabhu  *
1118bcef83a0SShreyas B. Prabhu  *	Bits 44:47 - Power-Saving Level Limit
1119bcef83a0SShreyas B. Prabhu  *	This limits the power-saving level that can be entered into.
1120bcef83a0SShreyas B. Prabhu  *
1121bcef83a0SShreyas B. Prabhu  *	Bits 60:63 - Requested Level
1122bcef83a0SShreyas B. Prabhu  *	Used to specify which power-saving level must be entered on executing
1123bcef83a0SShreyas B. Prabhu  *	stop instruction
112409206b60SGautham R. Shenoy  */
112509206b60SGautham R. Shenoy 
112609206b60SGautham R. Shenoy int validate_psscr_val_mask(u64 *psscr_val, u64 *psscr_mask, u32 flags)
112709206b60SGautham R. Shenoy {
112809206b60SGautham R. Shenoy 	int err = 0;
112909206b60SGautham R. Shenoy 
113009206b60SGautham R. Shenoy 	/*
113109206b60SGautham R. Shenoy 	 * psscr_mask == 0xf indicates an older firmware.
113209206b60SGautham R. Shenoy 	 * Set remaining fields of psscr to the default values.
113309206b60SGautham R. Shenoy 	 * See NOTE above definition of PSSCR_HV_DEFAULT_VAL
113409206b60SGautham R. Shenoy 	 */
113509206b60SGautham R. Shenoy 	if (*psscr_mask == 0xf) {
113609206b60SGautham R. Shenoy 		*psscr_val = *psscr_val | PSSCR_HV_DEFAULT_VAL;
113709206b60SGautham R. Shenoy 		*psscr_mask = PSSCR_HV_DEFAULT_MASK;
113809206b60SGautham R. Shenoy 		return err;
113909206b60SGautham R. Shenoy 	}
114009206b60SGautham R. Shenoy 
114109206b60SGautham R. Shenoy 	/*
114209206b60SGautham R. Shenoy 	 * New firmware is expected to set the psscr_val bits correctly.
114309206b60SGautham R. Shenoy 	 * Validate that the following invariants are correctly maintained by
114409206b60SGautham R. Shenoy 	 * the new firmware.
114509206b60SGautham R. Shenoy 	 * - ESL bit value matches the EC bit value.
114609206b60SGautham R. Shenoy 	 * - ESL bit is set for all the deep stop states.
114709206b60SGautham R. Shenoy 	 */
114809206b60SGautham R. Shenoy 	if (GET_PSSCR_ESL(*psscr_val) != GET_PSSCR_EC(*psscr_val)) {
114909206b60SGautham R. Shenoy 		err = ERR_EC_ESL_MISMATCH;
115009206b60SGautham R. Shenoy 	} else if ((flags & OPAL_PM_LOSE_FULL_CONTEXT) &&
115109206b60SGautham R. Shenoy 		GET_PSSCR_ESL(*psscr_val) == 0) {
115209206b60SGautham R. Shenoy 		err = ERR_DEEP_STATE_ESL_MISMATCH;
115309206b60SGautham R. Shenoy 	}
115409206b60SGautham R. Shenoy 
115509206b60SGautham R. Shenoy 	return err;
115609206b60SGautham R. Shenoy }
115709206b60SGautham R. Shenoy 
115809206b60SGautham R. Shenoy /*
115909206b60SGautham R. Shenoy  * pnv_arch300_idle_init: Initializes the default idle state, first
116009206b60SGautham R. Shenoy  *                        deep idle state and deepest idle state on
116109206b60SGautham R. Shenoy  *                        ISA 3.0 CPUs.
1162bcef83a0SShreyas B. Prabhu  *
1163bcef83a0SShreyas B. Prabhu  * @np: /ibm,opal/power-mgt device node
1164bcef83a0SShreyas B. Prabhu  * @flags: cpu-idle-state-flags array
1165bcef83a0SShreyas B. Prabhu  * @dt_idle_states: Number of idle state entries
1166bcef83a0SShreyas B. Prabhu  * Returns 0 on success
1167bcef83a0SShreyas B. Prabhu  */
1168ffd2961bSNicholas Piggin static void __init pnv_arch300_idle_init(void)
1169bcef83a0SShreyas B. Prabhu {
117009206b60SGautham R. Shenoy 	u64 max_residency_ns = 0;
11719c7b185aSAkshay Adiga 	int i;
1172bcef83a0SShreyas B. Prabhu 
1173ffd2961bSNicholas Piggin 	/* stop is not really architected, we only have p9,p10 drivers */
1174ffd2961bSNicholas Piggin 	if (!pvr_version_is(PVR_POWER10) && !pvr_version_is(PVR_POWER9))
1175ffd2961bSNicholas Piggin 		return;
1176ffd2961bSNicholas Piggin 
1177bcef83a0SShreyas B. Prabhu 	/*
117809206b60SGautham R. Shenoy 	 * pnv_deepest_stop_{val,mask} should be set to values corresponding to
117909206b60SGautham R. Shenoy 	 * the deepest stop state.
118009206b60SGautham R. Shenoy 	 *
118109206b60SGautham R. Shenoy 	 * pnv_default_stop_{val,mask} should be set to values corresponding to
118210d91611SNicholas Piggin 	 * the deepest loss-less (OPAL_PM_STOP_INST_FAST) stop state.
1183bcef83a0SShreyas B. Prabhu 	 */
118410d91611SNicholas Piggin 	pnv_first_tb_loss_level = MAX_STOP_STATE + 1;
1185dcbbfa6bSPratik Rajesh Sampat 	deep_spr_loss_state = MAX_STOP_STATE + 1;
11869c7b185aSAkshay Adiga 	for (i = 0; i < nr_pnv_idle_states; i++) {
118709206b60SGautham R. Shenoy 		int err;
11889c7b185aSAkshay Adiga 		struct pnv_idle_states_t *state = &pnv_idle_states[i];
11899c7b185aSAkshay Adiga 		u64 psscr_rl = state->psscr_val & PSSCR_RL_MASK;
1190bcef83a0SShreyas B. Prabhu 
1191ffd2961bSNicholas Piggin 		/* No deep loss driver implemented for POWER10 yet */
1192ffd2961bSNicholas Piggin 		if (pvr_version_is(PVR_POWER10) &&
1193ffd2961bSNicholas Piggin 				state->flags & (OPAL_PM_TIMEBASE_STOP|OPAL_PM_LOSE_FULL_CONTEXT))
1194ffd2961bSNicholas Piggin 			continue;
1195ffd2961bSNicholas Piggin 
119610d91611SNicholas Piggin 		if ((state->flags & OPAL_PM_TIMEBASE_STOP) &&
119710d91611SNicholas Piggin 		     (pnv_first_tb_loss_level > psscr_rl))
119810d91611SNicholas Piggin 			pnv_first_tb_loss_level = psscr_rl;
119910d91611SNicholas Piggin 
12009c7b185aSAkshay Adiga 		if ((state->flags & OPAL_PM_LOSE_FULL_CONTEXT) &&
1201dcbbfa6bSPratik Rajesh Sampat 		     (deep_spr_loss_state > psscr_rl))
1202dcbbfa6bSPratik Rajesh Sampat 			deep_spr_loss_state = psscr_rl;
120310d91611SNicholas Piggin 
120410d91611SNicholas Piggin 		/*
120510d91611SNicholas Piggin 		 * The idle code does not deal with TB loss occurring
120610d91611SNicholas Piggin 		 * in a shallower state than SPR loss, so force it to
120710d91611SNicholas Piggin 		 * behave like SPRs are lost if TB is lost. POWER9 would
120810d91611SNicholas Piggin 		 * never encouter this, but a POWER8 core would if it
120910d91611SNicholas Piggin 		 * implemented the stop instruction. So this is for forward
121010d91611SNicholas Piggin 		 * compatibility.
121110d91611SNicholas Piggin 		 */
121210d91611SNicholas Piggin 		if ((state->flags & OPAL_PM_TIMEBASE_STOP) &&
1213dcbbfa6bSPratik Rajesh Sampat 		     (deep_spr_loss_state > psscr_rl))
1214dcbbfa6bSPratik Rajesh Sampat 			deep_spr_loss_state = psscr_rl;
1215c0691f9dSShreyas B. Prabhu 
12169c7b185aSAkshay Adiga 		err = validate_psscr_val_mask(&state->psscr_val,
12179c7b185aSAkshay Adiga 					      &state->psscr_mask,
12189c7b185aSAkshay Adiga 					      state->flags);
121909206b60SGautham R. Shenoy 		if (err) {
12209c7b185aSAkshay Adiga 			report_invalid_psscr_val(state->psscr_val, err);
122109206b60SGautham R. Shenoy 			continue;
122209206b60SGautham R. Shenoy 		}
122309206b60SGautham R. Shenoy 
12243127692dSNicholas Piggin 		state->valid = true;
12253127692dSNicholas Piggin 
12269c7b185aSAkshay Adiga 		if (max_residency_ns < state->residency_ns) {
12279c7b185aSAkshay Adiga 			max_residency_ns = state->residency_ns;
12289c7b185aSAkshay Adiga 			pnv_deepest_stop_psscr_val = state->psscr_val;
12299c7b185aSAkshay Adiga 			pnv_deepest_stop_psscr_mask = state->psscr_mask;
12309c7b185aSAkshay Adiga 			pnv_deepest_stop_flag = state->flags;
123109206b60SGautham R. Shenoy 			deepest_stop_found = true;
123209206b60SGautham R. Shenoy 		}
123309206b60SGautham R. Shenoy 
123409206b60SGautham R. Shenoy 		if (!default_stop_found &&
12359c7b185aSAkshay Adiga 		    (state->flags & OPAL_PM_STOP_INST_FAST)) {
12369c7b185aSAkshay Adiga 			pnv_default_stop_val = state->psscr_val;
12379c7b185aSAkshay Adiga 			pnv_default_stop_mask = state->psscr_mask;
123809206b60SGautham R. Shenoy 			default_stop_found = true;
123910d91611SNicholas Piggin 			WARN_ON(state->flags & OPAL_PM_LOSE_FULL_CONTEXT);
124009206b60SGautham R. Shenoy 		}
124109206b60SGautham R. Shenoy 	}
124209206b60SGautham R. Shenoy 
1243f3b3f284SGautham R. Shenoy 	if (unlikely(!default_stop_found)) {
1244f3b3f284SGautham R. Shenoy 		pr_warn("cpuidle-powernv: No suitable default stop state found. Disabling platform idle.\n");
1245f3b3f284SGautham R. Shenoy 	} else {
1246ffd2961bSNicholas Piggin 		ppc_md.power_save = arch300_idle;
1247f3b3f284SGautham R. Shenoy 		pr_info("cpuidle-powernv: Default stop: psscr = 0x%016llx,mask=0x%016llx\n",
124809206b60SGautham R. Shenoy 			pnv_default_stop_val, pnv_default_stop_mask);
124909206b60SGautham R. Shenoy 	}
125009206b60SGautham R. Shenoy 
1251f3b3f284SGautham R. Shenoy 	if (unlikely(!deepest_stop_found)) {
1252f3b3f284SGautham R. Shenoy 		pr_warn("cpuidle-powernv: No suitable stop state for CPU-Hotplug. Offlined CPUs will busy wait");
1253f3b3f284SGautham R. Shenoy 	} else {
1254f3b3f284SGautham R. Shenoy 		pr_info("cpuidle-powernv: Deepest stop: psscr = 0x%016llx,mask=0x%016llx\n",
125509206b60SGautham R. Shenoy 			pnv_deepest_stop_psscr_val,
125609206b60SGautham R. Shenoy 			pnv_deepest_stop_psscr_mask);
1257bcef83a0SShreyas B. Prabhu 	}
1258bcef83a0SShreyas B. Prabhu 
125987997471SShaokun Zhang 	pr_info("cpuidle-powernv: First stop level that may lose SPRs = 0x%llx\n",
1260dcbbfa6bSPratik Rajesh Sampat 		deep_spr_loss_state);
12619c7b185aSAkshay Adiga 
126287997471SShaokun Zhang 	pr_info("cpuidle-powernv: First stop level that may lose timebase = 0x%llx\n",
126310d91611SNicholas Piggin 		pnv_first_tb_loss_level);
126410d91611SNicholas Piggin }
126510d91611SNicholas Piggin 
126610d91611SNicholas Piggin static void __init pnv_disable_deep_states(void)
126710d91611SNicholas Piggin {
126810d91611SNicholas Piggin 	/*
126910d91611SNicholas Piggin 	 * The stop-api is unable to restore hypervisor
127010d91611SNicholas Piggin 	 * resources on wakeup from platform idle states which
127110d91611SNicholas Piggin 	 * lose full context. So disable such states.
127210d91611SNicholas Piggin 	 */
127310d91611SNicholas Piggin 	supported_cpuidle_states &= ~OPAL_PM_LOSE_FULL_CONTEXT;
127410d91611SNicholas Piggin 	pr_warn("cpuidle-powernv: Disabling idle states that lose full context\n");
127510d91611SNicholas Piggin 	pr_warn("cpuidle-powernv: Idle power-savings, CPU-Hotplug affected\n");
127610d91611SNicholas Piggin 
127710d91611SNicholas Piggin 	if (cpu_has_feature(CPU_FTR_ARCH_300) &&
127810d91611SNicholas Piggin 	    (pnv_deepest_stop_flag & OPAL_PM_LOSE_FULL_CONTEXT)) {
127910d91611SNicholas Piggin 		/*
128010d91611SNicholas Piggin 		 * Use the default stop state for CPU-Hotplug
128110d91611SNicholas Piggin 		 * if available.
128210d91611SNicholas Piggin 		 */
128310d91611SNicholas Piggin 		if (default_stop_found) {
128410d91611SNicholas Piggin 			pnv_deepest_stop_psscr_val = pnv_default_stop_val;
128510d91611SNicholas Piggin 			pnv_deepest_stop_psscr_mask = pnv_default_stop_mask;
128610d91611SNicholas Piggin 			pr_warn("cpuidle-powernv: Offlined CPUs will stop with psscr = 0x%016llx\n",
128710d91611SNicholas Piggin 				pnv_deepest_stop_psscr_val);
128810d91611SNicholas Piggin 		} else { /* Fallback to snooze loop for CPU-Hotplug */
128910d91611SNicholas Piggin 			deepest_stop_found = false;
129010d91611SNicholas Piggin 			pr_warn("cpuidle-powernv: Offlined CPUs will busy wait\n");
129110d91611SNicholas Piggin 		}
129210d91611SNicholas Piggin 	}
1293bcef83a0SShreyas B. Prabhu }
1294bcef83a0SShreyas B. Prabhu 
1295bcef83a0SShreyas B. Prabhu /*
1296bcef83a0SShreyas B. Prabhu  * Probe device tree for supported idle states
1297bcef83a0SShreyas B. Prabhu  */
1298bcef83a0SShreyas B. Prabhu static void __init pnv_probe_idle_states(void)
1299bcef83a0SShreyas B. Prabhu {
1300d405a98cSShreyas B. Prabhu 	int i;
1301d405a98cSShreyas B. Prabhu 
13029c7b185aSAkshay Adiga 	if (nr_pnv_idle_states < 0) {
13039c7b185aSAkshay Adiga 		pr_warn("cpuidle-powernv: no idle states found in the DT\n");
13049c7b185aSAkshay Adiga 		return;
13059c7b185aSAkshay Adiga 	}
13069c7b185aSAkshay Adiga 
130716d83a54SPratik Rajesh Sampat 	if (cpu_has_feature(CPU_FTR_ARCH_300))
1308ffd2961bSNicholas Piggin 		pnv_arch300_idle_init();
13099c7b185aSAkshay Adiga 
13109c7b185aSAkshay Adiga 	for (i = 0; i < nr_pnv_idle_states; i++)
13119c7b185aSAkshay Adiga 		supported_cpuidle_states |= pnv_idle_states[i].flags;
13129c7b185aSAkshay Adiga }
13139c7b185aSAkshay Adiga 
13149c7b185aSAkshay Adiga /*
13159c7b185aSAkshay Adiga  * This function parses device-tree and populates all the information
13169c7b185aSAkshay Adiga  * into pnv_idle_states structure. It also sets up nr_pnv_idle_states
13179c7b185aSAkshay Adiga  * which is the number of cpuidle states discovered through device-tree.
13189c7b185aSAkshay Adiga  */
13199c7b185aSAkshay Adiga 
13209c7b185aSAkshay Adiga static int pnv_parse_cpuidle_dt(void)
13219c7b185aSAkshay Adiga {
13229c7b185aSAkshay Adiga 	struct device_node *np;
13239c7b185aSAkshay Adiga 	int nr_idle_states, i;
13249c7b185aSAkshay Adiga 	int rc = 0;
13259c7b185aSAkshay Adiga 	u32 *temp_u32;
13269c7b185aSAkshay Adiga 	u64 *temp_u64;
13279c7b185aSAkshay Adiga 	const char **temp_string;
13289c7b185aSAkshay Adiga 
1329bcef83a0SShreyas B. Prabhu 	np = of_find_node_by_path("/ibm,opal/power-mgt");
1330bcef83a0SShreyas B. Prabhu 	if (!np) {
1331d405a98cSShreyas B. Prabhu 		pr_warn("opal: PowerMgmt Node not found\n");
13329c7b185aSAkshay Adiga 		return -ENODEV;
1333d405a98cSShreyas B. Prabhu 	}
13349c7b185aSAkshay Adiga 	nr_idle_states = of_property_count_u32_elems(np,
1335d405a98cSShreyas B. Prabhu 						"ibm,cpu-idle-state-flags");
13369c7b185aSAkshay Adiga 
13379c7b185aSAkshay Adiga 	pnv_idle_states = kcalloc(nr_idle_states, sizeof(*pnv_idle_states),
13389c7b185aSAkshay Adiga 				  GFP_KERNEL);
13399c7b185aSAkshay Adiga 	temp_u32 = kcalloc(nr_idle_states, sizeof(u32),  GFP_KERNEL);
13409c7b185aSAkshay Adiga 	temp_u64 = kcalloc(nr_idle_states, sizeof(u64),  GFP_KERNEL);
13419c7b185aSAkshay Adiga 	temp_string = kcalloc(nr_idle_states, sizeof(char *),  GFP_KERNEL);
13429c7b185aSAkshay Adiga 
13439c7b185aSAkshay Adiga 	if (!(pnv_idle_states && temp_u32 && temp_u64 && temp_string)) {
13449c7b185aSAkshay Adiga 		pr_err("Could not allocate memory for dt parsing\n");
13459c7b185aSAkshay Adiga 		rc = -ENOMEM;
1346d405a98cSShreyas B. Prabhu 		goto out;
1347d405a98cSShreyas B. Prabhu 	}
1348d405a98cSShreyas B. Prabhu 
13499c7b185aSAkshay Adiga 	/* Read flags */
13509c7b185aSAkshay Adiga 	if (of_property_read_u32_array(np, "ibm,cpu-idle-state-flags",
13519c7b185aSAkshay Adiga 				       temp_u32, nr_idle_states)) {
1352d405a98cSShreyas B. Prabhu 		pr_warn("cpuidle-powernv: missing ibm,cpu-idle-state-flags in DT\n");
13539c7b185aSAkshay Adiga 		rc = -EINVAL;
1354bcef83a0SShreyas B. Prabhu 		goto out;
1355bcef83a0SShreyas B. Prabhu 	}
13569c7b185aSAkshay Adiga 	for (i = 0; i < nr_idle_states; i++)
13579c7b185aSAkshay Adiga 		pnv_idle_states[i].flags = temp_u32[i];
1358bcef83a0SShreyas B. Prabhu 
13599c7b185aSAkshay Adiga 	/* Read latencies */
13609c7b185aSAkshay Adiga 	if (of_property_read_u32_array(np, "ibm,cpu-idle-state-latencies-ns",
13619c7b185aSAkshay Adiga 				       temp_u32, nr_idle_states)) {
13629c7b185aSAkshay Adiga 		pr_warn("cpuidle-powernv: missing ibm,cpu-idle-state-latencies-ns in DT\n");
13639c7b185aSAkshay Adiga 		rc = -EINVAL;
13649c7b185aSAkshay Adiga 		goto out;
13659c7b185aSAkshay Adiga 	}
13669c7b185aSAkshay Adiga 	for (i = 0; i < nr_idle_states; i++)
13679c7b185aSAkshay Adiga 		pnv_idle_states[i].latency_ns = temp_u32[i];
13689c7b185aSAkshay Adiga 
13699c7b185aSAkshay Adiga 	/* Read residencies */
13709c7b185aSAkshay Adiga 	if (of_property_read_u32_array(np, "ibm,cpu-idle-state-residency-ns",
13719c7b185aSAkshay Adiga 				       temp_u32, nr_idle_states)) {
13722f62870cSChristophe JAILLET 		pr_warn("cpuidle-powernv: missing ibm,cpu-idle-state-residency-ns in DT\n");
13739c7b185aSAkshay Adiga 		rc = -EINVAL;
13749c7b185aSAkshay Adiga 		goto out;
13759c7b185aSAkshay Adiga 	}
13769c7b185aSAkshay Adiga 	for (i = 0; i < nr_idle_states; i++)
13779c7b185aSAkshay Adiga 		pnv_idle_states[i].residency_ns = temp_u32[i];
13789c7b185aSAkshay Adiga 
1379ffd2961bSNicholas Piggin 	/* For power9 and later */
1380bcef83a0SShreyas B. Prabhu 	if (cpu_has_feature(CPU_FTR_ARCH_300)) {
13819c7b185aSAkshay Adiga 		/* Read pm_crtl_val */
13829c7b185aSAkshay Adiga 		if (of_property_read_u64_array(np, "ibm,cpu-idle-state-psscr",
13839c7b185aSAkshay Adiga 					       temp_u64, nr_idle_states)) {
13849c7b185aSAkshay Adiga 			pr_warn("cpuidle-powernv: missing ibm,cpu-idle-state-psscr in DT\n");
13859c7b185aSAkshay Adiga 			rc = -EINVAL;
1386bcef83a0SShreyas B. Prabhu 			goto out;
1387d405a98cSShreyas B. Prabhu 		}
13889c7b185aSAkshay Adiga 		for (i = 0; i < nr_idle_states; i++)
13899c7b185aSAkshay Adiga 			pnv_idle_states[i].psscr_val = temp_u64[i];
1390d405a98cSShreyas B. Prabhu 
13919c7b185aSAkshay Adiga 		/* Read pm_crtl_mask */
13929c7b185aSAkshay Adiga 		if (of_property_read_u64_array(np, "ibm,cpu-idle-state-psscr-mask",
13939c7b185aSAkshay Adiga 					       temp_u64, nr_idle_states)) {
13949c7b185aSAkshay Adiga 			pr_warn("cpuidle-powernv: missing ibm,cpu-idle-state-psscr-mask in DT\n");
13959c7b185aSAkshay Adiga 			rc = -EINVAL;
13969c7b185aSAkshay Adiga 			goto out;
1397bcef83a0SShreyas B. Prabhu 		}
13989c7b185aSAkshay Adiga 		for (i = 0; i < nr_idle_states; i++)
13999c7b185aSAkshay Adiga 			pnv_idle_states[i].psscr_mask = temp_u64[i];
14009c7b185aSAkshay Adiga 	}
14019c7b185aSAkshay Adiga 
14029c7b185aSAkshay Adiga 	/*
14039c7b185aSAkshay Adiga 	 * power8 specific properties ibm,cpu-idle-state-pmicr-mask and
14049c7b185aSAkshay Adiga 	 * ibm,cpu-idle-state-pmicr-val were never used and there is no
14059c7b185aSAkshay Adiga 	 * plan to use it in near future. Hence, not parsing these properties
14069c7b185aSAkshay Adiga 	 */
14079c7b185aSAkshay Adiga 
14089c7b185aSAkshay Adiga 	if (of_property_read_string_array(np, "ibm,cpu-idle-state-names",
14099c7b185aSAkshay Adiga 					  temp_string, nr_idle_states) < 0) {
14109c7b185aSAkshay Adiga 		pr_warn("cpuidle-powernv: missing ibm,cpu-idle-state-names in DT\n");
14119c7b185aSAkshay Adiga 		rc = -EINVAL;
14129c7b185aSAkshay Adiga 		goto out;
14139c7b185aSAkshay Adiga 	}
14149c7b185aSAkshay Adiga 	for (i = 0; i < nr_idle_states; i++)
1415ae24ce5eSAneesh Kumar K.V 		strlcpy(pnv_idle_states[i].name, temp_string[i],
14169c7b185aSAkshay Adiga 			PNV_IDLE_NAME_LEN);
14179c7b185aSAkshay Adiga 	nr_pnv_idle_states = nr_idle_states;
14189c7b185aSAkshay Adiga 	rc = 0;
14199c7b185aSAkshay Adiga out:
14209c7b185aSAkshay Adiga 	kfree(temp_u32);
14219c7b185aSAkshay Adiga 	kfree(temp_u64);
14229c7b185aSAkshay Adiga 	kfree(temp_string);
14239c7b185aSAkshay Adiga 	return rc;
14249c7b185aSAkshay Adiga }
14259c7b185aSAkshay Adiga 
1426bcef83a0SShreyas B. Prabhu static int __init pnv_init_idle_states(void)
1427bcef83a0SShreyas B. Prabhu {
142810d91611SNicholas Piggin 	int cpu;
14299c7b185aSAkshay Adiga 	int rc = 0;
143010d91611SNicholas Piggin 
143110d91611SNicholas Piggin 	/* Set up PACA fields */
143210d91611SNicholas Piggin 	for_each_present_cpu(cpu) {
143310d91611SNicholas Piggin 		struct paca_struct *p = paca_ptrs[cpu];
143410d91611SNicholas Piggin 
143510d91611SNicholas Piggin 		p->idle_state = 0;
143610d91611SNicholas Piggin 		if (cpu == cpu_first_thread_sibling(cpu))
143710d91611SNicholas Piggin 			p->idle_state = (1 << threads_per_core) - 1;
143810d91611SNicholas Piggin 
143910d91611SNicholas Piggin 		if (!cpu_has_feature(CPU_FTR_ARCH_300)) {
144010d91611SNicholas Piggin 			/* P7/P8 nap */
144110d91611SNicholas Piggin 			p->thread_idle_state = PNV_THREAD_RUNNING;
1442ffd2961bSNicholas Piggin 		} else if (pvr_version_is(PVR_POWER9)) {
1443ffd2961bSNicholas Piggin 			/* P9 stop workarounds */
144410d91611SNicholas Piggin #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
144510d91611SNicholas Piggin 			p->requested_psscr = 0;
144610d91611SNicholas Piggin 			atomic_set(&p->dont_stop, 0);
144710d91611SNicholas Piggin #endif
144810d91611SNicholas Piggin 		}
144910d91611SNicholas Piggin 	}
1450bcef83a0SShreyas B. Prabhu 
14519c7b185aSAkshay Adiga 	/* In case we error out nr_pnv_idle_states will be zero */
14529c7b185aSAkshay Adiga 	nr_pnv_idle_states = 0;
145310d91611SNicholas Piggin 	supported_cpuidle_states = 0;
145410d91611SNicholas Piggin 
1455bcef83a0SShreyas B. Prabhu 	if (cpuidle_disable != IDLE_NO_OVERRIDE)
1456bcef83a0SShreyas B. Prabhu 		goto out;
14579c7b185aSAkshay Adiga 	rc = pnv_parse_cpuidle_dt();
14589c7b185aSAkshay Adiga 	if (rc)
14599c7b185aSAkshay Adiga 		return rc;
1460bcef83a0SShreyas B. Prabhu 	pnv_probe_idle_states();
1461bcef83a0SShreyas B. Prabhu 
146210d91611SNicholas Piggin 	if (!cpu_has_feature(CPU_FTR_ARCH_300)) {
1463d405a98cSShreyas B. Prabhu 		if (!(supported_cpuidle_states & OPAL_PM_SLEEP_ENABLED_ER1)) {
146410d91611SNicholas Piggin 			power7_fastsleep_workaround_entry = false;
146510d91611SNicholas Piggin 			power7_fastsleep_workaround_exit = false;
14665703d2f4SShreyas B. Prabhu 		} else {
14675703d2f4SShreyas B. Prabhu 			/*
14685703d2f4SShreyas B. Prabhu 			 * OPAL_PM_SLEEP_ENABLED_ER1 is set. It indicates that
14695703d2f4SShreyas B. Prabhu 			 * workaround is needed to use fastsleep. Provide sysfs
147010d91611SNicholas Piggin 			 * control to choose how this workaround has to be
147110d91611SNicholas Piggin 			 * applied.
14725703d2f4SShreyas B. Prabhu 			 */
14735703d2f4SShreyas B. Prabhu 			device_create_file(cpu_subsys.dev_root,
14745703d2f4SShreyas B. Prabhu 				&dev_attr_fastsleep_workaround_applyonce);
1475d405a98cSShreyas B. Prabhu 		}
14765703d2f4SShreyas B. Prabhu 
147710d91611SNicholas Piggin 		update_subcore_sibling_mask();
14785593e303SShreyas B. Prabhu 
147910d91611SNicholas Piggin 		if (supported_cpuidle_states & OPAL_PM_NAP_ENABLED) {
14805593e303SShreyas B. Prabhu 			ppc_md.power_save = power7_idle;
148110d91611SNicholas Piggin 			power7_offline_type = PNV_THREAD_NAP;
148210d91611SNicholas Piggin 		}
148310d91611SNicholas Piggin 
148410d91611SNicholas Piggin 		if ((supported_cpuidle_states & OPAL_PM_WINKLE_ENABLED) &&
148510d91611SNicholas Piggin 			   (supported_cpuidle_states & OPAL_PM_LOSE_FULL_CONTEXT))
148610d91611SNicholas Piggin 			power7_offline_type = PNV_THREAD_WINKLE;
148710d91611SNicholas Piggin 		else if ((supported_cpuidle_states & OPAL_PM_SLEEP_ENABLED) ||
148810d91611SNicholas Piggin 			   (supported_cpuidle_states & OPAL_PM_SLEEP_ENABLED_ER1))
148910d91611SNicholas Piggin 			power7_offline_type = PNV_THREAD_SLEEP;
149010d91611SNicholas Piggin 	}
149110d91611SNicholas Piggin 
149210d91611SNicholas Piggin 	if (supported_cpuidle_states & OPAL_PM_LOSE_FULL_CONTEXT) {
149310d91611SNicholas Piggin 		if (pnv_save_sprs_for_deep_states())
149410d91611SNicholas Piggin 			pnv_disable_deep_states();
149510d91611SNicholas Piggin 	}
1496bcef83a0SShreyas B. Prabhu 
1497d405a98cSShreyas B. Prabhu out:
1498d405a98cSShreyas B. Prabhu 	return 0;
1499d405a98cSShreyas B. Prabhu }
15004bece972SMichael Ellerman machine_subsys_initcall(powernv, pnv_init_idle_states);
1501