1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 * PowerPC version 4 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 5 * 6 * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au) 7 * and Cort Dougan (PReP) (cort@cs.nmt.edu) 8 * Copyright (C) 1996 Paul Mackerras 9 * PPC44x/36-bit changes by Matt Porter (mporter@mvista.com) 10 * 11 * Derived from "arch/i386/mm/init.c" 12 * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds 13 */ 14 15 #include <linux/export.h> 16 #include <linux/sched.h> 17 #include <linux/kernel.h> 18 #include <linux/errno.h> 19 #include <linux/string.h> 20 #include <linux/gfp.h> 21 #include <linux/types.h> 22 #include <linux/mm.h> 23 #include <linux/stddef.h> 24 #include <linux/init.h> 25 #include <linux/memblock.h> 26 #include <linux/highmem.h> 27 #include <linux/initrd.h> 28 #include <linux/pagemap.h> 29 #include <linux/suspend.h> 30 #include <linux/hugetlb.h> 31 #include <linux/slab.h> 32 #include <linux/vmalloc.h> 33 #include <linux/memremap.h> 34 #include <linux/dma-direct.h> 35 #include <linux/kprobes.h> 36 37 #include <asm/prom.h> 38 #include <asm/io.h> 39 #include <asm/mmu_context.h> 40 #include <asm/mmu.h> 41 #include <asm/smp.h> 42 #include <asm/machdep.h> 43 #include <asm/btext.h> 44 #include <asm/tlb.h> 45 #include <asm/sections.h> 46 #include <asm/sparsemem.h> 47 #include <asm/vdso.h> 48 #include <asm/fixmap.h> 49 #include <asm/swiotlb.h> 50 #include <asm/rtas.h> 51 #include <asm/kasan.h> 52 #include <asm/svm.h> 53 #include <asm/mmzone.h> 54 55 #include <mm/mmu_decl.h> 56 57 static DEFINE_MUTEX(linear_mapping_mutex); 58 unsigned long long memory_limit; 59 bool init_mem_is_free; 60 61 pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn, 62 unsigned long size, pgprot_t vma_prot) 63 { 64 if (ppc_md.phys_mem_access_prot) 65 return ppc_md.phys_mem_access_prot(file, pfn, size, vma_prot); 66 67 if (!page_is_ram(pfn)) 68 vma_prot = pgprot_noncached(vma_prot); 69 70 return vma_prot; 71 } 72 EXPORT_SYMBOL(phys_mem_access_prot); 73 74 #ifdef CONFIG_MEMORY_HOTPLUG 75 76 #ifdef CONFIG_NUMA 77 int memory_add_physaddr_to_nid(u64 start) 78 { 79 return hot_add_scn_to_nid(start); 80 } 81 #endif 82 83 int __weak create_section_mapping(unsigned long start, unsigned long end, 84 int nid, pgprot_t prot) 85 { 86 return -ENODEV; 87 } 88 89 int __weak remove_section_mapping(unsigned long start, unsigned long end) 90 { 91 return -ENODEV; 92 } 93 94 int __ref arch_create_linear_mapping(int nid, u64 start, u64 size, 95 struct mhp_params *params) 96 { 97 int rc; 98 99 start = (unsigned long)__va(start); 100 mutex_lock(&linear_mapping_mutex); 101 rc = create_section_mapping(start, start + size, nid, 102 params->pgprot); 103 mutex_unlock(&linear_mapping_mutex); 104 if (rc) { 105 pr_warn("Unable to create linear mapping for 0x%llx..0x%llx: %d\n", 106 start, start + size, rc); 107 return -EFAULT; 108 } 109 return 0; 110 } 111 112 void __ref arch_remove_linear_mapping(u64 start, u64 size) 113 { 114 int ret; 115 116 /* Remove htab bolted mappings for this section of memory */ 117 start = (unsigned long)__va(start); 118 119 mutex_lock(&linear_mapping_mutex); 120 ret = remove_section_mapping(start, start + size); 121 mutex_unlock(&linear_mapping_mutex); 122 if (ret) 123 pr_warn("Unable to remove linear mapping for 0x%llx..0x%llx: %d\n", 124 start, start + size, ret); 125 126 /* Ensure all vmalloc mappings are flushed in case they also 127 * hit that section of memory 128 */ 129 vm_unmap_aliases(); 130 } 131 132 int __ref arch_add_memory(int nid, u64 start, u64 size, 133 struct mhp_params *params) 134 { 135 unsigned long start_pfn = start >> PAGE_SHIFT; 136 unsigned long nr_pages = size >> PAGE_SHIFT; 137 int rc; 138 139 rc = arch_create_linear_mapping(nid, start, size, params); 140 if (rc) 141 return rc; 142 rc = __add_pages(nid, start_pfn, nr_pages, params); 143 if (rc) 144 arch_remove_linear_mapping(start, size); 145 return rc; 146 } 147 148 void __ref arch_remove_memory(int nid, u64 start, u64 size, 149 struct vmem_altmap *altmap) 150 { 151 unsigned long start_pfn = start >> PAGE_SHIFT; 152 unsigned long nr_pages = size >> PAGE_SHIFT; 153 154 __remove_pages(start_pfn, nr_pages, altmap); 155 arch_remove_linear_mapping(start, size); 156 } 157 #endif 158 159 #ifndef CONFIG_NEED_MULTIPLE_NODES 160 void __init mem_topology_setup(void) 161 { 162 max_low_pfn = max_pfn = memblock_end_of_DRAM() >> PAGE_SHIFT; 163 min_low_pfn = MEMORY_START >> PAGE_SHIFT; 164 #ifdef CONFIG_HIGHMEM 165 max_low_pfn = lowmem_end_addr >> PAGE_SHIFT; 166 #endif 167 168 /* Place all memblock_regions in the same node and merge contiguous 169 * memblock_regions 170 */ 171 memblock_set_node(0, PHYS_ADDR_MAX, &memblock.memory, 0); 172 } 173 174 void __init initmem_init(void) 175 { 176 sparse_init(); 177 } 178 179 /* mark pages that don't exist as nosave */ 180 static int __init mark_nonram_nosave(void) 181 { 182 unsigned long spfn, epfn, prev = 0; 183 int i; 184 185 for_each_mem_pfn_range(i, MAX_NUMNODES, &spfn, &epfn, NULL) { 186 if (prev && prev < spfn) 187 register_nosave_region(prev, spfn); 188 189 prev = epfn; 190 } 191 192 return 0; 193 } 194 #else /* CONFIG_NEED_MULTIPLE_NODES */ 195 static int __init mark_nonram_nosave(void) 196 { 197 return 0; 198 } 199 #endif 200 201 /* 202 * Zones usage: 203 * 204 * We setup ZONE_DMA to be 31-bits on all platforms and ZONE_NORMAL to be 205 * everything else. GFP_DMA32 page allocations automatically fall back to 206 * ZONE_DMA. 207 * 208 * By using 31-bit unconditionally, we can exploit zone_dma_bits to inform the 209 * generic DMA mapping code. 32-bit only devices (if not handled by an IOMMU 210 * anyway) will take a first dip into ZONE_NORMAL and get otherwise served by 211 * ZONE_DMA. 212 */ 213 static unsigned long max_zone_pfns[MAX_NR_ZONES]; 214 215 /* 216 * paging_init() sets up the page tables - in fact we've already done this. 217 */ 218 void __init paging_init(void) 219 { 220 unsigned long long total_ram = memblock_phys_mem_size(); 221 phys_addr_t top_of_ram = memblock_end_of_DRAM(); 222 223 #ifdef CONFIG_HIGHMEM 224 unsigned long v = __fix_to_virt(FIX_KMAP_END); 225 unsigned long end = __fix_to_virt(FIX_KMAP_BEGIN); 226 227 for (; v < end; v += PAGE_SIZE) 228 map_kernel_page(v, 0, __pgprot(0)); /* XXX gross */ 229 230 map_kernel_page(PKMAP_BASE, 0, __pgprot(0)); /* XXX gross */ 231 pkmap_page_table = virt_to_kpte(PKMAP_BASE); 232 #endif /* CONFIG_HIGHMEM */ 233 234 printk(KERN_DEBUG "Top of RAM: 0x%llx, Total RAM: 0x%llx\n", 235 (unsigned long long)top_of_ram, total_ram); 236 printk(KERN_DEBUG "Memory hole size: %ldMB\n", 237 (long int)((top_of_ram - total_ram) >> 20)); 238 239 /* 240 * Allow 30-bit DMA for very limited Broadcom wifi chips on many 241 * powerbooks. 242 */ 243 if (IS_ENABLED(CONFIG_PPC32)) 244 zone_dma_bits = 30; 245 else 246 zone_dma_bits = 31; 247 248 #ifdef CONFIG_ZONE_DMA 249 max_zone_pfns[ZONE_DMA] = min(max_low_pfn, 250 1UL << (zone_dma_bits - PAGE_SHIFT)); 251 #endif 252 max_zone_pfns[ZONE_NORMAL] = max_low_pfn; 253 #ifdef CONFIG_HIGHMEM 254 max_zone_pfns[ZONE_HIGHMEM] = max_pfn; 255 #endif 256 257 free_area_init(max_zone_pfns); 258 259 mark_nonram_nosave(); 260 } 261 262 void __init mem_init(void) 263 { 264 /* 265 * book3s is limited to 16 page sizes due to encoding this in 266 * a 4-bit field for slices. 267 */ 268 BUILD_BUG_ON(MMU_PAGE_COUNT > 16); 269 270 #ifdef CONFIG_SWIOTLB 271 /* 272 * Some platforms (e.g. 85xx) limit DMA-able memory way below 273 * 4G. We force memblock to bottom-up mode to ensure that the 274 * memory allocated in swiotlb_init() is DMA-able. 275 * As it's the last memblock allocation, no need to reset it 276 * back to to-down. 277 */ 278 memblock_set_bottom_up(true); 279 if (is_secure_guest()) 280 svm_swiotlb_init(); 281 else 282 swiotlb_init(0); 283 #endif 284 285 high_memory = (void *) __va(max_low_pfn * PAGE_SIZE); 286 set_max_mapnr(max_pfn); 287 288 kasan_late_init(); 289 290 memblock_free_all(); 291 292 #ifdef CONFIG_HIGHMEM 293 { 294 unsigned long pfn, highmem_mapnr; 295 296 highmem_mapnr = lowmem_end_addr >> PAGE_SHIFT; 297 for (pfn = highmem_mapnr; pfn < max_mapnr; ++pfn) { 298 phys_addr_t paddr = (phys_addr_t)pfn << PAGE_SHIFT; 299 struct page *page = pfn_to_page(pfn); 300 if (!memblock_is_reserved(paddr)) 301 free_highmem_page(page); 302 } 303 } 304 #endif /* CONFIG_HIGHMEM */ 305 306 #if defined(CONFIG_PPC_FSL_BOOK3E) && !defined(CONFIG_SMP) 307 /* 308 * If smp is enabled, next_tlbcam_idx is initialized in the cpu up 309 * functions.... do it here for the non-smp case. 310 */ 311 per_cpu(next_tlbcam_idx, smp_processor_id()) = 312 (mfspr(SPRN_TLB1CFG) & TLBnCFG_N_ENTRY) - 1; 313 #endif 314 315 #ifdef CONFIG_PPC32 316 pr_info("Kernel virtual memory layout:\n"); 317 #ifdef CONFIG_KASAN 318 pr_info(" * 0x%08lx..0x%08lx : kasan shadow mem\n", 319 KASAN_SHADOW_START, KASAN_SHADOW_END); 320 #endif 321 pr_info(" * 0x%08lx..0x%08lx : fixmap\n", FIXADDR_START, FIXADDR_TOP); 322 #ifdef CONFIG_HIGHMEM 323 pr_info(" * 0x%08lx..0x%08lx : highmem PTEs\n", 324 PKMAP_BASE, PKMAP_ADDR(LAST_PKMAP)); 325 #endif /* CONFIG_HIGHMEM */ 326 if (ioremap_bot != IOREMAP_TOP) 327 pr_info(" * 0x%08lx..0x%08lx : early ioremap\n", 328 ioremap_bot, IOREMAP_TOP); 329 pr_info(" * 0x%08lx..0x%08lx : vmalloc & ioremap\n", 330 VMALLOC_START, VMALLOC_END); 331 #endif /* CONFIG_PPC32 */ 332 } 333 334 void free_initmem(void) 335 { 336 ppc_md.progress = ppc_printk_progress; 337 mark_initmem_nx(); 338 init_mem_is_free = true; 339 free_initmem_default(POISON_FREE_INITMEM); 340 } 341 342 /** 343 * flush_coherent_icache() - if a CPU has a coherent icache, flush it 344 * @addr: The base address to use (can be any valid address, the whole cache will be flushed) 345 * Return true if the cache was flushed, false otherwise 346 */ 347 static inline bool flush_coherent_icache(unsigned long addr) 348 { 349 /* 350 * For a snooping icache, we still need a dummy icbi to purge all the 351 * prefetched instructions from the ifetch buffers. We also need a sync 352 * before the icbi to order the the actual stores to memory that might 353 * have modified instructions with the icbi. 354 */ 355 if (cpu_has_feature(CPU_FTR_COHERENT_ICACHE)) { 356 mb(); /* sync */ 357 allow_read_from_user((const void __user *)addr, L1_CACHE_BYTES); 358 icbi((void *)addr); 359 prevent_read_from_user((const void __user *)addr, L1_CACHE_BYTES); 360 mb(); /* sync */ 361 isync(); 362 return true; 363 } 364 365 return false; 366 } 367 368 /** 369 * invalidate_icache_range() - Flush the icache by issuing icbi across an address range 370 * @start: the start address 371 * @stop: the stop address (exclusive) 372 */ 373 static void invalidate_icache_range(unsigned long start, unsigned long stop) 374 { 375 unsigned long shift = l1_icache_shift(); 376 unsigned long bytes = l1_icache_bytes(); 377 char *addr = (char *)(start & ~(bytes - 1)); 378 unsigned long size = stop - (unsigned long)addr + (bytes - 1); 379 unsigned long i; 380 381 for (i = 0; i < size >> shift; i++, addr += bytes) 382 icbi(addr); 383 384 mb(); /* sync */ 385 isync(); 386 } 387 388 /** 389 * flush_icache_range: Write any modified data cache blocks out to memory 390 * and invalidate the corresponding blocks in the instruction cache 391 * 392 * Generic code will call this after writing memory, before executing from it. 393 * 394 * @start: the start address 395 * @stop: the stop address (exclusive) 396 */ 397 void flush_icache_range(unsigned long start, unsigned long stop) 398 { 399 if (flush_coherent_icache(start)) 400 return; 401 402 clean_dcache_range(start, stop); 403 404 if (IS_ENABLED(CONFIG_44x)) { 405 /* 406 * Flash invalidate on 44x because we are passed kmapped 407 * addresses and this doesn't work for userspace pages due to 408 * the virtually tagged icache. 409 */ 410 iccci((void *)start); 411 mb(); /* sync */ 412 isync(); 413 } else 414 invalidate_icache_range(start, stop); 415 } 416 EXPORT_SYMBOL(flush_icache_range); 417 418 #if !defined(CONFIG_PPC_8xx) && !defined(CONFIG_PPC64) 419 /** 420 * flush_dcache_icache_phys() - Flush a page by it's physical address 421 * @physaddr: the physical address of the page 422 */ 423 static void flush_dcache_icache_phys(unsigned long physaddr) 424 { 425 unsigned long bytes = l1_dcache_bytes(); 426 unsigned long nb = PAGE_SIZE / bytes; 427 unsigned long addr = physaddr & PAGE_MASK; 428 unsigned long msr, msr0; 429 unsigned long loop1 = addr, loop2 = addr; 430 431 msr0 = mfmsr(); 432 msr = msr0 & ~MSR_DR; 433 /* 434 * This must remain as ASM to prevent potential memory accesses 435 * while the data MMU is disabled 436 */ 437 asm volatile( 438 " mtctr %2;\n" 439 " mtmsr %3;\n" 440 " isync;\n" 441 "0: dcbst 0, %0;\n" 442 " addi %0, %0, %4;\n" 443 " bdnz 0b;\n" 444 " sync;\n" 445 " mtctr %2;\n" 446 "1: icbi 0, %1;\n" 447 " addi %1, %1, %4;\n" 448 " bdnz 1b;\n" 449 " sync;\n" 450 " mtmsr %5;\n" 451 " isync;\n" 452 : "+&r" (loop1), "+&r" (loop2) 453 : "r" (nb), "r" (msr), "i" (bytes), "r" (msr0) 454 : "ctr", "memory"); 455 } 456 NOKPROBE_SYMBOL(flush_dcache_icache_phys) 457 #endif // !defined(CONFIG_PPC_8xx) && !defined(CONFIG_PPC64) 458 459 /* 460 * This is called when a page has been modified by the kernel. 461 * It just marks the page as not i-cache clean. We do the i-cache 462 * flush later when the page is given to a user process, if necessary. 463 */ 464 void flush_dcache_page(struct page *page) 465 { 466 if (cpu_has_feature(CPU_FTR_COHERENT_ICACHE)) 467 return; 468 /* avoid an atomic op if possible */ 469 if (test_bit(PG_dcache_clean, &page->flags)) 470 clear_bit(PG_dcache_clean, &page->flags); 471 } 472 EXPORT_SYMBOL(flush_dcache_page); 473 474 static void flush_dcache_icache_hugepage(struct page *page) 475 { 476 int i; 477 void *start; 478 479 BUG_ON(!PageCompound(page)); 480 481 for (i = 0; i < compound_nr(page); i++) { 482 if (!PageHighMem(page)) { 483 __flush_dcache_icache(page_address(page+i)); 484 } else { 485 start = kmap_atomic(page+i); 486 __flush_dcache_icache(start); 487 kunmap_atomic(start); 488 } 489 } 490 } 491 492 void flush_dcache_icache_page(struct page *page) 493 { 494 495 if (PageCompound(page)) 496 return flush_dcache_icache_hugepage(page); 497 498 #if defined(CONFIG_PPC_8xx) || defined(CONFIG_PPC64) 499 /* On 8xx there is no need to kmap since highmem is not supported */ 500 __flush_dcache_icache(page_address(page)); 501 #else 502 if (IS_ENABLED(CONFIG_BOOKE) || sizeof(phys_addr_t) > sizeof(void *)) { 503 void *start = kmap_atomic(page); 504 __flush_dcache_icache(start); 505 kunmap_atomic(start); 506 } else { 507 unsigned long addr = page_to_pfn(page) << PAGE_SHIFT; 508 509 if (flush_coherent_icache(addr)) 510 return; 511 flush_dcache_icache_phys(addr); 512 } 513 #endif 514 } 515 EXPORT_SYMBOL(flush_dcache_icache_page); 516 517 /** 518 * __flush_dcache_icache(): Flush a particular page from the data cache to RAM. 519 * Note: this is necessary because the instruction cache does *not* 520 * snoop from the data cache. 521 * 522 * @page: the address of the page to flush 523 */ 524 void __flush_dcache_icache(void *p) 525 { 526 unsigned long addr = (unsigned long)p; 527 528 if (flush_coherent_icache(addr)) 529 return; 530 531 clean_dcache_range(addr, addr + PAGE_SIZE); 532 533 /* 534 * We don't flush the icache on 44x. Those have a virtual icache and we 535 * don't have access to the virtual address here (it's not the page 536 * vaddr but where it's mapped in user space). The flushing of the 537 * icache on these is handled elsewhere, when a change in the address 538 * space occurs, before returning to user space. 539 */ 540 541 if (mmu_has_feature(MMU_FTR_TYPE_44x)) 542 return; 543 544 invalidate_icache_range(addr, addr + PAGE_SIZE); 545 } 546 547 void clear_user_page(void *page, unsigned long vaddr, struct page *pg) 548 { 549 clear_page(page); 550 551 /* 552 * We shouldn't have to do this, but some versions of glibc 553 * require it (ld.so assumes zero filled pages are icache clean) 554 * - Anton 555 */ 556 flush_dcache_page(pg); 557 } 558 EXPORT_SYMBOL(clear_user_page); 559 560 void copy_user_page(void *vto, void *vfrom, unsigned long vaddr, 561 struct page *pg) 562 { 563 copy_page(vto, vfrom); 564 565 /* 566 * We should be able to use the following optimisation, however 567 * there are two problems. 568 * Firstly a bug in some versions of binutils meant PLT sections 569 * were not marked executable. 570 * Secondly the first word in the GOT section is blrl, used 571 * to establish the GOT address. Until recently the GOT was 572 * not marked executable. 573 * - Anton 574 */ 575 #if 0 576 if (!vma->vm_file && ((vma->vm_flags & VM_EXEC) == 0)) 577 return; 578 #endif 579 580 flush_dcache_page(pg); 581 } 582 583 void flush_icache_user_page(struct vm_area_struct *vma, struct page *page, 584 unsigned long addr, int len) 585 { 586 unsigned long maddr; 587 588 maddr = (unsigned long) kmap(page) + (addr & ~PAGE_MASK); 589 flush_icache_range(maddr, maddr + len); 590 kunmap(page); 591 } 592 593 /* 594 * System memory should not be in /proc/iomem but various tools expect it 595 * (eg kdump). 596 */ 597 static int __init add_system_ram_resources(void) 598 { 599 phys_addr_t start, end; 600 u64 i; 601 602 for_each_mem_range(i, &start, &end) { 603 struct resource *res; 604 605 res = kzalloc(sizeof(struct resource), GFP_KERNEL); 606 WARN_ON(!res); 607 608 if (res) { 609 res->name = "System RAM"; 610 res->start = start; 611 /* 612 * In memblock, end points to the first byte after 613 * the range while in resourses, end points to the 614 * last byte in the range. 615 */ 616 res->end = end - 1; 617 res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY; 618 WARN_ON(request_resource(&iomem_resource, res) < 0); 619 } 620 } 621 622 return 0; 623 } 624 subsys_initcall(add_system_ram_resources); 625 626 #ifdef CONFIG_STRICT_DEVMEM 627 /* 628 * devmem_is_allowed(): check to see if /dev/mem access to a certain address 629 * is valid. The argument is a physical page number. 630 * 631 * Access has to be given to non-kernel-ram areas as well, these contain the 632 * PCI mmio resources as well as potential bios/acpi data regions. 633 */ 634 int devmem_is_allowed(unsigned long pfn) 635 { 636 if (page_is_rtas_user_buf(pfn)) 637 return 1; 638 if (iomem_is_exclusive(PFN_PHYS(pfn))) 639 return 0; 640 if (!page_is_ram(pfn)) 641 return 1; 642 return 0; 643 } 644 #endif /* CONFIG_STRICT_DEVMEM */ 645 646 /* 647 * This is defined in kernel/resource.c but only powerpc needs to export it, for 648 * the EHEA driver. Drop this when drivers/net/ethernet/ibm/ehea is removed. 649 */ 650 EXPORT_SYMBOL_GPL(walk_system_ram_range); 651