xref: /linux/arch/powerpc/mm/mem.c (revision 872d11bca9c29ed19595c993b9f552ffe9b63dcb)
1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  *  PowerPC version
4  *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
5  *
6  *  Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
7  *  and Cort Dougan (PReP) (cort@cs.nmt.edu)
8  *    Copyright (C) 1996 Paul Mackerras
9  *  PPC44x/36-bit changes by Matt Porter (mporter@mvista.com)
10  *
11  *  Derived from "arch/i386/mm/init.c"
12  *    Copyright (C) 1991, 1992, 1993, 1994  Linus Torvalds
13  */
14 
15 #include <linux/export.h>
16 #include <linux/sched.h>
17 #include <linux/kernel.h>
18 #include <linux/errno.h>
19 #include <linux/string.h>
20 #include <linux/gfp.h>
21 #include <linux/types.h>
22 #include <linux/mm.h>
23 #include <linux/stddef.h>
24 #include <linux/init.h>
25 #include <linux/memblock.h>
26 #include <linux/highmem.h>
27 #include <linux/initrd.h>
28 #include <linux/pagemap.h>
29 #include <linux/suspend.h>
30 #include <linux/hugetlb.h>
31 #include <linux/slab.h>
32 #include <linux/vmalloc.h>
33 #include <linux/memremap.h>
34 #include <linux/dma-direct.h>
35 #include <linux/kprobes.h>
36 
37 #include <asm/pgalloc.h>
38 #include <asm/prom.h>
39 #include <asm/io.h>
40 #include <asm/mmu_context.h>
41 #include <asm/mmu.h>
42 #include <asm/smp.h>
43 #include <asm/machdep.h>
44 #include <asm/btext.h>
45 #include <asm/tlb.h>
46 #include <asm/sections.h>
47 #include <asm/sparsemem.h>
48 #include <asm/vdso.h>
49 #include <asm/fixmap.h>
50 #include <asm/swiotlb.h>
51 #include <asm/rtas.h>
52 #include <asm/kasan.h>
53 
54 #include <mm/mmu_decl.h>
55 
56 #ifndef CPU_FTR_COHERENT_ICACHE
57 #define CPU_FTR_COHERENT_ICACHE	0	/* XXX for now */
58 #define CPU_FTR_NOEXECUTE	0
59 #endif
60 
61 unsigned long long memory_limit;
62 bool init_mem_is_free;
63 
64 #ifdef CONFIG_HIGHMEM
65 pte_t *kmap_pte;
66 EXPORT_SYMBOL(kmap_pte);
67 #endif
68 
69 pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
70 			      unsigned long size, pgprot_t vma_prot)
71 {
72 	if (ppc_md.phys_mem_access_prot)
73 		return ppc_md.phys_mem_access_prot(file, pfn, size, vma_prot);
74 
75 	if (!page_is_ram(pfn))
76 		vma_prot = pgprot_noncached(vma_prot);
77 
78 	return vma_prot;
79 }
80 EXPORT_SYMBOL(phys_mem_access_prot);
81 
82 #ifdef CONFIG_MEMORY_HOTPLUG
83 
84 #ifdef CONFIG_NUMA
85 int memory_add_physaddr_to_nid(u64 start)
86 {
87 	return hot_add_scn_to_nid(start);
88 }
89 #endif
90 
91 int __weak create_section_mapping(unsigned long start, unsigned long end,
92 				  int nid, pgprot_t prot)
93 {
94 	return -ENODEV;
95 }
96 
97 int __weak remove_section_mapping(unsigned long start, unsigned long end)
98 {
99 	return -ENODEV;
100 }
101 
102 #define FLUSH_CHUNK_SIZE SZ_1G
103 /**
104  * flush_dcache_range_chunked(): Write any modified data cache blocks out to
105  * memory and invalidate them, in chunks of up to FLUSH_CHUNK_SIZE
106  * Does not invalidate the corresponding instruction cache blocks.
107  *
108  * @start: the start address
109  * @stop: the stop address (exclusive)
110  * @chunk: the max size of the chunks
111  */
112 static void flush_dcache_range_chunked(unsigned long start, unsigned long stop,
113 				       unsigned long chunk)
114 {
115 	unsigned long i;
116 
117 	for (i = start; i < stop; i += chunk) {
118 		flush_dcache_range(i, min(stop, i + chunk));
119 		cond_resched();
120 	}
121 }
122 
123 int __ref arch_add_memory(int nid, u64 start, u64 size,
124 			  struct mhp_params *params)
125 {
126 	unsigned long start_pfn = start >> PAGE_SHIFT;
127 	unsigned long nr_pages = size >> PAGE_SHIFT;
128 	int rc;
129 
130 	start = (unsigned long)__va(start);
131 	rc = create_section_mapping(start, start + size, nid,
132 				    params->pgprot);
133 	if (rc) {
134 		pr_warn("Unable to create mapping for hot added memory 0x%llx..0x%llx: %d\n",
135 			start, start + size, rc);
136 		return -EFAULT;
137 	}
138 
139 	return __add_pages(nid, start_pfn, nr_pages, params);
140 }
141 
142 void __ref arch_remove_memory(int nid, u64 start, u64 size,
143 			     struct vmem_altmap *altmap)
144 {
145 	unsigned long start_pfn = start >> PAGE_SHIFT;
146 	unsigned long nr_pages = size >> PAGE_SHIFT;
147 	int ret;
148 
149 	__remove_pages(start_pfn, nr_pages, altmap);
150 
151 	/* Remove htab bolted mappings for this section of memory */
152 	start = (unsigned long)__va(start);
153 	flush_dcache_range_chunked(start, start + size, FLUSH_CHUNK_SIZE);
154 
155 	ret = remove_section_mapping(start, start + size);
156 	WARN_ON_ONCE(ret);
157 
158 	/* Ensure all vmalloc mappings are flushed in case they also
159 	 * hit that section of memory
160 	 */
161 	vm_unmap_aliases();
162 }
163 #endif
164 
165 #ifndef CONFIG_NEED_MULTIPLE_NODES
166 void __init mem_topology_setup(void)
167 {
168 	max_low_pfn = max_pfn = memblock_end_of_DRAM() >> PAGE_SHIFT;
169 	min_low_pfn = MEMORY_START >> PAGE_SHIFT;
170 #ifdef CONFIG_HIGHMEM
171 	max_low_pfn = lowmem_end_addr >> PAGE_SHIFT;
172 #endif
173 
174 	/* Place all memblock_regions in the same node and merge contiguous
175 	 * memblock_regions
176 	 */
177 	memblock_set_node(0, PHYS_ADDR_MAX, &memblock.memory, 0);
178 }
179 
180 void __init initmem_init(void)
181 {
182 	/* XXX need to clip this if using highmem? */
183 	sparse_memory_present_with_active_regions(0);
184 	sparse_init();
185 }
186 
187 /* mark pages that don't exist as nosave */
188 static int __init mark_nonram_nosave(void)
189 {
190 	struct memblock_region *reg, *prev = NULL;
191 
192 	for_each_memblock(memory, reg) {
193 		if (prev &&
194 		    memblock_region_memory_end_pfn(prev) < memblock_region_memory_base_pfn(reg))
195 			register_nosave_region(memblock_region_memory_end_pfn(prev),
196 					       memblock_region_memory_base_pfn(reg));
197 		prev = reg;
198 	}
199 	return 0;
200 }
201 #else /* CONFIG_NEED_MULTIPLE_NODES */
202 static int __init mark_nonram_nosave(void)
203 {
204 	return 0;
205 }
206 #endif
207 
208 /*
209  * Zones usage:
210  *
211  * We setup ZONE_DMA to be 31-bits on all platforms and ZONE_NORMAL to be
212  * everything else. GFP_DMA32 page allocations automatically fall back to
213  * ZONE_DMA.
214  *
215  * By using 31-bit unconditionally, we can exploit zone_dma_bits to inform the
216  * generic DMA mapping code.  32-bit only devices (if not handled by an IOMMU
217  * anyway) will take a first dip into ZONE_NORMAL and get otherwise served by
218  * ZONE_DMA.
219  */
220 static unsigned long max_zone_pfns[MAX_NR_ZONES];
221 
222 /*
223  * paging_init() sets up the page tables - in fact we've already done this.
224  */
225 void __init paging_init(void)
226 {
227 	unsigned long long total_ram = memblock_phys_mem_size();
228 	phys_addr_t top_of_ram = memblock_end_of_DRAM();
229 
230 #ifdef CONFIG_HIGHMEM
231 	unsigned long v = __fix_to_virt(FIX_KMAP_END);
232 	unsigned long end = __fix_to_virt(FIX_KMAP_BEGIN);
233 
234 	for (; v < end; v += PAGE_SIZE)
235 		map_kernel_page(v, 0, __pgprot(0)); /* XXX gross */
236 
237 	map_kernel_page(PKMAP_BASE, 0, __pgprot(0));	/* XXX gross */
238 	pkmap_page_table = virt_to_kpte(PKMAP_BASE);
239 
240 	kmap_pte = virt_to_kpte(__fix_to_virt(FIX_KMAP_BEGIN));
241 #endif /* CONFIG_HIGHMEM */
242 
243 	printk(KERN_DEBUG "Top of RAM: 0x%llx, Total RAM: 0x%llx\n",
244 	       (unsigned long long)top_of_ram, total_ram);
245 	printk(KERN_DEBUG "Memory hole size: %ldMB\n",
246 	       (long int)((top_of_ram - total_ram) >> 20));
247 
248 	/*
249 	 * Allow 30-bit DMA for very limited Broadcom wifi chips on many
250 	 * powerbooks.
251 	 */
252 	if (IS_ENABLED(CONFIG_PPC32))
253 		zone_dma_bits = 30;
254 	else
255 		zone_dma_bits = 31;
256 
257 #ifdef CONFIG_ZONE_DMA
258 	max_zone_pfns[ZONE_DMA]	= min(max_low_pfn,
259 				      1UL << (zone_dma_bits - PAGE_SHIFT));
260 #endif
261 	max_zone_pfns[ZONE_NORMAL] = max_low_pfn;
262 #ifdef CONFIG_HIGHMEM
263 	max_zone_pfns[ZONE_HIGHMEM] = max_pfn;
264 #endif
265 
266 	free_area_init(max_zone_pfns);
267 
268 	mark_nonram_nosave();
269 }
270 
271 void __init mem_init(void)
272 {
273 	/*
274 	 * book3s is limited to 16 page sizes due to encoding this in
275 	 * a 4-bit field for slices.
276 	 */
277 	BUILD_BUG_ON(MMU_PAGE_COUNT > 16);
278 
279 #ifdef CONFIG_SWIOTLB
280 	/*
281 	 * Some platforms (e.g. 85xx) limit DMA-able memory way below
282 	 * 4G. We force memblock to bottom-up mode to ensure that the
283 	 * memory allocated in swiotlb_init() is DMA-able.
284 	 * As it's the last memblock allocation, no need to reset it
285 	 * back to to-down.
286 	 */
287 	memblock_set_bottom_up(true);
288 	swiotlb_init(0);
289 #endif
290 
291 	high_memory = (void *) __va(max_low_pfn * PAGE_SIZE);
292 	set_max_mapnr(max_pfn);
293 
294 	kasan_late_init();
295 
296 	memblock_free_all();
297 
298 #ifdef CONFIG_HIGHMEM
299 	{
300 		unsigned long pfn, highmem_mapnr;
301 
302 		highmem_mapnr = lowmem_end_addr >> PAGE_SHIFT;
303 		for (pfn = highmem_mapnr; pfn < max_mapnr; ++pfn) {
304 			phys_addr_t paddr = (phys_addr_t)pfn << PAGE_SHIFT;
305 			struct page *page = pfn_to_page(pfn);
306 			if (!memblock_is_reserved(paddr))
307 				free_highmem_page(page);
308 		}
309 	}
310 #endif /* CONFIG_HIGHMEM */
311 
312 #if defined(CONFIG_PPC_FSL_BOOK3E) && !defined(CONFIG_SMP)
313 	/*
314 	 * If smp is enabled, next_tlbcam_idx is initialized in the cpu up
315 	 * functions.... do it here for the non-smp case.
316 	 */
317 	per_cpu(next_tlbcam_idx, smp_processor_id()) =
318 		(mfspr(SPRN_TLB1CFG) & TLBnCFG_N_ENTRY) - 1;
319 #endif
320 
321 	mem_init_print_info(NULL);
322 #ifdef CONFIG_PPC32
323 	pr_info("Kernel virtual memory layout:\n");
324 #ifdef CONFIG_KASAN
325 	pr_info("  * 0x%08lx..0x%08lx  : kasan shadow mem\n",
326 		KASAN_SHADOW_START, KASAN_SHADOW_END);
327 #endif
328 	pr_info("  * 0x%08lx..0x%08lx  : fixmap\n", FIXADDR_START, FIXADDR_TOP);
329 #ifdef CONFIG_HIGHMEM
330 	pr_info("  * 0x%08lx..0x%08lx  : highmem PTEs\n",
331 		PKMAP_BASE, PKMAP_ADDR(LAST_PKMAP));
332 #endif /* CONFIG_HIGHMEM */
333 	if (ioremap_bot != IOREMAP_TOP)
334 		pr_info("  * 0x%08lx..0x%08lx  : early ioremap\n",
335 			ioremap_bot, IOREMAP_TOP);
336 	pr_info("  * 0x%08lx..0x%08lx  : vmalloc & ioremap\n",
337 		VMALLOC_START, VMALLOC_END);
338 #endif /* CONFIG_PPC32 */
339 }
340 
341 void free_initmem(void)
342 {
343 	ppc_md.progress = ppc_printk_progress;
344 	mark_initmem_nx();
345 	init_mem_is_free = true;
346 	free_initmem_default(POISON_FREE_INITMEM);
347 }
348 
349 /**
350  * flush_coherent_icache() - if a CPU has a coherent icache, flush it
351  * @addr: The base address to use (can be any valid address, the whole cache will be flushed)
352  * Return true if the cache was flushed, false otherwise
353  */
354 static inline bool flush_coherent_icache(unsigned long addr)
355 {
356 	/*
357 	 * For a snooping icache, we still need a dummy icbi to purge all the
358 	 * prefetched instructions from the ifetch buffers. We also need a sync
359 	 * before the icbi to order the the actual stores to memory that might
360 	 * have modified instructions with the icbi.
361 	 */
362 	if (cpu_has_feature(CPU_FTR_COHERENT_ICACHE)) {
363 		mb(); /* sync */
364 		allow_read_from_user((const void __user *)addr, L1_CACHE_BYTES);
365 		icbi((void *)addr);
366 		prevent_read_from_user((const void __user *)addr, L1_CACHE_BYTES);
367 		mb(); /* sync */
368 		isync();
369 		return true;
370 	}
371 
372 	return false;
373 }
374 
375 /**
376  * invalidate_icache_range() - Flush the icache by issuing icbi across an address range
377  * @start: the start address
378  * @stop: the stop address (exclusive)
379  */
380 static void invalidate_icache_range(unsigned long start, unsigned long stop)
381 {
382 	unsigned long shift = l1_icache_shift();
383 	unsigned long bytes = l1_icache_bytes();
384 	char *addr = (char *)(start & ~(bytes - 1));
385 	unsigned long size = stop - (unsigned long)addr + (bytes - 1);
386 	unsigned long i;
387 
388 	for (i = 0; i < size >> shift; i++, addr += bytes)
389 		icbi(addr);
390 
391 	mb(); /* sync */
392 	isync();
393 }
394 
395 /**
396  * flush_icache_range: Write any modified data cache blocks out to memory
397  * and invalidate the corresponding blocks in the instruction cache
398  *
399  * Generic code will call this after writing memory, before executing from it.
400  *
401  * @start: the start address
402  * @stop: the stop address (exclusive)
403  */
404 void flush_icache_range(unsigned long start, unsigned long stop)
405 {
406 	if (flush_coherent_icache(start))
407 		return;
408 
409 	clean_dcache_range(start, stop);
410 
411 	if (IS_ENABLED(CONFIG_44x)) {
412 		/*
413 		 * Flash invalidate on 44x because we are passed kmapped
414 		 * addresses and this doesn't work for userspace pages due to
415 		 * the virtually tagged icache.
416 		 */
417 		iccci((void *)start);
418 		mb(); /* sync */
419 		isync();
420 	} else
421 		invalidate_icache_range(start, stop);
422 }
423 EXPORT_SYMBOL(flush_icache_range);
424 
425 #if !defined(CONFIG_PPC_8xx) && !defined(CONFIG_PPC64)
426 /**
427  * flush_dcache_icache_phys() - Flush a page by it's physical address
428  * @physaddr: the physical address of the page
429  */
430 static void flush_dcache_icache_phys(unsigned long physaddr)
431 {
432 	unsigned long bytes = l1_dcache_bytes();
433 	unsigned long nb = PAGE_SIZE / bytes;
434 	unsigned long addr = physaddr & PAGE_MASK;
435 	unsigned long msr, msr0;
436 	unsigned long loop1 = addr, loop2 = addr;
437 
438 	msr0 = mfmsr();
439 	msr = msr0 & ~MSR_DR;
440 	/*
441 	 * This must remain as ASM to prevent potential memory accesses
442 	 * while the data MMU is disabled
443 	 */
444 	asm volatile(
445 		"   mtctr %2;\n"
446 		"   mtmsr %3;\n"
447 		"   isync;\n"
448 		"0: dcbst   0, %0;\n"
449 		"   addi    %0, %0, %4;\n"
450 		"   bdnz    0b;\n"
451 		"   sync;\n"
452 		"   mtctr %2;\n"
453 		"1: icbi    0, %1;\n"
454 		"   addi    %1, %1, %4;\n"
455 		"   bdnz    1b;\n"
456 		"   sync;\n"
457 		"   mtmsr %5;\n"
458 		"   isync;\n"
459 		: "+&r" (loop1), "+&r" (loop2)
460 		: "r" (nb), "r" (msr), "i" (bytes), "r" (msr0)
461 		: "ctr", "memory");
462 }
463 NOKPROBE_SYMBOL(flush_dcache_icache_phys)
464 #endif // !defined(CONFIG_PPC_8xx) && !defined(CONFIG_PPC64)
465 
466 /*
467  * This is called when a page has been modified by the kernel.
468  * It just marks the page as not i-cache clean.  We do the i-cache
469  * flush later when the page is given to a user process, if necessary.
470  */
471 void flush_dcache_page(struct page *page)
472 {
473 	if (cpu_has_feature(CPU_FTR_COHERENT_ICACHE))
474 		return;
475 	/* avoid an atomic op if possible */
476 	if (test_bit(PG_arch_1, &page->flags))
477 		clear_bit(PG_arch_1, &page->flags);
478 }
479 EXPORT_SYMBOL(flush_dcache_page);
480 
481 void flush_dcache_icache_page(struct page *page)
482 {
483 #ifdef CONFIG_HUGETLB_PAGE
484 	if (PageCompound(page)) {
485 		flush_dcache_icache_hugepage(page);
486 		return;
487 	}
488 #endif
489 #if defined(CONFIG_PPC_8xx) || defined(CONFIG_PPC64)
490 	/* On 8xx there is no need to kmap since highmem is not supported */
491 	__flush_dcache_icache(page_address(page));
492 #else
493 	if (IS_ENABLED(CONFIG_BOOKE) || sizeof(phys_addr_t) > sizeof(void *)) {
494 		void *start = kmap_atomic(page);
495 		__flush_dcache_icache(start);
496 		kunmap_atomic(start);
497 	} else {
498 		unsigned long addr = page_to_pfn(page) << PAGE_SHIFT;
499 
500 		if (flush_coherent_icache(addr))
501 			return;
502 		flush_dcache_icache_phys(addr);
503 	}
504 #endif
505 }
506 EXPORT_SYMBOL(flush_dcache_icache_page);
507 
508 /**
509  * __flush_dcache_icache(): Flush a particular page from the data cache to RAM.
510  * Note: this is necessary because the instruction cache does *not*
511  * snoop from the data cache.
512  *
513  * @page: the address of the page to flush
514  */
515 void __flush_dcache_icache(void *p)
516 {
517 	unsigned long addr = (unsigned long)p;
518 
519 	if (flush_coherent_icache(addr))
520 		return;
521 
522 	clean_dcache_range(addr, addr + PAGE_SIZE);
523 
524 	/*
525 	 * We don't flush the icache on 44x. Those have a virtual icache and we
526 	 * don't have access to the virtual address here (it's not the page
527 	 * vaddr but where it's mapped in user space). The flushing of the
528 	 * icache on these is handled elsewhere, when a change in the address
529 	 * space occurs, before returning to user space.
530 	 */
531 
532 	if (cpu_has_feature(MMU_FTR_TYPE_44x))
533 		return;
534 
535 	invalidate_icache_range(addr, addr + PAGE_SIZE);
536 }
537 
538 void clear_user_page(void *page, unsigned long vaddr, struct page *pg)
539 {
540 	clear_page(page);
541 
542 	/*
543 	 * We shouldn't have to do this, but some versions of glibc
544 	 * require it (ld.so assumes zero filled pages are icache clean)
545 	 * - Anton
546 	 */
547 	flush_dcache_page(pg);
548 }
549 EXPORT_SYMBOL(clear_user_page);
550 
551 void copy_user_page(void *vto, void *vfrom, unsigned long vaddr,
552 		    struct page *pg)
553 {
554 	copy_page(vto, vfrom);
555 
556 	/*
557 	 * We should be able to use the following optimisation, however
558 	 * there are two problems.
559 	 * Firstly a bug in some versions of binutils meant PLT sections
560 	 * were not marked executable.
561 	 * Secondly the first word in the GOT section is blrl, used
562 	 * to establish the GOT address. Until recently the GOT was
563 	 * not marked executable.
564 	 * - Anton
565 	 */
566 #if 0
567 	if (!vma->vm_file && ((vma->vm_flags & VM_EXEC) == 0))
568 		return;
569 #endif
570 
571 	flush_dcache_page(pg);
572 }
573 
574 void flush_icache_user_page(struct vm_area_struct *vma, struct page *page,
575 			     unsigned long addr, int len)
576 {
577 	unsigned long maddr;
578 
579 	maddr = (unsigned long) kmap(page) + (addr & ~PAGE_MASK);
580 	flush_icache_range(maddr, maddr + len);
581 	kunmap(page);
582 }
583 
584 /*
585  * System memory should not be in /proc/iomem but various tools expect it
586  * (eg kdump).
587  */
588 static int __init add_system_ram_resources(void)
589 {
590 	struct memblock_region *reg;
591 
592 	for_each_memblock(memory, reg) {
593 		struct resource *res;
594 		unsigned long base = reg->base;
595 		unsigned long size = reg->size;
596 
597 		res = kzalloc(sizeof(struct resource), GFP_KERNEL);
598 		WARN_ON(!res);
599 
600 		if (res) {
601 			res->name = "System RAM";
602 			res->start = base;
603 			res->end = base + size - 1;
604 			res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY;
605 			WARN_ON(request_resource(&iomem_resource, res) < 0);
606 		}
607 	}
608 
609 	return 0;
610 }
611 subsys_initcall(add_system_ram_resources);
612 
613 #ifdef CONFIG_STRICT_DEVMEM
614 /*
615  * devmem_is_allowed(): check to see if /dev/mem access to a certain address
616  * is valid. The argument is a physical page number.
617  *
618  * Access has to be given to non-kernel-ram areas as well, these contain the
619  * PCI mmio resources as well as potential bios/acpi data regions.
620  */
621 int devmem_is_allowed(unsigned long pfn)
622 {
623 	if (page_is_rtas_user_buf(pfn))
624 		return 1;
625 	if (iomem_is_exclusive(PFN_PHYS(pfn)))
626 		return 0;
627 	if (!page_is_ram(pfn))
628 		return 1;
629 	return 0;
630 }
631 #endif /* CONFIG_STRICT_DEVMEM */
632 
633 /*
634  * This is defined in kernel/resource.c but only powerpc needs to export it, for
635  * the EHEA driver. Drop this when drivers/net/ethernet/ibm/ehea is removed.
636  */
637 EXPORT_SYMBOL_GPL(walk_system_ram_range);
638