1/* 2 * This program is free software; you can redistribute it and/or modify 3 * it under the terms of the GNU General Public License, version 2, as 4 * published by the Free Software Foundation. 5 * 6 * This program is distributed in the hope that it will be useful, 7 * but WITHOUT ANY WARRANTY; without even the implied warranty of 8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9 * GNU General Public License for more details. 10 * 11 * You should have received a copy of the GNU General Public License 12 * along with this program; if not, write to the Free Software 13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14 * 15 * Copyright 2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com> 16 * 17 * Derived from book3s_interrupts.S, which is: 18 * Copyright SUSE Linux Products GmbH 2009 19 * 20 * Authors: Alexander Graf <agraf@suse.de> 21 */ 22 23#include <asm/ppc_asm.h> 24#include <asm/kvm_asm.h> 25#include <asm/reg.h> 26#include <asm/page.h> 27#include <asm/asm-offsets.h> 28#include <asm/exception-64s.h> 29#include <asm/ppc-opcode.h> 30 31/***************************************************************************** 32 * * 33 * Guest entry / exit code that is in kernel module memory (vmalloc) * 34 * * 35 ****************************************************************************/ 36 37/* Registers: 38 * none 39 */ 40_GLOBAL(__kvmppc_vcore_entry) 41 42 /* Write correct stack frame */ 43 mflr r0 44 std r0,PPC_LR_STKOFF(r1) 45 46 /* Save host state to the stack */ 47 stdu r1, -SWITCH_FRAME_SIZE(r1) 48 49 /* Save non-volatile registers (r14 - r31) and CR */ 50 SAVE_NVGPRS(r1) 51 mfcr r3 52 std r3, _CCR(r1) 53 54 /* Save host DSCR */ 55 mfspr r3, SPRN_DSCR 56 std r3, HSTATE_DSCR(r13) 57 58BEGIN_FTR_SECTION 59 /* Save host DABR */ 60 mfspr r3, SPRN_DABR 61 std r3, HSTATE_DABR(r13) 62END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S) 63 64 /* Save host PMU registers */ 65BEGIN_FTR_SECTION 66 /* Work around P8 PMAE bug */ 67 li r3, -1 68 clrrdi r3, r3, 10 69 mfspr r8, SPRN_MMCR2 70 mtspr SPRN_MMCR2, r3 /* freeze all counters using MMCR2 */ 71 isync 72END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S) 73 li r3, 1 74 sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */ 75 mfspr r7, SPRN_MMCR0 /* save MMCR0 */ 76 mtspr SPRN_MMCR0, r3 /* freeze all counters, disable interrupts */ 77 mfspr r6, SPRN_MMCRA 78 /* Clear MMCRA in order to disable SDAR updates */ 79 li r5, 0 80 mtspr SPRN_MMCRA, r5 81 isync 82 lbz r5, PACA_PMCINUSE(r13) /* is the host using the PMU? */ 83 cmpwi r5, 0 84 beq 31f /* skip if not */ 85 mfspr r5, SPRN_MMCR1 86 mfspr r9, SPRN_SIAR 87 mfspr r10, SPRN_SDAR 88 std r7, HSTATE_MMCR0(r13) 89 std r5, HSTATE_MMCR1(r13) 90 std r6, HSTATE_MMCRA(r13) 91 std r9, HSTATE_SIAR(r13) 92 std r10, HSTATE_SDAR(r13) 93BEGIN_FTR_SECTION 94 mfspr r9, SPRN_SIER 95 std r8, HSTATE_MMCR2(r13) 96 std r9, HSTATE_SIER(r13) 97END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S) 98 mfspr r3, SPRN_PMC1 99 mfspr r5, SPRN_PMC2 100 mfspr r6, SPRN_PMC3 101 mfspr r7, SPRN_PMC4 102 mfspr r8, SPRN_PMC5 103 mfspr r9, SPRN_PMC6 104 stw r3, HSTATE_PMC1(r13) 105 stw r5, HSTATE_PMC2(r13) 106 stw r6, HSTATE_PMC3(r13) 107 stw r7, HSTATE_PMC4(r13) 108 stw r8, HSTATE_PMC5(r13) 109 stw r9, HSTATE_PMC6(r13) 11031: 111 112 /* 113 * Put whatever is in the decrementer into the 114 * hypervisor decrementer. 115 */ 116BEGIN_FTR_SECTION 117 ld r5, HSTATE_KVM_VCORE(r13) 118 ld r6, VCORE_KVM(r5) 119 ld r9, KVM_HOST_LPCR(r6) 120 andis. r9, r9, LPCR_LD@h 121END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300) 122 mfspr r8,SPRN_DEC 123 mftb r7 124BEGIN_FTR_SECTION 125 /* On POWER9, don't sign-extend if host LPCR[LD] bit is set */ 126 bne 32f 127END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300) 128 extsw r8,r8 12932: mtspr SPRN_HDEC,r8 130 add r8,r8,r7 131 std r8,HSTATE_DECEXP(r13) 132 133 /* Jump to partition switch code */ 134 bl kvmppc_hv_entry_trampoline 135 nop 136 137/* 138 * We return here in virtual mode after the guest exits 139 * with something that we can't handle in real mode. 140 * Interrupts are still hard-disabled. 141 */ 142 143 /* 144 * Register usage at this point: 145 * 146 * R1 = host R1 147 * R2 = host R2 148 * R3 = trap number on this thread 149 * R12 = exit handler id 150 * R13 = PACA 151 */ 152 153 /* Restore non-volatile host registers (r14 - r31) and CR */ 154 REST_NVGPRS(r1) 155 ld r4, _CCR(r1) 156 mtcr r4 157 158 addi r1, r1, SWITCH_FRAME_SIZE 159 ld r0, PPC_LR_STKOFF(r1) 160 mtlr r0 161 blr 162