xref: /linux/arch/powerpc/kernel/traps.c (revision f82796214a95b1ec00c2f121c1080d10f2b099a1)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
314cf11afSPaul Mackerras  *
414cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
514cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
614cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
714cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
814cf11afSPaul Mackerras  *
914cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1014cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1114cf11afSPaul Mackerras  */
1214cf11afSPaul Mackerras 
1314cf11afSPaul Mackerras /*
1414cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1514cf11afSPaul Mackerras  */
1614cf11afSPaul Mackerras 
1714cf11afSPaul Mackerras #include <linux/errno.h>
1814cf11afSPaul Mackerras #include <linux/sched.h>
1914cf11afSPaul Mackerras #include <linux/kernel.h>
2014cf11afSPaul Mackerras #include <linux/mm.h>
2114cf11afSPaul Mackerras #include <linux/stddef.h>
2214cf11afSPaul Mackerras #include <linux/unistd.h>
238dad3f92SPaul Mackerras #include <linux/ptrace.h>
2414cf11afSPaul Mackerras #include <linux/slab.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/a.out.h>
2714cf11afSPaul Mackerras #include <linux/interrupt.h>
2814cf11afSPaul Mackerras #include <linux/init.h>
2914cf11afSPaul Mackerras #include <linux/module.h>
308dad3f92SPaul Mackerras #include <linux/prctl.h>
3114cf11afSPaul Mackerras #include <linux/delay.h>
3214cf11afSPaul Mackerras #include <linux/kprobes.h>
33cc532915SMichael Ellerman #include <linux/kexec.h>
345474c120SMichael Hanselmann #include <linux/backlight.h>
3573c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
361eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3714cf11afSPaul Mackerras 
3814cf11afSPaul Mackerras #include <asm/pgtable.h>
3914cf11afSPaul Mackerras #include <asm/uaccess.h>
4014cf11afSPaul Mackerras #include <asm/system.h>
4114cf11afSPaul Mackerras #include <asm/io.h>
4286417780SPaul Mackerras #include <asm/machdep.h>
4386417780SPaul Mackerras #include <asm/rtas.h>
44f7f6f4feSDavid Gibson #include <asm/pmc.h>
45dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4614cf11afSPaul Mackerras #include <asm/reg.h>
4786417780SPaul Mackerras #endif
4814cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4914cf11afSPaul Mackerras #include <asm/backlight.h>
5014cf11afSPaul Mackerras #endif
51dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5286417780SPaul Mackerras #include <asm/firmware.h>
53dc1c1ca3SStephen Rothwell #include <asm/processor.h>
54dc1c1ca3SStephen Rothwell #endif
55c0ce7d08SDavid Wilder #include <asm/kexec.h>
56dc1c1ca3SStephen Rothwell 
577dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
5814cf11afSPaul Mackerras int (*__debugger)(struct pt_regs *regs);
5914cf11afSPaul Mackerras int (*__debugger_ipi)(struct pt_regs *regs);
6014cf11afSPaul Mackerras int (*__debugger_bpt)(struct pt_regs *regs);
6114cf11afSPaul Mackerras int (*__debugger_sstep)(struct pt_regs *regs);
6214cf11afSPaul Mackerras int (*__debugger_iabr_match)(struct pt_regs *regs);
6314cf11afSPaul Mackerras int (*__debugger_dabr_match)(struct pt_regs *regs);
6414cf11afSPaul Mackerras int (*__debugger_fault_handler)(struct pt_regs *regs);
6514cf11afSPaul Mackerras 
6614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
6714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
6814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
6914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
7114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match);
7214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
7314cf11afSPaul Mackerras #endif
7414cf11afSPaul Mackerras 
7514cf11afSPaul Mackerras /*
7614cf11afSPaul Mackerras  * Trap & Exception support
7714cf11afSPaul Mackerras  */
7814cf11afSPaul Mackerras 
796031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
806031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
816031d9d9Santon@samba.org {
826031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
836031d9d9Santon@samba.org 	if (pmac_backlight) {
846031d9d9Santon@samba.org 		struct backlight_properties *props;
856031d9d9Santon@samba.org 
866031d9d9Santon@samba.org 		props = &pmac_backlight->props;
876031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
886031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
896031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
906031d9d9Santon@samba.org 	}
916031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
926031d9d9Santon@samba.org }
936031d9d9Santon@samba.org #else
946031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
956031d9d9Santon@samba.org #endif
966031d9d9Santon@samba.org 
9714cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err)
9814cf11afSPaul Mackerras {
9934c2a14fSanton@samba.org 	static struct {
10034c2a14fSanton@samba.org 		spinlock_t lock;
10134c2a14fSanton@samba.org 		u32 lock_owner;
10234c2a14fSanton@samba.org 		int lock_owner_depth;
10334c2a14fSanton@samba.org 	} die = {
10434c2a14fSanton@samba.org 		.lock =			__SPIN_LOCK_UNLOCKED(die.lock),
10534c2a14fSanton@samba.org 		.lock_owner =		-1,
10634c2a14fSanton@samba.org 		.lock_owner_depth =	0
10734c2a14fSanton@samba.org 	};
108c0ce7d08SDavid Wilder 	static int die_counter;
10934c2a14fSanton@samba.org 	unsigned long flags;
11014cf11afSPaul Mackerras 
11114cf11afSPaul Mackerras 	if (debugger(regs))
11214cf11afSPaul Mackerras 		return 1;
11314cf11afSPaul Mackerras 
114293e4688Santon@samba.org 	oops_enter();
115293e4688Santon@samba.org 
11634c2a14fSanton@samba.org 	if (die.lock_owner != raw_smp_processor_id()) {
11714cf11afSPaul Mackerras 		console_verbose();
11834c2a14fSanton@samba.org 		spin_lock_irqsave(&die.lock, flags);
11934c2a14fSanton@samba.org 		die.lock_owner = smp_processor_id();
12034c2a14fSanton@samba.org 		die.lock_owner_depth = 0;
12114cf11afSPaul Mackerras 		bust_spinlocks(1);
1226031d9d9Santon@samba.org 		if (machine_is(powermac))
1236031d9d9Santon@samba.org 			pmac_backlight_unblank();
12434c2a14fSanton@samba.org 	} else {
12534c2a14fSanton@samba.org 		local_save_flags(flags);
12634c2a14fSanton@samba.org 	}
1275474c120SMichael Hanselmann 
12834c2a14fSanton@samba.org 	if (++die.lock_owner_depth < 3) {
12914cf11afSPaul Mackerras 		printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
13014cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT
13114cf11afSPaul Mackerras 		printk("PREEMPT ");
13214cf11afSPaul Mackerras #endif
13314cf11afSPaul Mackerras #ifdef CONFIG_SMP
13414cf11afSPaul Mackerras 		printk("SMP NR_CPUS=%d ", NR_CPUS);
13514cf11afSPaul Mackerras #endif
13614cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC
13714cf11afSPaul Mackerras 		printk("DEBUG_PAGEALLOC ");
13814cf11afSPaul Mackerras #endif
13914cf11afSPaul Mackerras #ifdef CONFIG_NUMA
14014cf11afSPaul Mackerras 		printk("NUMA ");
14114cf11afSPaul Mackerras #endif
142ae7f4463Santon@samba.org 		printk("%s\n", ppc_md.name ? ppc_md.name : "");
143e8222502SBenjamin Herrenschmidt 
14414cf11afSPaul Mackerras 		print_modules();
14514cf11afSPaul Mackerras 		show_regs(regs);
14634c2a14fSanton@samba.org 	} else {
14734c2a14fSanton@samba.org 		printk("Recursive die() failure, output suppressed\n");
14834c2a14fSanton@samba.org 	}
14934c2a14fSanton@samba.org 
15014cf11afSPaul Mackerras 	bust_spinlocks(0);
15134c2a14fSanton@samba.org 	die.lock_owner = -1;
152bcdcd8e7SPavel Emelianov 	add_taint(TAINT_DIE);
15334c2a14fSanton@samba.org 	spin_unlock_irqrestore(&die.lock, flags);
154cc532915SMichael Ellerman 
155c0ce7d08SDavid Wilder 	if (kexec_should_crash(current) ||
156c0ce7d08SDavid Wilder 		kexec_sr_activated(smp_processor_id()))
157cc532915SMichael Ellerman 		crash_kexec(regs);
158c0ce7d08SDavid Wilder 	crash_kexec_secondary(regs);
15914cf11afSPaul Mackerras 
16014cf11afSPaul Mackerras 	if (in_interrupt())
16114cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
16214cf11afSPaul Mackerras 
163cea6a4baSHorms 	if (panic_on_oops)
164012c437dSHorms 		panic("Fatal exception");
165cea6a4baSHorms 
166293e4688Santon@samba.org 	oops_exit();
16714cf11afSPaul Mackerras 	do_exit(err);
16814cf11afSPaul Mackerras 
16914cf11afSPaul Mackerras 	return 0;
17014cf11afSPaul Mackerras }
17114cf11afSPaul Mackerras 
17214cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
17314cf11afSPaul Mackerras {
17414cf11afSPaul Mackerras 	siginfo_t info;
175d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
176d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
177d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
178d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
17914cf11afSPaul Mackerras 
18014cf11afSPaul Mackerras 	if (!user_mode(regs)) {
18114cf11afSPaul Mackerras 		if (die("Exception in kernel mode", regs, signr))
18214cf11afSPaul Mackerras 			return;
183d0c3d534SOlof Johansson 	} else if (show_unhandled_signals &&
184d0c3d534SOlof Johansson 		    unhandled_signal(current, signr) &&
185d0c3d534SOlof Johansson 		    printk_ratelimit()) {
186d0c3d534SOlof Johansson 			printk(regs->msr & MSR_SF ? fmt64 : fmt32,
187d0c3d534SOlof Johansson 				current->comm, current->pid, signr,
188d0c3d534SOlof Johansson 				addr, regs->nip, regs->link, code);
18914cf11afSPaul Mackerras 		}
19014cf11afSPaul Mackerras 
19114cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
19214cf11afSPaul Mackerras 	info.si_signo = signr;
19314cf11afSPaul Mackerras 	info.si_code = code;
19414cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
19514cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
19614cf11afSPaul Mackerras 
19714cf11afSPaul Mackerras 	/*
19814cf11afSPaul Mackerras 	 * Init gets no signals that it doesn't have a handler for.
19914cf11afSPaul Mackerras 	 * That's all very well, but if it has caused a synchronous
20014cf11afSPaul Mackerras 	 * exception and we ignore the resulting signal, it will just
20114cf11afSPaul Mackerras 	 * generate the same exception over and over again and we get
20214cf11afSPaul Mackerras 	 * nowhere.  Better to kill it and let the kernel panic.
20314cf11afSPaul Mackerras 	 */
204b460cbc5SSerge E. Hallyn 	if (is_global_init(current)) {
20514cf11afSPaul Mackerras 		__sighandler_t handler;
20614cf11afSPaul Mackerras 
20714cf11afSPaul Mackerras 		spin_lock_irq(&current->sighand->siglock);
20814cf11afSPaul Mackerras 		handler = current->sighand->action[signr-1].sa.sa_handler;
20914cf11afSPaul Mackerras 		spin_unlock_irq(&current->sighand->siglock);
21014cf11afSPaul Mackerras 		if (handler == SIG_DFL) {
21114cf11afSPaul Mackerras 			/* init has generated a synchronous exception
21214cf11afSPaul Mackerras 			   and it doesn't have a handler for the signal */
21314cf11afSPaul Mackerras 			printk(KERN_CRIT "init has generated signal %d "
21414cf11afSPaul Mackerras 			       "but has no handler for it\n", signr);
21514cf11afSPaul Mackerras 			do_exit(signr);
21614cf11afSPaul Mackerras 		}
21714cf11afSPaul Mackerras 	}
21814cf11afSPaul Mackerras }
21914cf11afSPaul Mackerras 
22014cf11afSPaul Mackerras #ifdef CONFIG_PPC64
22114cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
22214cf11afSPaul Mackerras {
22314cf11afSPaul Mackerras 	/* See if any machine dependent calls */
224c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
225c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
226c902be71SArnd Bergmann 			return;
227c902be71SArnd Bergmann 	}
22814cf11afSPaul Mackerras 
229c0ce7d08SDavid Wilder #ifdef CONFIG_KEXEC
230c0ce7d08SDavid Wilder 	cpu_set(smp_processor_id(), cpus_in_sr);
231c0ce7d08SDavid Wilder #endif
232c0ce7d08SDavid Wilder 
2338dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
23414cf11afSPaul Mackerras 
235eac8392fSDavid Wilder 	/*
236eac8392fSDavid Wilder 	 * Some CPUs when released from the debugger will execute this path.
237eac8392fSDavid Wilder 	 * These CPUs entered the debugger via a soft-reset. If the CPU was
238eac8392fSDavid Wilder 	 * hung before entering the debugger it will return to the hung
239eac8392fSDavid Wilder 	 * state when exiting this function.  This causes a problem in
240eac8392fSDavid Wilder 	 * kdump since the hung CPU(s) will not respond to the IPI sent
241eac8392fSDavid Wilder 	 * from kdump. To prevent the problem we call crash_kexec_secondary()
242eac8392fSDavid Wilder 	 * here. If a kdump had not been initiated or we exit the debugger
243eac8392fSDavid Wilder 	 * with the "exit and recover" command (x) crash_kexec_secondary()
244eac8392fSDavid Wilder 	 * will return after 5ms and the CPU returns to its previous state.
245eac8392fSDavid Wilder 	 */
246eac8392fSDavid Wilder 	crash_kexec_secondary(regs);
247eac8392fSDavid Wilder 
24814cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
24914cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
25014cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
25114cf11afSPaul Mackerras 
25214cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
25314cf11afSPaul Mackerras }
25414cf11afSPaul Mackerras #endif
25514cf11afSPaul Mackerras 
25614cf11afSPaul Mackerras /*
25714cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
25814cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
25914cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
26014cf11afSPaul Mackerras  * table.
26114cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
26214cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
26314cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
26414cf11afSPaul Mackerras  *  -- paulus.
26514cf11afSPaul Mackerras  */
26614cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
26714cf11afSPaul Mackerras {
26868a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
26914cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
27014cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
27114cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
27214cf11afSPaul Mackerras 
27314cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
27414cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
27514cf11afSPaul Mackerras 		/*
27614cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
27714cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
27814cf11afSPaul Mackerras 		 * As the address is in the exception table
27914cf11afSPaul Mackerras 		 * we should be able to read the instr there.
28014cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
28114cf11afSPaul Mackerras 		 * load or store.
28214cf11afSPaul Mackerras 		 */
28314cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
28414cf11afSPaul Mackerras 			nip -= 2;
28514cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
28614cf11afSPaul Mackerras 			--nip;
28714cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
28814cf11afSPaul Mackerras 			/* sync or twi */
28914cf11afSPaul Mackerras 			unsigned int rb;
29014cf11afSPaul Mackerras 
29114cf11afSPaul Mackerras 			--nip;
29214cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
29314cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
29414cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
29514cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
29614cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
29714cf11afSPaul Mackerras 			regs->nip = entry->fixup;
29814cf11afSPaul Mackerras 			return 1;
29914cf11afSPaul Mackerras 		}
30014cf11afSPaul Mackerras 	}
30168a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
30214cf11afSPaul Mackerras 	return 0;
30314cf11afSPaul Mackerras }
30414cf11afSPaul Mackerras 
30514cf11afSPaul Mackerras #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
30614cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
30714cf11afSPaul Mackerras    is in the ESR. */
30814cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
30914cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
31014cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
31114cf11afSPaul Mackerras #else
31286d7a9a9SBecky Bruce #define get_mc_reason(regs)	(mfspr(SPRN_MCSR) & MCSR_MASK)
31314cf11afSPaul Mackerras #endif
31414cf11afSPaul Mackerras #define REASON_FP		ESR_FP
31514cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
31614cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
31714cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
31814cf11afSPaul Mackerras 
31914cf11afSPaul Mackerras /* single-step stuff */
32014cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
32114cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
32214cf11afSPaul Mackerras 
32314cf11afSPaul Mackerras #else
32414cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
32514cf11afSPaul Mackerras    exception is in the MSR. */
32614cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
32714cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
32814cf11afSPaul Mackerras #define REASON_FP		0x100000
32914cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
33014cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
33114cf11afSPaul Mackerras #define REASON_TRAP		0x20000
33214cf11afSPaul Mackerras 
33314cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
33414cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
33514cf11afSPaul Mackerras #endif
33614cf11afSPaul Mackerras 
33747c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
33847c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
33914cf11afSPaul Mackerras {
3401a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
34114cf11afSPaul Mackerras 
34214cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
34314cf11afSPaul Mackerras 		printk("Instruction");
34414cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
34514cf11afSPaul Mackerras 	} else
34614cf11afSPaul Mackerras 		printk("Data");
34714cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
34847c0bd1aSBenjamin Herrenschmidt 
34947c0bd1aSBenjamin Herrenschmidt 	return 0;
35047c0bd1aSBenjamin Herrenschmidt }
35147c0bd1aSBenjamin Herrenschmidt 
35247c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
35347c0bd1aSBenjamin Herrenschmidt {
35447c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
35547c0bd1aSBenjamin Herrenschmidt 
35614cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
35714cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
35814cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
35914cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
36014cf11afSPaul Mackerras 	}
36114cf11afSPaul Mackerras 	else {
36214cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
36314cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
36414cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
36514cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
36614cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
36714cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
36814cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
36914cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
37014cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
37114cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
37214cf11afSPaul Mackerras 			flush_instruction_cache();
37314cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
37414cf11afSPaul Mackerras 		}
37514cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
37614cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
37714cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
37814cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
37914cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
38014cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
38114cf11afSPaul Mackerras 
38214cf11afSPaul Mackerras 		/* Clear MCSR */
38314cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
38414cf11afSPaul Mackerras 	}
38547c0bd1aSBenjamin Herrenschmidt 	return 0;
38647c0bd1aSBenjamin Herrenschmidt }
38714cf11afSPaul Mackerras #elif defined(CONFIG_E500)
38847c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
38947c0bd1aSBenjamin Herrenschmidt {
39047c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
39147c0bd1aSBenjamin Herrenschmidt 
39214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
39314cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
39414cf11afSPaul Mackerras 
39514cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
39614cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
39714cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
39814cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
39914cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
40014cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
40114cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
40214cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
40314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
40414cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
40514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
40614cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
40714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
40814cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
40914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
41014cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
41114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
41214cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
41314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
41414cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
41514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
41614cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
41714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
41814cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
41947c0bd1aSBenjamin Herrenschmidt 
42047c0bd1aSBenjamin Herrenschmidt 	return 0;
42147c0bd1aSBenjamin Herrenschmidt }
42214cf11afSPaul Mackerras #elif defined(CONFIG_E200)
42347c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
42447c0bd1aSBenjamin Herrenschmidt {
42547c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
42647c0bd1aSBenjamin Herrenschmidt 
42714cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
42814cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
42914cf11afSPaul Mackerras 
43014cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
43114cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
43214cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
43314cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
43414cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
43514cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
43614cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
43714cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
43814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
43914cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
44014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
44114cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
44214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
44314cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
44447c0bd1aSBenjamin Herrenschmidt 
44547c0bd1aSBenjamin Herrenschmidt 	return 0;
44647c0bd1aSBenjamin Herrenschmidt }
44747c0bd1aSBenjamin Herrenschmidt #else
44847c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
44947c0bd1aSBenjamin Herrenschmidt {
45047c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
45147c0bd1aSBenjamin Herrenschmidt 
45214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
45314cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
45414cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
45514cf11afSPaul Mackerras 	case 0x80000:
45614cf11afSPaul Mackerras 		printk("Machine check signal\n");
45714cf11afSPaul Mackerras 		break;
45814cf11afSPaul Mackerras 	case 0:		/* for 601 */
45914cf11afSPaul Mackerras 	case 0x40000:
46014cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
46114cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
46214cf11afSPaul Mackerras 		break;
46314cf11afSPaul Mackerras 	case 0x20000:
46414cf11afSPaul Mackerras 		printk("Data parity error signal\n");
46514cf11afSPaul Mackerras 		break;
46614cf11afSPaul Mackerras 	case 0x10000:
46714cf11afSPaul Mackerras 		printk("Address parity error signal\n");
46814cf11afSPaul Mackerras 		break;
46914cf11afSPaul Mackerras 	case 0x20000000:
47014cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
47114cf11afSPaul Mackerras 		break;
47214cf11afSPaul Mackerras 	case 0x40000000:
47314cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
47414cf11afSPaul Mackerras 		break;
47514cf11afSPaul Mackerras 	case 0x00100000:
47614cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
47714cf11afSPaul Mackerras 		break;
47814cf11afSPaul Mackerras 	default:
47914cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
48014cf11afSPaul Mackerras 	}
48175918a4bSOlof Johansson 	return 0;
48275918a4bSOlof Johansson }
48347c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
48475918a4bSOlof Johansson 
48575918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
48675918a4bSOlof Johansson {
48775918a4bSOlof Johansson 	int recover = 0;
48875918a4bSOlof Johansson 
48947c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
49047c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
49147c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
49247c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
49347c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
49447c0bd1aSBenjamin Herrenschmidt 	 */
49575918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
49675918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
49747c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
49847c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
49975918a4bSOlof Johansson 
50047c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
50175918a4bSOlof Johansson 		return;
50275918a4bSOlof Johansson 
50375918a4bSOlof Johansson 	if (user_mode(regs)) {
50475918a4bSOlof Johansson 		regs->msr |= MSR_RI;
50575918a4bSOlof Johansson 		_exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
50675918a4bSOlof Johansson 		return;
50775918a4bSOlof Johansson 	}
50875918a4bSOlof Johansson 
50975918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
51047c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
51147c0bd1aSBenjamin Herrenschmidt 	 *
51247c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
51347c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
51447c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
51547c0bd1aSBenjamin Herrenschmidt 	 */
51675918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
51775918a4bSOlof Johansson 	return;
51875918a4bSOlof Johansson #endif
51975918a4bSOlof Johansson 
52075918a4bSOlof Johansson 	if (debugger_fault_handler(regs)) {
52175918a4bSOlof Johansson 		regs->msr |= MSR_RI;
52275918a4bSOlof Johansson 		return;
52375918a4bSOlof Johansson 	}
52475918a4bSOlof Johansson 
52575918a4bSOlof Johansson 	if (check_io_access(regs))
52675918a4bSOlof Johansson 		return;
52775918a4bSOlof Johansson 
52814cf11afSPaul Mackerras 	if (debugger_fault_handler(regs))
52914cf11afSPaul Mackerras 		return;
5308dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
53114cf11afSPaul Mackerras 
53214cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
53314cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
53414cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
53514cf11afSPaul Mackerras }
53614cf11afSPaul Mackerras 
53714cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
53814cf11afSPaul Mackerras {
53914cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
54014cf11afSPaul Mackerras }
54114cf11afSPaul Mackerras 
542dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
54314cf11afSPaul Mackerras {
54414cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
54514cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
54614cf11afSPaul Mackerras 
54714cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
54814cf11afSPaul Mackerras }
54914cf11afSPaul Mackerras 
550dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
55114cf11afSPaul Mackerras {
55214cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
55314cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
55414cf11afSPaul Mackerras 		return;
55514cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
55614cf11afSPaul Mackerras 		return;
55714cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
55814cf11afSPaul Mackerras }
55914cf11afSPaul Mackerras 
56014cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
56114cf11afSPaul Mackerras {
56214cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
56314cf11afSPaul Mackerras }
56414cf11afSPaul Mackerras 
5658dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
56614cf11afSPaul Mackerras {
56714cf11afSPaul Mackerras 	regs->msr &= ~(MSR_SE | MSR_BE);  /* Turn off 'trace' bits */
56814cf11afSPaul Mackerras 
56914cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
57014cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
57114cf11afSPaul Mackerras 		return;
57214cf11afSPaul Mackerras 	if (debugger_sstep(regs))
57314cf11afSPaul Mackerras 		return;
57414cf11afSPaul Mackerras 
57514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
57614cf11afSPaul Mackerras }
57714cf11afSPaul Mackerras 
57814cf11afSPaul Mackerras /*
57914cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
58014cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
58114cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
58214cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
58314cf11afSPaul Mackerras  */
5848dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
58514cf11afSPaul Mackerras {
58614cf11afSPaul Mackerras 	if (single_stepping(regs)) {
58714cf11afSPaul Mackerras 		clear_single_step(regs);
58814cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
58914cf11afSPaul Mackerras 	}
59014cf11afSPaul Mackerras }
59114cf11afSPaul Mackerras 
5925fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
593dc1c1ca3SStephen Rothwell {
5945fad293bSKumar Gala 	int ret = 0;
595dc1c1ca3SStephen Rothwell 
596dc1c1ca3SStephen Rothwell 	/* Invalid operation */
597dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
5985fad293bSKumar Gala 		ret = FPE_FLTINV;
599dc1c1ca3SStephen Rothwell 
600dc1c1ca3SStephen Rothwell 	/* Overflow */
601dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
6025fad293bSKumar Gala 		ret = FPE_FLTOVF;
603dc1c1ca3SStephen Rothwell 
604dc1c1ca3SStephen Rothwell 	/* Underflow */
605dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
6065fad293bSKumar Gala 		ret = FPE_FLTUND;
607dc1c1ca3SStephen Rothwell 
608dc1c1ca3SStephen Rothwell 	/* Divide by zero */
609dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
6105fad293bSKumar Gala 		ret = FPE_FLTDIV;
611dc1c1ca3SStephen Rothwell 
612dc1c1ca3SStephen Rothwell 	/* Inexact result */
613dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
6145fad293bSKumar Gala 		ret = FPE_FLTRES;
6155fad293bSKumar Gala 
6165fad293bSKumar Gala 	return ret;
6175fad293bSKumar Gala }
6185fad293bSKumar Gala 
6195fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
6205fad293bSKumar Gala {
6215fad293bSKumar Gala 	int code = 0;
6225fad293bSKumar Gala 
6235fad293bSKumar Gala 	flush_fp_to_thread(current);
6245fad293bSKumar Gala 
6255fad293bSKumar Gala 	code = __parse_fpscr(current->thread.fpscr.val);
626dc1c1ca3SStephen Rothwell 
627dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
628dc1c1ca3SStephen Rothwell }
629dc1c1ca3SStephen Rothwell 
630dc1c1ca3SStephen Rothwell /*
631dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
63214cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
63314cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
63414cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
63514cf11afSPaul Mackerras  *
63614cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
63714cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
63814cf11afSPaul Mackerras  * bits is faster and easier.
63986417780SPaul Mackerras  *
64014cf11afSPaul Mackerras  */
64114cf11afSPaul Mackerras #define INST_MFSPR_PVR		0x7c1f42a6
64214cf11afSPaul Mackerras #define INST_MFSPR_PVR_MASK	0xfc1fffff
64314cf11afSPaul Mackerras 
64414cf11afSPaul Mackerras #define INST_DCBA		0x7c0005ec
64587589f08SPaul Mackerras #define INST_DCBA_MASK		0xfc0007fe
64614cf11afSPaul Mackerras 
64714cf11afSPaul Mackerras #define INST_MCRXR		0x7c000400
64887589f08SPaul Mackerras #define INST_MCRXR_MASK		0xfc0007fe
64914cf11afSPaul Mackerras 
65014cf11afSPaul Mackerras #define INST_STRING		0x7c00042a
65187589f08SPaul Mackerras #define INST_STRING_MASK	0xfc0007fe
65287589f08SPaul Mackerras #define INST_STRING_GEN_MASK	0xfc00067e
65314cf11afSPaul Mackerras #define INST_LSWI		0x7c0004aa
65414cf11afSPaul Mackerras #define INST_LSWX		0x7c00042a
65514cf11afSPaul Mackerras #define INST_STSWI		0x7c0005aa
65614cf11afSPaul Mackerras #define INST_STSWX		0x7c00052a
65714cf11afSPaul Mackerras 
658c3412dcbSWill Schmidt #define INST_POPCNTB		0x7c0000f4
659c3412dcbSWill Schmidt #define INST_POPCNTB_MASK	0xfc0007fe
660c3412dcbSWill Schmidt 
661c1469f13SKumar Gala #define INST_ISEL		0x7c00001e
662c1469f13SKumar Gala #define INST_ISEL_MASK		0xfc00003e
663c1469f13SKumar Gala 
66414cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
66514cf11afSPaul Mackerras {
66614cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
66714cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
66814cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
66914cf11afSPaul Mackerras 	u32 num_bytes;
67014cf11afSPaul Mackerras 	unsigned long EA;
67114cf11afSPaul Mackerras 	int pos = 0;
67214cf11afSPaul Mackerras 
67314cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
67414cf11afSPaul Mackerras 	if ((instword & INST_STRING_MASK) == INST_LSWX)
67514cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
67614cf11afSPaul Mackerras 			return -EINVAL;
67714cf11afSPaul Mackerras 
67814cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
67914cf11afSPaul Mackerras 
68014cf11afSPaul Mackerras 	switch (instword & INST_STRING_MASK) {
68114cf11afSPaul Mackerras 		case INST_LSWX:
68214cf11afSPaul Mackerras 		case INST_STSWX:
68314cf11afSPaul Mackerras 			EA += NB_RB;
68414cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
68514cf11afSPaul Mackerras 			break;
68614cf11afSPaul Mackerras 		case INST_LSWI:
68714cf11afSPaul Mackerras 		case INST_STSWI:
68814cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
68914cf11afSPaul Mackerras 			break;
69014cf11afSPaul Mackerras 		default:
69114cf11afSPaul Mackerras 			return -EINVAL;
69214cf11afSPaul Mackerras 	}
69314cf11afSPaul Mackerras 
69414cf11afSPaul Mackerras 	while (num_bytes != 0)
69514cf11afSPaul Mackerras 	{
69614cf11afSPaul Mackerras 		u8 val;
69714cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
69814cf11afSPaul Mackerras 
69914cf11afSPaul Mackerras 		switch ((instword & INST_STRING_MASK)) {
70014cf11afSPaul Mackerras 			case INST_LSWX:
70114cf11afSPaul Mackerras 			case INST_LSWI:
70214cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
70314cf11afSPaul Mackerras 					return -EFAULT;
70414cf11afSPaul Mackerras 				/* first time updating this reg,
70514cf11afSPaul Mackerras 				 * zero it out */
70614cf11afSPaul Mackerras 				if (pos == 0)
70714cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
70814cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
70914cf11afSPaul Mackerras 				break;
71014cf11afSPaul Mackerras 			case INST_STSWI:
71114cf11afSPaul Mackerras 			case INST_STSWX:
71214cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
71314cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
71414cf11afSPaul Mackerras 					return -EFAULT;
71514cf11afSPaul Mackerras 				break;
71614cf11afSPaul Mackerras 		}
71714cf11afSPaul Mackerras 		/* move EA to next address */
71814cf11afSPaul Mackerras 		EA += 1;
71914cf11afSPaul Mackerras 		num_bytes--;
72014cf11afSPaul Mackerras 
72114cf11afSPaul Mackerras 		/* manage our position within the register */
72214cf11afSPaul Mackerras 		if (++pos == 4) {
72314cf11afSPaul Mackerras 			pos = 0;
72414cf11afSPaul Mackerras 			if (++rT == 32)
72514cf11afSPaul Mackerras 				rT = 0;
72614cf11afSPaul Mackerras 		}
72714cf11afSPaul Mackerras 	}
72814cf11afSPaul Mackerras 
72914cf11afSPaul Mackerras 	return 0;
73014cf11afSPaul Mackerras }
73114cf11afSPaul Mackerras 
732c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
733c3412dcbSWill Schmidt {
734c3412dcbSWill Schmidt 	u32 ra,rs;
735c3412dcbSWill Schmidt 	unsigned long tmp;
736c3412dcbSWill Schmidt 
737c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
738c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
739c3412dcbSWill Schmidt 
740c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
741c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
742c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
743c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
744c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
745c3412dcbSWill Schmidt 
746c3412dcbSWill Schmidt 	return 0;
747c3412dcbSWill Schmidt }
748c3412dcbSWill Schmidt 
749c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
750c1469f13SKumar Gala {
751c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
752c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
753c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
754c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
755c1469f13SKumar Gala 	u8 bit;
756c1469f13SKumar Gala 	unsigned long tmp;
757c1469f13SKumar Gala 
758c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
759c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
760c1469f13SKumar Gala 
761c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
762c1469f13SKumar Gala 
763c1469f13SKumar Gala 	return 0;
764c1469f13SKumar Gala }
765c1469f13SKumar Gala 
76614cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
76714cf11afSPaul Mackerras {
76814cf11afSPaul Mackerras 	u32 instword;
76914cf11afSPaul Mackerras 	u32 rd;
77014cf11afSPaul Mackerras 
771fab5db97SPaul Mackerras 	if (!user_mode(regs) || (regs->msr & MSR_LE))
77214cf11afSPaul Mackerras 		return -EINVAL;
77314cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
77414cf11afSPaul Mackerras 
77514cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
77614cf11afSPaul Mackerras 		return -EFAULT;
77714cf11afSPaul Mackerras 
77814cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
77914cf11afSPaul Mackerras 	if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) {
78014cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
78114cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
78214cf11afSPaul Mackerras 		return 0;
78314cf11afSPaul Mackerras 	}
78414cf11afSPaul Mackerras 
78514cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
7868dad3f92SPaul Mackerras 	if ((instword & INST_DCBA_MASK) == INST_DCBA)
78714cf11afSPaul Mackerras 		return 0;
78814cf11afSPaul Mackerras 
78914cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
79014cf11afSPaul Mackerras 	if ((instword & INST_MCRXR_MASK) == INST_MCRXR) {
79186417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
79214cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
79314cf11afSPaul Mackerras 
79414cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
79514cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
79614cf11afSPaul Mackerras 		return 0;
79714cf11afSPaul Mackerras 	}
79814cf11afSPaul Mackerras 
79914cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
80014cf11afSPaul Mackerras 	if ((instword & INST_STRING_GEN_MASK) == INST_STRING)
80114cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
80214cf11afSPaul Mackerras 
803c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
804c3412dcbSWill Schmidt 	if ((instword & INST_POPCNTB_MASK) == INST_POPCNTB) {
805c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
806c3412dcbSWill Schmidt 	}
807c3412dcbSWill Schmidt 
808c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
809c1469f13SKumar Gala 	if ((instword & INST_ISEL_MASK) == INST_ISEL) {
810c1469f13SKumar Gala 		return emulate_isel(regs, instword);
811c1469f13SKumar Gala 	}
812c1469f13SKumar Gala 
81314cf11afSPaul Mackerras 	return -EINVAL;
81414cf11afSPaul Mackerras }
81514cf11afSPaul Mackerras 
81673c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
81714cf11afSPaul Mackerras {
81873c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
81914cf11afSPaul Mackerras }
82014cf11afSPaul Mackerras 
8218dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
82214cf11afSPaul Mackerras {
82314cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
82414cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
82514cf11afSPaul Mackerras 
826aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
82704903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
82814cf11afSPaul Mackerras 
82914cf11afSPaul Mackerras 	if (reason & REASON_FP) {
83014cf11afSPaul Mackerras 		/* IEEE FP exception */
831dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
8328dad3f92SPaul Mackerras 		return;
8338dad3f92SPaul Mackerras 	}
8348dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
83514cf11afSPaul Mackerras 		/* trap exception */
836dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
837dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
838dc1c1ca3SStephen Rothwell 			return;
83914cf11afSPaul Mackerras 		if (debugger_bpt(regs))
84014cf11afSPaul Mackerras 			return;
84173c9ceabSJeremy Fitzhardinge 
84273c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
843608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
84414cf11afSPaul Mackerras 			regs->nip += 4;
84514cf11afSPaul Mackerras 			return;
84614cf11afSPaul Mackerras 		}
8478dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
8488dad3f92SPaul Mackerras 		return;
8498dad3f92SPaul Mackerras 	}
8508dad3f92SPaul Mackerras 
851cd8a5673SPaul Mackerras 	local_irq_enable();
852cd8a5673SPaul Mackerras 
85304903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION
85404903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
85504903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
85604903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
85704903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
85804903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
85904903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
86004903a30SKumar Gala 	 * pattern to occurences etc. -dgibson 31/Mar/2003 */
8615fad293bSKumar Gala 	switch (do_mathemu(regs)) {
8625fad293bSKumar Gala 	case 0:
86304903a30SKumar Gala 		emulate_single_step(regs);
86404903a30SKumar Gala 		return;
8655fad293bSKumar Gala 	case 1: {
8665fad293bSKumar Gala 			int code = 0;
8675fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
8685fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
8695fad293bSKumar Gala 			return;
87004903a30SKumar Gala 		}
8715fad293bSKumar Gala 	case -EFAULT:
8725fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
8735fad293bSKumar Gala 		return;
8745fad293bSKumar Gala 	}
8755fad293bSKumar Gala 	/* fall through on any other errors */
87604903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */
87704903a30SKumar Gala 
8788dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
8798dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
88014cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
88114cf11afSPaul Mackerras 		case 0:
88214cf11afSPaul Mackerras 			regs->nip += 4;
88314cf11afSPaul Mackerras 			emulate_single_step(regs);
8848dad3f92SPaul Mackerras 			return;
88514cf11afSPaul Mackerras 		case -EFAULT:
88614cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
8878dad3f92SPaul Mackerras 			return;
8888dad3f92SPaul Mackerras 		}
8898dad3f92SPaul Mackerras 	}
8908dad3f92SPaul Mackerras 
89114cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
89214cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
89314cf11afSPaul Mackerras 	else
89414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
89514cf11afSPaul Mackerras }
89614cf11afSPaul Mackerras 
897dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
89814cf11afSPaul Mackerras {
8994393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
90014cf11afSPaul Mackerras 
901e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
902e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
90314cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
90414cf11afSPaul Mackerras 
90514cf11afSPaul Mackerras 	if (fixed == 1) {
90614cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
90714cf11afSPaul Mackerras 		emulate_single_step(regs);
90814cf11afSPaul Mackerras 		return;
90914cf11afSPaul Mackerras 	}
91014cf11afSPaul Mackerras 
91114cf11afSPaul Mackerras 	/* Operand address was bad */
91214cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
9134393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
9144393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
9154393c4f6SBenjamin Herrenschmidt 	} else {
9164393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
9174393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
91814cf11afSPaul Mackerras 	}
9194393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
9204393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
9214393c4f6SBenjamin Herrenschmidt 	else
9224393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
92314cf11afSPaul Mackerras }
92414cf11afSPaul Mackerras 
92514cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
92614cf11afSPaul Mackerras {
92714cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
92814cf11afSPaul Mackerras 	       current, regs->gpr[1]);
92914cf11afSPaul Mackerras 	debugger(regs);
93014cf11afSPaul Mackerras 	show_regs(regs);
93114cf11afSPaul Mackerras 	panic("kernel stack overflow");
93214cf11afSPaul Mackerras }
93314cf11afSPaul Mackerras 
93414cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
93514cf11afSPaul Mackerras {
93614cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
93714cf11afSPaul Mackerras 	       regs->nip, regs->msr);
93814cf11afSPaul Mackerras 	debugger(regs);
93914cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
94014cf11afSPaul Mackerras }
94114cf11afSPaul Mackerras 
94214cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
94314cf11afSPaul Mackerras {
94414cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
94519c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
94614cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
94714cf11afSPaul Mackerras }
94814cf11afSPaul Mackerras 
949dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
950dc1c1ca3SStephen Rothwell {
951dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
952dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
953dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
954dc1c1ca3SStephen Rothwell }
955dc1c1ca3SStephen Rothwell 
956dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
957dc1c1ca3SStephen Rothwell {
958dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
959dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
960dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
961dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
962dc1c1ca3SStephen Rothwell 		return;
963dc1c1ca3SStephen Rothwell 	}
9646c4841c2SAnton Blanchard 
965dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
966dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
967dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
968dc1c1ca3SStephen Rothwell }
969dc1c1ca3SStephen Rothwell 
970dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
971dc1c1ca3SStephen Rothwell {
972dc1c1ca3SStephen Rothwell 	perf_irq(regs);
973dc1c1ca3SStephen Rothwell }
974dc1c1ca3SStephen Rothwell 
9758dad3f92SPaul Mackerras #ifdef CONFIG_8xx
97614cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
97714cf11afSPaul Mackerras {
97814cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
97914cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
9805dd57a13SScott Wood #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
98114cf11afSPaul Mackerras 	int errcode;
9825dd57a13SScott Wood #endif
98314cf11afSPaul Mackerras 
98414cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
98514cf11afSPaul Mackerras 
98614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
98714cf11afSPaul Mackerras 		debugger(regs);
98814cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
98914cf11afSPaul Mackerras 	}
99014cf11afSPaul Mackerras 
99114cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
99214cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
9935fad293bSKumar Gala 
9945fad293bSKumar Gala 	switch (errcode) {
9955fad293bSKumar Gala 	case 0:
9965fad293bSKumar Gala 		emulate_single_step(regs);
9975fad293bSKumar Gala 		return;
9985fad293bSKumar Gala 	case 1: {
9995fad293bSKumar Gala 			int code = 0;
10005fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
10015fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
10025fad293bSKumar Gala 			return;
10035fad293bSKumar Gala 		}
10045fad293bSKumar Gala 	case -EFAULT:
10055fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10065fad293bSKumar Gala 		return;
10075fad293bSKumar Gala 	default:
10085fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
10095fad293bSKumar Gala 		return;
10105fad293bSKumar Gala 	}
10115fad293bSKumar Gala 
10125dd57a13SScott Wood #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
101314cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
10145fad293bSKumar Gala 	switch (errcode) {
10155fad293bSKumar Gala 	case 0:
101614cf11afSPaul Mackerras 		emulate_single_step(regs);
10175fad293bSKumar Gala 		return;
10185fad293bSKumar Gala 	case 1:
10195fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
10205fad293bSKumar Gala 		return;
10215fad293bSKumar Gala 	case -EFAULT:
10225fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10235fad293bSKumar Gala 		return;
10245fad293bSKumar Gala 	}
10255dd57a13SScott Wood #else
10265dd57a13SScott Wood 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
10275fad293bSKumar Gala #endif
102814cf11afSPaul Mackerras }
10298dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
103014cf11afSPaul Mackerras 
103114cf11afSPaul Mackerras #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
103214cf11afSPaul Mackerras 
1033*f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
103414cf11afSPaul Mackerras {
103514cf11afSPaul Mackerras 	if (debug_status & DBSR_IC) {	/* instruction completion */
103614cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1037*f8279621SKumar Gala 
103814cf11afSPaul Mackerras 		/* Disable instruction completion */
103914cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
104014cf11afSPaul Mackerras 		/* Clear the instruction completion event */
104114cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1042*f8279621SKumar Gala 
1043*f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1044*f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
104514cf11afSPaul Mackerras 			return;
104614cf11afSPaul Mackerras 		}
1047*f8279621SKumar Gala 
1048*f8279621SKumar Gala 		if (debugger_sstep(regs))
1049*f8279621SKumar Gala 			return;
1050*f8279621SKumar Gala 
1051*f8279621SKumar Gala 		if (user_mode(regs)) {
1052*f8279621SKumar Gala 			current->thread.dbcr0 &= ~DBCR0_IC;
1053*f8279621SKumar Gala 		}
1054*f8279621SKumar Gala 
1055*f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
105614cf11afSPaul Mackerras 	}
105714cf11afSPaul Mackerras }
105814cf11afSPaul Mackerras #endif /* CONFIG_4xx || CONFIG_BOOKE */
105914cf11afSPaul Mackerras 
106014cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
106114cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
106214cf11afSPaul Mackerras {
106314cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
106414cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
106514cf11afSPaul Mackerras }
106614cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
106714cf11afSPaul Mackerras 
106814cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1069dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
107014cf11afSPaul Mackerras {
107114cf11afSPaul Mackerras 	int err;
107214cf11afSPaul Mackerras 
107314cf11afSPaul Mackerras 	if (!user_mode(regs)) {
107414cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
107514cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
10768dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
107714cf11afSPaul Mackerras 	}
107814cf11afSPaul Mackerras 
1079dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1080dc1c1ca3SStephen Rothwell 
108114cf11afSPaul Mackerras 	err = emulate_altivec(regs);
108214cf11afSPaul Mackerras 	if (err == 0) {
108314cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
108414cf11afSPaul Mackerras 		emulate_single_step(regs);
108514cf11afSPaul Mackerras 		return;
108614cf11afSPaul Mackerras 	}
108714cf11afSPaul Mackerras 
108814cf11afSPaul Mackerras 	if (err == -EFAULT) {
108914cf11afSPaul Mackerras 		/* got an error reading the instruction */
109014cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
109114cf11afSPaul Mackerras 	} else {
109214cf11afSPaul Mackerras 		/* didn't recognize the instruction */
109314cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
109414cf11afSPaul Mackerras 		if (printk_ratelimit())
109514cf11afSPaul Mackerras 			printk(KERN_ERR "Unrecognized altivec instruction "
109614cf11afSPaul Mackerras 			       "in %s at %lx\n", current->comm, regs->nip);
109714cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
109814cf11afSPaul Mackerras 	}
109914cf11afSPaul Mackerras }
110014cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
110114cf11afSPaul Mackerras 
110214cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
110314cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
110414cf11afSPaul Mackerras 			   unsigned long error_code)
110514cf11afSPaul Mackerras {
110614cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
110714cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
110814cf11afSPaul Mackerras 	 * something smarter
110914cf11afSPaul Mackerras 	 */
111014cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
111114cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
111214cf11afSPaul Mackerras 	return;
111314cf11afSPaul Mackerras }
111414cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
111514cf11afSPaul Mackerras 
111614cf11afSPaul Mackerras #ifdef CONFIG_SPE
111714cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
111814cf11afSPaul Mackerras {
111914cf11afSPaul Mackerras 	unsigned long spefscr;
112014cf11afSPaul Mackerras 	int fpexc_mode;
112114cf11afSPaul Mackerras 	int code = 0;
112214cf11afSPaul Mackerras 
112314cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
112414cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
112514cf11afSPaul Mackerras 
112614cf11afSPaul Mackerras 	/* Hardware does not neccessarily set sticky
112714cf11afSPaul Mackerras 	 * underflow/overflow/invalid flags */
112814cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
112914cf11afSPaul Mackerras 		code = FPE_FLTOVF;
113014cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FOVFS;
113114cf11afSPaul Mackerras 	}
113214cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
113314cf11afSPaul Mackerras 		code = FPE_FLTUND;
113414cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FUNFS;
113514cf11afSPaul Mackerras 	}
113614cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
113714cf11afSPaul Mackerras 		code = FPE_FLTDIV;
113814cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
113914cf11afSPaul Mackerras 		code = FPE_FLTINV;
114014cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FINVS;
114114cf11afSPaul Mackerras 	}
114214cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
114314cf11afSPaul Mackerras 		code = FPE_FLTRES;
114414cf11afSPaul Mackerras 
114514cf11afSPaul Mackerras 	current->thread.spefscr = spefscr;
114614cf11afSPaul Mackerras 
114714cf11afSPaul Mackerras 	_exception(SIGFPE, regs, code, regs->nip);
114814cf11afSPaul Mackerras 	return;
114914cf11afSPaul Mackerras }
115014cf11afSPaul Mackerras #endif
115114cf11afSPaul Mackerras 
1152dc1c1ca3SStephen Rothwell /*
1153dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1154dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1155dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1156dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1157dc1c1ca3SStephen Rothwell  */
1158dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1159dc1c1ca3SStephen Rothwell {
1160dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1161dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1162dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1163dc1c1ca3SStephen Rothwell }
1164dc1c1ca3SStephen Rothwell 
116514cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT
116614cf11afSPaul Mackerras /*
116714cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
116814cf11afSPaul Mackerras  * spins until a reboot occurs
116914cf11afSPaul Mackerras  */
117014cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
117114cf11afSPaul Mackerras {
117214cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
117314cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
117414cf11afSPaul Mackerras 	return;
117514cf11afSPaul Mackerras }
117614cf11afSPaul Mackerras 
117714cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
117814cf11afSPaul Mackerras {
117914cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
118014cf11afSPaul Mackerras 	WatchdogHandler(regs);
118114cf11afSPaul Mackerras }
118214cf11afSPaul Mackerras #endif
1183dc1c1ca3SStephen Rothwell 
1184dc1c1ca3SStephen Rothwell /*
1185dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1186dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1187dc1c1ca3SStephen Rothwell  */
1188dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1189dc1c1ca3SStephen Rothwell {
1190dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1191dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1192dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1193dc1c1ca3SStephen Rothwell }
119414cf11afSPaul Mackerras 
119514cf11afSPaul Mackerras void __init trap_init(void)
119614cf11afSPaul Mackerras {
119714cf11afSPaul Mackerras }
1198