xref: /linux/arch/powerpc/kernel/traps.c (revision 1eeb66a1bb973534dc3d064920a5ca683823372e)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
314cf11afSPaul Mackerras  *
414cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
514cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
614cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
714cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
814cf11afSPaul Mackerras  *
914cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1014cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1114cf11afSPaul Mackerras  */
1214cf11afSPaul Mackerras 
1314cf11afSPaul Mackerras /*
1414cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1514cf11afSPaul Mackerras  */
1614cf11afSPaul Mackerras 
1714cf11afSPaul Mackerras #include <linux/errno.h>
1814cf11afSPaul Mackerras #include <linux/sched.h>
1914cf11afSPaul Mackerras #include <linux/kernel.h>
2014cf11afSPaul Mackerras #include <linux/mm.h>
2114cf11afSPaul Mackerras #include <linux/stddef.h>
2214cf11afSPaul Mackerras #include <linux/unistd.h>
238dad3f92SPaul Mackerras #include <linux/ptrace.h>
2414cf11afSPaul Mackerras #include <linux/slab.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/a.out.h>
2714cf11afSPaul Mackerras #include <linux/interrupt.h>
2814cf11afSPaul Mackerras #include <linux/init.h>
2914cf11afSPaul Mackerras #include <linux/module.h>
308dad3f92SPaul Mackerras #include <linux/prctl.h>
3114cf11afSPaul Mackerras #include <linux/delay.h>
3214cf11afSPaul Mackerras #include <linux/kprobes.h>
33cc532915SMichael Ellerman #include <linux/kexec.h>
345474c120SMichael Hanselmann #include <linux/backlight.h>
3573c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
36*1eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3714cf11afSPaul Mackerras 
3814cf11afSPaul Mackerras #include <asm/pgtable.h>
3914cf11afSPaul Mackerras #include <asm/uaccess.h>
4014cf11afSPaul Mackerras #include <asm/system.h>
4114cf11afSPaul Mackerras #include <asm/io.h>
4286417780SPaul Mackerras #include <asm/machdep.h>
4386417780SPaul Mackerras #include <asm/rtas.h>
44f7f6f4feSDavid Gibson #include <asm/pmc.h>
45dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4614cf11afSPaul Mackerras #include <asm/reg.h>
4786417780SPaul Mackerras #endif
4814cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4914cf11afSPaul Mackerras #include <asm/backlight.h>
5014cf11afSPaul Mackerras #endif
51dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5286417780SPaul Mackerras #include <asm/firmware.h>
53dc1c1ca3SStephen Rothwell #include <asm/processor.h>
54dc1c1ca3SStephen Rothwell #endif
55c0ce7d08SDavid Wilder #include <asm/kexec.h>
56dc1c1ca3SStephen Rothwell 
5714cf11afSPaul Mackerras #ifdef CONFIG_DEBUGGER
5814cf11afSPaul Mackerras int (*__debugger)(struct pt_regs *regs);
5914cf11afSPaul Mackerras int (*__debugger_ipi)(struct pt_regs *regs);
6014cf11afSPaul Mackerras int (*__debugger_bpt)(struct pt_regs *regs);
6114cf11afSPaul Mackerras int (*__debugger_sstep)(struct pt_regs *regs);
6214cf11afSPaul Mackerras int (*__debugger_iabr_match)(struct pt_regs *regs);
6314cf11afSPaul Mackerras int (*__debugger_dabr_match)(struct pt_regs *regs);
6414cf11afSPaul Mackerras int (*__debugger_fault_handler)(struct pt_regs *regs);
6514cf11afSPaul Mackerras 
6614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
6714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
6814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
6914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
7114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match);
7214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
7314cf11afSPaul Mackerras #endif
7414cf11afSPaul Mackerras 
7514cf11afSPaul Mackerras /*
7614cf11afSPaul Mackerras  * Trap & Exception support
7714cf11afSPaul Mackerras  */
7814cf11afSPaul Mackerras 
796031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
806031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
816031d9d9Santon@samba.org {
826031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
836031d9d9Santon@samba.org 	if (pmac_backlight) {
846031d9d9Santon@samba.org 		struct backlight_properties *props;
856031d9d9Santon@samba.org 
866031d9d9Santon@samba.org 		props = &pmac_backlight->props;
876031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
886031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
896031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
906031d9d9Santon@samba.org 	}
916031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
926031d9d9Santon@samba.org }
936031d9d9Santon@samba.org #else
946031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
956031d9d9Santon@samba.org #endif
966031d9d9Santon@samba.org 
9714cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err)
9814cf11afSPaul Mackerras {
9934c2a14fSanton@samba.org 	static struct {
10034c2a14fSanton@samba.org 		spinlock_t lock;
10134c2a14fSanton@samba.org 		u32 lock_owner;
10234c2a14fSanton@samba.org 		int lock_owner_depth;
10334c2a14fSanton@samba.org 	} die = {
10434c2a14fSanton@samba.org 		.lock =			__SPIN_LOCK_UNLOCKED(die.lock),
10534c2a14fSanton@samba.org 		.lock_owner =		-1,
10634c2a14fSanton@samba.org 		.lock_owner_depth =	0
10734c2a14fSanton@samba.org 	};
108c0ce7d08SDavid Wilder 	static int die_counter;
10934c2a14fSanton@samba.org 	unsigned long flags;
11014cf11afSPaul Mackerras 
11114cf11afSPaul Mackerras 	if (debugger(regs))
11214cf11afSPaul Mackerras 		return 1;
11314cf11afSPaul Mackerras 
114293e4688Santon@samba.org 	oops_enter();
115293e4688Santon@samba.org 
11634c2a14fSanton@samba.org 	if (die.lock_owner != raw_smp_processor_id()) {
11714cf11afSPaul Mackerras 		console_verbose();
11834c2a14fSanton@samba.org 		spin_lock_irqsave(&die.lock, flags);
11934c2a14fSanton@samba.org 		die.lock_owner = smp_processor_id();
12034c2a14fSanton@samba.org 		die.lock_owner_depth = 0;
12114cf11afSPaul Mackerras 		bust_spinlocks(1);
1226031d9d9Santon@samba.org 		if (machine_is(powermac))
1236031d9d9Santon@samba.org 			pmac_backlight_unblank();
12434c2a14fSanton@samba.org 	} else {
12534c2a14fSanton@samba.org 		local_save_flags(flags);
12634c2a14fSanton@samba.org 	}
1275474c120SMichael Hanselmann 
12834c2a14fSanton@samba.org 	if (++die.lock_owner_depth < 3) {
12914cf11afSPaul Mackerras 		printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
13014cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT
13114cf11afSPaul Mackerras 		printk("PREEMPT ");
13214cf11afSPaul Mackerras #endif
13314cf11afSPaul Mackerras #ifdef CONFIG_SMP
13414cf11afSPaul Mackerras 		printk("SMP NR_CPUS=%d ", NR_CPUS);
13514cf11afSPaul Mackerras #endif
13614cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC
13714cf11afSPaul Mackerras 		printk("DEBUG_PAGEALLOC ");
13814cf11afSPaul Mackerras #endif
13914cf11afSPaul Mackerras #ifdef CONFIG_NUMA
14014cf11afSPaul Mackerras 		printk("NUMA ");
14114cf11afSPaul Mackerras #endif
142ae7f4463Santon@samba.org 		printk("%s\n", ppc_md.name ? ppc_md.name : "");
143e8222502SBenjamin Herrenschmidt 
14414cf11afSPaul Mackerras 		print_modules();
14514cf11afSPaul Mackerras 		show_regs(regs);
14634c2a14fSanton@samba.org 	} else {
14734c2a14fSanton@samba.org 		printk("Recursive die() failure, output suppressed\n");
14834c2a14fSanton@samba.org 	}
14934c2a14fSanton@samba.org 
15014cf11afSPaul Mackerras 	bust_spinlocks(0);
15134c2a14fSanton@samba.org 	die.lock_owner = -1;
15234c2a14fSanton@samba.org 	spin_unlock_irqrestore(&die.lock, flags);
153cc532915SMichael Ellerman 
154c0ce7d08SDavid Wilder 	if (kexec_should_crash(current) ||
155c0ce7d08SDavid Wilder 		kexec_sr_activated(smp_processor_id()))
156cc532915SMichael Ellerman 		crash_kexec(regs);
157c0ce7d08SDavid Wilder 	crash_kexec_secondary(regs);
15814cf11afSPaul Mackerras 
15914cf11afSPaul Mackerras 	if (in_interrupt())
16014cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
16114cf11afSPaul Mackerras 
162cea6a4baSHorms 	if (panic_on_oops)
163012c437dSHorms 		panic("Fatal exception");
164cea6a4baSHorms 
165293e4688Santon@samba.org 	oops_exit();
16614cf11afSPaul Mackerras 	do_exit(err);
16714cf11afSPaul Mackerras 
16814cf11afSPaul Mackerras 	return 0;
16914cf11afSPaul Mackerras }
17014cf11afSPaul Mackerras 
17114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
17214cf11afSPaul Mackerras {
17314cf11afSPaul Mackerras 	siginfo_t info;
17414cf11afSPaul Mackerras 
17514cf11afSPaul Mackerras 	if (!user_mode(regs)) {
17614cf11afSPaul Mackerras 		if (die("Exception in kernel mode", regs, signr))
17714cf11afSPaul Mackerras 			return;
17814cf11afSPaul Mackerras 	}
17914cf11afSPaul Mackerras 
18014cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
18114cf11afSPaul Mackerras 	info.si_signo = signr;
18214cf11afSPaul Mackerras 	info.si_code = code;
18314cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
18414cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
18514cf11afSPaul Mackerras 
18614cf11afSPaul Mackerras 	/*
18714cf11afSPaul Mackerras 	 * Init gets no signals that it doesn't have a handler for.
18814cf11afSPaul Mackerras 	 * That's all very well, but if it has caused a synchronous
18914cf11afSPaul Mackerras 	 * exception and we ignore the resulting signal, it will just
19014cf11afSPaul Mackerras 	 * generate the same exception over and over again and we get
19114cf11afSPaul Mackerras 	 * nowhere.  Better to kill it and let the kernel panic.
19214cf11afSPaul Mackerras 	 */
19360bccbedSAkinobu Mita 	if (is_init(current)) {
19414cf11afSPaul Mackerras 		__sighandler_t handler;
19514cf11afSPaul Mackerras 
19614cf11afSPaul Mackerras 		spin_lock_irq(&current->sighand->siglock);
19714cf11afSPaul Mackerras 		handler = current->sighand->action[signr-1].sa.sa_handler;
19814cf11afSPaul Mackerras 		spin_unlock_irq(&current->sighand->siglock);
19914cf11afSPaul Mackerras 		if (handler == SIG_DFL) {
20014cf11afSPaul Mackerras 			/* init has generated a synchronous exception
20114cf11afSPaul Mackerras 			   and it doesn't have a handler for the signal */
20214cf11afSPaul Mackerras 			printk(KERN_CRIT "init has generated signal %d "
20314cf11afSPaul Mackerras 			       "but has no handler for it\n", signr);
20414cf11afSPaul Mackerras 			do_exit(signr);
20514cf11afSPaul Mackerras 		}
20614cf11afSPaul Mackerras 	}
20714cf11afSPaul Mackerras }
20814cf11afSPaul Mackerras 
20914cf11afSPaul Mackerras #ifdef CONFIG_PPC64
21014cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
21114cf11afSPaul Mackerras {
21214cf11afSPaul Mackerras 	/* See if any machine dependent calls */
213c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
214c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
215c902be71SArnd Bergmann 			return;
216c902be71SArnd Bergmann 	}
21714cf11afSPaul Mackerras 
218c0ce7d08SDavid Wilder #ifdef CONFIG_KEXEC
219c0ce7d08SDavid Wilder 	cpu_set(smp_processor_id(), cpus_in_sr);
220c0ce7d08SDavid Wilder #endif
221c0ce7d08SDavid Wilder 
2228dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
22314cf11afSPaul Mackerras 
224eac8392fSDavid Wilder 	/*
225eac8392fSDavid Wilder 	 * Some CPUs when released from the debugger will execute this path.
226eac8392fSDavid Wilder 	 * These CPUs entered the debugger via a soft-reset. If the CPU was
227eac8392fSDavid Wilder 	 * hung before entering the debugger it will return to the hung
228eac8392fSDavid Wilder 	 * state when exiting this function.  This causes a problem in
229eac8392fSDavid Wilder 	 * kdump since the hung CPU(s) will not respond to the IPI sent
230eac8392fSDavid Wilder 	 * from kdump. To prevent the problem we call crash_kexec_secondary()
231eac8392fSDavid Wilder 	 * here. If a kdump had not been initiated or we exit the debugger
232eac8392fSDavid Wilder 	 * with the "exit and recover" command (x) crash_kexec_secondary()
233eac8392fSDavid Wilder 	 * will return after 5ms and the CPU returns to its previous state.
234eac8392fSDavid Wilder 	 */
235eac8392fSDavid Wilder 	crash_kexec_secondary(regs);
236eac8392fSDavid Wilder 
23714cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
23814cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
23914cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
24014cf11afSPaul Mackerras 
24114cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
24214cf11afSPaul Mackerras }
24314cf11afSPaul Mackerras #endif
24414cf11afSPaul Mackerras 
24514cf11afSPaul Mackerras /*
24614cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
24714cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
24814cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
24914cf11afSPaul Mackerras  * table.
25014cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
25114cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
25214cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
25314cf11afSPaul Mackerras  *  -- paulus.
25414cf11afSPaul Mackerras  */
25514cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
25614cf11afSPaul Mackerras {
25768a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
25814cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
25914cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
26014cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
26114cf11afSPaul Mackerras 
26214cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
26314cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
26414cf11afSPaul Mackerras 		/*
26514cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
26614cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
26714cf11afSPaul Mackerras 		 * As the address is in the exception table
26814cf11afSPaul Mackerras 		 * we should be able to read the instr there.
26914cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
27014cf11afSPaul Mackerras 		 * load or store.
27114cf11afSPaul Mackerras 		 */
27214cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
27314cf11afSPaul Mackerras 			nip -= 2;
27414cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
27514cf11afSPaul Mackerras 			--nip;
27614cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
27714cf11afSPaul Mackerras 			/* sync or twi */
27814cf11afSPaul Mackerras 			unsigned int rb;
27914cf11afSPaul Mackerras 
28014cf11afSPaul Mackerras 			--nip;
28114cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
28214cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
28314cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
28414cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
28514cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
28614cf11afSPaul Mackerras 			regs->nip = entry->fixup;
28714cf11afSPaul Mackerras 			return 1;
28814cf11afSPaul Mackerras 		}
28914cf11afSPaul Mackerras 	}
29068a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
29114cf11afSPaul Mackerras 	return 0;
29214cf11afSPaul Mackerras }
29314cf11afSPaul Mackerras 
29414cf11afSPaul Mackerras #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
29514cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
29614cf11afSPaul Mackerras    is in the ESR. */
29714cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
29814cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
29914cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
30014cf11afSPaul Mackerras #else
30114cf11afSPaul Mackerras #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
30214cf11afSPaul Mackerras #endif
30314cf11afSPaul Mackerras #define REASON_FP		ESR_FP
30414cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
30514cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
30614cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
30714cf11afSPaul Mackerras 
30814cf11afSPaul Mackerras /* single-step stuff */
30914cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
31014cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
31114cf11afSPaul Mackerras 
31214cf11afSPaul Mackerras #else
31314cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
31414cf11afSPaul Mackerras    exception is in the MSR. */
31514cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
31614cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
31714cf11afSPaul Mackerras #define REASON_FP		0x100000
31814cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
31914cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
32014cf11afSPaul Mackerras #define REASON_TRAP		0x20000
32114cf11afSPaul Mackerras 
32214cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
32314cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
32414cf11afSPaul Mackerras #endif
32514cf11afSPaul Mackerras 
32614cf11afSPaul Mackerras /*
32714cf11afSPaul Mackerras  * This is "fall-back" implementation for configurations
32814cf11afSPaul Mackerras  * which don't provide platform-specific machine check info
32914cf11afSPaul Mackerras  */
33014cf11afSPaul Mackerras void __attribute__ ((weak))
33114cf11afSPaul Mackerras platform_machine_check(struct pt_regs *regs)
33214cf11afSPaul Mackerras {
33314cf11afSPaul Mackerras }
33414cf11afSPaul Mackerras 
335dc1c1ca3SStephen Rothwell void machine_check_exception(struct pt_regs *regs)
33614cf11afSPaul Mackerras {
33714cf11afSPaul Mackerras 	int recover = 0;
3381a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
33914cf11afSPaul Mackerras 
34014cf11afSPaul Mackerras 	/* See if any machine dependent calls */
34114cf11afSPaul Mackerras 	if (ppc_md.machine_check_exception)
34214cf11afSPaul Mackerras 		recover = ppc_md.machine_check_exception(regs);
34314cf11afSPaul Mackerras 
34414cf11afSPaul Mackerras 	if (recover)
34514cf11afSPaul Mackerras 		return;
34614cf11afSPaul Mackerras 
34714cf11afSPaul Mackerras 	if (user_mode(regs)) {
34814cf11afSPaul Mackerras 		regs->msr |= MSR_RI;
34914cf11afSPaul Mackerras 		_exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
35014cf11afSPaul Mackerras 		return;
35114cf11afSPaul Mackerras 	}
35214cf11afSPaul Mackerras 
35314cf11afSPaul Mackerras #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
35414cf11afSPaul Mackerras 	/* the qspan pci read routines can cause machine checks -- Cort */
35514cf11afSPaul Mackerras 	bad_page_fault(regs, regs->dar, SIGBUS);
35614cf11afSPaul Mackerras 	return;
35714cf11afSPaul Mackerras #endif
35814cf11afSPaul Mackerras 
35914cf11afSPaul Mackerras 	if (debugger_fault_handler(regs)) {
36014cf11afSPaul Mackerras 		regs->msr |= MSR_RI;
36114cf11afSPaul Mackerras 		return;
36214cf11afSPaul Mackerras 	}
36314cf11afSPaul Mackerras 
36414cf11afSPaul Mackerras 	if (check_io_access(regs))
36514cf11afSPaul Mackerras 		return;
36614cf11afSPaul Mackerras 
36714cf11afSPaul Mackerras #if defined(CONFIG_4xx) && !defined(CONFIG_440A)
36814cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
36914cf11afSPaul Mackerras 		printk("Instruction");
37014cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
37114cf11afSPaul Mackerras 	} else
37214cf11afSPaul Mackerras 		printk("Data");
37314cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
37414cf11afSPaul Mackerras #elif defined(CONFIG_440A)
37514cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
37614cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
37714cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
37814cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
37914cf11afSPaul Mackerras 	}
38014cf11afSPaul Mackerras 	else {
38114cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
38214cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
38314cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
38414cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
38514cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
38614cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
38714cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
38814cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
38914cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
39014cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
39114cf11afSPaul Mackerras 			flush_instruction_cache();
39214cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
39314cf11afSPaul Mackerras 		}
39414cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
39514cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
39614cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
39714cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
39814cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
39914cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
40014cf11afSPaul Mackerras 
40114cf11afSPaul Mackerras 		/* Clear MCSR */
40214cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
40314cf11afSPaul Mackerras 	}
40414cf11afSPaul Mackerras #elif defined (CONFIG_E500)
40514cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
40614cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
40714cf11afSPaul Mackerras 
40814cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
40914cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
41014cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
41114cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
41214cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
41314cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
41414cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
41514cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
41614cf11afSPaul Mackerras 	if (reason & MCSR_GL_CI)
41714cf11afSPaul Mackerras 		printk("Guarded Load or Cache-Inhibited stwcx.\n");
41814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
41914cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
42014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
42114cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
42214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
42314cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
42414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
42514cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
42614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
42714cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
42814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
42914cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
43014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
43114cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
43214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
43314cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
43414cf11afSPaul Mackerras #elif defined (CONFIG_E200)
43514cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
43614cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
43714cf11afSPaul Mackerras 
43814cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
43914cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
44014cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
44114cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
44214cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
44314cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
44414cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
44514cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
44614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
44714cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
44814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
44914cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
45014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
45114cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
45214cf11afSPaul Mackerras #else /* !CONFIG_4xx && !CONFIG_E500 && !CONFIG_E200 */
45314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
45414cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
45514cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
45614cf11afSPaul Mackerras 	case 0x80000:
45714cf11afSPaul Mackerras 		printk("Machine check signal\n");
45814cf11afSPaul Mackerras 		break;
45914cf11afSPaul Mackerras 	case 0:		/* for 601 */
46014cf11afSPaul Mackerras 	case 0x40000:
46114cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
46214cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
46314cf11afSPaul Mackerras 		break;
46414cf11afSPaul Mackerras 	case 0x20000:
46514cf11afSPaul Mackerras 		printk("Data parity error signal\n");
46614cf11afSPaul Mackerras 		break;
46714cf11afSPaul Mackerras 	case 0x10000:
46814cf11afSPaul Mackerras 		printk("Address parity error signal\n");
46914cf11afSPaul Mackerras 		break;
47014cf11afSPaul Mackerras 	case 0x20000000:
47114cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
47214cf11afSPaul Mackerras 		break;
47314cf11afSPaul Mackerras 	case 0x40000000:
47414cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
47514cf11afSPaul Mackerras 		break;
47614cf11afSPaul Mackerras 	case 0x00100000:
47714cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
47814cf11afSPaul Mackerras 		break;
47914cf11afSPaul Mackerras 	default:
48014cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
48114cf11afSPaul Mackerras 	}
48214cf11afSPaul Mackerras #endif /* CONFIG_4xx */
48314cf11afSPaul Mackerras 
48414cf11afSPaul Mackerras 	/*
48514cf11afSPaul Mackerras 	 * Optional platform-provided routine to print out
48614cf11afSPaul Mackerras 	 * additional info, e.g. bus error registers.
48714cf11afSPaul Mackerras 	 */
48814cf11afSPaul Mackerras 	platform_machine_check(regs);
48914cf11afSPaul Mackerras 
49014cf11afSPaul Mackerras 	if (debugger_fault_handler(regs))
49114cf11afSPaul Mackerras 		return;
4928dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
49314cf11afSPaul Mackerras 
49414cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
49514cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
49614cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
49714cf11afSPaul Mackerras }
49814cf11afSPaul Mackerras 
49914cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
50014cf11afSPaul Mackerras {
50114cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
50214cf11afSPaul Mackerras }
50314cf11afSPaul Mackerras 
504dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
50514cf11afSPaul Mackerras {
50614cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
50714cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
50814cf11afSPaul Mackerras 
50914cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
51014cf11afSPaul Mackerras }
51114cf11afSPaul Mackerras 
512dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
51314cf11afSPaul Mackerras {
51414cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
51514cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
51614cf11afSPaul Mackerras 		return;
51714cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
51814cf11afSPaul Mackerras 		return;
51914cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
52014cf11afSPaul Mackerras }
52114cf11afSPaul Mackerras 
52214cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
52314cf11afSPaul Mackerras {
52414cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
52514cf11afSPaul Mackerras }
52614cf11afSPaul Mackerras 
5278dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
52814cf11afSPaul Mackerras {
52914cf11afSPaul Mackerras 	regs->msr &= ~(MSR_SE | MSR_BE);  /* Turn off 'trace' bits */
53014cf11afSPaul Mackerras 
53114cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
53214cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
53314cf11afSPaul Mackerras 		return;
53414cf11afSPaul Mackerras 	if (debugger_sstep(regs))
53514cf11afSPaul Mackerras 		return;
53614cf11afSPaul Mackerras 
53714cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
53814cf11afSPaul Mackerras }
53914cf11afSPaul Mackerras 
54014cf11afSPaul Mackerras /*
54114cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
54214cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
54314cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
54414cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
54514cf11afSPaul Mackerras  */
5468dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
54714cf11afSPaul Mackerras {
54814cf11afSPaul Mackerras 	if (single_stepping(regs)) {
54914cf11afSPaul Mackerras 		clear_single_step(regs);
55014cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
55114cf11afSPaul Mackerras 	}
55214cf11afSPaul Mackerras }
55314cf11afSPaul Mackerras 
5545fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
555dc1c1ca3SStephen Rothwell {
5565fad293bSKumar Gala 	int ret = 0;
557dc1c1ca3SStephen Rothwell 
558dc1c1ca3SStephen Rothwell 	/* Invalid operation */
559dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
5605fad293bSKumar Gala 		ret = FPE_FLTINV;
561dc1c1ca3SStephen Rothwell 
562dc1c1ca3SStephen Rothwell 	/* Overflow */
563dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
5645fad293bSKumar Gala 		ret = FPE_FLTOVF;
565dc1c1ca3SStephen Rothwell 
566dc1c1ca3SStephen Rothwell 	/* Underflow */
567dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
5685fad293bSKumar Gala 		ret = FPE_FLTUND;
569dc1c1ca3SStephen Rothwell 
570dc1c1ca3SStephen Rothwell 	/* Divide by zero */
571dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
5725fad293bSKumar Gala 		ret = FPE_FLTDIV;
573dc1c1ca3SStephen Rothwell 
574dc1c1ca3SStephen Rothwell 	/* Inexact result */
575dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
5765fad293bSKumar Gala 		ret = FPE_FLTRES;
5775fad293bSKumar Gala 
5785fad293bSKumar Gala 	return ret;
5795fad293bSKumar Gala }
5805fad293bSKumar Gala 
5815fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
5825fad293bSKumar Gala {
5835fad293bSKumar Gala 	int code = 0;
5845fad293bSKumar Gala 
5855fad293bSKumar Gala 	flush_fp_to_thread(current);
5865fad293bSKumar Gala 
5875fad293bSKumar Gala 	code = __parse_fpscr(current->thread.fpscr.val);
588dc1c1ca3SStephen Rothwell 
589dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
590dc1c1ca3SStephen Rothwell }
591dc1c1ca3SStephen Rothwell 
592dc1c1ca3SStephen Rothwell /*
593dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
59414cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
59514cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
59614cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
59714cf11afSPaul Mackerras  *
59814cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
59914cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
60014cf11afSPaul Mackerras  * bits is faster and easier.
60186417780SPaul Mackerras  *
60214cf11afSPaul Mackerras  */
60314cf11afSPaul Mackerras #define INST_MFSPR_PVR		0x7c1f42a6
60414cf11afSPaul Mackerras #define INST_MFSPR_PVR_MASK	0xfc1fffff
60514cf11afSPaul Mackerras 
60614cf11afSPaul Mackerras #define INST_DCBA		0x7c0005ec
60787589f08SPaul Mackerras #define INST_DCBA_MASK		0xfc0007fe
60814cf11afSPaul Mackerras 
60914cf11afSPaul Mackerras #define INST_MCRXR		0x7c000400
61087589f08SPaul Mackerras #define INST_MCRXR_MASK		0xfc0007fe
61114cf11afSPaul Mackerras 
61214cf11afSPaul Mackerras #define INST_STRING		0x7c00042a
61387589f08SPaul Mackerras #define INST_STRING_MASK	0xfc0007fe
61487589f08SPaul Mackerras #define INST_STRING_GEN_MASK	0xfc00067e
61514cf11afSPaul Mackerras #define INST_LSWI		0x7c0004aa
61614cf11afSPaul Mackerras #define INST_LSWX		0x7c00042a
61714cf11afSPaul Mackerras #define INST_STSWI		0x7c0005aa
61814cf11afSPaul Mackerras #define INST_STSWX		0x7c00052a
61914cf11afSPaul Mackerras 
620c3412dcbSWill Schmidt #define INST_POPCNTB		0x7c0000f4
621c3412dcbSWill Schmidt #define INST_POPCNTB_MASK	0xfc0007fe
622c3412dcbSWill Schmidt 
62314cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
62414cf11afSPaul Mackerras {
62514cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
62614cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
62714cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
62814cf11afSPaul Mackerras 	u32 num_bytes;
62914cf11afSPaul Mackerras 	unsigned long EA;
63014cf11afSPaul Mackerras 	int pos = 0;
63114cf11afSPaul Mackerras 
63214cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
63314cf11afSPaul Mackerras 	if ((instword & INST_STRING_MASK) == INST_LSWX)
63414cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
63514cf11afSPaul Mackerras 			return -EINVAL;
63614cf11afSPaul Mackerras 
63714cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
63814cf11afSPaul Mackerras 
63914cf11afSPaul Mackerras 	switch (instword & INST_STRING_MASK) {
64014cf11afSPaul Mackerras 		case INST_LSWX:
64114cf11afSPaul Mackerras 		case INST_STSWX:
64214cf11afSPaul Mackerras 			EA += NB_RB;
64314cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
64414cf11afSPaul Mackerras 			break;
64514cf11afSPaul Mackerras 		case INST_LSWI:
64614cf11afSPaul Mackerras 		case INST_STSWI:
64714cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
64814cf11afSPaul Mackerras 			break;
64914cf11afSPaul Mackerras 		default:
65014cf11afSPaul Mackerras 			return -EINVAL;
65114cf11afSPaul Mackerras 	}
65214cf11afSPaul Mackerras 
65314cf11afSPaul Mackerras 	while (num_bytes != 0)
65414cf11afSPaul Mackerras 	{
65514cf11afSPaul Mackerras 		u8 val;
65614cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
65714cf11afSPaul Mackerras 
65814cf11afSPaul Mackerras 		switch ((instword & INST_STRING_MASK)) {
65914cf11afSPaul Mackerras 			case INST_LSWX:
66014cf11afSPaul Mackerras 			case INST_LSWI:
66114cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
66214cf11afSPaul Mackerras 					return -EFAULT;
66314cf11afSPaul Mackerras 				/* first time updating this reg,
66414cf11afSPaul Mackerras 				 * zero it out */
66514cf11afSPaul Mackerras 				if (pos == 0)
66614cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
66714cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
66814cf11afSPaul Mackerras 				break;
66914cf11afSPaul Mackerras 			case INST_STSWI:
67014cf11afSPaul Mackerras 			case INST_STSWX:
67114cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
67214cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
67314cf11afSPaul Mackerras 					return -EFAULT;
67414cf11afSPaul Mackerras 				break;
67514cf11afSPaul Mackerras 		}
67614cf11afSPaul Mackerras 		/* move EA to next address */
67714cf11afSPaul Mackerras 		EA += 1;
67814cf11afSPaul Mackerras 		num_bytes--;
67914cf11afSPaul Mackerras 
68014cf11afSPaul Mackerras 		/* manage our position within the register */
68114cf11afSPaul Mackerras 		if (++pos == 4) {
68214cf11afSPaul Mackerras 			pos = 0;
68314cf11afSPaul Mackerras 			if (++rT == 32)
68414cf11afSPaul Mackerras 				rT = 0;
68514cf11afSPaul Mackerras 		}
68614cf11afSPaul Mackerras 	}
68714cf11afSPaul Mackerras 
68814cf11afSPaul Mackerras 	return 0;
68914cf11afSPaul Mackerras }
69014cf11afSPaul Mackerras 
691c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
692c3412dcbSWill Schmidt {
693c3412dcbSWill Schmidt 	u32 ra,rs;
694c3412dcbSWill Schmidt 	unsigned long tmp;
695c3412dcbSWill Schmidt 
696c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
697c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
698c3412dcbSWill Schmidt 
699c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
700c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
701c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
702c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
703c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
704c3412dcbSWill Schmidt 
705c3412dcbSWill Schmidt 	return 0;
706c3412dcbSWill Schmidt }
707c3412dcbSWill Schmidt 
70814cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
70914cf11afSPaul Mackerras {
71014cf11afSPaul Mackerras 	u32 instword;
71114cf11afSPaul Mackerras 	u32 rd;
71214cf11afSPaul Mackerras 
713fab5db97SPaul Mackerras 	if (!user_mode(regs) || (regs->msr & MSR_LE))
71414cf11afSPaul Mackerras 		return -EINVAL;
71514cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
71614cf11afSPaul Mackerras 
71714cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
71814cf11afSPaul Mackerras 		return -EFAULT;
71914cf11afSPaul Mackerras 
72014cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
72114cf11afSPaul Mackerras 	if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) {
72214cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
72314cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
72414cf11afSPaul Mackerras 		return 0;
72514cf11afSPaul Mackerras 	}
72614cf11afSPaul Mackerras 
72714cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
7288dad3f92SPaul Mackerras 	if ((instword & INST_DCBA_MASK) == INST_DCBA)
72914cf11afSPaul Mackerras 		return 0;
73014cf11afSPaul Mackerras 
73114cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
73214cf11afSPaul Mackerras 	if ((instword & INST_MCRXR_MASK) == INST_MCRXR) {
73386417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
73414cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
73514cf11afSPaul Mackerras 
73614cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
73714cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
73814cf11afSPaul Mackerras 		return 0;
73914cf11afSPaul Mackerras 	}
74014cf11afSPaul Mackerras 
74114cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
74214cf11afSPaul Mackerras 	if ((instword & INST_STRING_GEN_MASK) == INST_STRING)
74314cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
74414cf11afSPaul Mackerras 
745c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
746c3412dcbSWill Schmidt 	if ((instword & INST_POPCNTB_MASK) == INST_POPCNTB) {
747c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
748c3412dcbSWill Schmidt 	}
749c3412dcbSWill Schmidt 
75014cf11afSPaul Mackerras 	return -EINVAL;
75114cf11afSPaul Mackerras }
75214cf11afSPaul Mackerras 
75373c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
75414cf11afSPaul Mackerras {
75573c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
75614cf11afSPaul Mackerras }
75714cf11afSPaul Mackerras 
7588dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
75914cf11afSPaul Mackerras {
76014cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
76114cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
76214cf11afSPaul Mackerras 
763aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
76404903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
76514cf11afSPaul Mackerras 
76614cf11afSPaul Mackerras 	if (reason & REASON_FP) {
76714cf11afSPaul Mackerras 		/* IEEE FP exception */
768dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
7698dad3f92SPaul Mackerras 		return;
7708dad3f92SPaul Mackerras 	}
7718dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
77214cf11afSPaul Mackerras 		/* trap exception */
773dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
774dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
775dc1c1ca3SStephen Rothwell 			return;
77614cf11afSPaul Mackerras 		if (debugger_bpt(regs))
77714cf11afSPaul Mackerras 			return;
77873c9ceabSJeremy Fitzhardinge 
77973c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
78073c9ceabSJeremy Fitzhardinge 		    report_bug(regs->nip) == BUG_TRAP_TYPE_WARN) {
78114cf11afSPaul Mackerras 			regs->nip += 4;
78214cf11afSPaul Mackerras 			return;
78314cf11afSPaul Mackerras 		}
7848dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
7858dad3f92SPaul Mackerras 		return;
7868dad3f92SPaul Mackerras 	}
7878dad3f92SPaul Mackerras 
788cd8a5673SPaul Mackerras 	local_irq_enable();
789cd8a5673SPaul Mackerras 
79004903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION
79104903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
79204903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
79304903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
79404903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
79504903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
79604903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
79704903a30SKumar Gala 	 * pattern to occurences etc. -dgibson 31/Mar/2003 */
7985fad293bSKumar Gala 	switch (do_mathemu(regs)) {
7995fad293bSKumar Gala 	case 0:
80004903a30SKumar Gala 		emulate_single_step(regs);
80104903a30SKumar Gala 		return;
8025fad293bSKumar Gala 	case 1: {
8035fad293bSKumar Gala 			int code = 0;
8045fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
8055fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
8065fad293bSKumar Gala 			return;
80704903a30SKumar Gala 		}
8085fad293bSKumar Gala 	case -EFAULT:
8095fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
8105fad293bSKumar Gala 		return;
8115fad293bSKumar Gala 	}
8125fad293bSKumar Gala 	/* fall through on any other errors */
81304903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */
81404903a30SKumar Gala 
8158dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
8168dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
81714cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
81814cf11afSPaul Mackerras 		case 0:
81914cf11afSPaul Mackerras 			regs->nip += 4;
82014cf11afSPaul Mackerras 			emulate_single_step(regs);
8218dad3f92SPaul Mackerras 			return;
82214cf11afSPaul Mackerras 		case -EFAULT:
82314cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
8248dad3f92SPaul Mackerras 			return;
8258dad3f92SPaul Mackerras 		}
8268dad3f92SPaul Mackerras 	}
8278dad3f92SPaul Mackerras 
82814cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
82914cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
83014cf11afSPaul Mackerras 	else
83114cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
83214cf11afSPaul Mackerras }
83314cf11afSPaul Mackerras 
834dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
83514cf11afSPaul Mackerras {
8364393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
83714cf11afSPaul Mackerras 
838e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
839e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
84014cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
84114cf11afSPaul Mackerras 
84214cf11afSPaul Mackerras 	if (fixed == 1) {
84314cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
84414cf11afSPaul Mackerras 		emulate_single_step(regs);
84514cf11afSPaul Mackerras 		return;
84614cf11afSPaul Mackerras 	}
84714cf11afSPaul Mackerras 
84814cf11afSPaul Mackerras 	/* Operand address was bad */
84914cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
8504393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
8514393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
8524393c4f6SBenjamin Herrenschmidt 	} else {
8534393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
8544393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
85514cf11afSPaul Mackerras 	}
8564393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
8574393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
8584393c4f6SBenjamin Herrenschmidt 	else
8594393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
86014cf11afSPaul Mackerras }
86114cf11afSPaul Mackerras 
86214cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
86314cf11afSPaul Mackerras {
86414cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
86514cf11afSPaul Mackerras 	       current, regs->gpr[1]);
86614cf11afSPaul Mackerras 	debugger(regs);
86714cf11afSPaul Mackerras 	show_regs(regs);
86814cf11afSPaul Mackerras 	panic("kernel stack overflow");
86914cf11afSPaul Mackerras }
87014cf11afSPaul Mackerras 
87114cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
87214cf11afSPaul Mackerras {
87314cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
87414cf11afSPaul Mackerras 	       regs->nip, regs->msr);
87514cf11afSPaul Mackerras 	debugger(regs);
87614cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
87714cf11afSPaul Mackerras }
87814cf11afSPaul Mackerras 
87914cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
88014cf11afSPaul Mackerras {
88114cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
88214cf11afSPaul Mackerras 	       current, current->pid, regs->nip, regs->link, regs->gpr[0],
88314cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
88414cf11afSPaul Mackerras }
88514cf11afSPaul Mackerras 
886dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
887dc1c1ca3SStephen Rothwell {
888dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
889dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
890dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
891dc1c1ca3SStephen Rothwell }
892dc1c1ca3SStephen Rothwell 
893dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
894dc1c1ca3SStephen Rothwell {
895dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
896dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
897dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
898dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
899dc1c1ca3SStephen Rothwell 		return;
900dc1c1ca3SStephen Rothwell 	}
9016c4841c2SAnton Blanchard 
902dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
903dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
904dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
905dc1c1ca3SStephen Rothwell }
906dc1c1ca3SStephen Rothwell 
907dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
908dc1c1ca3SStephen Rothwell {
909dc1c1ca3SStephen Rothwell 	perf_irq(regs);
910dc1c1ca3SStephen Rothwell }
911dc1c1ca3SStephen Rothwell 
9128dad3f92SPaul Mackerras #ifdef CONFIG_8xx
91314cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
91414cf11afSPaul Mackerras {
91514cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
91614cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
91714cf11afSPaul Mackerras 	int errcode;
91814cf11afSPaul Mackerras 
91914cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
92014cf11afSPaul Mackerras 
92114cf11afSPaul Mackerras 	if (!user_mode(regs)) {
92214cf11afSPaul Mackerras 		debugger(regs);
92314cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
92414cf11afSPaul Mackerras 	}
92514cf11afSPaul Mackerras 
92614cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
92714cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
9285fad293bSKumar Gala 
9295fad293bSKumar Gala 	switch (errcode) {
9305fad293bSKumar Gala 	case 0:
9315fad293bSKumar Gala 		emulate_single_step(regs);
9325fad293bSKumar Gala 		return;
9335fad293bSKumar Gala 	case 1: {
9345fad293bSKumar Gala 			int code = 0;
9355fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
9365fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
9375fad293bSKumar Gala 			return;
9385fad293bSKumar Gala 		}
9395fad293bSKumar Gala 	case -EFAULT:
9405fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
9415fad293bSKumar Gala 		return;
9425fad293bSKumar Gala 	default:
9435fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
9445fad293bSKumar Gala 		return;
9455fad293bSKumar Gala 	}
9465fad293bSKumar Gala 
94714cf11afSPaul Mackerras #else
94814cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
9495fad293bSKumar Gala 	switch (errcode) {
9505fad293bSKumar Gala 	case 0:
95114cf11afSPaul Mackerras 		emulate_single_step(regs);
9525fad293bSKumar Gala 		return;
9535fad293bSKumar Gala 	case 1:
9545fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
9555fad293bSKumar Gala 		return;
9565fad293bSKumar Gala 	case -EFAULT:
9575fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
9585fad293bSKumar Gala 		return;
9595fad293bSKumar Gala 	}
9605fad293bSKumar Gala #endif
96114cf11afSPaul Mackerras }
9628dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
96314cf11afSPaul Mackerras 
96414cf11afSPaul Mackerras #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
96514cf11afSPaul Mackerras 
96614cf11afSPaul Mackerras void DebugException(struct pt_regs *regs, unsigned long debug_status)
96714cf11afSPaul Mackerras {
96814cf11afSPaul Mackerras 	if (debug_status & DBSR_IC) {	/* instruction completion */
96914cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
97014cf11afSPaul Mackerras 		if (user_mode(regs)) {
97114cf11afSPaul Mackerras 			current->thread.dbcr0 &= ~DBCR0_IC;
97214cf11afSPaul Mackerras 		} else {
97314cf11afSPaul Mackerras 			/* Disable instruction completion */
97414cf11afSPaul Mackerras 			mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
97514cf11afSPaul Mackerras 			/* Clear the instruction completion event */
97614cf11afSPaul Mackerras 			mtspr(SPRN_DBSR, DBSR_IC);
97714cf11afSPaul Mackerras 			if (debugger_sstep(regs))
97814cf11afSPaul Mackerras 				return;
97914cf11afSPaul Mackerras 		}
98014cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
98114cf11afSPaul Mackerras 	}
98214cf11afSPaul Mackerras }
98314cf11afSPaul Mackerras #endif /* CONFIG_4xx || CONFIG_BOOKE */
98414cf11afSPaul Mackerras 
98514cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
98614cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
98714cf11afSPaul Mackerras {
98814cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
98914cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
99014cf11afSPaul Mackerras }
99114cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
99214cf11afSPaul Mackerras 
99314cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
994dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
99514cf11afSPaul Mackerras {
99614cf11afSPaul Mackerras 	int err;
99714cf11afSPaul Mackerras 
99814cf11afSPaul Mackerras 	if (!user_mode(regs)) {
99914cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
100014cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
10018dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
100214cf11afSPaul Mackerras 	}
100314cf11afSPaul Mackerras 
1004dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1005dc1c1ca3SStephen Rothwell 
100614cf11afSPaul Mackerras 	err = emulate_altivec(regs);
100714cf11afSPaul Mackerras 	if (err == 0) {
100814cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
100914cf11afSPaul Mackerras 		emulate_single_step(regs);
101014cf11afSPaul Mackerras 		return;
101114cf11afSPaul Mackerras 	}
101214cf11afSPaul Mackerras 
101314cf11afSPaul Mackerras 	if (err == -EFAULT) {
101414cf11afSPaul Mackerras 		/* got an error reading the instruction */
101514cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
101614cf11afSPaul Mackerras 	} else {
101714cf11afSPaul Mackerras 		/* didn't recognize the instruction */
101814cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
101914cf11afSPaul Mackerras 		if (printk_ratelimit())
102014cf11afSPaul Mackerras 			printk(KERN_ERR "Unrecognized altivec instruction "
102114cf11afSPaul Mackerras 			       "in %s at %lx\n", current->comm, regs->nip);
102214cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
102314cf11afSPaul Mackerras 	}
102414cf11afSPaul Mackerras }
102514cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
102614cf11afSPaul Mackerras 
102714cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
102814cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
102914cf11afSPaul Mackerras 			   unsigned long error_code)
103014cf11afSPaul Mackerras {
103114cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
103214cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
103314cf11afSPaul Mackerras 	 * something smarter
103414cf11afSPaul Mackerras 	 */
103514cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
103614cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
103714cf11afSPaul Mackerras 	return;
103814cf11afSPaul Mackerras }
103914cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
104014cf11afSPaul Mackerras 
104114cf11afSPaul Mackerras #ifdef CONFIG_SPE
104214cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
104314cf11afSPaul Mackerras {
104414cf11afSPaul Mackerras 	unsigned long spefscr;
104514cf11afSPaul Mackerras 	int fpexc_mode;
104614cf11afSPaul Mackerras 	int code = 0;
104714cf11afSPaul Mackerras 
104814cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
104914cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
105014cf11afSPaul Mackerras 
105114cf11afSPaul Mackerras 	/* Hardware does not neccessarily set sticky
105214cf11afSPaul Mackerras 	 * underflow/overflow/invalid flags */
105314cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
105414cf11afSPaul Mackerras 		code = FPE_FLTOVF;
105514cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FOVFS;
105614cf11afSPaul Mackerras 	}
105714cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
105814cf11afSPaul Mackerras 		code = FPE_FLTUND;
105914cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FUNFS;
106014cf11afSPaul Mackerras 	}
106114cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
106214cf11afSPaul Mackerras 		code = FPE_FLTDIV;
106314cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
106414cf11afSPaul Mackerras 		code = FPE_FLTINV;
106514cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FINVS;
106614cf11afSPaul Mackerras 	}
106714cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
106814cf11afSPaul Mackerras 		code = FPE_FLTRES;
106914cf11afSPaul Mackerras 
107014cf11afSPaul Mackerras 	current->thread.spefscr = spefscr;
107114cf11afSPaul Mackerras 
107214cf11afSPaul Mackerras 	_exception(SIGFPE, regs, code, regs->nip);
107314cf11afSPaul Mackerras 	return;
107414cf11afSPaul Mackerras }
107514cf11afSPaul Mackerras #endif
107614cf11afSPaul Mackerras 
1077dc1c1ca3SStephen Rothwell /*
1078dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1079dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1080dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1081dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1082dc1c1ca3SStephen Rothwell  */
1083dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1084dc1c1ca3SStephen Rothwell {
1085dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1086dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1087dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1088dc1c1ca3SStephen Rothwell }
1089dc1c1ca3SStephen Rothwell 
109014cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT
109114cf11afSPaul Mackerras /*
109214cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
109314cf11afSPaul Mackerras  * spins until a reboot occurs
109414cf11afSPaul Mackerras  */
109514cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
109614cf11afSPaul Mackerras {
109714cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
109814cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
109914cf11afSPaul Mackerras 	return;
110014cf11afSPaul Mackerras }
110114cf11afSPaul Mackerras 
110214cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
110314cf11afSPaul Mackerras {
110414cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
110514cf11afSPaul Mackerras 	WatchdogHandler(regs);
110614cf11afSPaul Mackerras }
110714cf11afSPaul Mackerras #endif
1108dc1c1ca3SStephen Rothwell 
1109dc1c1ca3SStephen Rothwell /*
1110dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1111dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1112dc1c1ca3SStephen Rothwell  */
1113dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1114dc1c1ca3SStephen Rothwell {
1115dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1116dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1117dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1118dc1c1ca3SStephen Rothwell }
111914cf11afSPaul Mackerras 
112014cf11afSPaul Mackerras void __init trap_init(void)
112114cf11afSPaul Mackerras {
112214cf11afSPaul Mackerras }
1123