1 /* 2 * Derived from arch/i386/kernel/irq.c 3 * Copyright (C) 1992 Linus Torvalds 4 * Adapted from arch/i386 by Gary Thomas 5 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 6 * Updated and modified by Cort Dougan <cort@fsmlabs.com> 7 * Copyright (C) 1996-2001 Cort Dougan 8 * Adapted for Power Macintosh by Paul Mackerras 9 * Copyright (C) 1996 Paul Mackerras (paulus@cs.anu.edu.au) 10 * 11 * This program is free software; you can redistribute it and/or 12 * modify it under the terms of the GNU General Public License 13 * as published by the Free Software Foundation; either version 14 * 2 of the License, or (at your option) any later version. 15 * 16 * This file contains the code used by various IRQ handling routines: 17 * asking for different IRQ's should be done through these routines 18 * instead of just grabbing them. Thus setups with different IRQ numbers 19 * shouldn't result in any weird surprises, and installing new handlers 20 * should be easier. 21 * 22 * The MPC8xx has an interrupt mask in the SIU. If a bit is set, the 23 * interrupt is _enabled_. As expected, IRQ0 is bit 0 in the 32-bit 24 * mask register (of which only 16 are defined), hence the weird shifting 25 * and complement of the cached_irq_mask. I want to be able to stuff 26 * this right into the SIU SMASK register. 27 * Many of the prep/chrp functions are conditional compiled on CONFIG_PPC_8xx 28 * to reduce code space and undefined function references. 29 */ 30 31 #undef DEBUG 32 33 #include <linux/export.h> 34 #include <linux/threads.h> 35 #include <linux/kernel_stat.h> 36 #include <linux/signal.h> 37 #include <linux/sched.h> 38 #include <linux/ptrace.h> 39 #include <linux/ioport.h> 40 #include <linux/interrupt.h> 41 #include <linux/timex.h> 42 #include <linux/init.h> 43 #include <linux/slab.h> 44 #include <linux/delay.h> 45 #include <linux/irq.h> 46 #include <linux/seq_file.h> 47 #include <linux/cpumask.h> 48 #include <linux/profile.h> 49 #include <linux/bitops.h> 50 #include <linux/list.h> 51 #include <linux/radix-tree.h> 52 #include <linux/mutex.h> 53 #include <linux/pci.h> 54 #include <linux/debugfs.h> 55 #include <linux/of.h> 56 #include <linux/of_irq.h> 57 58 #include <linux/uaccess.h> 59 #include <asm/io.h> 60 #include <asm/pgtable.h> 61 #include <asm/irq.h> 62 #include <asm/cache.h> 63 #include <asm/prom.h> 64 #include <asm/ptrace.h> 65 #include <asm/machdep.h> 66 #include <asm/udbg.h> 67 #include <asm/smp.h> 68 #include <asm/livepatch.h> 69 #include <asm/asm-prototypes.h> 70 #include <asm/hw_irq.h> 71 72 #ifdef CONFIG_PPC64 73 #include <asm/paca.h> 74 #include <asm/firmware.h> 75 #include <asm/lv1call.h> 76 #endif 77 #define CREATE_TRACE_POINTS 78 #include <asm/trace.h> 79 #include <asm/cpu_has_feature.h> 80 81 DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat); 82 EXPORT_PER_CPU_SYMBOL(irq_stat); 83 84 int __irq_offset_value; 85 86 #ifdef CONFIG_PPC32 87 EXPORT_SYMBOL(__irq_offset_value); 88 atomic_t ppc_n_lost_interrupts; 89 90 #ifdef CONFIG_TAU_INT 91 extern int tau_initialized; 92 u32 tau_interrupts(unsigned long cpu); 93 #endif 94 #endif /* CONFIG_PPC32 */ 95 96 #ifdef CONFIG_PPC64 97 98 int distribute_irqs = 1; 99 100 static inline notrace unsigned long get_irq_happened(void) 101 { 102 unsigned long happened; 103 104 __asm__ __volatile__("lbz %0,%1(13)" 105 : "=r" (happened) : "i" (offsetof(struct paca_struct, irq_happened))); 106 107 return happened; 108 } 109 110 static inline notrace int decrementer_check_overflow(void) 111 { 112 u64 now = get_tb_or_rtc(); 113 u64 *next_tb = this_cpu_ptr(&decrementers_next_tb); 114 115 return now >= *next_tb; 116 } 117 118 /* This is called whenever we are re-enabling interrupts 119 * and returns either 0 (nothing to do) or 500/900/280/a00/e80 if 120 * there's an EE, DEC or DBELL to generate. 121 * 122 * This is called in two contexts: From arch_local_irq_restore() 123 * before soft-enabling interrupts, and from the exception exit 124 * path when returning from an interrupt from a soft-disabled to 125 * a soft enabled context. In both case we have interrupts hard 126 * disabled. 127 * 128 * We take care of only clearing the bits we handled in the 129 * PACA irq_happened field since we can only re-emit one at a 130 * time and we don't want to "lose" one. 131 */ 132 notrace unsigned int __check_irq_replay(void) 133 { 134 /* 135 * We use local_paca rather than get_paca() to avoid all 136 * the debug_smp_processor_id() business in this low level 137 * function 138 */ 139 unsigned char happened = local_paca->irq_happened; 140 141 /* 142 * We are responding to the next interrupt, so interrupt-off 143 * latencies should be reset here. 144 */ 145 trace_hardirqs_on(); 146 trace_hardirqs_off(); 147 148 if (happened & PACA_IRQ_HARD_DIS) { 149 /* Clear bit 0 which we wouldn't clear otherwise */ 150 local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS; 151 152 /* 153 * We may have missed a decrementer interrupt if hard disabled. 154 * Check the decrementer register in case we had a rollover 155 * while hard disabled. 156 */ 157 if (!(happened & PACA_IRQ_DEC)) { 158 if (decrementer_check_overflow()) { 159 local_paca->irq_happened |= PACA_IRQ_DEC; 160 happened |= PACA_IRQ_DEC; 161 } 162 } 163 } 164 165 /* 166 * Force the delivery of pending soft-disabled interrupts on PS3. 167 * Any HV call will have this side effect. 168 */ 169 if (firmware_has_feature(FW_FEATURE_PS3_LV1)) { 170 u64 tmp, tmp2; 171 lv1_get_version_info(&tmp, &tmp2); 172 } 173 174 /* 175 * Check if an hypervisor Maintenance interrupt happened. 176 * This is a higher priority interrupt than the others, so 177 * replay it first. 178 */ 179 if (happened & PACA_IRQ_HMI) { 180 local_paca->irq_happened &= ~PACA_IRQ_HMI; 181 return 0xe60; 182 } 183 184 if (happened & PACA_IRQ_DEC) { 185 local_paca->irq_happened &= ~PACA_IRQ_DEC; 186 return 0x900; 187 } 188 189 if (happened & PACA_IRQ_PMI) { 190 local_paca->irq_happened &= ~PACA_IRQ_PMI; 191 return 0xf00; 192 } 193 194 if (happened & PACA_IRQ_EE) { 195 local_paca->irq_happened &= ~PACA_IRQ_EE; 196 return 0x500; 197 } 198 199 #ifdef CONFIG_PPC_BOOK3E 200 /* 201 * Check if an EPR external interrupt happened this bit is typically 202 * set if we need to handle another "edge" interrupt from within the 203 * MPIC "EPR" handler. 204 */ 205 if (happened & PACA_IRQ_EE_EDGE) { 206 local_paca->irq_happened &= ~PACA_IRQ_EE_EDGE; 207 return 0x500; 208 } 209 210 if (happened & PACA_IRQ_DBELL) { 211 local_paca->irq_happened &= ~PACA_IRQ_DBELL; 212 return 0x280; 213 } 214 #else 215 if (happened & PACA_IRQ_DBELL) { 216 local_paca->irq_happened &= ~PACA_IRQ_DBELL; 217 return 0xa00; 218 } 219 #endif /* CONFIG_PPC_BOOK3E */ 220 221 /* There should be nothing left ! */ 222 BUG_ON(local_paca->irq_happened != 0); 223 224 return 0; 225 } 226 227 notrace void arch_local_irq_restore(unsigned long mask) 228 { 229 unsigned char irq_happened; 230 unsigned int replay; 231 232 /* Write the new soft-enabled value */ 233 irq_soft_mask_set(mask); 234 if (mask) 235 return; 236 237 /* 238 * From this point onward, we can take interrupts, preempt, 239 * etc... unless we got hard-disabled. We check if an event 240 * happened. If none happened, we know we can just return. 241 * 242 * We may have preempted before the check below, in which case 243 * we are checking the "new" CPU instead of the old one. This 244 * is only a problem if an event happened on the "old" CPU. 245 * 246 * External interrupt events will have caused interrupts to 247 * be hard-disabled, so there is no problem, we 248 * cannot have preempted. 249 */ 250 irq_happened = get_irq_happened(); 251 if (!irq_happened) 252 return; 253 254 /* 255 * We need to hard disable to get a trusted value from 256 * __check_irq_replay(). We also need to soft-disable 257 * again to avoid warnings in there due to the use of 258 * per-cpu variables. 259 * 260 * We know that if the value in irq_happened is exactly 0x01 261 * then we are already hard disabled (there are other less 262 * common cases that we'll ignore for now), so we skip the 263 * (expensive) mtmsrd. 264 */ 265 if (unlikely(irq_happened != PACA_IRQ_HARD_DIS)) 266 __hard_irq_disable(); 267 #ifdef CONFIG_PPC_IRQ_SOFT_MASK_DEBUG 268 else { 269 /* 270 * We should already be hard disabled here. We had bugs 271 * where that wasn't the case so let's dbl check it and 272 * warn if we are wrong. Only do that when IRQ tracing 273 * is enabled as mfmsr() can be costly. 274 */ 275 if (WARN_ON(mfmsr() & MSR_EE)) 276 __hard_irq_disable(); 277 } 278 #endif 279 280 irq_soft_mask_set(IRQS_ALL_DISABLED); 281 trace_hardirqs_off(); 282 283 /* 284 * Check if anything needs to be re-emitted. We haven't 285 * soft-enabled yet to avoid warnings in decrementer_check_overflow 286 * accessing per-cpu variables 287 */ 288 replay = __check_irq_replay(); 289 290 /* We can soft-enable now */ 291 trace_hardirqs_on(); 292 irq_soft_mask_set(IRQS_ENABLED); 293 294 /* 295 * And replay if we have to. This will return with interrupts 296 * hard-enabled. 297 */ 298 if (replay) { 299 __replay_interrupt(replay); 300 return; 301 } 302 303 /* Finally, let's ensure we are hard enabled */ 304 __hard_irq_enable(); 305 } 306 EXPORT_SYMBOL(arch_local_irq_restore); 307 308 /* 309 * This is specifically called by assembly code to re-enable interrupts 310 * if they are currently disabled. This is typically called before 311 * schedule() or do_signal() when returning to userspace. We do it 312 * in C to avoid the burden of dealing with lockdep etc... 313 * 314 * NOTE: This is called with interrupts hard disabled but not marked 315 * as such in paca->irq_happened, so we need to resync this. 316 */ 317 void notrace restore_interrupts(void) 318 { 319 if (irqs_disabled()) { 320 local_paca->irq_happened |= PACA_IRQ_HARD_DIS; 321 local_irq_enable(); 322 } else 323 __hard_irq_enable(); 324 } 325 326 /* 327 * This is a helper to use when about to go into idle low-power 328 * when the latter has the side effect of re-enabling interrupts 329 * (such as calling H_CEDE under pHyp). 330 * 331 * You call this function with interrupts soft-disabled (this is 332 * already the case when ppc_md.power_save is called). The function 333 * will return whether to enter power save or just return. 334 * 335 * In the former case, it will have notified lockdep of interrupts 336 * being re-enabled and generally sanitized the lazy irq state, 337 * and in the latter case it will leave with interrupts hard 338 * disabled and marked as such, so the local_irq_enable() call 339 * in arch_cpu_idle() will properly re-enable everything. 340 */ 341 bool prep_irq_for_idle(void) 342 { 343 /* 344 * First we need to hard disable to ensure no interrupt 345 * occurs before we effectively enter the low power state 346 */ 347 __hard_irq_disable(); 348 local_paca->irq_happened |= PACA_IRQ_HARD_DIS; 349 350 /* 351 * If anything happened while we were soft-disabled, 352 * we return now and do not enter the low power state. 353 */ 354 if (lazy_irq_pending()) 355 return false; 356 357 /* Tell lockdep we are about to re-enable */ 358 trace_hardirqs_on(); 359 360 /* 361 * Mark interrupts as soft-enabled and clear the 362 * PACA_IRQ_HARD_DIS from the pending mask since we 363 * are about to hard enable as well as a side effect 364 * of entering the low power state. 365 */ 366 local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS; 367 irq_soft_mask_set(IRQS_ENABLED); 368 369 /* Tell the caller to enter the low power state */ 370 return true; 371 } 372 373 #ifdef CONFIG_PPC_BOOK3S 374 /* 375 * This is for idle sequences that return with IRQs off, but the 376 * idle state itself wakes on interrupt. Tell the irq tracer that 377 * IRQs are enabled for the duration of idle so it does not get long 378 * off times. Must be paired with fini_irq_for_idle_irqsoff. 379 */ 380 bool prep_irq_for_idle_irqsoff(void) 381 { 382 WARN_ON(!irqs_disabled()); 383 384 /* 385 * First we need to hard disable to ensure no interrupt 386 * occurs before we effectively enter the low power state 387 */ 388 __hard_irq_disable(); 389 local_paca->irq_happened |= PACA_IRQ_HARD_DIS; 390 391 /* 392 * If anything happened while we were soft-disabled, 393 * we return now and do not enter the low power state. 394 */ 395 if (lazy_irq_pending()) 396 return false; 397 398 /* Tell lockdep we are about to re-enable */ 399 trace_hardirqs_on(); 400 401 return true; 402 } 403 404 /* 405 * Take the SRR1 wakeup reason, index into this table to find the 406 * appropriate irq_happened bit. 407 * 408 * Sytem reset exceptions taken in idle state also come through here, 409 * but they are NMI interrupts so do not need to wait for IRQs to be 410 * restored, and should be taken as early as practical. These are marked 411 * with 0xff in the table. The Power ISA specifies 0100b as the system 412 * reset interrupt reason. 413 */ 414 #define IRQ_SYSTEM_RESET 0xff 415 416 static const u8 srr1_to_lazyirq[0x10] = { 417 0, 0, 0, 418 PACA_IRQ_DBELL, 419 IRQ_SYSTEM_RESET, 420 PACA_IRQ_DBELL, 421 PACA_IRQ_DEC, 422 0, 423 PACA_IRQ_EE, 424 PACA_IRQ_EE, 425 PACA_IRQ_HMI, 426 0, 0, 0, 0, 0 }; 427 428 void replay_system_reset(void) 429 { 430 struct pt_regs regs; 431 432 ppc_save_regs(®s); 433 regs.trap = 0x100; 434 get_paca()->in_nmi = 1; 435 system_reset_exception(®s); 436 get_paca()->in_nmi = 0; 437 } 438 EXPORT_SYMBOL_GPL(replay_system_reset); 439 440 void irq_set_pending_from_srr1(unsigned long srr1) 441 { 442 unsigned int idx = (srr1 & SRR1_WAKEMASK_P8) >> 18; 443 u8 reason = srr1_to_lazyirq[idx]; 444 445 /* 446 * Take the system reset now, which is immediately after registers 447 * are restored from idle. It's an NMI, so interrupts need not be 448 * re-enabled before it is taken. 449 */ 450 if (unlikely(reason == IRQ_SYSTEM_RESET)) { 451 replay_system_reset(); 452 return; 453 } 454 455 /* 456 * The 0 index (SRR1[42:45]=b0000) must always evaluate to 0, 457 * so this can be called unconditionally with the SRR1 wake 458 * reason as returned by the idle code, which uses 0 to mean no 459 * interrupt. 460 * 461 * If a future CPU was to designate this as an interrupt reason, 462 * then a new index for no interrupt must be assigned. 463 */ 464 local_paca->irq_happened |= reason; 465 } 466 #endif /* CONFIG_PPC_BOOK3S */ 467 468 /* 469 * Force a replay of the external interrupt handler on this CPU. 470 */ 471 void force_external_irq_replay(void) 472 { 473 /* 474 * This must only be called with interrupts soft-disabled, 475 * the replay will happen when re-enabling. 476 */ 477 WARN_ON(!arch_irqs_disabled()); 478 479 /* 480 * Interrupts must always be hard disabled before irq_happened is 481 * modified (to prevent lost update in case of interrupt between 482 * load and store). 483 */ 484 __hard_irq_disable(); 485 local_paca->irq_happened |= PACA_IRQ_HARD_DIS; 486 487 /* Indicate in the PACA that we have an interrupt to replay */ 488 local_paca->irq_happened |= PACA_IRQ_EE; 489 } 490 491 #endif /* CONFIG_PPC64 */ 492 493 int arch_show_interrupts(struct seq_file *p, int prec) 494 { 495 int j; 496 497 #if defined(CONFIG_PPC32) && defined(CONFIG_TAU_INT) 498 if (tau_initialized) { 499 seq_printf(p, "%*s: ", prec, "TAU"); 500 for_each_online_cpu(j) 501 seq_printf(p, "%10u ", tau_interrupts(j)); 502 seq_puts(p, " PowerPC Thermal Assist (cpu temp)\n"); 503 } 504 #endif /* CONFIG_PPC32 && CONFIG_TAU_INT */ 505 506 seq_printf(p, "%*s: ", prec, "LOC"); 507 for_each_online_cpu(j) 508 seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_event); 509 seq_printf(p, " Local timer interrupts for timer event device\n"); 510 511 seq_printf(p, "%*s: ", prec, "BCT"); 512 for_each_online_cpu(j) 513 seq_printf(p, "%10u ", per_cpu(irq_stat, j).broadcast_irqs_event); 514 seq_printf(p, " Broadcast timer interrupts for timer event device\n"); 515 516 seq_printf(p, "%*s: ", prec, "LOC"); 517 for_each_online_cpu(j) 518 seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_others); 519 seq_printf(p, " Local timer interrupts for others\n"); 520 521 seq_printf(p, "%*s: ", prec, "SPU"); 522 for_each_online_cpu(j) 523 seq_printf(p, "%10u ", per_cpu(irq_stat, j).spurious_irqs); 524 seq_printf(p, " Spurious interrupts\n"); 525 526 seq_printf(p, "%*s: ", prec, "PMI"); 527 for_each_online_cpu(j) 528 seq_printf(p, "%10u ", per_cpu(irq_stat, j).pmu_irqs); 529 seq_printf(p, " Performance monitoring interrupts\n"); 530 531 seq_printf(p, "%*s: ", prec, "MCE"); 532 for_each_online_cpu(j) 533 seq_printf(p, "%10u ", per_cpu(irq_stat, j).mce_exceptions); 534 seq_printf(p, " Machine check exceptions\n"); 535 536 if (cpu_has_feature(CPU_FTR_HVMODE)) { 537 seq_printf(p, "%*s: ", prec, "HMI"); 538 for_each_online_cpu(j) 539 seq_printf(p, "%10u ", 540 per_cpu(irq_stat, j).hmi_exceptions); 541 seq_printf(p, " Hypervisor Maintenance Interrupts\n"); 542 } 543 544 seq_printf(p, "%*s: ", prec, "NMI"); 545 for_each_online_cpu(j) 546 seq_printf(p, "%10u ", per_cpu(irq_stat, j).sreset_irqs); 547 seq_printf(p, " System Reset interrupts\n"); 548 549 #ifdef CONFIG_PPC_WATCHDOG 550 seq_printf(p, "%*s: ", prec, "WDG"); 551 for_each_online_cpu(j) 552 seq_printf(p, "%10u ", per_cpu(irq_stat, j).soft_nmi_irqs); 553 seq_printf(p, " Watchdog soft-NMI interrupts\n"); 554 #endif 555 556 #ifdef CONFIG_PPC_DOORBELL 557 if (cpu_has_feature(CPU_FTR_DBELL)) { 558 seq_printf(p, "%*s: ", prec, "DBL"); 559 for_each_online_cpu(j) 560 seq_printf(p, "%10u ", per_cpu(irq_stat, j).doorbell_irqs); 561 seq_printf(p, " Doorbell interrupts\n"); 562 } 563 #endif 564 565 return 0; 566 } 567 568 /* 569 * /proc/stat helpers 570 */ 571 u64 arch_irq_stat_cpu(unsigned int cpu) 572 { 573 u64 sum = per_cpu(irq_stat, cpu).timer_irqs_event; 574 575 sum += per_cpu(irq_stat, cpu).broadcast_irqs_event; 576 sum += per_cpu(irq_stat, cpu).pmu_irqs; 577 sum += per_cpu(irq_stat, cpu).mce_exceptions; 578 sum += per_cpu(irq_stat, cpu).spurious_irqs; 579 sum += per_cpu(irq_stat, cpu).timer_irqs_others; 580 sum += per_cpu(irq_stat, cpu).hmi_exceptions; 581 sum += per_cpu(irq_stat, cpu).sreset_irqs; 582 #ifdef CONFIG_PPC_WATCHDOG 583 sum += per_cpu(irq_stat, cpu).soft_nmi_irqs; 584 #endif 585 #ifdef CONFIG_PPC_DOORBELL 586 sum += per_cpu(irq_stat, cpu).doorbell_irqs; 587 #endif 588 589 return sum; 590 } 591 592 static inline void check_stack_overflow(void) 593 { 594 #ifdef CONFIG_DEBUG_STACKOVERFLOW 595 long sp; 596 597 sp = current_stack_pointer() & (THREAD_SIZE-1); 598 599 /* check for stack overflow: is there less than 2KB free? */ 600 if (unlikely(sp < (sizeof(struct thread_info) + 2048))) { 601 pr_err("do_IRQ: stack overflow: %ld\n", 602 sp - sizeof(struct thread_info)); 603 dump_stack(); 604 } 605 #endif 606 } 607 608 void __do_irq(struct pt_regs *regs) 609 { 610 unsigned int irq; 611 612 irq_enter(); 613 614 trace_irq_entry(regs); 615 616 check_stack_overflow(); 617 618 /* 619 * Query the platform PIC for the interrupt & ack it. 620 * 621 * This will typically lower the interrupt line to the CPU 622 */ 623 irq = ppc_md.get_irq(); 624 625 /* We can hard enable interrupts now to allow perf interrupts */ 626 may_hard_irq_enable(); 627 628 /* And finally process it */ 629 if (unlikely(!irq)) 630 __this_cpu_inc(irq_stat.spurious_irqs); 631 else 632 generic_handle_irq(irq); 633 634 trace_irq_exit(regs); 635 636 irq_exit(); 637 } 638 639 void do_IRQ(struct pt_regs *regs) 640 { 641 struct pt_regs *old_regs = set_irq_regs(regs); 642 struct thread_info *curtp, *irqtp, *sirqtp; 643 644 /* Switch to the irq stack to handle this */ 645 curtp = current_thread_info(); 646 irqtp = hardirq_ctx[raw_smp_processor_id()]; 647 sirqtp = softirq_ctx[raw_smp_processor_id()]; 648 649 /* Already there ? */ 650 if (unlikely(curtp == irqtp || curtp == sirqtp)) { 651 __do_irq(regs); 652 set_irq_regs(old_regs); 653 return; 654 } 655 656 /* Prepare the thread_info in the irq stack */ 657 irqtp->task = curtp->task; 658 irqtp->flags = 0; 659 660 /* Copy the preempt_count so that the [soft]irq checks work. */ 661 irqtp->preempt_count = curtp->preempt_count; 662 663 /* Switch stack and call */ 664 call_do_irq(regs, irqtp); 665 666 /* Restore stack limit */ 667 irqtp->task = NULL; 668 669 /* Copy back updates to the thread_info */ 670 if (irqtp->flags) 671 set_bits(irqtp->flags, &curtp->flags); 672 673 set_irq_regs(old_regs); 674 } 675 676 void __init init_IRQ(void) 677 { 678 if (ppc_md.init_IRQ) 679 ppc_md.init_IRQ(); 680 681 exc_lvl_ctx_init(); 682 683 irq_ctx_init(); 684 } 685 686 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x) 687 struct thread_info *critirq_ctx[NR_CPUS] __read_mostly; 688 struct thread_info *dbgirq_ctx[NR_CPUS] __read_mostly; 689 struct thread_info *mcheckirq_ctx[NR_CPUS] __read_mostly; 690 691 void exc_lvl_ctx_init(void) 692 { 693 struct thread_info *tp; 694 int i, cpu_nr; 695 696 for_each_possible_cpu(i) { 697 #ifdef CONFIG_PPC64 698 cpu_nr = i; 699 #else 700 #ifdef CONFIG_SMP 701 cpu_nr = get_hard_smp_processor_id(i); 702 #else 703 cpu_nr = 0; 704 #endif 705 #endif 706 707 memset((void *)critirq_ctx[cpu_nr], 0, THREAD_SIZE); 708 tp = critirq_ctx[cpu_nr]; 709 tp->cpu = cpu_nr; 710 tp->preempt_count = 0; 711 712 #ifdef CONFIG_BOOKE 713 memset((void *)dbgirq_ctx[cpu_nr], 0, THREAD_SIZE); 714 tp = dbgirq_ctx[cpu_nr]; 715 tp->cpu = cpu_nr; 716 tp->preempt_count = 0; 717 718 memset((void *)mcheckirq_ctx[cpu_nr], 0, THREAD_SIZE); 719 tp = mcheckirq_ctx[cpu_nr]; 720 tp->cpu = cpu_nr; 721 tp->preempt_count = HARDIRQ_OFFSET; 722 #endif 723 } 724 } 725 #endif 726 727 struct thread_info *softirq_ctx[NR_CPUS] __read_mostly; 728 struct thread_info *hardirq_ctx[NR_CPUS] __read_mostly; 729 730 void irq_ctx_init(void) 731 { 732 struct thread_info *tp; 733 int i; 734 735 for_each_possible_cpu(i) { 736 memset((void *)softirq_ctx[i], 0, THREAD_SIZE); 737 tp = softirq_ctx[i]; 738 tp->cpu = i; 739 klp_init_thread_info(tp); 740 741 memset((void *)hardirq_ctx[i], 0, THREAD_SIZE); 742 tp = hardirq_ctx[i]; 743 tp->cpu = i; 744 klp_init_thread_info(tp); 745 } 746 } 747 748 void do_softirq_own_stack(void) 749 { 750 struct thread_info *curtp, *irqtp; 751 752 curtp = current_thread_info(); 753 irqtp = softirq_ctx[smp_processor_id()]; 754 irqtp->task = curtp->task; 755 irqtp->flags = 0; 756 call_do_softirq(irqtp); 757 irqtp->task = NULL; 758 759 /* Set any flag that may have been set on the 760 * alternate stack 761 */ 762 if (irqtp->flags) 763 set_bits(irqtp->flags, &curtp->flags); 764 } 765 766 irq_hw_number_t virq_to_hw(unsigned int virq) 767 { 768 struct irq_data *irq_data = irq_get_irq_data(virq); 769 return WARN_ON(!irq_data) ? 0 : irq_data->hwirq; 770 } 771 EXPORT_SYMBOL_GPL(virq_to_hw); 772 773 #ifdef CONFIG_SMP 774 int irq_choose_cpu(const struct cpumask *mask) 775 { 776 int cpuid; 777 778 if (cpumask_equal(mask, cpu_online_mask)) { 779 static int irq_rover; 780 static DEFINE_RAW_SPINLOCK(irq_rover_lock); 781 unsigned long flags; 782 783 /* Round-robin distribution... */ 784 do_round_robin: 785 raw_spin_lock_irqsave(&irq_rover_lock, flags); 786 787 irq_rover = cpumask_next(irq_rover, cpu_online_mask); 788 if (irq_rover >= nr_cpu_ids) 789 irq_rover = cpumask_first(cpu_online_mask); 790 791 cpuid = irq_rover; 792 793 raw_spin_unlock_irqrestore(&irq_rover_lock, flags); 794 } else { 795 cpuid = cpumask_first_and(mask, cpu_online_mask); 796 if (cpuid >= nr_cpu_ids) 797 goto do_round_robin; 798 } 799 800 return get_hard_smp_processor_id(cpuid); 801 } 802 #else 803 int irq_choose_cpu(const struct cpumask *mask) 804 { 805 return hard_smp_processor_id(); 806 } 807 #endif 808 809 int arch_early_irq_init(void) 810 { 811 return 0; 812 } 813 814 #ifdef CONFIG_PPC64 815 static int __init setup_noirqdistrib(char *str) 816 { 817 distribute_irqs = 0; 818 return 1; 819 } 820 821 __setup("noirqdistrib", setup_noirqdistrib); 822 #endif /* CONFIG_PPC64 */ 823