xref: /linux/arch/powerpc/kernel/asm-offsets.c (revision 472b440fd26822c645befe459172dafdc2d225de)
1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  * This program is used to generate definitions needed by
4  * assembly language modules.
5  *
6  * We use the technique used in the OSF Mach kernel code:
7  * generate asm statements containing #defines,
8  * compile this file to assembler, and then extract the
9  * #defines from the assembly-language output.
10  */
11 
12 #define GENERATING_ASM_OFFSETS	/* asm/smp.h */
13 
14 #include <linux/compat.h>
15 #include <linux/signal.h>
16 #include <linux/sched.h>
17 #include <linux/kernel.h>
18 #include <linux/errno.h>
19 #include <linux/string.h>
20 #include <linux/types.h>
21 #include <linux/mman.h>
22 #include <linux/mm.h>
23 #include <linux/suspend.h>
24 #include <linux/hrtimer.h>
25 #ifdef CONFIG_PPC64
26 #include <linux/time.h>
27 #include <linux/hardirq.h>
28 #endif
29 #include <linux/kbuild.h>
30 
31 #include <asm/io.h>
32 #include <asm/page.h>
33 #include <asm/processor.h>
34 #include <asm/cputable.h>
35 #include <asm/thread_info.h>
36 #include <asm/rtas.h>
37 #include <asm/vdso_datapage.h>
38 #include <asm/dbell.h>
39 #ifdef CONFIG_PPC64
40 #include <asm/paca.h>
41 #include <asm/lppaca.h>
42 #include <asm/cache.h>
43 #include <asm/mmu.h>
44 #include <asm/hvcall.h>
45 #include <asm/xics.h>
46 #endif
47 #ifdef CONFIG_PPC_POWERNV
48 #include <asm/opal.h>
49 #endif
50 #if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
51 #include <linux/kvm_host.h>
52 #endif
53 #if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
54 #include <asm/kvm_book3s.h>
55 #include <asm/kvm_ppc.h>
56 #endif
57 
58 #ifdef CONFIG_PPC32
59 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
60 #include "head_booke.h"
61 #endif
62 #endif
63 
64 #if defined(CONFIG_PPC_FSL_BOOK3E)
65 #include "../mm/mmu_decl.h"
66 #endif
67 
68 #ifdef CONFIG_PPC_8xx
69 #include <asm/fixmap.h>
70 #endif
71 
72 #ifdef CONFIG_XMON
73 #include "../xmon/xmon_bpts.h"
74 #endif
75 
76 #define STACK_PT_REGS_OFFSET(sym, val)	\
77 	DEFINE(sym, STACK_FRAME_OVERHEAD + offsetof(struct pt_regs, val))
78 
79 int main(void)
80 {
81 	OFFSET(THREAD, task_struct, thread);
82 	OFFSET(MM, task_struct, mm);
83 #ifdef CONFIG_STACKPROTECTOR
84 	OFFSET(TASK_CANARY, task_struct, stack_canary);
85 #ifdef CONFIG_PPC64
86 	OFFSET(PACA_CANARY, paca_struct, canary);
87 #endif
88 #endif
89 	OFFSET(MMCONTEXTID, mm_struct, context.id);
90 #ifdef CONFIG_PPC32
91 #ifdef CONFIG_PPC_RTAS
92 	OFFSET(RTAS_SP, thread_struct, rtas_sp);
93 #endif
94 #endif /* CONFIG_PPC64 */
95 	OFFSET(TASK_STACK, task_struct, stack);
96 #ifdef CONFIG_SMP
97 	OFFSET(TASK_CPU, task_struct, cpu);
98 #endif
99 
100 #ifdef CONFIG_LIVEPATCH
101 	OFFSET(TI_livepatch_sp, thread_info, livepatch_sp);
102 #endif
103 
104 	OFFSET(KSP, thread_struct, ksp);
105 	OFFSET(PT_REGS, thread_struct, regs);
106 #ifdef CONFIG_BOOKE
107 	OFFSET(THREAD_NORMSAVES, thread_struct, normsave[0]);
108 #endif
109 #ifdef CONFIG_PPC_FPU
110 	OFFSET(THREAD_FPEXC_MODE, thread_struct, fpexc_mode);
111 	OFFSET(THREAD_FPSTATE, thread_struct, fp_state.fpr);
112 	OFFSET(THREAD_FPSAVEAREA, thread_struct, fp_save_area);
113 #endif
114 	OFFSET(FPSTATE_FPSCR, thread_fp_state, fpscr);
115 	OFFSET(THREAD_LOAD_FP, thread_struct, load_fp);
116 #ifdef CONFIG_ALTIVEC
117 	OFFSET(THREAD_VRSTATE, thread_struct, vr_state.vr);
118 	OFFSET(THREAD_VRSAVEAREA, thread_struct, vr_save_area);
119 	OFFSET(THREAD_VRSAVE, thread_struct, vrsave);
120 	OFFSET(THREAD_USED_VR, thread_struct, used_vr);
121 	OFFSET(VRSTATE_VSCR, thread_vr_state, vscr);
122 	OFFSET(THREAD_LOAD_VEC, thread_struct, load_vec);
123 #endif /* CONFIG_ALTIVEC */
124 #ifdef CONFIG_VSX
125 	OFFSET(THREAD_USED_VSR, thread_struct, used_vsr);
126 #endif /* CONFIG_VSX */
127 #ifdef CONFIG_PPC64
128 	OFFSET(KSP_VSID, thread_struct, ksp_vsid);
129 #else /* CONFIG_PPC64 */
130 	OFFSET(PGDIR, thread_struct, pgdir);
131 	OFFSET(SRR0, thread_struct, srr0);
132 	OFFSET(SRR1, thread_struct, srr1);
133 	OFFSET(DAR, thread_struct, dar);
134 	OFFSET(DSISR, thread_struct, dsisr);
135 #ifdef CONFIG_PPC_BOOK3S_32
136 	OFFSET(THR0, thread_struct, r0);
137 	OFFSET(THR3, thread_struct, r3);
138 	OFFSET(THR4, thread_struct, r4);
139 	OFFSET(THR5, thread_struct, r5);
140 	OFFSET(THR6, thread_struct, r6);
141 	OFFSET(THR8, thread_struct, r8);
142 	OFFSET(THR9, thread_struct, r9);
143 	OFFSET(THR11, thread_struct, r11);
144 	OFFSET(THLR, thread_struct, lr);
145 	OFFSET(THCTR, thread_struct, ctr);
146 #endif
147 #ifdef CONFIG_SPE
148 	OFFSET(THREAD_EVR0, thread_struct, evr[0]);
149 	OFFSET(THREAD_ACC, thread_struct, acc);
150 	OFFSET(THREAD_SPEFSCR, thread_struct, spefscr);
151 	OFFSET(THREAD_USED_SPE, thread_struct, used_spe);
152 #endif /* CONFIG_SPE */
153 #endif /* CONFIG_PPC64 */
154 #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
155 	OFFSET(THREAD_KVM_SVCPU, thread_struct, kvm_shadow_vcpu);
156 #endif
157 #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
158 	OFFSET(THREAD_KVM_VCPU, thread_struct, kvm_vcpu);
159 #endif
160 
161 #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
162 	OFFSET(PACATMSCRATCH, paca_struct, tm_scratch);
163 	OFFSET(THREAD_TM_TFHAR, thread_struct, tm_tfhar);
164 	OFFSET(THREAD_TM_TEXASR, thread_struct, tm_texasr);
165 	OFFSET(THREAD_TM_TFIAR, thread_struct, tm_tfiar);
166 	OFFSET(THREAD_TM_TAR, thread_struct, tm_tar);
167 	OFFSET(THREAD_TM_PPR, thread_struct, tm_ppr);
168 	OFFSET(THREAD_TM_DSCR, thread_struct, tm_dscr);
169 	OFFSET(THREAD_TM_AMR, thread_struct, tm_amr);
170 	OFFSET(PT_CKPT_REGS, thread_struct, ckpt_regs);
171 	OFFSET(THREAD_CKVRSTATE, thread_struct, ckvr_state.vr);
172 	OFFSET(THREAD_CKVRSAVE, thread_struct, ckvrsave);
173 	OFFSET(THREAD_CKFPSTATE, thread_struct, ckfp_state.fpr);
174 	/* Local pt_regs on stack for Transactional Memory funcs. */
175 	DEFINE(TM_FRAME_SIZE, STACK_FRAME_OVERHEAD +
176 	       sizeof(struct pt_regs) + 16);
177 #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
178 
179 	OFFSET(TI_LOCAL_FLAGS, thread_info, local_flags);
180 
181 #ifdef CONFIG_PPC64
182 	OFFSET(DCACHEL1BLOCKSIZE, ppc64_caches, l1d.block_size);
183 	OFFSET(DCACHEL1LOGBLOCKSIZE, ppc64_caches, l1d.log_block_size);
184 	/* paca */
185 	OFFSET(PACAPACAINDEX, paca_struct, paca_index);
186 	OFFSET(PACAPROCSTART, paca_struct, cpu_start);
187 	OFFSET(PACAKSAVE, paca_struct, kstack);
188 	OFFSET(PACACURRENT, paca_struct, __current);
189 	DEFINE(PACA_THREAD_INFO, offsetof(struct paca_struct, __current) +
190 				 offsetof(struct task_struct, thread_info));
191 	OFFSET(PACASAVEDMSR, paca_struct, saved_msr);
192 	OFFSET(PACAR1, paca_struct, saved_r1);
193 	OFFSET(PACATOC, paca_struct, kernel_toc);
194 	OFFSET(PACAKBASE, paca_struct, kernelbase);
195 	OFFSET(PACAKMSR, paca_struct, kernel_msr);
196 	OFFSET(PACAIRQSOFTMASK, paca_struct, irq_soft_mask);
197 	OFFSET(PACAIRQHAPPENED, paca_struct, irq_happened);
198 	OFFSET(PACA_FTRACE_ENABLED, paca_struct, ftrace_enabled);
199 
200 #ifdef CONFIG_PPC_BOOK3E
201 	OFFSET(PACAPGD, paca_struct, pgd);
202 	OFFSET(PACA_KERNELPGD, paca_struct, kernel_pgd);
203 	OFFSET(PACA_EXGEN, paca_struct, exgen);
204 	OFFSET(PACA_EXTLB, paca_struct, extlb);
205 	OFFSET(PACA_EXMC, paca_struct, exmc);
206 	OFFSET(PACA_EXCRIT, paca_struct, excrit);
207 	OFFSET(PACA_EXDBG, paca_struct, exdbg);
208 	OFFSET(PACA_MC_STACK, paca_struct, mc_kstack);
209 	OFFSET(PACA_CRIT_STACK, paca_struct, crit_kstack);
210 	OFFSET(PACA_DBG_STACK, paca_struct, dbg_kstack);
211 	OFFSET(PACA_TCD_PTR, paca_struct, tcd_ptr);
212 
213 	OFFSET(TCD_ESEL_NEXT, tlb_core_data, esel_next);
214 	OFFSET(TCD_ESEL_MAX, tlb_core_data, esel_max);
215 	OFFSET(TCD_ESEL_FIRST, tlb_core_data, esel_first);
216 #endif /* CONFIG_PPC_BOOK3E */
217 
218 #ifdef CONFIG_PPC_BOOK3S_64
219 	OFFSET(PACA_EXGEN, paca_struct, exgen);
220 	OFFSET(PACA_EXMC, paca_struct, exmc);
221 	OFFSET(PACA_EXNMI, paca_struct, exnmi);
222 	OFFSET(PACA_SLBSHADOWPTR, paca_struct, slb_shadow_ptr);
223 	OFFSET(SLBSHADOW_STACKVSID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid);
224 	OFFSET(SLBSHADOW_STACKESID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid);
225 	OFFSET(SLBSHADOW_SAVEAREA, slb_shadow, save_area);
226 	OFFSET(LPPACA_PMCINUSE, lppaca, pmcregs_in_use);
227 #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
228 	OFFSET(PACA_PMCINUSE, paca_struct, pmcregs_in_use);
229 #endif
230 	OFFSET(LPPACA_YIELDCOUNT, lppaca, yield_count);
231 #endif /* CONFIG_PPC_BOOK3S_64 */
232 	OFFSET(PACAEMERGSP, paca_struct, emergency_sp);
233 #ifdef CONFIG_PPC_BOOK3S_64
234 	OFFSET(PACAMCEMERGSP, paca_struct, mc_emergency_sp);
235 	OFFSET(PACA_NMI_EMERG_SP, paca_struct, nmi_emergency_sp);
236 	OFFSET(PACA_IN_MCE, paca_struct, in_mce);
237 	OFFSET(PACA_IN_NMI, paca_struct, in_nmi);
238 	OFFSET(PACA_RFI_FLUSH_FALLBACK_AREA, paca_struct, rfi_flush_fallback_area);
239 	OFFSET(PACA_EXRFI, paca_struct, exrfi);
240 	OFFSET(PACA_L1D_FLUSH_SIZE, paca_struct, l1d_flush_size);
241 
242 #endif
243 	OFFSET(PACAHWCPUID, paca_struct, hw_cpu_id);
244 	OFFSET(PACAKEXECSTATE, paca_struct, kexec_state);
245 	OFFSET(PACA_DSCR_DEFAULT, paca_struct, dscr_default);
246 #ifdef CONFIG_PPC_BOOK3E
247 	OFFSET(PACA_TRAP_SAVE, paca_struct, trap_save);
248 #endif
249 	OFFSET(PACA_SPRG_VDSO, paca_struct, sprg_vdso);
250 #else /* CONFIG_PPC64 */
251 #endif /* CONFIG_PPC64 */
252 
253 	/* RTAS */
254 	OFFSET(RTASBASE, rtas_t, base);
255 	OFFSET(RTASENTRY, rtas_t, entry);
256 
257 	/* Interrupt register frame */
258 	DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
259 	DEFINE(SWITCH_FRAME_SIZE, STACK_FRAME_WITH_PT_REGS);
260 	STACK_PT_REGS_OFFSET(GPR0, gpr[0]);
261 	STACK_PT_REGS_OFFSET(GPR1, gpr[1]);
262 	STACK_PT_REGS_OFFSET(GPR2, gpr[2]);
263 	STACK_PT_REGS_OFFSET(GPR3, gpr[3]);
264 	STACK_PT_REGS_OFFSET(GPR4, gpr[4]);
265 	STACK_PT_REGS_OFFSET(GPR5, gpr[5]);
266 	STACK_PT_REGS_OFFSET(GPR6, gpr[6]);
267 	STACK_PT_REGS_OFFSET(GPR7, gpr[7]);
268 	STACK_PT_REGS_OFFSET(GPR8, gpr[8]);
269 	STACK_PT_REGS_OFFSET(GPR9, gpr[9]);
270 	STACK_PT_REGS_OFFSET(GPR10, gpr[10]);
271 	STACK_PT_REGS_OFFSET(GPR11, gpr[11]);
272 	STACK_PT_REGS_OFFSET(GPR12, gpr[12]);
273 	STACK_PT_REGS_OFFSET(GPR13, gpr[13]);
274 	/*
275 	 * Note: these symbols include _ because they overlap with special
276 	 * register names
277 	 */
278 	STACK_PT_REGS_OFFSET(_NIP, nip);
279 	STACK_PT_REGS_OFFSET(_MSR, msr);
280 	STACK_PT_REGS_OFFSET(_CTR, ctr);
281 	STACK_PT_REGS_OFFSET(_LINK, link);
282 	STACK_PT_REGS_OFFSET(_CCR, ccr);
283 	STACK_PT_REGS_OFFSET(_XER, xer);
284 	STACK_PT_REGS_OFFSET(_DAR, dar);
285 	STACK_PT_REGS_OFFSET(_DSISR, dsisr);
286 	STACK_PT_REGS_OFFSET(ORIG_GPR3, orig_gpr3);
287 	STACK_PT_REGS_OFFSET(RESULT, result);
288 	STACK_PT_REGS_OFFSET(_TRAP, trap);
289 #ifndef CONFIG_PPC64
290 	/*
291 	 * The PowerPC 400-class & Book-E processors have neither the DAR
292 	 * nor the DSISR SPRs. Hence, we overload them to hold the similar
293 	 * DEAR and ESR SPRs for such processors.  For critical interrupts
294 	 * we use them to hold SRR0 and SRR1.
295 	 */
296 	STACK_PT_REGS_OFFSET(_DEAR, dar);
297 	STACK_PT_REGS_OFFSET(_ESR, dsisr);
298 #else /* CONFIG_PPC64 */
299 	STACK_PT_REGS_OFFSET(SOFTE, softe);
300 	STACK_PT_REGS_OFFSET(_PPR, ppr);
301 #endif /* CONFIG_PPC64 */
302 
303 #ifdef CONFIG_PPC_PKEY
304 	STACK_PT_REGS_OFFSET(STACK_REGS_AMR, amr);
305 	STACK_PT_REGS_OFFSET(STACK_REGS_IAMR, iamr);
306 #endif
307 
308 #if defined(CONFIG_PPC32)
309 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
310 	DEFINE(EXC_LVL_SIZE, STACK_EXC_LVL_FRAME_SIZE);
311 	DEFINE(MAS0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
312 	/* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
313 	DEFINE(MMUCR, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
314 	DEFINE(MAS1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas1));
315 	DEFINE(MAS2, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas2));
316 	DEFINE(MAS3, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas3));
317 	DEFINE(MAS6, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas6));
318 	DEFINE(MAS7, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas7));
319 	DEFINE(_SRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr0));
320 	DEFINE(_SRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr1));
321 	DEFINE(_CSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr0));
322 	DEFINE(_CSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr1));
323 	DEFINE(_DSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr0));
324 	DEFINE(_DSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr1));
325 #endif
326 #endif
327 
328 #ifndef CONFIG_PPC64
329 	OFFSET(MM_PGD, mm_struct, pgd);
330 #endif /* ! CONFIG_PPC64 */
331 
332 	/* About the CPU features table */
333 	OFFSET(CPU_SPEC_FEATURES, cpu_spec, cpu_features);
334 	OFFSET(CPU_SPEC_SETUP, cpu_spec, cpu_setup);
335 	OFFSET(CPU_SPEC_RESTORE, cpu_spec, cpu_restore);
336 
337 	OFFSET(pbe_address, pbe, address);
338 	OFFSET(pbe_orig_address, pbe, orig_address);
339 	OFFSET(pbe_next, pbe, next);
340 
341 #ifndef CONFIG_PPC64
342 	DEFINE(TASK_SIZE, TASK_SIZE);
343 	DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
344 #endif /* ! CONFIG_PPC64 */
345 
346 	/* datapage offsets for use by vdso */
347 	OFFSET(VDSO_DATA_OFFSET, vdso_arch_data, data);
348 	OFFSET(CFG_TB_TICKS_PER_SEC, vdso_arch_data, tb_ticks_per_sec);
349 #ifdef CONFIG_PPC64
350 	OFFSET(CFG_ICACHE_BLOCKSZ, vdso_arch_data, icache_block_size);
351 	OFFSET(CFG_DCACHE_BLOCKSZ, vdso_arch_data, dcache_block_size);
352 	OFFSET(CFG_ICACHE_LOGBLOCKSZ, vdso_arch_data, icache_log_block_size);
353 	OFFSET(CFG_DCACHE_LOGBLOCKSZ, vdso_arch_data, dcache_log_block_size);
354 	OFFSET(CFG_SYSCALL_MAP64, vdso_arch_data, syscall_map);
355 	OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, compat_syscall_map);
356 #else
357 	OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, syscall_map);
358 #endif
359 
360 #ifdef CONFIG_BUG
361 	DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
362 #endif
363 
364 #ifdef CONFIG_PPC_BOOK3S_64
365 	DEFINE(PGD_TABLE_SIZE, (sizeof(pgd_t) << max(RADIX_PGD_INDEX_SIZE, H_PGD_INDEX_SIZE)));
366 #else
367 	DEFINE(PGD_TABLE_SIZE, PGD_TABLE_SIZE);
368 #endif
369 	DEFINE(PTE_SIZE, sizeof(pte_t));
370 
371 #ifdef CONFIG_KVM
372 	OFFSET(VCPU_HOST_STACK, kvm_vcpu, arch.host_stack);
373 	OFFSET(VCPU_HOST_PID, kvm_vcpu, arch.host_pid);
374 	OFFSET(VCPU_GUEST_PID, kvm_vcpu, arch.pid);
375 	OFFSET(VCPU_GPRS, kvm_vcpu, arch.regs.gpr);
376 	OFFSET(VCPU_VRSAVE, kvm_vcpu, arch.vrsave);
377 	OFFSET(VCPU_FPRS, kvm_vcpu, arch.fp.fpr);
378 #ifdef CONFIG_ALTIVEC
379 	OFFSET(VCPU_VRS, kvm_vcpu, arch.vr.vr);
380 #endif
381 	OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
382 	OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
383 	OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
384 #ifdef CONFIG_PPC_BOOK3S
385 	OFFSET(VCPU_TAR, kvm_vcpu, arch.tar);
386 #endif
387 	OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
388 	OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
389 #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
390 	OFFSET(VCPU_MSR, kvm_vcpu, arch.shregs.msr);
391 	OFFSET(VCPU_SRR0, kvm_vcpu, arch.shregs.srr0);
392 	OFFSET(VCPU_SRR1, kvm_vcpu, arch.shregs.srr1);
393 	OFFSET(VCPU_SPRG0, kvm_vcpu, arch.shregs.sprg0);
394 	OFFSET(VCPU_SPRG1, kvm_vcpu, arch.shregs.sprg1);
395 	OFFSET(VCPU_SPRG2, kvm_vcpu, arch.shregs.sprg2);
396 	OFFSET(VCPU_SPRG3, kvm_vcpu, arch.shregs.sprg3);
397 #endif
398 #ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
399 	OFFSET(VCPU_TB_RMENTRY, kvm_vcpu, arch.rm_entry);
400 	OFFSET(VCPU_TB_RMINTR, kvm_vcpu, arch.rm_intr);
401 	OFFSET(VCPU_TB_RMEXIT, kvm_vcpu, arch.rm_exit);
402 	OFFSET(VCPU_TB_GUEST, kvm_vcpu, arch.guest_time);
403 	OFFSET(VCPU_TB_CEDE, kvm_vcpu, arch.cede_time);
404 	OFFSET(VCPU_CUR_ACTIVITY, kvm_vcpu, arch.cur_activity);
405 	OFFSET(VCPU_ACTIVITY_START, kvm_vcpu, arch.cur_tb_start);
406 	OFFSET(TAS_SEQCOUNT, kvmhv_tb_accumulator, seqcount);
407 	OFFSET(TAS_TOTAL, kvmhv_tb_accumulator, tb_total);
408 	OFFSET(TAS_MIN, kvmhv_tb_accumulator, tb_min);
409 	OFFSET(TAS_MAX, kvmhv_tb_accumulator, tb_max);
410 #endif
411 	OFFSET(VCPU_SHARED_SPRG3, kvm_vcpu_arch_shared, sprg3);
412 	OFFSET(VCPU_SHARED_SPRG4, kvm_vcpu_arch_shared, sprg4);
413 	OFFSET(VCPU_SHARED_SPRG5, kvm_vcpu_arch_shared, sprg5);
414 	OFFSET(VCPU_SHARED_SPRG6, kvm_vcpu_arch_shared, sprg6);
415 	OFFSET(VCPU_SHARED_SPRG7, kvm_vcpu_arch_shared, sprg7);
416 	OFFSET(VCPU_SHADOW_PID, kvm_vcpu, arch.shadow_pid);
417 	OFFSET(VCPU_SHADOW_PID1, kvm_vcpu, arch.shadow_pid1);
418 	OFFSET(VCPU_SHARED, kvm_vcpu, arch.shared);
419 	OFFSET(VCPU_SHARED_MSR, kvm_vcpu_arch_shared, msr);
420 	OFFSET(VCPU_SHADOW_MSR, kvm_vcpu, arch.shadow_msr);
421 #if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
422 	OFFSET(VCPU_SHAREDBE, kvm_vcpu, arch.shared_big_endian);
423 #endif
424 
425 	OFFSET(VCPU_SHARED_MAS0, kvm_vcpu_arch_shared, mas0);
426 	OFFSET(VCPU_SHARED_MAS1, kvm_vcpu_arch_shared, mas1);
427 	OFFSET(VCPU_SHARED_MAS2, kvm_vcpu_arch_shared, mas2);
428 	OFFSET(VCPU_SHARED_MAS7_3, kvm_vcpu_arch_shared, mas7_3);
429 	OFFSET(VCPU_SHARED_MAS4, kvm_vcpu_arch_shared, mas4);
430 	OFFSET(VCPU_SHARED_MAS6, kvm_vcpu_arch_shared, mas6);
431 
432 	OFFSET(VCPU_KVM, kvm_vcpu, kvm);
433 	OFFSET(KVM_LPID, kvm, arch.lpid);
434 
435 	/* book3s */
436 #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
437 	OFFSET(KVM_TLB_SETS, kvm, arch.tlb_sets);
438 	OFFSET(KVM_SDR1, kvm, arch.sdr1);
439 	OFFSET(KVM_HOST_LPID, kvm, arch.host_lpid);
440 	OFFSET(KVM_HOST_LPCR, kvm, arch.host_lpcr);
441 	OFFSET(KVM_HOST_SDR1, kvm, arch.host_sdr1);
442 	OFFSET(KVM_ENABLED_HCALLS, kvm, arch.enabled_hcalls);
443 	OFFSET(KVM_VRMA_SLB_V, kvm, arch.vrma_slb_v);
444 	OFFSET(KVM_RADIX, kvm, arch.radix);
445 	OFFSET(KVM_SECURE_GUEST, kvm, arch.secure_guest);
446 	OFFSET(VCPU_DSISR, kvm_vcpu, arch.shregs.dsisr);
447 	OFFSET(VCPU_DAR, kvm_vcpu, arch.shregs.dar);
448 	OFFSET(VCPU_VPA, kvm_vcpu, arch.vpa.pinned_addr);
449 	OFFSET(VCPU_VPA_DIRTY, kvm_vcpu, arch.vpa.dirty);
450 	OFFSET(VCPU_HEIR, kvm_vcpu, arch.emul_inst);
451 	OFFSET(VCPU_NESTED, kvm_vcpu, arch.nested);
452 	OFFSET(VCPU_CPU, kvm_vcpu, cpu);
453 	OFFSET(VCPU_THREAD_CPU, kvm_vcpu, arch.thread_cpu);
454 #endif
455 #ifdef CONFIG_PPC_BOOK3S
456 	OFFSET(VCPU_PURR, kvm_vcpu, arch.purr);
457 	OFFSET(VCPU_SPURR, kvm_vcpu, arch.spurr);
458 	OFFSET(VCPU_IC, kvm_vcpu, arch.ic);
459 	OFFSET(VCPU_DSCR, kvm_vcpu, arch.dscr);
460 	OFFSET(VCPU_AMR, kvm_vcpu, arch.amr);
461 	OFFSET(VCPU_UAMOR, kvm_vcpu, arch.uamor);
462 	OFFSET(VCPU_IAMR, kvm_vcpu, arch.iamr);
463 	OFFSET(VCPU_CTRL, kvm_vcpu, arch.ctrl);
464 	OFFSET(VCPU_DABR, kvm_vcpu, arch.dabr);
465 	OFFSET(VCPU_DABRX, kvm_vcpu, arch.dabrx);
466 	OFFSET(VCPU_DAWR0, kvm_vcpu, arch.dawr0);
467 	OFFSET(VCPU_DAWRX0, kvm_vcpu, arch.dawrx0);
468 	OFFSET(VCPU_DAWR1, kvm_vcpu, arch.dawr1);
469 	OFFSET(VCPU_DAWRX1, kvm_vcpu, arch.dawrx1);
470 	OFFSET(VCPU_CIABR, kvm_vcpu, arch.ciabr);
471 	OFFSET(VCPU_HFLAGS, kvm_vcpu, arch.hflags);
472 	OFFSET(VCPU_DEC_EXPIRES, kvm_vcpu, arch.dec_expires);
473 	OFFSET(VCPU_PENDING_EXC, kvm_vcpu, arch.pending_exceptions);
474 	OFFSET(VCPU_CEDED, kvm_vcpu, arch.ceded);
475 	OFFSET(VCPU_PRODDED, kvm_vcpu, arch.prodded);
476 	OFFSET(VCPU_IRQ_PENDING, kvm_vcpu, arch.irq_pending);
477 	OFFSET(VCPU_DBELL_REQ, kvm_vcpu, arch.doorbell_request);
478 	OFFSET(VCPU_MMCR, kvm_vcpu, arch.mmcr);
479 	OFFSET(VCPU_MMCRA, kvm_vcpu, arch.mmcra);
480 	OFFSET(VCPU_MMCRS, kvm_vcpu, arch.mmcrs);
481 	OFFSET(VCPU_PMC, kvm_vcpu, arch.pmc);
482 	OFFSET(VCPU_SIAR, kvm_vcpu, arch.siar);
483 	OFFSET(VCPU_SDAR, kvm_vcpu, arch.sdar);
484 	OFFSET(VCPU_SIER, kvm_vcpu, arch.sier);
485 	OFFSET(VCPU_SLB, kvm_vcpu, arch.slb);
486 	OFFSET(VCPU_SLB_MAX, kvm_vcpu, arch.slb_max);
487 	OFFSET(VCPU_SLB_NR, kvm_vcpu, arch.slb_nr);
488 	OFFSET(VCPU_FAULT_DSISR, kvm_vcpu, arch.fault_dsisr);
489 	OFFSET(VCPU_FAULT_DAR, kvm_vcpu, arch.fault_dar);
490 	OFFSET(VCPU_FAULT_GPA, kvm_vcpu, arch.fault_gpa);
491 	OFFSET(VCPU_INTR_MSR, kvm_vcpu, arch.intr_msr);
492 	OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
493 	OFFSET(VCPU_TRAP, kvm_vcpu, arch.trap);
494 	OFFSET(VCPU_CFAR, kvm_vcpu, arch.cfar);
495 	OFFSET(VCPU_PPR, kvm_vcpu, arch.ppr);
496 	OFFSET(VCPU_FSCR, kvm_vcpu, arch.fscr);
497 	OFFSET(VCPU_PSPB, kvm_vcpu, arch.pspb);
498 	OFFSET(VCPU_EBBHR, kvm_vcpu, arch.ebbhr);
499 	OFFSET(VCPU_EBBRR, kvm_vcpu, arch.ebbrr);
500 	OFFSET(VCPU_BESCR, kvm_vcpu, arch.bescr);
501 	OFFSET(VCPU_CSIGR, kvm_vcpu, arch.csigr);
502 	OFFSET(VCPU_TACR, kvm_vcpu, arch.tacr);
503 	OFFSET(VCPU_TCSCR, kvm_vcpu, arch.tcscr);
504 	OFFSET(VCPU_ACOP, kvm_vcpu, arch.acop);
505 	OFFSET(VCPU_WORT, kvm_vcpu, arch.wort);
506 	OFFSET(VCPU_TID, kvm_vcpu, arch.tid);
507 	OFFSET(VCPU_PSSCR, kvm_vcpu, arch.psscr);
508 	OFFSET(VCPU_HFSCR, kvm_vcpu, arch.hfscr);
509 	OFFSET(VCORE_ENTRY_EXIT, kvmppc_vcore, entry_exit_map);
510 	OFFSET(VCORE_IN_GUEST, kvmppc_vcore, in_guest);
511 	OFFSET(VCORE_NAPPING_THREADS, kvmppc_vcore, napping_threads);
512 	OFFSET(VCORE_KVM, kvmppc_vcore, kvm);
513 	OFFSET(VCORE_TB_OFFSET, kvmppc_vcore, tb_offset);
514 	OFFSET(VCORE_TB_OFFSET_APPL, kvmppc_vcore, tb_offset_applied);
515 	OFFSET(VCORE_LPCR, kvmppc_vcore, lpcr);
516 	OFFSET(VCORE_PCR, kvmppc_vcore, pcr);
517 	OFFSET(VCORE_DPDES, kvmppc_vcore, dpdes);
518 	OFFSET(VCORE_VTB, kvmppc_vcore, vtb);
519 	OFFSET(VCPU_SLB_E, kvmppc_slb, orige);
520 	OFFSET(VCPU_SLB_V, kvmppc_slb, origv);
521 	DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
522 #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
523 	OFFSET(VCPU_TFHAR, kvm_vcpu, arch.tfhar);
524 	OFFSET(VCPU_TFIAR, kvm_vcpu, arch.tfiar);
525 	OFFSET(VCPU_TEXASR, kvm_vcpu, arch.texasr);
526 	OFFSET(VCPU_ORIG_TEXASR, kvm_vcpu, arch.orig_texasr);
527 	OFFSET(VCPU_GPR_TM, kvm_vcpu, arch.gpr_tm);
528 	OFFSET(VCPU_FPRS_TM, kvm_vcpu, arch.fp_tm.fpr);
529 	OFFSET(VCPU_VRS_TM, kvm_vcpu, arch.vr_tm.vr);
530 	OFFSET(VCPU_VRSAVE_TM, kvm_vcpu, arch.vrsave_tm);
531 	OFFSET(VCPU_CR_TM, kvm_vcpu, arch.cr_tm);
532 	OFFSET(VCPU_XER_TM, kvm_vcpu, arch.xer_tm);
533 	OFFSET(VCPU_LR_TM, kvm_vcpu, arch.lr_tm);
534 	OFFSET(VCPU_CTR_TM, kvm_vcpu, arch.ctr_tm);
535 	OFFSET(VCPU_AMR_TM, kvm_vcpu, arch.amr_tm);
536 	OFFSET(VCPU_PPR_TM, kvm_vcpu, arch.ppr_tm);
537 	OFFSET(VCPU_DSCR_TM, kvm_vcpu, arch.dscr_tm);
538 	OFFSET(VCPU_TAR_TM, kvm_vcpu, arch.tar_tm);
539 #endif
540 
541 #ifdef CONFIG_PPC_BOOK3S_64
542 #ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
543 	OFFSET(PACA_SVCPU, paca_struct, shadow_vcpu);
544 # define SVCPU_FIELD(x, f)	DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
545 #else
546 # define SVCPU_FIELD(x, f)
547 #endif
548 # define HSTATE_FIELD(x, f)	DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
549 #else	/* 32-bit */
550 # define SVCPU_FIELD(x, f)	DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
551 # define HSTATE_FIELD(x, f)	DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
552 #endif
553 
554 	SVCPU_FIELD(SVCPU_CR, cr);
555 	SVCPU_FIELD(SVCPU_XER, xer);
556 	SVCPU_FIELD(SVCPU_CTR, ctr);
557 	SVCPU_FIELD(SVCPU_LR, lr);
558 	SVCPU_FIELD(SVCPU_PC, pc);
559 	SVCPU_FIELD(SVCPU_R0, gpr[0]);
560 	SVCPU_FIELD(SVCPU_R1, gpr[1]);
561 	SVCPU_FIELD(SVCPU_R2, gpr[2]);
562 	SVCPU_FIELD(SVCPU_R3, gpr[3]);
563 	SVCPU_FIELD(SVCPU_R4, gpr[4]);
564 	SVCPU_FIELD(SVCPU_R5, gpr[5]);
565 	SVCPU_FIELD(SVCPU_R6, gpr[6]);
566 	SVCPU_FIELD(SVCPU_R7, gpr[7]);
567 	SVCPU_FIELD(SVCPU_R8, gpr[8]);
568 	SVCPU_FIELD(SVCPU_R9, gpr[9]);
569 	SVCPU_FIELD(SVCPU_R10, gpr[10]);
570 	SVCPU_FIELD(SVCPU_R11, gpr[11]);
571 	SVCPU_FIELD(SVCPU_R12, gpr[12]);
572 	SVCPU_FIELD(SVCPU_R13, gpr[13]);
573 	SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
574 	SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
575 	SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
576 	SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
577 #ifdef CONFIG_PPC_BOOK3S_32
578 	SVCPU_FIELD(SVCPU_SR, sr);
579 #endif
580 #ifdef CONFIG_PPC64
581 	SVCPU_FIELD(SVCPU_SLB, slb);
582 	SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
583 	SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
584 #endif
585 
586 	HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
587 	HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
588 	HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
589 	HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
590 	HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
591 	HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
592 	HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
593 	HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
594 	HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
595 	HSTATE_FIELD(HSTATE_NAPPING, napping);
596 
597 #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
598 	HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
599 	HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
600 	HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
601 	HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
602 	HSTATE_FIELD(HSTATE_XIVE_TIMA_PHYS, xive_tima_phys);
603 	HSTATE_FIELD(HSTATE_XIVE_TIMA_VIRT, xive_tima_virt);
604 	HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
605 	HSTATE_FIELD(HSTATE_PTID, ptid);
606 	HSTATE_FIELD(HSTATE_FAKE_SUSPEND, fake_suspend);
607 	HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
608 	HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
609 	HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
610 	HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
611 	HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
612 	HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
613 	HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
614 	HSTATE_FIELD(HSTATE_MMCR3, host_mmcr[7]);
615 	HSTATE_FIELD(HSTATE_SIER2, host_mmcr[8]);
616 	HSTATE_FIELD(HSTATE_SIER3, host_mmcr[9]);
617 	HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
618 	HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
619 	HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
620 	HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
621 	HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
622 	HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
623 	HSTATE_FIELD(HSTATE_PURR, host_purr);
624 	HSTATE_FIELD(HSTATE_SPURR, host_spurr);
625 	HSTATE_FIELD(HSTATE_DSCR, host_dscr);
626 	HSTATE_FIELD(HSTATE_DABR, dabr);
627 	HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
628 	HSTATE_FIELD(HSTATE_SPLIT_MODE, kvm_split_mode);
629 	DEFINE(IPI_PRIORITY, IPI_PRIORITY);
630 	OFFSET(KVM_SPLIT_RPR, kvm_split_mode, rpr);
631 	OFFSET(KVM_SPLIT_PMMAR, kvm_split_mode, pmmar);
632 	OFFSET(KVM_SPLIT_LDBAR, kvm_split_mode, ldbar);
633 	OFFSET(KVM_SPLIT_DO_NAP, kvm_split_mode, do_nap);
634 	OFFSET(KVM_SPLIT_NAPPED, kvm_split_mode, napped);
635 #endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
636 
637 #ifdef CONFIG_PPC_BOOK3S_64
638 	HSTATE_FIELD(HSTATE_CFAR, cfar);
639 	HSTATE_FIELD(HSTATE_PPR, ppr);
640 	HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
641 #endif /* CONFIG_PPC_BOOK3S_64 */
642 
643 #else /* CONFIG_PPC_BOOK3S */
644 	OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
645 	OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
646 	OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
647 	OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
648 	OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
649 	OFFSET(VCPU_SPRG9, kvm_vcpu, arch.sprg9);
650 	OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
651 	OFFSET(VCPU_FAULT_DEAR, kvm_vcpu, arch.fault_dear);
652 	OFFSET(VCPU_FAULT_ESR, kvm_vcpu, arch.fault_esr);
653 	OFFSET(VCPU_CRIT_SAVE, kvm_vcpu, arch.crit_save);
654 #endif /* CONFIG_PPC_BOOK3S */
655 #endif /* CONFIG_KVM */
656 
657 #ifdef CONFIG_KVM_GUEST
658 	OFFSET(KVM_MAGIC_SCRATCH1, kvm_vcpu_arch_shared, scratch1);
659 	OFFSET(KVM_MAGIC_SCRATCH2, kvm_vcpu_arch_shared, scratch2);
660 	OFFSET(KVM_MAGIC_SCRATCH3, kvm_vcpu_arch_shared, scratch3);
661 	OFFSET(KVM_MAGIC_INT, kvm_vcpu_arch_shared, int_pending);
662 	OFFSET(KVM_MAGIC_MSR, kvm_vcpu_arch_shared, msr);
663 	OFFSET(KVM_MAGIC_CRITICAL, kvm_vcpu_arch_shared, critical);
664 	OFFSET(KVM_MAGIC_SR, kvm_vcpu_arch_shared, sr);
665 #endif
666 
667 #ifdef CONFIG_44x
668 	DEFINE(PGD_T_LOG2, PGD_T_LOG2);
669 	DEFINE(PTE_T_LOG2, PTE_T_LOG2);
670 #endif
671 #ifdef CONFIG_PPC_FSL_BOOK3E
672 	DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
673 	OFFSET(TLBCAM_MAS0, tlbcam, MAS0);
674 	OFFSET(TLBCAM_MAS1, tlbcam, MAS1);
675 	OFFSET(TLBCAM_MAS2, tlbcam, MAS2);
676 	OFFSET(TLBCAM_MAS3, tlbcam, MAS3);
677 	OFFSET(TLBCAM_MAS7, tlbcam, MAS7);
678 #endif
679 
680 #if defined(CONFIG_KVM) && defined(CONFIG_SPE)
681 	OFFSET(VCPU_EVR, kvm_vcpu, arch.evr[0]);
682 	OFFSET(VCPU_ACC, kvm_vcpu, arch.acc);
683 	OFFSET(VCPU_SPEFSCR, kvm_vcpu, arch.spefscr);
684 	OFFSET(VCPU_HOST_SPEFSCR, kvm_vcpu, arch.host_spefscr);
685 #endif
686 
687 #ifdef CONFIG_KVM_BOOKE_HV
688 	OFFSET(VCPU_HOST_MAS4, kvm_vcpu, arch.host_mas4);
689 	OFFSET(VCPU_HOST_MAS6, kvm_vcpu, arch.host_mas6);
690 #endif
691 
692 #ifdef CONFIG_KVM_XICS
693 	DEFINE(VCPU_XIVE_SAVED_STATE, offsetof(struct kvm_vcpu,
694 					       arch.xive_saved_state));
695 	DEFINE(VCPU_XIVE_CAM_WORD, offsetof(struct kvm_vcpu,
696 					    arch.xive_cam_word));
697 	DEFINE(VCPU_XIVE_PUSHED, offsetof(struct kvm_vcpu, arch.xive_pushed));
698 	DEFINE(VCPU_XIVE_ESC_ON, offsetof(struct kvm_vcpu, arch.xive_esc_on));
699 	DEFINE(VCPU_XIVE_ESC_RADDR, offsetof(struct kvm_vcpu, arch.xive_esc_raddr));
700 	DEFINE(VCPU_XIVE_ESC_VADDR, offsetof(struct kvm_vcpu, arch.xive_esc_vaddr));
701 #endif
702 
703 #ifdef CONFIG_KVM_EXIT_TIMING
704 	OFFSET(VCPU_TIMING_EXIT_TBU, kvm_vcpu, arch.timing_exit.tv32.tbu);
705 	OFFSET(VCPU_TIMING_EXIT_TBL, kvm_vcpu, arch.timing_exit.tv32.tbl);
706 	OFFSET(VCPU_TIMING_LAST_ENTER_TBU, kvm_vcpu, arch.timing_last_enter.tv32.tbu);
707 	OFFSET(VCPU_TIMING_LAST_ENTER_TBL, kvm_vcpu, arch.timing_last_enter.tv32.tbl);
708 #endif
709 
710 	DEFINE(PPC_DBELL_SERVER, PPC_DBELL_SERVER);
711 
712 #ifdef CONFIG_PPC_8xx
713 	DEFINE(VIRT_IMMR_BASE, (u64)__fix_to_virt(FIX_IMMR_BASE));
714 #endif
715 
716 #ifdef CONFIG_XMON
717 	DEFINE(BPT_SIZE, BPT_SIZE);
718 #endif
719 
720 	return 0;
721 }
722