1 /* 2 * Contains the definition of registers common to all PowerPC variants. 3 * If a register definition has been changed in a different PowerPC 4 * variant, we will case it in #ifndef XXX ... #endif, and have the 5 * number used in the Programming Environments Manual For 32-Bit 6 * Implementations of the PowerPC Architecture (a.k.a. Green Book) here. 7 */ 8 9 #ifndef _ASM_POWERPC_REG_H 10 #define _ASM_POWERPC_REG_H 11 #ifdef __KERNEL__ 12 13 #include <linux/stringify.h> 14 #include <asm/cputable.h> 15 16 /* Pickup Book E specific registers. */ 17 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x) 18 #include <asm/reg_booke.h> 19 #endif /* CONFIG_BOOKE || CONFIG_40x */ 20 21 #ifdef CONFIG_FSL_EMB_PERFMON 22 #include <asm/reg_fsl_emb.h> 23 #endif 24 25 #ifdef CONFIG_8xx 26 #include <asm/reg_8xx.h> 27 #endif /* CONFIG_8xx */ 28 29 #define MSR_SF_LG 63 /* Enable 64 bit mode */ 30 #define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */ 31 #define MSR_HV_LG 60 /* Hypervisor state */ 32 #define MSR_VEC_LG 25 /* Enable AltiVec */ 33 #define MSR_VSX_LG 23 /* Enable VSX */ 34 #define MSR_POW_LG 18 /* Enable Power Management */ 35 #define MSR_WE_LG 18 /* Wait State Enable */ 36 #define MSR_TGPR_LG 17 /* TLB Update registers in use */ 37 #define MSR_CE_LG 17 /* Critical Interrupt Enable */ 38 #define MSR_ILE_LG 16 /* Interrupt Little Endian */ 39 #define MSR_EE_LG 15 /* External Interrupt Enable */ 40 #define MSR_PR_LG 14 /* Problem State / Privilege Level */ 41 #define MSR_FP_LG 13 /* Floating Point enable */ 42 #define MSR_ME_LG 12 /* Machine Check Enable */ 43 #define MSR_FE0_LG 11 /* Floating Exception mode 0 */ 44 #define MSR_SE_LG 10 /* Single Step */ 45 #define MSR_BE_LG 9 /* Branch Trace */ 46 #define MSR_DE_LG 9 /* Debug Exception Enable */ 47 #define MSR_FE1_LG 8 /* Floating Exception mode 1 */ 48 #define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */ 49 #define MSR_IR_LG 5 /* Instruction Relocate */ 50 #define MSR_DR_LG 4 /* Data Relocate */ 51 #define MSR_PE_LG 3 /* Protection Enable */ 52 #define MSR_PX_LG 2 /* Protection Exclusive Mode */ 53 #define MSR_PMM_LG 2 /* Performance monitor */ 54 #define MSR_RI_LG 1 /* Recoverable Exception */ 55 #define MSR_LE_LG 0 /* Little Endian */ 56 57 #ifdef __ASSEMBLY__ 58 #define __MASK(X) (1<<(X)) 59 #else 60 #define __MASK(X) (1UL<<(X)) 61 #endif 62 63 #ifdef CONFIG_PPC64 64 #define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */ 65 #define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */ 66 #define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */ 67 #else 68 /* so tests for these bits fail on 32-bit */ 69 #define MSR_SF 0 70 #define MSR_ISF 0 71 #define MSR_HV 0 72 #endif 73 74 #define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */ 75 #define MSR_VSX __MASK(MSR_VSX_LG) /* Enable VSX */ 76 #define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */ 77 #define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */ 78 #define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */ 79 #define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */ 80 #define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */ 81 #define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */ 82 #define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */ 83 #define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */ 84 #define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */ 85 #define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */ 86 #define MSR_SE __MASK(MSR_SE_LG) /* Single Step */ 87 #define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */ 88 #define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */ 89 #define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */ 90 #define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */ 91 #define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */ 92 #define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */ 93 #define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */ 94 #define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */ 95 #ifndef MSR_PMM 96 #define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */ 97 #endif 98 #define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */ 99 #define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */ 100 101 #if defined(CONFIG_PPC_BOOK3S_64) 102 #define MSR_64BIT MSR_SF 103 104 /* Server variant */ 105 #define MSR_ MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF |MSR_HV 106 #define MSR_KERNEL MSR_ | MSR_64BIT 107 #define MSR_USER32 MSR_ | MSR_PR | MSR_EE 108 #define MSR_USER64 MSR_USER32 | MSR_64BIT 109 #elif defined(CONFIG_PPC_BOOK3S_32) || defined(CONFIG_8xx) 110 /* Default MSR for kernel mode. */ 111 #define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR) 112 #define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE) 113 #endif 114 115 #ifndef MSR_64BIT 116 #define MSR_64BIT 0 117 #endif 118 119 /* Floating Point Status and Control Register (FPSCR) Fields */ 120 #define FPSCR_FX 0x80000000 /* FPU exception summary */ 121 #define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */ 122 #define FPSCR_VX 0x20000000 /* Invalid operation summary */ 123 #define FPSCR_OX 0x10000000 /* Overflow exception summary */ 124 #define FPSCR_UX 0x08000000 /* Underflow exception summary */ 125 #define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */ 126 #define FPSCR_XX 0x02000000 /* Inexact exception summary */ 127 #define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */ 128 #define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */ 129 #define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */ 130 #define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */ 131 #define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */ 132 #define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */ 133 #define FPSCR_FR 0x00040000 /* Fraction rounded */ 134 #define FPSCR_FI 0x00020000 /* Fraction inexact */ 135 #define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */ 136 #define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */ 137 #define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */ 138 #define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */ 139 #define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */ 140 #define FPSCR_VE 0x00000080 /* Invalid op exception enable */ 141 #define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */ 142 #define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */ 143 #define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */ 144 #define FPSCR_XE 0x00000008 /* FP inexact exception enable */ 145 #define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */ 146 #define FPSCR_RN 0x00000003 /* FPU rounding control */ 147 148 /* Bit definitions for SPEFSCR. */ 149 #define SPEFSCR_SOVH 0x80000000 /* Summary integer overflow high */ 150 #define SPEFSCR_OVH 0x40000000 /* Integer overflow high */ 151 #define SPEFSCR_FGH 0x20000000 /* Embedded FP guard bit high */ 152 #define SPEFSCR_FXH 0x10000000 /* Embedded FP sticky bit high */ 153 #define SPEFSCR_FINVH 0x08000000 /* Embedded FP invalid operation high */ 154 #define SPEFSCR_FDBZH 0x04000000 /* Embedded FP div by zero high */ 155 #define SPEFSCR_FUNFH 0x02000000 /* Embedded FP underflow high */ 156 #define SPEFSCR_FOVFH 0x01000000 /* Embedded FP overflow high */ 157 #define SPEFSCR_FINXS 0x00200000 /* Embedded FP inexact sticky */ 158 #define SPEFSCR_FINVS 0x00100000 /* Embedded FP invalid op. sticky */ 159 #define SPEFSCR_FDBZS 0x00080000 /* Embedded FP div by zero sticky */ 160 #define SPEFSCR_FUNFS 0x00040000 /* Embedded FP underflow sticky */ 161 #define SPEFSCR_FOVFS 0x00020000 /* Embedded FP overflow sticky */ 162 #define SPEFSCR_MODE 0x00010000 /* Embedded FP mode */ 163 #define SPEFSCR_SOV 0x00008000 /* Integer summary overflow */ 164 #define SPEFSCR_OV 0x00004000 /* Integer overflow */ 165 #define SPEFSCR_FG 0x00002000 /* Embedded FP guard bit */ 166 #define SPEFSCR_FX 0x00001000 /* Embedded FP sticky bit */ 167 #define SPEFSCR_FINV 0x00000800 /* Embedded FP invalid operation */ 168 #define SPEFSCR_FDBZ 0x00000400 /* Embedded FP div by zero */ 169 #define SPEFSCR_FUNF 0x00000200 /* Embedded FP underflow */ 170 #define SPEFSCR_FOVF 0x00000100 /* Embedded FP overflow */ 171 #define SPEFSCR_FINXE 0x00000040 /* Embedded FP inexact enable */ 172 #define SPEFSCR_FINVE 0x00000020 /* Embedded FP invalid op. enable */ 173 #define SPEFSCR_FDBZE 0x00000010 /* Embedded FP div by zero enable */ 174 #define SPEFSCR_FUNFE 0x00000008 /* Embedded FP underflow enable */ 175 #define SPEFSCR_FOVFE 0x00000004 /* Embedded FP overflow enable */ 176 #define SPEFSCR_FRMC 0x00000003 /* Embedded FP rounding mode control */ 177 178 /* Special Purpose Registers (SPRNs)*/ 179 180 #ifdef CONFIG_40x 181 #define SPRN_PID 0x3B1 /* Process ID */ 182 #else 183 #define SPRN_PID 0x030 /* Process ID */ 184 #ifdef CONFIG_BOOKE 185 #define SPRN_PID0 SPRN_PID/* Process ID Register 0 */ 186 #endif 187 #endif 188 189 #define SPRN_CTR 0x009 /* Count Register */ 190 #define SPRN_DSCR 0x11 191 #define SPRN_CFAR 0x1c /* Come From Address Register */ 192 #define SPRN_ACOP 0x1F /* Available Coprocessor Register */ 193 #define SPRN_CTRLF 0x088 194 #define SPRN_CTRLT 0x098 195 #define CTRL_CT 0xc0000000 /* current thread */ 196 #define CTRL_CT0 0x80000000 /* thread 0 */ 197 #define CTRL_CT1 0x40000000 /* thread 1 */ 198 #define CTRL_TE 0x00c00000 /* thread enable */ 199 #define CTRL_RUNLATCH 0x1 200 #define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */ 201 #define DABR_TRANSLATION (1UL << 2) 202 #define DABR_DATA_WRITE (1UL << 1) 203 #define DABR_DATA_READ (1UL << 0) 204 #define SPRN_DABR2 0x13D /* e300 */ 205 #define SPRN_DABRX 0x3F7 /* Data Address Breakpoint Register Extension */ 206 #define DABRX_USER (1UL << 0) 207 #define DABRX_KERNEL (1UL << 1) 208 #define SPRN_DAR 0x013 /* Data Address Register */ 209 #define SPRN_DBCR 0x136 /* e300 Data Breakpoint Control Reg */ 210 #define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */ 211 #define DSISR_NOHPTE 0x40000000 /* no translation found */ 212 #define DSISR_PROTFAULT 0x08000000 /* protection fault */ 213 #define DSISR_ISSTORE 0x02000000 /* access was a store */ 214 #define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */ 215 #define DSISR_NOSEGMENT 0x00200000 /* STAB/SLB miss */ 216 #define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */ 217 #define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */ 218 #define SPRN_TBWL 0x11C /* Time Base Lower Register (super, R/W) */ 219 #define SPRN_TBWU 0x11D /* Time Base Upper Register (super, R/W) */ 220 #define SPRN_SPURR 0x134 /* Scaled PURR */ 221 #define SPRN_HSPRG0 0x130 /* Hypervisor Scratch 0 */ 222 #define SPRN_HSPRG1 0x131 /* Hypervisor Scratch 1 */ 223 #define SPRN_HDSISR 0x132 224 #define SPRN_HDAR 0x133 225 #define SPRN_HDEC 0x136 /* Hypervisor Decrementer */ 226 #define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */ 227 #define SPRN_RMOR 0x138 /* Real mode offset register */ 228 #define SPRN_HRMOR 0x139 /* Real mode offset register */ 229 #define SPRN_HSRR0 0x13A /* Hypervisor Save/Restore 0 */ 230 #define SPRN_HSRR1 0x13B /* Hypervisor Save/Restore 1 */ 231 #define SPRN_LPCR 0x13E /* LPAR Control Register */ 232 #define LPCR_VPM0 (1ul << (63-0)) 233 #define LPCR_VPM1 (1ul << (63-1)) 234 #define LPCR_ISL (1ul << (63-2)) 235 #define LPCR_DPFD_SH (63-11) 236 #define LPCR_VRMA_L (1ul << (63-12)) 237 #define LPCR_VRMA_LP0 (1ul << (63-15)) 238 #define LPCR_VRMA_LP1 (1ul << (63-16)) 239 #define LPCR_RMLS 0x1C000000 /* impl dependent rmo limit sel */ 240 #define LPCR_ILE 0x02000000 /* !HV irqs set MSR:LE */ 241 #define LPCR_PECE 0x00007000 /* powersave exit cause enable */ 242 #define LPCR_PECE0 0x00004000 /* ext. exceptions can cause exit */ 243 #define LPCR_PECE1 0x00002000 /* decrementer can cause exit */ 244 #define LPCR_PECE2 0x00001000 /* machine check etc can cause exit */ 245 #define LPCR_MER 0x00000800 /* Mediated External Exception */ 246 #define LPCR_LPES0 0x00000008 /* LPAR Env selector 0 */ 247 #define LPCR_LPES1 0x00000004 /* LPAR Env selector 1 */ 248 #define LPCR_RMI 0x00000002 /* real mode is cache inhibit */ 249 #define LPCR_HDICE 0x00000001 /* Hyp Decr enable (HV,PR,EE) */ 250 #define SPRN_LPID 0x13F /* Logical Partition Identifier */ 251 #define SPRN_HMER 0x150 /* Hardware m? error recovery */ 252 #define SPRN_HMEER 0x151 /* Hardware m? enable error recovery */ 253 #define SPRN_HEIR 0x153 /* Hypervisor Emulated Instruction Register */ 254 #define SPRN_TLBINDEXR 0x154 /* P7 TLB control register */ 255 #define SPRN_TLBVPNR 0x155 /* P7 TLB control register */ 256 #define SPRN_TLBRPNR 0x156 /* P7 TLB control register */ 257 #define SPRN_TLBLPIDR 0x157 /* P7 TLB control register */ 258 #define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */ 259 #define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */ 260 #define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */ 261 #define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */ 262 #define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */ 263 #define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */ 264 #define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */ 265 #define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */ 266 #define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */ 267 #define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */ 268 #define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */ 269 #define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */ 270 #define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */ 271 #define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */ 272 #define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */ 273 #define SPRN_DBAT7U 0x23E /* Data BAT 7 Upper Register */ 274 275 #define SPRN_DEC 0x016 /* Decrement Register */ 276 #define SPRN_DER 0x095 /* Debug Enable Regsiter */ 277 #define DER_RSTE 0x40000000 /* Reset Interrupt */ 278 #define DER_CHSTPE 0x20000000 /* Check Stop */ 279 #define DER_MCIE 0x10000000 /* Machine Check Interrupt */ 280 #define DER_EXTIE 0x02000000 /* External Interrupt */ 281 #define DER_ALIE 0x01000000 /* Alignment Interrupt */ 282 #define DER_PRIE 0x00800000 /* Program Interrupt */ 283 #define DER_FPUVIE 0x00400000 /* FP Unavailable Interrupt */ 284 #define DER_DECIE 0x00200000 /* Decrementer Interrupt */ 285 #define DER_SYSIE 0x00040000 /* System Call Interrupt */ 286 #define DER_TRE 0x00020000 /* Trace Interrupt */ 287 #define DER_SEIE 0x00004000 /* FP SW Emulation Interrupt */ 288 #define DER_ITLBMSE 0x00002000 /* Imp. Spec. Instruction TLB Miss */ 289 #define DER_ITLBERE 0x00001000 /* Imp. Spec. Instruction TLB Error */ 290 #define DER_DTLBMSE 0x00000800 /* Imp. Spec. Data TLB Miss */ 291 #define DER_DTLBERE 0x00000400 /* Imp. Spec. Data TLB Error */ 292 #define DER_LBRKE 0x00000008 /* Load/Store Breakpoint Interrupt */ 293 #define DER_IBRKE 0x00000004 /* Instruction Breakpoint Interrupt */ 294 #define DER_EBRKE 0x00000002 /* External Breakpoint Interrupt */ 295 #define DER_DPIE 0x00000001 /* Dev. Port Nonmaskable Request */ 296 #define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */ 297 #define SPRN_EAR 0x11A /* External Address Register */ 298 #define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */ 299 #define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */ 300 #define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */ 301 #define HID0_EMCP (1<<31) /* Enable Machine Check pin */ 302 #define HID0_EBA (1<<29) /* Enable Bus Address Parity */ 303 #define HID0_EBD (1<<28) /* Enable Bus Data Parity */ 304 #define HID0_SBCLK (1<<27) 305 #define HID0_EICE (1<<26) 306 #define HID0_TBEN (1<<26) /* Timebase enable - 745x */ 307 #define HID0_ECLK (1<<25) 308 #define HID0_PAR (1<<24) 309 #define HID0_STEN (1<<24) /* Software table search enable - 745x */ 310 #define HID0_HIGH_BAT (1<<23) /* Enable high BATs - 7455 */ 311 #define HID0_DOZE (1<<23) 312 #define HID0_NAP (1<<22) 313 #define HID0_SLEEP (1<<21) 314 #define HID0_DPM (1<<20) 315 #define HID0_BHTCLR (1<<18) /* Clear branch history table - 7450 */ 316 #define HID0_XAEN (1<<17) /* Extended addressing enable - 7450 */ 317 #define HID0_NHR (1<<16) /* Not hard reset (software bit-7450)*/ 318 #define HID0_ICE (1<<15) /* Instruction Cache Enable */ 319 #define HID0_DCE (1<<14) /* Data Cache Enable */ 320 #define HID0_ILOCK (1<<13) /* Instruction Cache Lock */ 321 #define HID0_DLOCK (1<<12) /* Data Cache Lock */ 322 #define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */ 323 #define HID0_DCI (1<<10) /* Data Cache Invalidate */ 324 #define HID0_SPD (1<<9) /* Speculative disable */ 325 #define HID0_DAPUEN (1<<8) /* Debug APU enable */ 326 #define HID0_SGE (1<<7) /* Store Gathering Enable */ 327 #define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */ 328 #define HID0_DCFA (1<<6) /* Data Cache Flush Assist */ 329 #define HID0_LRSTK (1<<4) /* Link register stack - 745x */ 330 #define HID0_BTIC (1<<5) /* Branch Target Instr Cache Enable */ 331 #define HID0_ABE (1<<3) /* Address Broadcast Enable */ 332 #define HID0_FOLD (1<<3) /* Branch Folding enable - 745x */ 333 #define HID0_BHTE (1<<2) /* Branch History Table Enable */ 334 #define HID0_BTCD (1<<1) /* Branch target cache disable */ 335 #define HID0_NOPDST (1<<1) /* No-op dst, dstt, etc. instr. */ 336 #define HID0_NOPTI (1<<0) /* No-op dcbt and dcbst instr. */ 337 338 #define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */ 339 #ifdef CONFIG_6xx 340 #define HID1_EMCP (1<<31) /* 7450 Machine Check Pin Enable */ 341 #define HID1_DFS (1<<22) /* 7447A Dynamic Frequency Scaling */ 342 #define HID1_PC0 (1<<16) /* 7450 PLL_CFG[0] */ 343 #define HID1_PC1 (1<<15) /* 7450 PLL_CFG[1] */ 344 #define HID1_PC2 (1<<14) /* 7450 PLL_CFG[2] */ 345 #define HID1_PC3 (1<<13) /* 7450 PLL_CFG[3] */ 346 #define HID1_SYNCBE (1<<11) /* 7450 ABE for sync, eieio */ 347 #define HID1_ABE (1<<10) /* 7450 Address Broadcast Enable */ 348 #define HID1_PS (1<<16) /* 750FX PLL selection */ 349 #endif 350 #define SPRN_HID2 0x3F8 /* Hardware Implementation Register 2 */ 351 #define SPRN_HID2_GEKKO 0x398 /* Gekko HID2 Register */ 352 #define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */ 353 #define SPRN_IABR2 0x3FA /* 83xx */ 354 #define SPRN_IBCR 0x135 /* 83xx Insn Breakpoint Control Reg */ 355 #define SPRN_HID4 0x3F4 /* 970 HID4 */ 356 #define SPRN_HID4_GEKKO 0x3F3 /* Gekko HID4 */ 357 #define SPRN_HID5 0x3F6 /* 970 HID5 */ 358 #define SPRN_HID6 0x3F9 /* BE HID 6 */ 359 #define HID6_LB (0x0F<<12) /* Concurrent Large Page Modes */ 360 #define HID6_DLP (1<<20) /* Disable all large page modes (4K only) */ 361 #define SPRN_TSC_CELL 0x399 /* Thread switch control on Cell */ 362 #define TSC_CELL_DEC_ENABLE_0 0x400000 /* Decrementer Interrupt */ 363 #define TSC_CELL_DEC_ENABLE_1 0x200000 /* Decrementer Interrupt */ 364 #define TSC_CELL_EE_ENABLE 0x100000 /* External Interrupt */ 365 #define TSC_CELL_EE_BOOST 0x080000 /* External Interrupt Boost */ 366 #define SPRN_TSC 0x3FD /* Thread switch control on others */ 367 #define SPRN_TST 0x3FC /* Thread switch timeout on others */ 368 #if !defined(SPRN_IAC1) && !defined(SPRN_IAC2) 369 #define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */ 370 #define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */ 371 #endif 372 #define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */ 373 #define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */ 374 #define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */ 375 #define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */ 376 #define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */ 377 #define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */ 378 #define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */ 379 #define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */ 380 #define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */ 381 #define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */ 382 #define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */ 383 #define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */ 384 #define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */ 385 #define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */ 386 #define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */ 387 #define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */ 388 #define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */ 389 #define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */ 390 #define SPRN_ICTRL 0x3F3 /* 1011 7450 icache and interrupt ctrl */ 391 #define ICTRL_EICE 0x08000000 /* enable icache parity errs */ 392 #define ICTRL_EDC 0x04000000 /* enable dcache parity errs */ 393 #define ICTRL_EICP 0x00000100 /* enable icache par. check */ 394 #define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */ 395 #define SPRN_IMMR 0x27E /* Internal Memory Map Register */ 396 #define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */ 397 #define SPRN_L2CR2 0x3f8 398 #define L2CR_L2E 0x80000000 /* L2 enable */ 399 #define L2CR_L2PE 0x40000000 /* L2 parity enable */ 400 #define L2CR_L2SIZ_MASK 0x30000000 /* L2 size mask */ 401 #define L2CR_L2SIZ_256KB 0x10000000 /* L2 size 256KB */ 402 #define L2CR_L2SIZ_512KB 0x20000000 /* L2 size 512KB */ 403 #define L2CR_L2SIZ_1MB 0x30000000 /* L2 size 1MB */ 404 #define L2CR_L2CLK_MASK 0x0e000000 /* L2 clock mask */ 405 #define L2CR_L2CLK_DISABLED 0x00000000 /* L2 clock disabled */ 406 #define L2CR_L2CLK_DIV1 0x02000000 /* L2 clock / 1 */ 407 #define L2CR_L2CLK_DIV1_5 0x04000000 /* L2 clock / 1.5 */ 408 #define L2CR_L2CLK_DIV2 0x08000000 /* L2 clock / 2 */ 409 #define L2CR_L2CLK_DIV2_5 0x0a000000 /* L2 clock / 2.5 */ 410 #define L2CR_L2CLK_DIV3 0x0c000000 /* L2 clock / 3 */ 411 #define L2CR_L2RAM_MASK 0x01800000 /* L2 RAM type mask */ 412 #define L2CR_L2RAM_FLOW 0x00000000 /* L2 RAM flow through */ 413 #define L2CR_L2RAM_PIPE 0x01000000 /* L2 RAM pipelined */ 414 #define L2CR_L2RAM_PIPE_LW 0x01800000 /* L2 RAM pipelined latewr */ 415 #define L2CR_L2DO 0x00400000 /* L2 data only */ 416 #define L2CR_L2I 0x00200000 /* L2 global invalidate */ 417 #define L2CR_L2CTL 0x00100000 /* L2 RAM control */ 418 #define L2CR_L2WT 0x00080000 /* L2 write-through */ 419 #define L2CR_L2TS 0x00040000 /* L2 test support */ 420 #define L2CR_L2OH_MASK 0x00030000 /* L2 output hold mask */ 421 #define L2CR_L2OH_0_5 0x00000000 /* L2 output hold 0.5 ns */ 422 #define L2CR_L2OH_1_0 0x00010000 /* L2 output hold 1.0 ns */ 423 #define L2CR_L2SL 0x00008000 /* L2 DLL slow */ 424 #define L2CR_L2DF 0x00004000 /* L2 differential clock */ 425 #define L2CR_L2BYP 0x00002000 /* L2 DLL bypass */ 426 #define L2CR_L2IP 0x00000001 /* L2 GI in progress */ 427 #define L2CR_L2IO_745x 0x00100000 /* L2 instr. only (745x) */ 428 #define L2CR_L2DO_745x 0x00010000 /* L2 data only (745x) */ 429 #define L2CR_L2REP_745x 0x00001000 /* L2 repl. algorithm (745x) */ 430 #define L2CR_L2HWF_745x 0x00000800 /* L2 hardware flush (745x) */ 431 #define SPRN_L3CR 0x3FA /* Level 3 Cache Control Regsiter */ 432 #define L3CR_L3E 0x80000000 /* L3 enable */ 433 #define L3CR_L3PE 0x40000000 /* L3 data parity enable */ 434 #define L3CR_L3APE 0x20000000 /* L3 addr parity enable */ 435 #define L3CR_L3SIZ 0x10000000 /* L3 size */ 436 #define L3CR_L3CLKEN 0x08000000 /* L3 clock enable */ 437 #define L3CR_L3RES 0x04000000 /* L3 special reserved bit */ 438 #define L3CR_L3CLKDIV 0x03800000 /* L3 clock divisor */ 439 #define L3CR_L3IO 0x00400000 /* L3 instruction only */ 440 #define L3CR_L3SPO 0x00040000 /* L3 sample point override */ 441 #define L3CR_L3CKSP 0x00030000 /* L3 clock sample point */ 442 #define L3CR_L3PSP 0x0000e000 /* L3 P-clock sample point */ 443 #define L3CR_L3REP 0x00001000 /* L3 replacement algorithm */ 444 #define L3CR_L3HWF 0x00000800 /* L3 hardware flush */ 445 #define L3CR_L3I 0x00000400 /* L3 global invalidate */ 446 #define L3CR_L3RT 0x00000300 /* L3 SRAM type */ 447 #define L3CR_L3NIRCA 0x00000080 /* L3 non-integer ratio clock adj. */ 448 #define L3CR_L3DO 0x00000040 /* L3 data only mode */ 449 #define L3CR_PMEN 0x00000004 /* L3 private memory enable */ 450 #define L3CR_PMSIZ 0x00000001 /* L3 private memory size */ 451 452 #define SPRN_MSSCR0 0x3f6 /* Memory Subsystem Control Register 0 */ 453 #define SPRN_MSSSR0 0x3f7 /* Memory Subsystem Status Register 1 */ 454 #define SPRN_LDSTCR 0x3f8 /* Load/Store control register */ 455 #define SPRN_LDSTDB 0x3f4 /* */ 456 #define SPRN_LR 0x008 /* Link Register */ 457 #ifndef SPRN_PIR 458 #define SPRN_PIR 0x3FF /* Processor Identification Register */ 459 #endif 460 #define SPRN_PTEHI 0x3D5 /* 981 7450 PTE HI word (S/W TLB load) */ 461 #define SPRN_PTELO 0x3D6 /* 982 7450 PTE LO word (S/W TLB load) */ 462 #define SPRN_PURR 0x135 /* Processor Utilization of Resources Reg */ 463 #define SPRN_PVR 0x11F /* Processor Version Register */ 464 #define SPRN_RPA 0x3D6 /* Required Physical Address Register */ 465 #define SPRN_SDA 0x3BF /* Sampled Data Address Register */ 466 #define SPRN_SDR1 0x019 /* MMU Hash Base Register */ 467 #define SPRN_ASR 0x118 /* Address Space Register */ 468 #define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */ 469 #define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */ 470 #define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */ 471 #define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */ 472 #define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */ 473 #define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */ 474 #define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */ 475 #define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */ 476 #define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */ 477 #define SPRN_SRR0 0x01A /* Save/Restore Register 0 */ 478 #define SPRN_SRR1 0x01B /* Save/Restore Register 1 */ 479 #define SRR1_WAKEMASK 0x00380000 /* reason for wakeup */ 480 #define SRR1_WAKESYSERR 0x00300000 /* System error */ 481 #define SRR1_WAKEEE 0x00200000 /* External interrupt */ 482 #define SRR1_WAKEMT 0x00280000 /* mtctrl */ 483 #define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */ 484 #define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */ 485 #define SRR1_WAKETHERM 0x00100000 /* Thermal management interrupt */ 486 #define SRR1_WAKERESET 0x00100000 /* System reset */ 487 #define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask [46:47] */ 488 #define SRR1_WS_DEEPEST 0x00030000 /* Some resources not maintained, 489 * may not be recoverable */ 490 #define SRR1_WS_DEEPER 0x00020000 /* Some resources not maintained */ 491 #define SRR1_WS_DEEP 0x00010000 /* All resources maintained */ 492 #define SRR1_PROGFPE 0x00100000 /* Floating Point Enabled */ 493 #define SRR1_PROGPRIV 0x00040000 /* Privileged instruction */ 494 #define SRR1_PROGTRAP 0x00020000 /* Trap */ 495 #define SRR1_PROGADDR 0x00010000 /* SRR0 contains subsequent addr */ 496 497 #define SPRN_HSRR0 0x13A /* Save/Restore Register 0 */ 498 #define SPRN_HSRR1 0x13B /* Save/Restore Register 1 */ 499 500 #define SPRN_TBCTL 0x35f /* PA6T Timebase control register */ 501 #define TBCTL_FREEZE 0x0000000000000000ull /* Freeze all tbs */ 502 #define TBCTL_RESTART 0x0000000100000000ull /* Restart all tbs */ 503 #define TBCTL_UPDATE_UPPER 0x0000000200000000ull /* Set upper 32 bits */ 504 #define TBCTL_UPDATE_LOWER 0x0000000300000000ull /* Set lower 32 bits */ 505 506 #ifndef SPRN_SVR 507 #define SPRN_SVR 0x11E /* System Version Register */ 508 #endif 509 #define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */ 510 /* these bits were defined in inverted endian sense originally, ugh, confusing */ 511 #define THRM1_TIN (1 << 31) 512 #define THRM1_TIV (1 << 30) 513 #define THRM1_THRES(x) ((x&0x7f)<<23) 514 #define THRM3_SITV(x) ((x&0x3fff)<<1) 515 #define THRM1_TID (1<<2) 516 #define THRM1_TIE (1<<1) 517 #define THRM1_V (1<<0) 518 #define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */ 519 #define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */ 520 #define THRM3_E (1<<0) 521 #define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */ 522 #define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */ 523 #define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */ 524 #define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */ 525 #define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */ 526 #define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */ 527 #define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */ 528 #define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */ 529 #define SPRN_VRSAVE 0x100 /* Vector Register Save Register */ 530 #define SPRN_XER 0x001 /* Fixed Point Exception Register */ 531 532 #define SPRN_MMCR0_GEKKO 0x3B8 /* Gekko Monitor Mode Control Register 0 */ 533 #define SPRN_MMCR1_GEKKO 0x3BC /* Gekko Monitor Mode Control Register 1 */ 534 #define SPRN_PMC1_GEKKO 0x3B9 /* Gekko Performance Monitor Control 1 */ 535 #define SPRN_PMC2_GEKKO 0x3BA /* Gekko Performance Monitor Control 2 */ 536 #define SPRN_PMC3_GEKKO 0x3BD /* Gekko Performance Monitor Control 3 */ 537 #define SPRN_PMC4_GEKKO 0x3BE /* Gekko Performance Monitor Control 4 */ 538 #define SPRN_WPAR_GEKKO 0x399 /* Gekko Write Pipe Address Register */ 539 540 #define SPRN_SCOMC 0x114 /* SCOM Access Control */ 541 #define SPRN_SCOMD 0x115 /* SCOM Access DATA */ 542 543 /* Performance monitor SPRs */ 544 #ifdef CONFIG_PPC64 545 #define SPRN_MMCR0 795 546 #define MMCR0_FC 0x80000000UL /* freeze counters */ 547 #define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */ 548 #define MMCR0_KERNEL_DISABLE MMCR0_FCS 549 #define MMCR0_FCP 0x20000000UL /* freeze in problem state */ 550 #define MMCR0_PROBLEM_DISABLE MMCR0_FCP 551 #define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */ 552 #define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */ 553 #define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */ 554 #define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */ 555 #define MMCR0_TBEE 0x00400000UL /* time base exception enable */ 556 #define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/ 557 #define MMCR0_PMCjCE 0x00004000UL /* PMCj count enable*/ 558 #define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */ 559 #define MMCR0_PMAO 0x00000080UL /* performance monitor alert has occurred, set to 0 after handling exception */ 560 #define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */ 561 #define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */ 562 #define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */ 563 #define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */ 564 #define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */ 565 #define SPRN_MMCR1 798 566 #define SPRN_MMCRA 0x312 567 #define MMCRA_SDSYNC 0x80000000UL /* SDAR synced with SIAR */ 568 #define MMCRA_SDAR_DCACHE_MISS 0x40000000UL 569 #define MMCRA_SDAR_ERAT_MISS 0x20000000UL 570 #define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */ 571 #define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */ 572 #define MMCRA_SLOT 0x07000000UL /* SLOT bits (37-39) */ 573 #define MMCRA_SLOT_SHIFT 24 574 #define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */ 575 #define POWER6_MMCRA_SDSYNC 0x0000080000000000ULL /* SDAR/SIAR synced */ 576 #define POWER6_MMCRA_SIHV 0x0000040000000000ULL 577 #define POWER6_MMCRA_SIPR 0x0000020000000000ULL 578 #define POWER6_MMCRA_THRM 0x00000020UL 579 #define POWER6_MMCRA_OTHER 0x0000000EUL 580 #define SPRN_PMC1 787 581 #define SPRN_PMC2 788 582 #define SPRN_PMC3 789 583 #define SPRN_PMC4 790 584 #define SPRN_PMC5 791 585 #define SPRN_PMC6 792 586 #define SPRN_PMC7 793 587 #define SPRN_PMC8 794 588 #define SPRN_SIAR 780 589 #define SPRN_SDAR 781 590 591 #define SPRN_PA6T_MMCR0 795 592 #define PA6T_MMCR0_EN0 0x0000000000000001UL 593 #define PA6T_MMCR0_EN1 0x0000000000000002UL 594 #define PA6T_MMCR0_EN2 0x0000000000000004UL 595 #define PA6T_MMCR0_EN3 0x0000000000000008UL 596 #define PA6T_MMCR0_EN4 0x0000000000000010UL 597 #define PA6T_MMCR0_EN5 0x0000000000000020UL 598 #define PA6T_MMCR0_SUPEN 0x0000000000000040UL 599 #define PA6T_MMCR0_PREN 0x0000000000000080UL 600 #define PA6T_MMCR0_HYPEN 0x0000000000000100UL 601 #define PA6T_MMCR0_FCM0 0x0000000000000200UL 602 #define PA6T_MMCR0_FCM1 0x0000000000000400UL 603 #define PA6T_MMCR0_INTGEN 0x0000000000000800UL 604 #define PA6T_MMCR0_INTEN0 0x0000000000001000UL 605 #define PA6T_MMCR0_INTEN1 0x0000000000002000UL 606 #define PA6T_MMCR0_INTEN2 0x0000000000004000UL 607 #define PA6T_MMCR0_INTEN3 0x0000000000008000UL 608 #define PA6T_MMCR0_INTEN4 0x0000000000010000UL 609 #define PA6T_MMCR0_INTEN5 0x0000000000020000UL 610 #define PA6T_MMCR0_DISCNT 0x0000000000040000UL 611 #define PA6T_MMCR0_UOP 0x0000000000080000UL 612 #define PA6T_MMCR0_TRG 0x0000000000100000UL 613 #define PA6T_MMCR0_TRGEN 0x0000000000200000UL 614 #define PA6T_MMCR0_TRGREG 0x0000000001600000UL 615 #define PA6T_MMCR0_SIARLOG 0x0000000002000000UL 616 #define PA6T_MMCR0_SDARLOG 0x0000000004000000UL 617 #define PA6T_MMCR0_PROEN 0x0000000008000000UL 618 #define PA6T_MMCR0_PROLOG 0x0000000010000000UL 619 #define PA6T_MMCR0_DAMEN2 0x0000000020000000UL 620 #define PA6T_MMCR0_DAMEN3 0x0000000040000000UL 621 #define PA6T_MMCR0_DAMEN4 0x0000000080000000UL 622 #define PA6T_MMCR0_DAMEN5 0x0000000100000000UL 623 #define PA6T_MMCR0_DAMSEL2 0x0000000200000000UL 624 #define PA6T_MMCR0_DAMSEL3 0x0000000400000000UL 625 #define PA6T_MMCR0_DAMSEL4 0x0000000800000000UL 626 #define PA6T_MMCR0_DAMSEL5 0x0000001000000000UL 627 #define PA6T_MMCR0_HANDDIS 0x0000002000000000UL 628 #define PA6T_MMCR0_PCTEN 0x0000004000000000UL 629 #define PA6T_MMCR0_SOCEN 0x0000008000000000UL 630 #define PA6T_MMCR0_SOCMOD 0x0000010000000000UL 631 632 #define SPRN_PA6T_MMCR1 798 633 #define PA6T_MMCR1_ES2 0x00000000000000ffUL 634 #define PA6T_MMCR1_ES3 0x000000000000ff00UL 635 #define PA6T_MMCR1_ES4 0x0000000000ff0000UL 636 #define PA6T_MMCR1_ES5 0x00000000ff000000UL 637 638 #define SPRN_PA6T_UPMC0 771 /* User PerfMon Counter 0 */ 639 #define SPRN_PA6T_UPMC1 772 /* ... */ 640 #define SPRN_PA6T_UPMC2 773 641 #define SPRN_PA6T_UPMC3 774 642 #define SPRN_PA6T_UPMC4 775 643 #define SPRN_PA6T_UPMC5 776 644 #define SPRN_PA6T_UMMCR0 779 /* User Monitor Mode Control Register 0 */ 645 #define SPRN_PA6T_SIAR 780 /* Sampled Instruction Address */ 646 #define SPRN_PA6T_UMMCR1 782 /* User Monitor Mode Control Register 1 */ 647 #define SPRN_PA6T_SIER 785 /* Sampled Instruction Event Register */ 648 #define SPRN_PA6T_PMC0 787 649 #define SPRN_PA6T_PMC1 788 650 #define SPRN_PA6T_PMC2 789 651 #define SPRN_PA6T_PMC3 790 652 #define SPRN_PA6T_PMC4 791 653 #define SPRN_PA6T_PMC5 792 654 #define SPRN_PA6T_TSR0 793 /* Timestamp Register 0 */ 655 #define SPRN_PA6T_TSR1 794 /* Timestamp Register 1 */ 656 #define SPRN_PA6T_TSR2 799 /* Timestamp Register 2 */ 657 #define SPRN_PA6T_TSR3 784 /* Timestamp Register 3 */ 658 659 #define SPRN_PA6T_IER 981 /* Icache Error Register */ 660 #define SPRN_PA6T_DER 982 /* Dcache Error Register */ 661 #define SPRN_PA6T_BER 862 /* BIU Error Address Register */ 662 #define SPRN_PA6T_MER 849 /* MMU Error Register */ 663 664 #define SPRN_PA6T_IMA0 880 /* Instruction Match Array 0 */ 665 #define SPRN_PA6T_IMA1 881 /* ... */ 666 #define SPRN_PA6T_IMA2 882 667 #define SPRN_PA6T_IMA3 883 668 #define SPRN_PA6T_IMA4 884 669 #define SPRN_PA6T_IMA5 885 670 #define SPRN_PA6T_IMA6 886 671 #define SPRN_PA6T_IMA7 887 672 #define SPRN_PA6T_IMA8 888 673 #define SPRN_PA6T_IMA9 889 674 #define SPRN_PA6T_BTCR 978 /* Breakpoint and Tagging Control Register */ 675 #define SPRN_PA6T_IMAAT 979 /* Instruction Match Array Action Table */ 676 #define SPRN_PA6T_PCCR 1019 /* Power Counter Control Register */ 677 #define SPRN_BKMK 1020 /* Cell Bookmark Register */ 678 #define SPRN_PA6T_RPCCR 1021 /* Retire PC Trace Control Register */ 679 680 681 #else /* 32-bit */ 682 #define SPRN_MMCR0 952 /* Monitor Mode Control Register 0 */ 683 #define MMCR0_FC 0x80000000UL /* freeze counters */ 684 #define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */ 685 #define MMCR0_FCP 0x20000000UL /* freeze in problem state */ 686 #define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */ 687 #define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */ 688 #define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */ 689 #define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */ 690 #define MMCR0_TBEE 0x00400000UL /* time base exception enable */ 691 #define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/ 692 #define MMCR0_PMCnCE 0x00004000UL /* count enable for all but PMC 1*/ 693 #define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */ 694 #define MMCR0_PMC1SEL 0x00001fc0UL /* PMC 1 Event */ 695 #define MMCR0_PMC2SEL 0x0000003fUL /* PMC 2 Event */ 696 697 #define SPRN_MMCR1 956 698 #define MMCR1_PMC3SEL 0xf8000000UL /* PMC 3 Event */ 699 #define MMCR1_PMC4SEL 0x07c00000UL /* PMC 4 Event */ 700 #define MMCR1_PMC5SEL 0x003e0000UL /* PMC 5 Event */ 701 #define MMCR1_PMC6SEL 0x0001f800UL /* PMC 6 Event */ 702 #define SPRN_MMCR2 944 703 #define SPRN_PMC1 953 /* Performance Counter Register 1 */ 704 #define SPRN_PMC2 954 /* Performance Counter Register 2 */ 705 #define SPRN_PMC3 957 /* Performance Counter Register 3 */ 706 #define SPRN_PMC4 958 /* Performance Counter Register 4 */ 707 #define SPRN_PMC5 945 /* Performance Counter Register 5 */ 708 #define SPRN_PMC6 946 /* Performance Counter Register 6 */ 709 710 #define SPRN_SIAR 955 /* Sampled Instruction Address Register */ 711 712 /* Bit definitions for MMCR0 and PMC1 / PMC2. */ 713 #define MMCR0_PMC1_CYCLES (1 << 7) 714 #define MMCR0_PMC1_ICACHEMISS (5 << 7) 715 #define MMCR0_PMC1_DTLB (6 << 7) 716 #define MMCR0_PMC2_DCACHEMISS 0x6 717 #define MMCR0_PMC2_CYCLES 0x1 718 #define MMCR0_PMC2_ITLB 0x7 719 #define MMCR0_PMC2_LOADMISSTIME 0x5 720 #endif 721 722 /* 723 * SPRG usage: 724 * 725 * All 64-bit: 726 * - SPRG1 stores PACA pointer except 64-bit server in 727 * HV mode in which case it is HSPRG0 728 * 729 * 64-bit server: 730 * - SPRG0 unused (reserved for HV on Power4) 731 * - SPRG2 scratch for exception vectors 732 * - SPRG3 unused (user visible) 733 * - HSPRG0 stores PACA in HV mode 734 * - HSPRG1 scratch for "HV" exceptions 735 * 736 * 64-bit embedded 737 * - SPRG0 generic exception scratch 738 * - SPRG2 TLB exception stack 739 * - SPRG3 unused (user visible) 740 * - SPRG4 unused (user visible) 741 * - SPRG6 TLB miss scratch (user visible, sorry !) 742 * - SPRG7 critical exception scratch 743 * - SPRG8 machine check exception scratch 744 * - SPRG9 debug exception scratch 745 * 746 * All 32-bit: 747 * - SPRG3 current thread_info pointer 748 * (virtual on BookE, physical on others) 749 * 750 * 32-bit classic: 751 * - SPRG0 scratch for exception vectors 752 * - SPRG1 scratch for exception vectors 753 * - SPRG2 indicator that we are in RTAS 754 * - SPRG4 (603 only) pseudo TLB LRU data 755 * 756 * 32-bit 40x: 757 * - SPRG0 scratch for exception vectors 758 * - SPRG1 scratch for exception vectors 759 * - SPRG2 scratch for exception vectors 760 * - SPRG4 scratch for exception vectors (not 403) 761 * - SPRG5 scratch for exception vectors (not 403) 762 * - SPRG6 scratch for exception vectors (not 403) 763 * - SPRG7 scratch for exception vectors (not 403) 764 * 765 * 32-bit 440 and FSL BookE: 766 * - SPRG0 scratch for exception vectors 767 * - SPRG1 scratch for exception vectors (*) 768 * - SPRG2 scratch for crit interrupts handler 769 * - SPRG4 scratch for exception vectors 770 * - SPRG5 scratch for exception vectors 771 * - SPRG6 scratch for machine check handler 772 * - SPRG7 scratch for exception vectors 773 * - SPRG9 scratch for debug vectors (e500 only) 774 * 775 * Additionally, BookE separates "read" and "write" 776 * of those registers. That allows to use the userspace 777 * readable variant for reads, which can avoid a fault 778 * with KVM type virtualization. 779 * 780 * (*) Under KVM, the host SPRG1 is used to point to 781 * the current VCPU data structure 782 * 783 * 32-bit 8xx: 784 * - SPRG0 scratch for exception vectors 785 * - SPRG1 scratch for exception vectors 786 * - SPRG2 apparently unused but initialized 787 * 788 */ 789 #ifdef CONFIG_PPC64 790 #define SPRN_SPRG_PACA SPRN_SPRG1 791 #else 792 #define SPRN_SPRG_THREAD SPRN_SPRG3 793 #endif 794 795 #ifdef CONFIG_PPC_BOOK3S_64 796 #define SPRN_SPRG_SCRATCH0 SPRN_SPRG2 797 #define SPRN_SPRG_HPACA SPRN_HSPRG0 798 #define SPRN_SPRG_HSCRATCH0 SPRN_HSPRG1 799 800 #define GET_PACA(rX) \ 801 BEGIN_FTR_SECTION_NESTED(66); \ 802 mfspr rX,SPRN_SPRG_PACA; \ 803 FTR_SECTION_ELSE_NESTED(66); \ 804 mfspr rX,SPRN_SPRG_HPACA; \ 805 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE_206, 66) 806 807 #define SET_PACA(rX) \ 808 BEGIN_FTR_SECTION_NESTED(66); \ 809 mtspr SPRN_SPRG_PACA,rX; \ 810 FTR_SECTION_ELSE_NESTED(66); \ 811 mtspr SPRN_SPRG_HPACA,rX; \ 812 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE_206, 66) 813 814 #define GET_SCRATCH0(rX) \ 815 BEGIN_FTR_SECTION_NESTED(66); \ 816 mfspr rX,SPRN_SPRG_SCRATCH0; \ 817 FTR_SECTION_ELSE_NESTED(66); \ 818 mfspr rX,SPRN_SPRG_HSCRATCH0; \ 819 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE_206, 66) 820 821 #define SET_SCRATCH0(rX) \ 822 BEGIN_FTR_SECTION_NESTED(66); \ 823 mtspr SPRN_SPRG_SCRATCH0,rX; \ 824 FTR_SECTION_ELSE_NESTED(66); \ 825 mtspr SPRN_SPRG_HSCRATCH0,rX; \ 826 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE_206, 66) 827 828 #else /* CONFIG_PPC_BOOK3S_64 */ 829 #define GET_SCRATCH0(rX) mfspr rX,SPRN_SPRG_SCRATCH0 830 #define SET_SCRATCH0(rX) mtspr SPRN_SPRG_SCRATCH0,rX 831 832 #endif 833 834 #ifdef CONFIG_PPC_BOOK3E_64 835 #define SPRN_SPRG_MC_SCRATCH SPRN_SPRG8 836 #define SPRN_SPRG_CRIT_SCRATCH SPRN_SPRG7 837 #define SPRN_SPRG_DBG_SCRATCH SPRN_SPRG9 838 #define SPRN_SPRG_TLB_EXFRAME SPRN_SPRG2 839 #define SPRN_SPRG_TLB_SCRATCH SPRN_SPRG6 840 #define SPRN_SPRG_GEN_SCRATCH SPRN_SPRG0 841 842 #define SET_PACA(rX) mtspr SPRN_SPRG_PACA,rX 843 #define GET_PACA(rX) mfspr rX,SPRN_SPRG_PACA 844 845 #endif 846 847 #ifdef CONFIG_PPC_BOOK3S_32 848 #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0 849 #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1 850 #define SPRN_SPRG_RTAS SPRN_SPRG2 851 #define SPRN_SPRG_603_LRU SPRN_SPRG4 852 #endif 853 854 #ifdef CONFIG_40x 855 #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0 856 #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1 857 #define SPRN_SPRG_SCRATCH2 SPRN_SPRG2 858 #define SPRN_SPRG_SCRATCH3 SPRN_SPRG4 859 #define SPRN_SPRG_SCRATCH4 SPRN_SPRG5 860 #define SPRN_SPRG_SCRATCH5 SPRN_SPRG6 861 #define SPRN_SPRG_SCRATCH6 SPRN_SPRG7 862 #endif 863 864 #ifdef CONFIG_BOOKE 865 #define SPRN_SPRG_RSCRATCH0 SPRN_SPRG0 866 #define SPRN_SPRG_WSCRATCH0 SPRN_SPRG0 867 #define SPRN_SPRG_RSCRATCH1 SPRN_SPRG1 868 #define SPRN_SPRG_WSCRATCH1 SPRN_SPRG1 869 #define SPRN_SPRG_RSCRATCH_CRIT SPRN_SPRG2 870 #define SPRN_SPRG_WSCRATCH_CRIT SPRN_SPRG2 871 #define SPRN_SPRG_RSCRATCH2 SPRN_SPRG4R 872 #define SPRN_SPRG_WSCRATCH2 SPRN_SPRG4W 873 #define SPRN_SPRG_RSCRATCH3 SPRN_SPRG5R 874 #define SPRN_SPRG_WSCRATCH3 SPRN_SPRG5W 875 #define SPRN_SPRG_RSCRATCH_MC SPRN_SPRG6R 876 #define SPRN_SPRG_WSCRATCH_MC SPRN_SPRG6W 877 #define SPRN_SPRG_RSCRATCH4 SPRN_SPRG7R 878 #define SPRN_SPRG_WSCRATCH4 SPRN_SPRG7W 879 #ifdef CONFIG_E200 880 #define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG6R 881 #define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG6W 882 #else 883 #define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG9 884 #define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG9 885 #endif 886 #define SPRN_SPRG_RVCPU SPRN_SPRG1 887 #define SPRN_SPRG_WVCPU SPRN_SPRG1 888 #endif 889 890 #ifdef CONFIG_8xx 891 #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0 892 #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1 893 #endif 894 895 896 897 /* 898 * An mtfsf instruction with the L bit set. On CPUs that support this a 899 * full 64bits of FPSCR is restored and on other CPUs the L bit is ignored. 900 * 901 * Until binutils gets the new form of mtfsf, hardwire the instruction. 902 */ 903 #ifdef CONFIG_PPC64 904 #define MTFSF_L(REG) \ 905 .long (0xfc00058e | ((0xff) << 17) | ((REG) << 11) | (1 << 25)) 906 #else 907 #define MTFSF_L(REG) mtfsf 0xff, (REG) 908 #endif 909 910 /* Processor Version Register (PVR) field extraction */ 911 912 #define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */ 913 #define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */ 914 915 #define __is_processor(pv) (PVR_VER(mfspr(SPRN_PVR)) == (pv)) 916 917 /* 918 * IBM has further subdivided the standard PowerPC 16-bit version and 919 * revision subfields of the PVR for the PowerPC 403s into the following: 920 */ 921 922 #define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */ 923 #define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */ 924 #define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */ 925 #define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */ 926 #define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */ 927 #define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */ 928 929 /* Processor Version Numbers */ 930 931 #define PVR_403GA 0x00200000 932 #define PVR_403GB 0x00200100 933 #define PVR_403GC 0x00200200 934 #define PVR_403GCX 0x00201400 935 #define PVR_405GP 0x40110000 936 #define PVR_476 0x11a52000 937 #define PVR_STB03XXX 0x40310000 938 #define PVR_NP405H 0x41410000 939 #define PVR_NP405L 0x41610000 940 #define PVR_601 0x00010000 941 #define PVR_602 0x00050000 942 #define PVR_603 0x00030000 943 #define PVR_603e 0x00060000 944 #define PVR_603ev 0x00070000 945 #define PVR_603r 0x00071000 946 #define PVR_604 0x00040000 947 #define PVR_604e 0x00090000 948 #define PVR_604r 0x000A0000 949 #define PVR_620 0x00140000 950 #define PVR_740 0x00080000 951 #define PVR_750 PVR_740 952 #define PVR_740P 0x10080000 953 #define PVR_750P PVR_740P 954 #define PVR_7400 0x000C0000 955 #define PVR_7410 0x800C0000 956 #define PVR_7450 0x80000000 957 #define PVR_8540 0x80200000 958 #define PVR_8560 0x80200000 959 #define PVR_VER_E500V1 0x8020 960 #define PVR_VER_E500V2 0x8021 961 /* 962 * For the 8xx processors, all of them report the same PVR family for 963 * the PowerPC core. The various versions of these processors must be 964 * differentiated by the version number in the Communication Processor 965 * Module (CPM). 966 */ 967 #define PVR_821 0x00500000 968 #define PVR_823 PVR_821 969 #define PVR_850 PVR_821 970 #define PVR_860 PVR_821 971 #define PVR_8240 0x00810100 972 #define PVR_8245 0x80811014 973 #define PVR_8260 PVR_8240 974 975 /* 476 Simulator seems to currently have the PVR of the 602... */ 976 #define PVR_476_ISS 0x00052000 977 978 /* 64-bit processors */ 979 /* XXX the prefix should be PVR_, we'll do a global sweep to fix it one day */ 980 #define PV_NORTHSTAR 0x0033 981 #define PV_PULSAR 0x0034 982 #define PV_POWER4 0x0035 983 #define PV_ICESTAR 0x0036 984 #define PV_SSTAR 0x0037 985 #define PV_POWER4p 0x0038 986 #define PV_970 0x0039 987 #define PV_POWER5 0x003A 988 #define PV_POWER5p 0x003B 989 #define PV_POWER7 0x003F 990 #define PV_970FX 0x003C 991 #define PV_POWER6 0x003E 992 #define PV_POWER7 0x003F 993 #define PV_630 0x0040 994 #define PV_630p 0x0041 995 #define PV_970MP 0x0044 996 #define PV_970GX 0x0045 997 #define PV_BE 0x0070 998 #define PV_PA6T 0x0090 999 1000 /* Macros for setting and retrieving special purpose registers */ 1001 #ifndef __ASSEMBLY__ 1002 #define mfmsr() ({unsigned long rval; \ 1003 asm volatile("mfmsr %0" : "=r" (rval)); rval;}) 1004 #ifdef CONFIG_PPC_BOOK3S_64 1005 #define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \ 1006 : : "r" (v) : "memory") 1007 #define mtmsrd(v) __mtmsrd((v), 0) 1008 #define mtmsr(v) mtmsrd(v) 1009 #else 1010 #define mtmsr(v) asm volatile("mtmsr %0" : : "r" (v) : "memory") 1011 #endif 1012 1013 #define mfspr(rn) ({unsigned long rval; \ 1014 asm volatile("mfspr %0," __stringify(rn) \ 1015 : "=r" (rval)); rval;}) 1016 #define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : : "r" (v)\ 1017 : "memory") 1018 1019 #ifdef __powerpc64__ 1020 #ifdef CONFIG_PPC_CELL 1021 #define mftb() ({unsigned long rval; \ 1022 asm volatile( \ 1023 "90: mftb %0;\n" \ 1024 "97: cmpwi %0,0;\n" \ 1025 " beq- 90b;\n" \ 1026 "99:\n" \ 1027 ".section __ftr_fixup,\"a\"\n" \ 1028 ".align 3\n" \ 1029 "98:\n" \ 1030 " .llong %1\n" \ 1031 " .llong %1\n" \ 1032 " .llong 97b-98b\n" \ 1033 " .llong 99b-98b\n" \ 1034 " .llong 0\n" \ 1035 " .llong 0\n" \ 1036 ".previous" \ 1037 : "=r" (rval) : "i" (CPU_FTR_CELL_TB_BUG)); rval;}) 1038 #else 1039 #define mftb() ({unsigned long rval; \ 1040 asm volatile("mftb %0" : "=r" (rval)); rval;}) 1041 #endif /* !CONFIG_PPC_CELL */ 1042 1043 #else /* __powerpc64__ */ 1044 1045 #define mftbl() ({unsigned long rval; \ 1046 asm volatile("mftbl %0" : "=r" (rval)); rval;}) 1047 #define mftbu() ({unsigned long rval; \ 1048 asm volatile("mftbu %0" : "=r" (rval)); rval;}) 1049 #endif /* !__powerpc64__ */ 1050 1051 #define mttbl(v) asm volatile("mttbl %0":: "r"(v)) 1052 #define mttbu(v) asm volatile("mttbu %0":: "r"(v)) 1053 1054 #ifdef CONFIG_PPC32 1055 #define mfsrin(v) ({unsigned int rval; \ 1056 asm volatile("mfsrin %0,%1" : "=r" (rval) : "r" (v)); \ 1057 rval;}) 1058 #endif 1059 1060 #define proc_trap() asm volatile("trap") 1061 1062 #ifdef CONFIG_PPC64 1063 1064 extern void ppc64_runlatch_on(void); 1065 extern void __ppc64_runlatch_off(void); 1066 1067 #define ppc64_runlatch_off() \ 1068 do { \ 1069 if (cpu_has_feature(CPU_FTR_CTRL) && \ 1070 test_thread_flag(TIF_RUNLATCH)) \ 1071 __ppc64_runlatch_off(); \ 1072 } while (0) 1073 1074 extern unsigned long scom970_read(unsigned int address); 1075 extern void scom970_write(unsigned int address, unsigned long value); 1076 1077 #else 1078 #define ppc64_runlatch_on() 1079 #define ppc64_runlatch_off() 1080 1081 #endif /* CONFIG_PPC64 */ 1082 1083 #define __get_SP() ({unsigned long sp; \ 1084 asm volatile("mr %0,1": "=r" (sp)); sp;}) 1085 1086 struct pt_regs; 1087 1088 extern void ppc_save_regs(struct pt_regs *regs); 1089 1090 #endif /* __ASSEMBLY__ */ 1091 #endif /* __KERNEL__ */ 1092 #endif /* _ASM_POWERPC_REG_H */ 1093