xref: /linux/arch/powerpc/include/asm/keylargo.h (revision a80581d0d1b11b2d4bbb9333c1cac5416714112d)
1b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_KEYLARGO_H
2b8b572e1SStephen Rothwell #define _ASM_POWERPC_KEYLARGO_H
3b8b572e1SStephen Rothwell #ifdef __KERNEL__
4b8b572e1SStephen Rothwell /*
5b8b572e1SStephen Rothwell  * keylargo.h: definitions for using the "KeyLargo" I/O controller chip.
6b8b572e1SStephen Rothwell  *
7b8b572e1SStephen Rothwell  */
8b8b572e1SStephen Rothwell 
9b8b572e1SStephen Rothwell /* "Pangea" chipset has keylargo device-id 0x25 while core99
10b8b572e1SStephen Rothwell  * has device-id 0x22. The rev. of the pangea one is 0, so we
11b8b572e1SStephen Rothwell  * fake an artificial rev. in keylargo_rev by oring 0x100
12b8b572e1SStephen Rothwell  */
13b8b572e1SStephen Rothwell #define KL_PANGEA_REV		0x100
14b8b572e1SStephen Rothwell 
15b8b572e1SStephen Rothwell /* offset from base for feature control registers */
16b8b572e1SStephen Rothwell #define KEYLARGO_MBCR		0x34	/* KL Only, Media bay control/status */
17b8b572e1SStephen Rothwell #define KEYLARGO_FCR0		0x38
18b8b572e1SStephen Rothwell #define KEYLARGO_FCR1		0x3c
19b8b572e1SStephen Rothwell #define KEYLARGO_FCR2		0x40
20b8b572e1SStephen Rothwell #define KEYLARGO_FCR3		0x44
21b8b572e1SStephen Rothwell #define KEYLARGO_FCR4		0x48
22b8b572e1SStephen Rothwell #define KEYLARGO_FCR5		0x4c	/* Pangea only */
23b8b572e1SStephen Rothwell 
24*a80581d0SJustin P. Mattock /* K2 additional FCRs */
25b8b572e1SStephen Rothwell #define K2_FCR6			0x34
26b8b572e1SStephen Rothwell #define K2_FCR7			0x30
27b8b572e1SStephen Rothwell #define K2_FCR8			0x2c
28b8b572e1SStephen Rothwell #define K2_FCR9			0x28
29b8b572e1SStephen Rothwell #define K2_FCR10		0x24
30b8b572e1SStephen Rothwell 
31b8b572e1SStephen Rothwell /* GPIO registers */
32b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_LEVELS0		0x50
33b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_LEVELS1		0x54
34b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_EXTINT_0		0x58
35b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_EXTINT_CNT	18
36b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_0			0x6A
37b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_CNT		17
38b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_EXTINT_DUAL_EDGE	0x80
39b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_OUTPUT_ENABLE	0x04
40b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_OUTOUT_DATA	0x01
41b8b572e1SStephen Rothwell #define KEYLARGO_GPIO_INPUT_DATA	0x02
42b8b572e1SStephen Rothwell 
43b8b572e1SStephen Rothwell /* K2 does only extint GPIOs and does 51 of them */
44b8b572e1SStephen Rothwell #define K2_GPIO_EXTINT_0		0x58
45b8b572e1SStephen Rothwell #define K2_GPIO_EXTINT_CNT		51
46b8b572e1SStephen Rothwell 
47b8b572e1SStephen Rothwell /* Specific GPIO regs */
48b8b572e1SStephen Rothwell 
49b8b572e1SStephen Rothwell #define KL_GPIO_MODEM_RESET		(KEYLARGO_GPIO_0+0x03)
50b8b572e1SStephen Rothwell #define KL_GPIO_MODEM_POWER		(KEYLARGO_GPIO_0+0x02) /* Pangea */
51b8b572e1SStephen Rothwell 
52b8b572e1SStephen Rothwell #define KL_GPIO_SOUND_POWER		(KEYLARGO_GPIO_0+0x05)
53b8b572e1SStephen Rothwell 
5442b2aa86SJustin P. Mattock /* Hrm... this one is only to be used on Pismo. It seems to also
55b8b572e1SStephen Rothwell  * control the timebase enable on other machines. Still to be
56b8b572e1SStephen Rothwell  * experimented... --BenH.
57b8b572e1SStephen Rothwell  */
58b8b572e1SStephen Rothwell #define KL_GPIO_FW_CABLE_POWER		(KEYLARGO_GPIO_0+0x09)
59b8b572e1SStephen Rothwell #define KL_GPIO_TB_ENABLE		(KEYLARGO_GPIO_0+0x09)
60b8b572e1SStephen Rothwell 
61b8b572e1SStephen Rothwell #define KL_GPIO_ETH_PHY_RESET		(KEYLARGO_GPIO_0+0x10)
62b8b572e1SStephen Rothwell 
63b8b572e1SStephen Rothwell #define KL_GPIO_EXTINT_CPU1		(KEYLARGO_GPIO_0+0x0a)
64b8b572e1SStephen Rothwell #define KL_GPIO_EXTINT_CPU1_ASSERT	0x04
65b8b572e1SStephen Rothwell #define KL_GPIO_EXTINT_CPU1_RELEASE	0x38
66b8b572e1SStephen Rothwell 
67b8b572e1SStephen Rothwell #define KL_GPIO_RESET_CPU0		(KEYLARGO_GPIO_EXTINT_0+0x03)
68b8b572e1SStephen Rothwell #define KL_GPIO_RESET_CPU1		(KEYLARGO_GPIO_EXTINT_0+0x04)
69b8b572e1SStephen Rothwell #define KL_GPIO_RESET_CPU2		(KEYLARGO_GPIO_EXTINT_0+0x0f)
70b8b572e1SStephen Rothwell #define KL_GPIO_RESET_CPU3		(KEYLARGO_GPIO_EXTINT_0+0x10)
71b8b572e1SStephen Rothwell 
72b8b572e1SStephen Rothwell #define KL_GPIO_PMU_MESSAGE_IRQ		(KEYLARGO_GPIO_EXTINT_0+0x09)
73b8b572e1SStephen Rothwell #define KL_GPIO_PMU_MESSAGE_BIT		KEYLARGO_GPIO_INPUT_DATA
74b8b572e1SStephen Rothwell 
75b8b572e1SStephen Rothwell #define KL_GPIO_MEDIABAY_IRQ		(KEYLARGO_GPIO_EXTINT_0+0x0e)
76b8b572e1SStephen Rothwell 
77b8b572e1SStephen Rothwell #define KL_GPIO_AIRPORT_0		(KEYLARGO_GPIO_EXTINT_0+0x0a)
78b8b572e1SStephen Rothwell #define KL_GPIO_AIRPORT_1		(KEYLARGO_GPIO_EXTINT_0+0x0d)
79b8b572e1SStephen Rothwell #define KL_GPIO_AIRPORT_2		(KEYLARGO_GPIO_0+0x0d)
80b8b572e1SStephen Rothwell #define KL_GPIO_AIRPORT_3		(KEYLARGO_GPIO_0+0x0e)
81b8b572e1SStephen Rothwell #define KL_GPIO_AIRPORT_4		(KEYLARGO_GPIO_0+0x0f)
82b8b572e1SStephen Rothwell 
83b8b572e1SStephen Rothwell /*
84b8b572e1SStephen Rothwell  * Bits in feature control register. Those bits different for K2 are
85b8b572e1SStephen Rothwell  * listed separately
86b8b572e1SStephen Rothwell  */
87b8b572e1SStephen Rothwell #define KL_MBCR_MB0_PCI_ENABLE		0x00000800	/* exist ? */
88b8b572e1SStephen Rothwell #define KL_MBCR_MB0_IDE_ENABLE		0x00001000
89b8b572e1SStephen Rothwell #define KL_MBCR_MB0_FLOPPY_ENABLE	0x00002000	/* exist ? */
90b8b572e1SStephen Rothwell #define KL_MBCR_MB0_SOUND_ENABLE	0x00004000	/* hrm... */
91b8b572e1SStephen Rothwell #define KL_MBCR_MB0_DEV_MASK		0x00007800
92b8b572e1SStephen Rothwell #define KL_MBCR_MB0_DEV_POWER		0x00000400
93b8b572e1SStephen Rothwell #define KL_MBCR_MB0_DEV_RESET		0x00000200
94b8b572e1SStephen Rothwell #define KL_MBCR_MB0_ENABLE		0x00000100
95b8b572e1SStephen Rothwell #define KL_MBCR_MB1_PCI_ENABLE		0x08000000	/* exist ? */
96b8b572e1SStephen Rothwell #define KL_MBCR_MB1_IDE_ENABLE		0x10000000
97b8b572e1SStephen Rothwell #define KL_MBCR_MB1_FLOPPY_ENABLE	0x20000000	/* exist ? */
98b8b572e1SStephen Rothwell #define KL_MBCR_MB1_SOUND_ENABLE	0x40000000	/* hrm... */
99b8b572e1SStephen Rothwell #define KL_MBCR_MB1_DEV_MASK		0x78000000
100b8b572e1SStephen Rothwell #define KL_MBCR_MB1_DEV_POWER		0x04000000
101b8b572e1SStephen Rothwell #define KL_MBCR_MB1_DEV_RESET		0x02000000
102b8b572e1SStephen Rothwell #define KL_MBCR_MB1_ENABLE		0x01000000
103b8b572e1SStephen Rothwell 
104b8b572e1SStephen Rothwell #define KL0_SCC_B_INTF_ENABLE		0x00000001	/* (KL Only) */
105b8b572e1SStephen Rothwell #define KL0_SCC_A_INTF_ENABLE		0x00000002
106b8b572e1SStephen Rothwell #define KL0_SCC_SLOWPCLK		0x00000004
107b8b572e1SStephen Rothwell #define KL0_SCC_RESET			0x00000008
108b8b572e1SStephen Rothwell #define KL0_SCCA_ENABLE			0x00000010
109b8b572e1SStephen Rothwell #define KL0_SCCB_ENABLE			0x00000020
110b8b572e1SStephen Rothwell #define KL0_SCC_CELL_ENABLE		0x00000040
111b8b572e1SStephen Rothwell #define KL0_IRDA_HIGH_BAND		0x00000100	/* (KL Only) */
112b8b572e1SStephen Rothwell #define KL0_IRDA_SOURCE2_SEL		0x00000200	/* (KL Only) */
113b8b572e1SStephen Rothwell #define KL0_IRDA_SOURCE1_SEL		0x00000400	/* (KL Only) */
114b8b572e1SStephen Rothwell #define KL0_PG_USB0_PMI_ENABLE		0x00000400	/* (Pangea/Intrepid Only) */
115b8b572e1SStephen Rothwell #define KL0_IRDA_RESET			0x00000800	/* (KL Only) */
116b8b572e1SStephen Rothwell #define KL0_PG_USB0_REF_SUSPEND_SEL	0x00000800	/* (Pangea/Intrepid Only) */
117b8b572e1SStephen Rothwell #define KL0_IRDA_DEFAULT1		0x00001000	/* (KL Only) */
118b8b572e1SStephen Rothwell #define KL0_PG_USB0_REF_SUSPEND		0x00001000	/* (Pangea/Intrepid Only) */
119b8b572e1SStephen Rothwell #define KL0_IRDA_DEFAULT0		0x00002000	/* (KL Only) */
120b8b572e1SStephen Rothwell #define KL0_PG_USB0_PAD_SUSPEND		0x00002000	/* (Pangea/Intrepid Only) */
121b8b572e1SStephen Rothwell #define KL0_IRDA_FAST_CONNECT		0x00004000	/* (KL Only) */
122b8b572e1SStephen Rothwell #define KL0_PG_USB1_PMI_ENABLE		0x00004000	/* (Pangea/Intrepid Only) */
123b8b572e1SStephen Rothwell #define KL0_IRDA_ENABLE			0x00008000	/* (KL Only) */
124b8b572e1SStephen Rothwell #define KL0_PG_USB1_REF_SUSPEND_SEL	0x00008000	/* (Pangea/Intrepid Only) */
125b8b572e1SStephen Rothwell #define KL0_IRDA_CLK32_ENABLE		0x00010000	/* (KL Only) */
126b8b572e1SStephen Rothwell #define KL0_PG_USB1_REF_SUSPEND		0x00010000	/* (Pangea/Intrepid Only) */
127b8b572e1SStephen Rothwell #define KL0_IRDA_CLK19_ENABLE		0x00020000	/* (KL Only) */
128b8b572e1SStephen Rothwell #define KL0_PG_USB1_PAD_SUSPEND		0x00020000	/* (Pangea/Intrepid Only) */
129b8b572e1SStephen Rothwell #define KL0_USB0_PAD_SUSPEND0		0x00040000
130b8b572e1SStephen Rothwell #define KL0_USB0_PAD_SUSPEND1		0x00080000
131b8b572e1SStephen Rothwell #define KL0_USB0_CELL_ENABLE		0x00100000
132b8b572e1SStephen Rothwell #define KL0_USB1_PAD_SUSPEND0		0x00400000
133b8b572e1SStephen Rothwell #define KL0_USB1_PAD_SUSPEND1		0x00800000
134b8b572e1SStephen Rothwell #define KL0_USB1_CELL_ENABLE		0x01000000
135b8b572e1SStephen Rothwell #define KL0_USB_REF_SUSPEND		0x10000000	/* (KL Only) */
136b8b572e1SStephen Rothwell 
137b8b572e1SStephen Rothwell #define KL0_SERIAL_ENABLE		(KL0_SCC_B_INTF_ENABLE | \
138b8b572e1SStephen Rothwell 					KL0_SCC_SLOWPCLK | \
139b8b572e1SStephen Rothwell 					KL0_SCC_CELL_ENABLE | KL0_SCCA_ENABLE)
140b8b572e1SStephen Rothwell 
141b8b572e1SStephen Rothwell #define KL1_USB2_PMI_ENABLE		0x00000001	/* Intrepid only */
142b8b572e1SStephen Rothwell #define KL1_AUDIO_SEL_22MCLK		0x00000002	/* KL/Pangea only */
143b8b572e1SStephen Rothwell #define KL1_USB2_REF_SUSPEND_SEL	0x00000002	/* Intrepid only */
144b8b572e1SStephen Rothwell #define KL1_USB2_REF_SUSPEND		0x00000004	/* Intrepid only */
145b8b572e1SStephen Rothwell #define KL1_AUDIO_CLK_ENABLE_BIT	0x00000008	/* KL/Pangea only */
146b8b572e1SStephen Rothwell #define KL1_USB2_PAD_SUSPEND_SEL	0x00000008	/* Intrepid only */
147b8b572e1SStephen Rothwell #define KL1_USB2_PAD_SUSPEND0		0x00000010	/* Intrepid only */
148b8b572e1SStephen Rothwell #define KL1_AUDIO_CLK_OUT_ENABLE	0x00000020	/* KL/Pangea only */
149b8b572e1SStephen Rothwell #define KL1_USB2_PAD_SUSPEND1		0x00000020	/* Intrepid only */
150b8b572e1SStephen Rothwell #define KL1_AUDIO_CELL_ENABLE		0x00000040	/* KL/Pangea only */
151b8b572e1SStephen Rothwell #define KL1_USB2_CELL_ENABLE		0x00000040	/* Intrepid only */
152b8b572e1SStephen Rothwell #define KL1_AUDIO_CHOOSE		0x00000080	/* KL/Pangea only */
153b8b572e1SStephen Rothwell #define KL1_I2S0_CHOOSE			0x00000200	/* KL Only */
154b8b572e1SStephen Rothwell #define KL1_I2S0_CELL_ENABLE		0x00000400
155b8b572e1SStephen Rothwell #define KL1_I2S0_CLK_ENABLE_BIT		0x00001000
156b8b572e1SStephen Rothwell #define KL1_I2S0_ENABLE			0x00002000
157b8b572e1SStephen Rothwell #define KL1_I2S1_CELL_ENABLE		0x00020000
158b8b572e1SStephen Rothwell #define KL1_I2S1_CLK_ENABLE_BIT		0x00080000
159b8b572e1SStephen Rothwell #define KL1_I2S1_ENABLE			0x00100000
160b8b572e1SStephen Rothwell #define KL1_EIDE0_ENABLE		0x00800000	/* KL/Intrepid Only */
161b8b572e1SStephen Rothwell #define KL1_EIDE0_RESET_N		0x01000000	/* KL/Intrepid Only */
162b8b572e1SStephen Rothwell #define KL1_EIDE1_ENABLE		0x04000000	/* KL Only */
163b8b572e1SStephen Rothwell #define KL1_EIDE1_RESET_N		0x08000000	/* KL Only */
164b8b572e1SStephen Rothwell #define KL1_UIDE_ENABLE			0x20000000	/* KL/Pangea Only */
165b8b572e1SStephen Rothwell #define KL1_UIDE_RESET_N		0x40000000	/* KL/Pangea Only */
166b8b572e1SStephen Rothwell 
167b8b572e1SStephen Rothwell #define KL2_IOBUS_ENABLE		0x00000002
168b8b572e1SStephen Rothwell #define KL2_SLEEP_STATE_BIT		0x00000100	/* KL Only */
169b8b572e1SStephen Rothwell #define KL2_PG_STOP_ALL_CLOCKS		0x00000100	/* Pangea Only */
170b8b572e1SStephen Rothwell #define KL2_MPIC_ENABLE			0x00020000
171b8b572e1SStephen Rothwell #define KL2_CARDSLOT_RESET		0x00040000	/* Pangea/Intrepid Only */
172b8b572e1SStephen Rothwell #define KL2_ALT_DATA_OUT		0x02000000	/* KL Only ??? */
173b8b572e1SStephen Rothwell #define KL2_MEM_IS_BIG			0x04000000
174b8b572e1SStephen Rothwell #define KL2_CARDSEL_16			0x08000000
175b8b572e1SStephen Rothwell 
176b8b572e1SStephen Rothwell #define KL3_SHUTDOWN_PLL_TOTAL		0x00000001	/* KL/Pangea only */
177b8b572e1SStephen Rothwell #define KL3_SHUTDOWN_PLLKW6		0x00000002	/* KL/Pangea only */
178b8b572e1SStephen Rothwell #define KL3_IT_SHUTDOWN_PLL3		0x00000002	/* Intrepid only */
179b8b572e1SStephen Rothwell #define KL3_SHUTDOWN_PLLKW4		0x00000004	/* KL/Pangea only */
180b8b572e1SStephen Rothwell #define KL3_IT_SHUTDOWN_PLL2		0x00000004	/* Intrepid only */
181b8b572e1SStephen Rothwell #define KL3_SHUTDOWN_PLLKW35		0x00000008	/* KL/Pangea only */
182b8b572e1SStephen Rothwell #define KL3_IT_SHUTDOWN_PLL1		0x00000008	/* Intrepid only */
183b8b572e1SStephen Rothwell #define KL3_SHUTDOWN_PLLKW12		0x00000010	/* KL Only */
184b8b572e1SStephen Rothwell #define KL3_IT_ENABLE_PLL3_SHUTDOWN	0x00000010	/* Intrepid only */
185b8b572e1SStephen Rothwell #define KL3_PLL_RESET			0x00000020	/* KL/Pangea only */
186b8b572e1SStephen Rothwell #define KL3_IT_ENABLE_PLL2_SHUTDOWN	0x00000020	/* Intrepid only */
187b8b572e1SStephen Rothwell #define KL3_IT_ENABLE_PLL1_SHUTDOWN	0x00000010	/* Intrepid only */
188b8b572e1SStephen Rothwell #define KL3_SHUTDOWN_PLL2X		0x00000080	/* KL Only */
189b8b572e1SStephen Rothwell #define KL3_CLK66_ENABLE		0x00000100	/* KL Only */
190b8b572e1SStephen Rothwell #define KL3_CLK49_ENABLE		0x00000200
191b8b572e1SStephen Rothwell #define KL3_CLK45_ENABLE		0x00000400
192b8b572e1SStephen Rothwell #define KL3_CLK31_ENABLE		0x00000800	/* KL/Pangea only */
193b8b572e1SStephen Rothwell #define KL3_TIMER_CLK18_ENABLE		0x00001000
194b8b572e1SStephen Rothwell #define KL3_I2S1_CLK18_ENABLE		0x00002000
195b8b572e1SStephen Rothwell #define KL3_I2S0_CLK18_ENABLE		0x00004000
196b8b572e1SStephen Rothwell #define KL3_VIA_CLK16_ENABLE		0x00008000	/* KL/Pangea only */
197b8b572e1SStephen Rothwell #define KL3_IT_VIA_CLK32_ENABLE		0x00008000	/* Intrepid only */
198b8b572e1SStephen Rothwell #define KL3_STOPPING33_ENABLED		0x00080000	/* KL Only */
199b8b572e1SStephen Rothwell #define KL3_PG_PLL_ENABLE_TEST		0x00080000	/* Pangea Only */
200b8b572e1SStephen Rothwell 
201b8b572e1SStephen Rothwell /* Intrepid USB bus 2, port 0,1 */
202b8b572e1SStephen Rothwell #define KL3_IT_PORT_WAKEUP_ENABLE(p)		(0x00080000 << ((p)<<3))
203b8b572e1SStephen Rothwell #define KL3_IT_PORT_RESUME_WAKE_EN(p)		(0x00040000 << ((p)<<3))
204b8b572e1SStephen Rothwell #define KL3_IT_PORT_CONNECT_WAKE_EN(p)		(0x00020000 << ((p)<<3))
205b8b572e1SStephen Rothwell #define KL3_IT_PORT_DISCONNECT_WAKE_EN(p)	(0x00010000 << ((p)<<3))
206b8b572e1SStephen Rothwell #define KL3_IT_PORT_RESUME_STAT(p)		(0x00300000 << ((p)<<3))
207b8b572e1SStephen Rothwell #define KL3_IT_PORT_CONNECT_STAT(p)		(0x00200000 << ((p)<<3))
208b8b572e1SStephen Rothwell #define KL3_IT_PORT_DISCONNECT_STAT(p)		(0x00100000 << ((p)<<3))
209b8b572e1SStephen Rothwell 
210b8b572e1SStephen Rothwell /* Port 0,1 : bus 0, port 2,3 : bus 1 */
211b8b572e1SStephen Rothwell #define KL4_PORT_WAKEUP_ENABLE(p)	(0x00000008 << ((p)<<3))
212b8b572e1SStephen Rothwell #define KL4_PORT_RESUME_WAKE_EN(p)	(0x00000004 << ((p)<<3))
213b8b572e1SStephen Rothwell #define KL4_PORT_CONNECT_WAKE_EN(p)	(0x00000002 << ((p)<<3))
214b8b572e1SStephen Rothwell #define KL4_PORT_DISCONNECT_WAKE_EN(p)	(0x00000001 << ((p)<<3))
215b8b572e1SStephen Rothwell #define KL4_PORT_RESUME_STAT(p)		(0x00000040 << ((p)<<3))
216b8b572e1SStephen Rothwell #define KL4_PORT_CONNECT_STAT(p)	(0x00000020 << ((p)<<3))
217b8b572e1SStephen Rothwell #define KL4_PORT_DISCONNECT_STAT(p)	(0x00000010 << ((p)<<3))
218b8b572e1SStephen Rothwell 
219b8b572e1SStephen Rothwell /* Pangea and Intrepid only */
220b8b572e1SStephen Rothwell #define KL5_VIA_USE_CLK31		0000000001	/* Pangea Only */
221b8b572e1SStephen Rothwell #define KL5_SCC_USE_CLK31		0x00000002	/* Pangea Only */
222b8b572e1SStephen Rothwell #define KL5_PWM_CLK32_EN		0x00000004
223b8b572e1SStephen Rothwell #define KL5_CLK3_68_EN			0x00000010
224b8b572e1SStephen Rothwell #define KL5_CLK32_EN			0x00000020
225b8b572e1SStephen Rothwell 
226b8b572e1SStephen Rothwell 
227b8b572e1SStephen Rothwell /* K2 definitions */
228b8b572e1SStephen Rothwell #define K2_FCR0_USB0_SWRESET		0x00200000
229b8b572e1SStephen Rothwell #define K2_FCR0_USB1_SWRESET		0x02000000
230b8b572e1SStephen Rothwell #define K2_FCR0_RING_PME_DISABLE	0x08000000
231b8b572e1SStephen Rothwell 
232b8b572e1SStephen Rothwell #define K2_FCR1_PCI1_BUS_RESET_N	0x00000010
233b8b572e1SStephen Rothwell #define K2_FCR1_PCI1_SLEEP_RESET_EN	0x00000020
234b8b572e1SStephen Rothwell #define K2_FCR1_I2S0_CELL_ENABLE	0x00000400
235b8b572e1SStephen Rothwell #define K2_FCR1_I2S0_RESET		0x00000800
236b8b572e1SStephen Rothwell #define K2_FCR1_I2S0_CLK_ENABLE_BIT	0x00001000
237b8b572e1SStephen Rothwell #define K2_FCR1_I2S0_ENABLE    		0x00002000
238b8b572e1SStephen Rothwell #define K2_FCR1_PCI1_CLK_ENABLE		0x00004000
239b8b572e1SStephen Rothwell #define K2_FCR1_FW_CLK_ENABLE		0x00008000
240b8b572e1SStephen Rothwell #define K2_FCR1_FW_RESET_N		0x00010000
241b8b572e1SStephen Rothwell #define K2_FCR1_I2S1_CELL_ENABLE	0x00020000
242b8b572e1SStephen Rothwell #define K2_FCR1_I2S1_CLK_ENABLE_BIT	0x00080000
243b8b572e1SStephen Rothwell #define K2_FCR1_I2S1_ENABLE		0x00100000
244b8b572e1SStephen Rothwell #define K2_FCR1_GMAC_CLK_ENABLE		0x00400000
245b8b572e1SStephen Rothwell #define K2_FCR1_GMAC_POWER_DOWN		0x00800000
246b8b572e1SStephen Rothwell #define K2_FCR1_GMAC_RESET_N		0x01000000
247b8b572e1SStephen Rothwell #define K2_FCR1_SATA_CLK_ENABLE		0x02000000
248b8b572e1SStephen Rothwell #define K2_FCR1_SATA_POWER_DOWN		0x04000000
249b8b572e1SStephen Rothwell #define K2_FCR1_SATA_RESET_N		0x08000000
250b8b572e1SStephen Rothwell #define K2_FCR1_UATA_CLK_ENABLE		0x10000000
251b8b572e1SStephen Rothwell #define K2_FCR1_UATA_RESET_N		0x40000000
252b8b572e1SStephen Rothwell #define K2_FCR1_UATA_CHOOSE_CLK66	0x80000000
253b8b572e1SStephen Rothwell 
254b8b572e1SStephen Rothwell /* Shasta definitions */
255b8b572e1SStephen Rothwell #define SH_FCR1_I2S2_CELL_ENABLE	0x00000010
256b8b572e1SStephen Rothwell #define SH_FCR1_I2S2_CLK_ENABLE_BIT	0x00000040
257b8b572e1SStephen Rothwell #define SH_FCR1_I2S2_ENABLE		0x00000080
258b8b572e1SStephen Rothwell #define SH_FCR3_I2S2_CLK18_ENABLE	0x00008000
259b8b572e1SStephen Rothwell 
260b8b572e1SStephen Rothwell #endif /* __KERNEL__ */
261b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_KEYLARGO_H */
262