xref: /linux/arch/powerpc/include/asm/cputable.h (revision 765532c8aaac624b5f8687af6d319c6a1138a257)
1 #ifndef __ASM_POWERPC_CPUTABLE_H
2 #define __ASM_POWERPC_CPUTABLE_H
3 
4 #define PPC_FEATURE_32			0x80000000
5 #define PPC_FEATURE_64			0x40000000
6 #define PPC_FEATURE_601_INSTR		0x20000000
7 #define PPC_FEATURE_HAS_ALTIVEC		0x10000000
8 #define PPC_FEATURE_HAS_FPU		0x08000000
9 #define PPC_FEATURE_HAS_MMU		0x04000000
10 #define PPC_FEATURE_HAS_4xxMAC		0x02000000
11 #define PPC_FEATURE_UNIFIED_CACHE	0x01000000
12 #define PPC_FEATURE_HAS_SPE		0x00800000
13 #define PPC_FEATURE_HAS_EFP_SINGLE	0x00400000
14 #define PPC_FEATURE_HAS_EFP_DOUBLE	0x00200000
15 #define PPC_FEATURE_NO_TB		0x00100000
16 #define PPC_FEATURE_POWER4		0x00080000
17 #define PPC_FEATURE_POWER5		0x00040000
18 #define PPC_FEATURE_POWER5_PLUS		0x00020000
19 #define PPC_FEATURE_CELL		0x00010000
20 #define PPC_FEATURE_BOOKE		0x00008000
21 #define PPC_FEATURE_SMT			0x00004000
22 #define PPC_FEATURE_ICACHE_SNOOP	0x00002000
23 #define PPC_FEATURE_ARCH_2_05		0x00001000
24 #define PPC_FEATURE_PA6T		0x00000800
25 #define PPC_FEATURE_HAS_DFP		0x00000400
26 #define PPC_FEATURE_POWER6_EXT		0x00000200
27 #define PPC_FEATURE_ARCH_2_06		0x00000100
28 #define PPC_FEATURE_HAS_VSX		0x00000080
29 
30 #define PPC_FEATURE_PSERIES_PERFMON_COMPAT \
31 					0x00000040
32 
33 #define PPC_FEATURE_TRUE_LE		0x00000002
34 #define PPC_FEATURE_PPC_LE		0x00000001
35 
36 #ifdef __KERNEL__
37 
38 #include <asm/asm-compat.h>
39 #include <asm/feature-fixups.h>
40 
41 #ifndef __ASSEMBLY__
42 
43 /* This structure can grow, it's real size is used by head.S code
44  * via the mkdefs mechanism.
45  */
46 struct cpu_spec;
47 
48 typedef	void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
49 typedef	void (*cpu_restore_t)(void);
50 
51 enum powerpc_oprofile_type {
52 	PPC_OPROFILE_INVALID = 0,
53 	PPC_OPROFILE_RS64 = 1,
54 	PPC_OPROFILE_POWER4 = 2,
55 	PPC_OPROFILE_G4 = 3,
56 	PPC_OPROFILE_FSL_EMB = 4,
57 	PPC_OPROFILE_CELL = 5,
58 	PPC_OPROFILE_PA6T = 6,
59 };
60 
61 enum powerpc_pmc_type {
62 	PPC_PMC_DEFAULT = 0,
63 	PPC_PMC_IBM = 1,
64 	PPC_PMC_PA6T = 2,
65 	PPC_PMC_G4 = 3,
66 };
67 
68 struct pt_regs;
69 
70 extern int machine_check_generic(struct pt_regs *regs);
71 extern int machine_check_4xx(struct pt_regs *regs);
72 extern int machine_check_440A(struct pt_regs *regs);
73 extern int machine_check_e500mc(struct pt_regs *regs);
74 extern int machine_check_e500(struct pt_regs *regs);
75 extern int machine_check_e200(struct pt_regs *regs);
76 extern int machine_check_47x(struct pt_regs *regs);
77 
78 /* NOTE WELL: Update identify_cpu() if fields are added or removed! */
79 struct cpu_spec {
80 	/* CPU is matched via (PVR & pvr_mask) == pvr_value */
81 	unsigned int	pvr_mask;
82 	unsigned int	pvr_value;
83 
84 	char		*cpu_name;
85 	unsigned long	cpu_features;		/* Kernel features */
86 	unsigned int	cpu_user_features;	/* Userland features */
87 	unsigned int	mmu_features;		/* MMU features */
88 
89 	/* cache line sizes */
90 	unsigned int	icache_bsize;
91 	unsigned int	dcache_bsize;
92 
93 	/* number of performance monitor counters */
94 	unsigned int	num_pmcs;
95 	enum powerpc_pmc_type pmc_type;
96 
97 	/* this is called to initialize various CPU bits like L1 cache,
98 	 * BHT, SPD, etc... from head.S before branching to identify_machine
99 	 */
100 	cpu_setup_t	cpu_setup;
101 	/* Used to restore cpu setup on secondary processors and at resume */
102 	cpu_restore_t	cpu_restore;
103 
104 	/* Used by oprofile userspace to select the right counters */
105 	char		*oprofile_cpu_type;
106 
107 	/* Processor specific oprofile operations */
108 	enum powerpc_oprofile_type oprofile_type;
109 
110 	/* Bit locations inside the mmcra change */
111 	unsigned long	oprofile_mmcra_sihv;
112 	unsigned long	oprofile_mmcra_sipr;
113 
114 	/* Bits to clear during an oprofile exception */
115 	unsigned long	oprofile_mmcra_clear;
116 
117 	/* Name of processor class, for the ELF AT_PLATFORM entry */
118 	char		*platform;
119 
120 	/* Processor specific machine check handling. Return negative
121 	 * if the error is fatal, 1 if it was fully recovered and 0 to
122 	 * pass up (not CPU originated) */
123 	int		(*machine_check)(struct pt_regs *regs);
124 };
125 
126 extern struct cpu_spec		*cur_cpu_spec;
127 
128 extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;
129 
130 extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
131 extern void do_feature_fixups(unsigned long value, void *fixup_start,
132 			      void *fixup_end);
133 
134 extern const char *powerpc_base_platform;
135 
136 #endif /* __ASSEMBLY__ */
137 
138 /* CPU kernel features */
139 
140 /* Retain the 32b definitions all use bottom half of word */
141 #define CPU_FTR_COHERENT_ICACHE		ASM_CONST(0x0000000000000001)
142 #define CPU_FTR_L2CR			ASM_CONST(0x0000000000000002)
143 #define CPU_FTR_SPEC7450		ASM_CONST(0x0000000000000004)
144 #define CPU_FTR_ALTIVEC			ASM_CONST(0x0000000000000008)
145 #define CPU_FTR_TAU			ASM_CONST(0x0000000000000010)
146 #define CPU_FTR_CAN_DOZE		ASM_CONST(0x0000000000000020)
147 #define CPU_FTR_USE_TB			ASM_CONST(0x0000000000000040)
148 #define CPU_FTR_L2CSR			ASM_CONST(0x0000000000000080)
149 #define CPU_FTR_601			ASM_CONST(0x0000000000000100)
150 #define CPU_FTR_DBELL			ASM_CONST(0x0000000000000200)
151 #define CPU_FTR_CAN_NAP			ASM_CONST(0x0000000000000400)
152 #define CPU_FTR_L3CR			ASM_CONST(0x0000000000000800)
153 #define CPU_FTR_L3_DISABLE_NAP		ASM_CONST(0x0000000000001000)
154 #define CPU_FTR_NAP_DISABLE_L2_PR	ASM_CONST(0x0000000000002000)
155 #define CPU_FTR_DUAL_PLL_750FX		ASM_CONST(0x0000000000004000)
156 #define CPU_FTR_NO_DPM			ASM_CONST(0x0000000000008000)
157 #define CPU_FTR_NEED_COHERENT		ASM_CONST(0x0000000000020000)
158 #define CPU_FTR_NO_BTIC			ASM_CONST(0x0000000000040000)
159 #define CPU_FTR_NODSISRALIGN		ASM_CONST(0x0000000000100000)
160 #define CPU_FTR_PPC_LE			ASM_CONST(0x0000000000200000)
161 #define CPU_FTR_REAL_LE			ASM_CONST(0x0000000000400000)
162 #define CPU_FTR_FPU_UNAVAILABLE		ASM_CONST(0x0000000000800000)
163 #define CPU_FTR_UNIFIED_ID_CACHE	ASM_CONST(0x0000000001000000)
164 #define CPU_FTR_SPE			ASM_CONST(0x0000000002000000)
165 #define CPU_FTR_NEED_PAIRED_STWCX	ASM_CONST(0x0000000004000000)
166 #define CPU_FTR_LWSYNC			ASM_CONST(0x0000000008000000)
167 #define CPU_FTR_NOEXECUTE		ASM_CONST(0x0000000010000000)
168 #define CPU_FTR_INDEXED_DCR		ASM_CONST(0x0000000020000000)
169 
170 /*
171  * Add the 64-bit processor unique features in the top half of the word;
172  * on 32-bit, make the names available but defined to be 0.
173  */
174 #ifdef __powerpc64__
175 #define LONG_ASM_CONST(x)		ASM_CONST(x)
176 #else
177 #define LONG_ASM_CONST(x)		0
178 #endif
179 
180 #define CPU_FTR_SLB			LONG_ASM_CONST(0x0000000100000000)
181 #define CPU_FTR_16M_PAGE		LONG_ASM_CONST(0x0000000200000000)
182 #define CPU_FTR_TLBIEL			LONG_ASM_CONST(0x0000000400000000)
183 #define CPU_FTR_IABR			LONG_ASM_CONST(0x0000002000000000)
184 #define CPU_FTR_MMCRA			LONG_ASM_CONST(0x0000004000000000)
185 #define CPU_FTR_CTRL			LONG_ASM_CONST(0x0000008000000000)
186 #define CPU_FTR_SMT			LONG_ASM_CONST(0x0000010000000000)
187 #define CPU_FTR_LOCKLESS_TLBIE		LONG_ASM_CONST(0x0000040000000000)
188 #define CPU_FTR_CI_LARGE_PAGE		LONG_ASM_CONST(0x0000100000000000)
189 #define CPU_FTR_PAUSE_ZERO		LONG_ASM_CONST(0x0000200000000000)
190 #define CPU_FTR_PURR			LONG_ASM_CONST(0x0000400000000000)
191 #define CPU_FTR_CELL_TB_BUG		LONG_ASM_CONST(0x0000800000000000)
192 #define CPU_FTR_SPURR			LONG_ASM_CONST(0x0001000000000000)
193 #define CPU_FTR_DSCR			LONG_ASM_CONST(0x0002000000000000)
194 #define CPU_FTR_1T_SEGMENT		LONG_ASM_CONST(0x0004000000000000)
195 #define CPU_FTR_NO_SLBIE_B		LONG_ASM_CONST(0x0008000000000000)
196 #define CPU_FTR_VSX			LONG_ASM_CONST(0x0010000000000000)
197 #define CPU_FTR_SAO			LONG_ASM_CONST(0x0020000000000000)
198 #define CPU_FTR_CP_USE_DCBTZ		LONG_ASM_CONST(0x0040000000000000)
199 #define CPU_FTR_UNALIGNED_LD_STD	LONG_ASM_CONST(0x0080000000000000)
200 #define CPU_FTR_ASYM_SMT		LONG_ASM_CONST(0x0100000000000000)
201 #define CPU_FTR_STCX_CHECKS_ADDRESS	LONG_ASM_CONST(0x0200000000000000)
202 
203 #ifndef __ASSEMBLY__
204 
205 #define CPU_FTR_PPCAS_ARCH_V2	(CPU_FTR_SLB | \
206 				 CPU_FTR_TLBIEL | CPU_FTR_NOEXECUTE | \
207 				 CPU_FTR_NODSISRALIGN | CPU_FTR_16M_PAGE)
208 
209 /* We only set the altivec features if the kernel was compiled with altivec
210  * support
211  */
212 #ifdef CONFIG_ALTIVEC
213 #define CPU_FTR_ALTIVEC_COMP	CPU_FTR_ALTIVEC
214 #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
215 #else
216 #define CPU_FTR_ALTIVEC_COMP	0
217 #define PPC_FEATURE_HAS_ALTIVEC_COMP    0
218 #endif
219 
220 /* We only set the VSX features if the kernel was compiled with VSX
221  * support
222  */
223 #ifdef CONFIG_VSX
224 #define CPU_FTR_VSX_COMP	CPU_FTR_VSX
225 #define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
226 #else
227 #define CPU_FTR_VSX_COMP	0
228 #define PPC_FEATURE_HAS_VSX_COMP    0
229 #endif
230 
231 /* We only set the spe features if the kernel was compiled with spe
232  * support
233  */
234 #ifdef CONFIG_SPE
235 #define CPU_FTR_SPE_COMP	CPU_FTR_SPE
236 #define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
237 #define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
238 #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
239 #else
240 #define CPU_FTR_SPE_COMP	0
241 #define PPC_FEATURE_HAS_SPE_COMP    0
242 #define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
243 #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
244 #endif
245 
246 /* We need to mark all pages as being coherent if we're SMP or we have a
247  * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
248  * require it for PCI "streaming/prefetch" to work properly.
249  * This is also required by 52xx family.
250  */
251 #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
252 	|| defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
253 	|| defined(CONFIG_PPC_MPC52xx)
254 #define CPU_FTR_COMMON                  CPU_FTR_NEED_COHERENT
255 #else
256 #define CPU_FTR_COMMON                  0
257 #endif
258 
259 /* The powersave features NAP & DOZE seems to confuse BDI when
260    debugging. So if a BDI is used, disable theses
261  */
262 #ifndef CONFIG_BDI_SWITCH
263 #define CPU_FTR_MAYBE_CAN_DOZE	CPU_FTR_CAN_DOZE
264 #define CPU_FTR_MAYBE_CAN_NAP	CPU_FTR_CAN_NAP
265 #else
266 #define CPU_FTR_MAYBE_CAN_DOZE	0
267 #define CPU_FTR_MAYBE_CAN_NAP	0
268 #endif
269 
270 #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
271 		     !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
272 		     !defined(CONFIG_BOOKE))
273 
274 #define CPU_FTRS_PPC601	(CPU_FTR_COMMON | CPU_FTR_601 | \
275 	CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE)
276 #define CPU_FTRS_603	(CPU_FTR_COMMON | \
277 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
278 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
279 #define CPU_FTRS_604	(CPU_FTR_COMMON | \
280 	    CPU_FTR_USE_TB | CPU_FTR_PPC_LE)
281 #define CPU_FTRS_740_NOTAU	(CPU_FTR_COMMON | \
282 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
283 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
284 #define CPU_FTRS_740	(CPU_FTR_COMMON | \
285 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
286 	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
287 	    CPU_FTR_PPC_LE)
288 #define CPU_FTRS_750	(CPU_FTR_COMMON | \
289 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
290 	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
291 	    CPU_FTR_PPC_LE)
292 #define CPU_FTRS_750CL	(CPU_FTRS_750)
293 #define CPU_FTRS_750FX1	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
294 #define CPU_FTRS_750FX2	(CPU_FTRS_750 | CPU_FTR_NO_DPM)
295 #define CPU_FTRS_750FX	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
296 #define CPU_FTRS_750GX	(CPU_FTRS_750FX)
297 #define CPU_FTRS_7400_NOTAU	(CPU_FTR_COMMON | \
298 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
299 	    CPU_FTR_ALTIVEC_COMP | \
300 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
301 #define CPU_FTRS_7400	(CPU_FTR_COMMON | \
302 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
303 	    CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
304 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
305 #define CPU_FTRS_7450_20	(CPU_FTR_COMMON | \
306 	    CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
307 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
308 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
309 #define CPU_FTRS_7450_21	(CPU_FTR_COMMON | \
310 	    CPU_FTR_USE_TB | \
311 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
312 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
313 	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
314 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
315 #define CPU_FTRS_7450_23	(CPU_FTR_COMMON | \
316 	    CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
317 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
318 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
319 	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
320 #define CPU_FTRS_7455_1	(CPU_FTR_COMMON | \
321 	    CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
322 	    CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
323 	    CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
324 #define CPU_FTRS_7455_20	(CPU_FTR_COMMON | \
325 	    CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
326 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
327 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
328 	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
329 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
330 #define CPU_FTRS_7455	(CPU_FTR_COMMON | \
331 	    CPU_FTR_USE_TB | \
332 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
333 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
334 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
335 #define CPU_FTRS_7447_10	(CPU_FTR_COMMON | \
336 	    CPU_FTR_USE_TB | \
337 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
338 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
339 	    CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
340 	    CPU_FTR_NEED_PAIRED_STWCX)
341 #define CPU_FTRS_7447	(CPU_FTR_COMMON | \
342 	    CPU_FTR_USE_TB | \
343 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
344 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
345 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
346 #define CPU_FTRS_7447A	(CPU_FTR_COMMON | \
347 	    CPU_FTR_USE_TB | \
348 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
349 	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
350 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
351 #define CPU_FTRS_7448	(CPU_FTR_COMMON | \
352 	    CPU_FTR_USE_TB | \
353 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
354 	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
355 	    CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
356 #define CPU_FTRS_82XX	(CPU_FTR_COMMON | \
357 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB)
358 #define CPU_FTRS_G2_LE	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
359 	    CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP)
360 #define CPU_FTRS_E300	(CPU_FTR_MAYBE_CAN_DOZE | \
361 	    CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
362 	    CPU_FTR_COMMON)
363 #define CPU_FTRS_E300C2	(CPU_FTR_MAYBE_CAN_DOZE | \
364 	    CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
365 	    CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE)
366 #define CPU_FTRS_CLASSIC32	(CPU_FTR_COMMON | CPU_FTR_USE_TB)
367 #define CPU_FTRS_8XX	(CPU_FTR_USE_TB)
368 #define CPU_FTRS_40X	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
369 #define CPU_FTRS_44X	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
370 #define CPU_FTRS_440x6	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
371 	    CPU_FTR_INDEXED_DCR)
372 #define CPU_FTRS_47X	(CPU_FTRS_440x6)
373 #define CPU_FTRS_E200	(CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \
374 	    CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
375 	    CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_NOEXECUTE)
376 #define CPU_FTRS_E500	(CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
377 	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
378 	    CPU_FTR_NOEXECUTE)
379 #define CPU_FTRS_E500_2	(CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
380 	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
381 	    CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
382 #define CPU_FTRS_E500MC	(CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
383 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
384 	    CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
385 	    CPU_FTR_DBELL)
386 #define CPU_FTRS_GENERIC_32	(CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
387 
388 /* 64-bit CPUs */
389 #define CPU_FTRS_POWER3	(CPU_FTR_USE_TB | \
390 	    CPU_FTR_IABR | CPU_FTR_PPC_LE)
391 #define CPU_FTRS_RS64	(CPU_FTR_USE_TB | \
392 	    CPU_FTR_IABR | \
393 	    CPU_FTR_MMCRA | CPU_FTR_CTRL)
394 #define CPU_FTRS_POWER4	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
395 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
396 	    CPU_FTR_MMCRA | CPU_FTR_CP_USE_DCBTZ | \
397 	    CPU_FTR_STCX_CHECKS_ADDRESS)
398 #define CPU_FTRS_PPC970	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
399 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
400 	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
401 	    CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS)
402 #define CPU_FTRS_POWER5	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
403 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
404 	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
405 	    CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
406 	    CPU_FTR_PURR | CPU_FTR_STCX_CHECKS_ADDRESS)
407 #define CPU_FTRS_POWER6 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
408 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
409 	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
410 	    CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
411 	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
412 	    CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
413 	    CPU_FTR_STCX_CHECKS_ADDRESS)
414 #define CPU_FTRS_POWER7 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
415 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
416 	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
417 	    CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
418 	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
419 	    CPU_FTR_DSCR | CPU_FTR_SAO  | CPU_FTR_ASYM_SMT | \
420 	    CPU_FTR_STCX_CHECKS_ADDRESS)
421 #define CPU_FTRS_CELL	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
422 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
423 	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
424 	    CPU_FTR_PAUSE_ZERO | CPU_FTR_CI_LARGE_PAGE | \
425 	    CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
426 	    CPU_FTR_UNALIGNED_LD_STD)
427 #define CPU_FTRS_PA6T (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
428 	    CPU_FTR_PPCAS_ARCH_V2 | \
429 	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_CI_LARGE_PAGE | \
430 	    CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_NO_SLBIE_B)
431 #define CPU_FTRS_COMPATIBLE	(CPU_FTR_USE_TB | CPU_FTR_PPCAS_ARCH_V2)
432 
433 #ifdef __powerpc64__
434 #define CPU_FTRS_POSSIBLE	\
435 	    (CPU_FTRS_POWER3 | CPU_FTRS_RS64 | CPU_FTRS_POWER4 |	\
436 	    CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | CPU_FTRS_POWER6 |	\
437 	    CPU_FTRS_POWER7 | CPU_FTRS_CELL | CPU_FTRS_PA6T |		\
438 	    CPU_FTR_1T_SEGMENT | CPU_FTR_VSX)
439 #else
440 enum {
441 	CPU_FTRS_POSSIBLE =
442 #if CLASSIC_PPC
443 	    CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
444 	    CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
445 	    CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
446 	    CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
447 	    CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
448 	    CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
449 	    CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
450 	    CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
451 	    CPU_FTRS_CLASSIC32 |
452 #else
453 	    CPU_FTRS_GENERIC_32 |
454 #endif
455 #ifdef CONFIG_8xx
456 	    CPU_FTRS_8XX |
457 #endif
458 #ifdef CONFIG_40x
459 	    CPU_FTRS_40X |
460 #endif
461 #ifdef CONFIG_44x
462 	    CPU_FTRS_44X | CPU_FTRS_440x6 |
463 #endif
464 #ifdef CONFIG_PPC_47x
465 	    CPU_FTRS_47X |
466 #endif
467 #ifdef CONFIG_E200
468 	    CPU_FTRS_E200 |
469 #endif
470 #ifdef CONFIG_E500
471 	    CPU_FTRS_E500 | CPU_FTRS_E500_2 | CPU_FTRS_E500MC |
472 #endif
473 	    0,
474 };
475 #endif /* __powerpc64__ */
476 
477 #ifdef __powerpc64__
478 #define CPU_FTRS_ALWAYS		\
479 	    (CPU_FTRS_POWER3 & CPU_FTRS_RS64 & CPU_FTRS_POWER4 &	\
480 	    CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & CPU_FTRS_POWER6 &	\
481 	    CPU_FTRS_POWER7 & CPU_FTRS_CELL & CPU_FTRS_PA6T & CPU_FTRS_POSSIBLE)
482 #else
483 enum {
484 	CPU_FTRS_ALWAYS =
485 #if CLASSIC_PPC
486 	    CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
487 	    CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
488 	    CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
489 	    CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
490 	    CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
491 	    CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
492 	    CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
493 	    CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
494 	    CPU_FTRS_CLASSIC32 &
495 #else
496 	    CPU_FTRS_GENERIC_32 &
497 #endif
498 #ifdef CONFIG_8xx
499 	    CPU_FTRS_8XX &
500 #endif
501 #ifdef CONFIG_40x
502 	    CPU_FTRS_40X &
503 #endif
504 #ifdef CONFIG_44x
505 	    CPU_FTRS_44X & CPU_FTRS_440x6 &
506 #endif
507 #ifdef CONFIG_E200
508 	    CPU_FTRS_E200 &
509 #endif
510 #ifdef CONFIG_E500
511 	    CPU_FTRS_E500 & CPU_FTRS_E500_2 & CPU_FTRS_E500MC &
512 #endif
513 	    CPU_FTRS_POSSIBLE,
514 };
515 #endif /* __powerpc64__ */
516 
517 static inline int cpu_has_feature(unsigned long feature)
518 {
519 	return (CPU_FTRS_ALWAYS & feature) ||
520 	       (CPU_FTRS_POSSIBLE
521 		& cur_cpu_spec->cpu_features
522 		& feature);
523 }
524 
525 #ifdef CONFIG_HAVE_HW_BREAKPOINT
526 #define HBP_NUM 1
527 #endif /* CONFIG_HAVE_HW_BREAKPOINT */
528 
529 #endif /* !__ASSEMBLY__ */
530 
531 #endif /* __KERNEL__ */
532 #endif /* __ASM_POWERPC_CPUTABLE_H */
533