1b8b572e1SStephen Rothwell #ifndef __ASM_POWERPC_CPUTABLE_H 2b8b572e1SStephen Rothwell #define __ASM_POWERPC_CPUTABLE_H 3b8b572e1SStephen Rothwell 4b8b572e1SStephen Rothwell 56574ba95SMichael Ellerman #include <linux/types.h> 6b8b572e1SStephen Rothwell #include <asm/asm-compat.h> 7b8b572e1SStephen Rothwell #include <asm/feature-fixups.h> 8c3617f72SDavid Howells #include <uapi/asm/cputable.h> 9b8b572e1SStephen Rothwell 10b8b572e1SStephen Rothwell #ifndef __ASSEMBLY__ 11b8b572e1SStephen Rothwell 12b8b572e1SStephen Rothwell /* This structure can grow, it's real size is used by head.S code 13b8b572e1SStephen Rothwell * via the mkdefs mechanism. 14b8b572e1SStephen Rothwell */ 15b8b572e1SStephen Rothwell struct cpu_spec; 16b8b572e1SStephen Rothwell 17b8b572e1SStephen Rothwell typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec); 18b8b572e1SStephen Rothwell typedef void (*cpu_restore_t)(void); 19b8b572e1SStephen Rothwell 20b8b572e1SStephen Rothwell enum powerpc_oprofile_type { 21b8b572e1SStephen Rothwell PPC_OPROFILE_INVALID = 0, 22b8b572e1SStephen Rothwell PPC_OPROFILE_RS64 = 1, 23b8b572e1SStephen Rothwell PPC_OPROFILE_POWER4 = 2, 24b8b572e1SStephen Rothwell PPC_OPROFILE_G4 = 3, 25b8b572e1SStephen Rothwell PPC_OPROFILE_FSL_EMB = 4, 26b8b572e1SStephen Rothwell PPC_OPROFILE_CELL = 5, 27b8b572e1SStephen Rothwell PPC_OPROFILE_PA6T = 6, 28b8b572e1SStephen Rothwell }; 29b8b572e1SStephen Rothwell 30b8b572e1SStephen Rothwell enum powerpc_pmc_type { 31b8b572e1SStephen Rothwell PPC_PMC_DEFAULT = 0, 32b8b572e1SStephen Rothwell PPC_PMC_IBM = 1, 33b8b572e1SStephen Rothwell PPC_PMC_PA6T = 2, 34b950bdd0SBenjamin Herrenschmidt PPC_PMC_G4 = 3, 35b8b572e1SStephen Rothwell }; 36b8b572e1SStephen Rothwell 37b8b572e1SStephen Rothwell struct pt_regs; 38b8b572e1SStephen Rothwell 39b8b572e1SStephen Rothwell extern int machine_check_generic(struct pt_regs *regs); 40b8b572e1SStephen Rothwell extern int machine_check_4xx(struct pt_regs *regs); 41b8b572e1SStephen Rothwell extern int machine_check_440A(struct pt_regs *regs); 42fe04b112SScott Wood extern int machine_check_e500mc(struct pt_regs *regs); 43b8b572e1SStephen Rothwell extern int machine_check_e500(struct pt_regs *regs); 44b8b572e1SStephen Rothwell extern int machine_check_e200(struct pt_regs *regs); 45fc5e7097SDave Kleikamp extern int machine_check_47x(struct pt_regs *regs); 46*e627f8dcSChristophe Leroy int machine_check_8xx(struct pt_regs *regs); 47b8b572e1SStephen Rothwell 48e7affb1dSchenhui zhao extern void cpu_down_flush_e500v2(void); 49e7affb1dSchenhui zhao extern void cpu_down_flush_e500mc(void); 50e7affb1dSchenhui zhao extern void cpu_down_flush_e5500(void); 51e7affb1dSchenhui zhao extern void cpu_down_flush_e6500(void); 52e7affb1dSchenhui zhao 53b8b572e1SStephen Rothwell /* NOTE WELL: Update identify_cpu() if fields are added or removed! */ 54b8b572e1SStephen Rothwell struct cpu_spec { 55b8b572e1SStephen Rothwell /* CPU is matched via (PVR & pvr_mask) == pvr_value */ 56b8b572e1SStephen Rothwell unsigned int pvr_mask; 57b8b572e1SStephen Rothwell unsigned int pvr_value; 58b8b572e1SStephen Rothwell 59b8b572e1SStephen Rothwell char *cpu_name; 60b8b572e1SStephen Rothwell unsigned long cpu_features; /* Kernel features */ 61b8b572e1SStephen Rothwell unsigned int cpu_user_features; /* Userland features */ 622171364dSMichael Neuling unsigned int cpu_user_features2; /* Userland features v2 */ 637c03d653SBenjamin Herrenschmidt unsigned int mmu_features; /* MMU features */ 64b8b572e1SStephen Rothwell 65b8b572e1SStephen Rothwell /* cache line sizes */ 66b8b572e1SStephen Rothwell unsigned int icache_bsize; 67b8b572e1SStephen Rothwell unsigned int dcache_bsize; 68b8b572e1SStephen Rothwell 69e7affb1dSchenhui zhao /* flush caches inside the current cpu */ 70e7affb1dSchenhui zhao void (*cpu_down_flush)(void); 71e7affb1dSchenhui zhao 72b8b572e1SStephen Rothwell /* number of performance monitor counters */ 73b8b572e1SStephen Rothwell unsigned int num_pmcs; 74b8b572e1SStephen Rothwell enum powerpc_pmc_type pmc_type; 75b8b572e1SStephen Rothwell 76b8b572e1SStephen Rothwell /* this is called to initialize various CPU bits like L1 cache, 77b8b572e1SStephen Rothwell * BHT, SPD, etc... from head.S before branching to identify_machine 78b8b572e1SStephen Rothwell */ 79b8b572e1SStephen Rothwell cpu_setup_t cpu_setup; 80b8b572e1SStephen Rothwell /* Used to restore cpu setup on secondary processors and at resume */ 81b8b572e1SStephen Rothwell cpu_restore_t cpu_restore; 82b8b572e1SStephen Rothwell 83b8b572e1SStephen Rothwell /* Used by oprofile userspace to select the right counters */ 84b8b572e1SStephen Rothwell char *oprofile_cpu_type; 85b8b572e1SStephen Rothwell 86b8b572e1SStephen Rothwell /* Processor specific oprofile operations */ 87b8b572e1SStephen Rothwell enum powerpc_oprofile_type oprofile_type; 88b8b572e1SStephen Rothwell 89b8b572e1SStephen Rothwell /* Bit locations inside the mmcra change */ 90b8b572e1SStephen Rothwell unsigned long oprofile_mmcra_sihv; 91b8b572e1SStephen Rothwell unsigned long oprofile_mmcra_sipr; 92b8b572e1SStephen Rothwell 93b8b572e1SStephen Rothwell /* Bits to clear during an oprofile exception */ 94b8b572e1SStephen Rothwell unsigned long oprofile_mmcra_clear; 95b8b572e1SStephen Rothwell 96b8b572e1SStephen Rothwell /* Name of processor class, for the ELF AT_PLATFORM entry */ 97b8b572e1SStephen Rothwell char *platform; 98b8b572e1SStephen Rothwell 99b8b572e1SStephen Rothwell /* Processor specific machine check handling. Return negative 100b8b572e1SStephen Rothwell * if the error is fatal, 1 if it was fully recovered and 0 to 101b8b572e1SStephen Rothwell * pass up (not CPU originated) */ 102b8b572e1SStephen Rothwell int (*machine_check)(struct pt_regs *regs); 1034c703416SMahesh Salgaonkar 1044c703416SMahesh Salgaonkar /* 1054c703416SMahesh Salgaonkar * Processor specific early machine check handler which is 1064c703416SMahesh Salgaonkar * called in real mode to handle SLB and TLB errors. 1074c703416SMahesh Salgaonkar */ 1084c703416SMahesh Salgaonkar long (*machine_check_early)(struct pt_regs *regs); 1094c703416SMahesh Salgaonkar 11004407050SMahesh Salgaonkar /* 11104407050SMahesh Salgaonkar * Processor specific routine to flush tlbs. 11204407050SMahesh Salgaonkar */ 11345706bb5SMahesh Salgaonkar void (*flush_tlb)(unsigned int action); 11404407050SMahesh Salgaonkar 115b8b572e1SStephen Rothwell }; 116b8b572e1SStephen Rothwell 117b8b572e1SStephen Rothwell extern struct cpu_spec *cur_cpu_spec; 118b8b572e1SStephen Rothwell 119b8b572e1SStephen Rothwell extern unsigned int __start___ftr_fixup, __stop___ftr_fixup; 120b8b572e1SStephen Rothwell 121b8b572e1SStephen Rothwell extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr); 122b8b572e1SStephen Rothwell extern void do_feature_fixups(unsigned long value, void *fixup_start, 123b8b572e1SStephen Rothwell void *fixup_end); 124b8b572e1SStephen Rothwell 125b8b572e1SStephen Rothwell extern const char *powerpc_base_platform; 126b8b572e1SStephen Rothwell 1274db73271SKevin Hao #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS 1284db73271SKevin Hao extern void cpu_feature_keys_init(void); 1294db73271SKevin Hao #else 1304db73271SKevin Hao static inline void cpu_feature_keys_init(void) { } 1314db73271SKevin Hao #endif 1324db73271SKevin Hao 13345706bb5SMahesh Salgaonkar /* TLB flush actions. Used as argument to cpu_spec.flush_tlb() hook */ 13445706bb5SMahesh Salgaonkar enum { 13545706bb5SMahesh Salgaonkar TLB_INVAL_SCOPE_GLOBAL = 0, /* invalidate all TLBs */ 13645706bb5SMahesh Salgaonkar TLB_INVAL_SCOPE_LPID = 1, /* invalidate TLBs for current LPID */ 13745706bb5SMahesh Salgaonkar }; 13845706bb5SMahesh Salgaonkar 139b8b572e1SStephen Rothwell #endif /* __ASSEMBLY__ */ 140b8b572e1SStephen Rothwell 141b8b572e1SStephen Rothwell /* CPU kernel features */ 142b8b572e1SStephen Rothwell 143b8b572e1SStephen Rothwell /* Retain the 32b definitions all use bottom half of word */ 144cde4d494SMichael Neuling #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x00000001) 145cde4d494SMichael Neuling #define CPU_FTR_L2CR ASM_CONST(0x00000002) 146cde4d494SMichael Neuling #define CPU_FTR_SPEC7450 ASM_CONST(0x00000004) 147cde4d494SMichael Neuling #define CPU_FTR_ALTIVEC ASM_CONST(0x00000008) 148cde4d494SMichael Neuling #define CPU_FTR_TAU ASM_CONST(0x00000010) 149cde4d494SMichael Neuling #define CPU_FTR_CAN_DOZE ASM_CONST(0x00000020) 150cde4d494SMichael Neuling #define CPU_FTR_USE_TB ASM_CONST(0x00000040) 151cde4d494SMichael Neuling #define CPU_FTR_L2CSR ASM_CONST(0x00000080) 152cde4d494SMichael Neuling #define CPU_FTR_601 ASM_CONST(0x00000100) 153cde4d494SMichael Neuling #define CPU_FTR_DBELL ASM_CONST(0x00000200) 154cde4d494SMichael Neuling #define CPU_FTR_CAN_NAP ASM_CONST(0x00000400) 155cde4d494SMichael Neuling #define CPU_FTR_L3CR ASM_CONST(0x00000800) 156cde4d494SMichael Neuling #define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x00001000) 157cde4d494SMichael Neuling #define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x00002000) 158cde4d494SMichael Neuling #define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x00004000) 159cde4d494SMichael Neuling #define CPU_FTR_NO_DPM ASM_CONST(0x00008000) 160cde4d494SMichael Neuling #define CPU_FTR_476_DD2 ASM_CONST(0x00010000) 161cde4d494SMichael Neuling #define CPU_FTR_NEED_COHERENT ASM_CONST(0x00020000) 162cde4d494SMichael Neuling #define CPU_FTR_NO_BTIC ASM_CONST(0x00040000) 163cde4d494SMichael Neuling #define CPU_FTR_DEBUG_LVL_EXC ASM_CONST(0x00080000) 164cde4d494SMichael Neuling #define CPU_FTR_NODSISRALIGN ASM_CONST(0x00100000) 165cde4d494SMichael Neuling #define CPU_FTR_PPC_LE ASM_CONST(0x00200000) 166cde4d494SMichael Neuling #define CPU_FTR_REAL_LE ASM_CONST(0x00400000) 167cde4d494SMichael Neuling #define CPU_FTR_FPU_UNAVAILABLE ASM_CONST(0x00800000) 168cde4d494SMichael Neuling #define CPU_FTR_UNIFIED_ID_CACHE ASM_CONST(0x01000000) 169cde4d494SMichael Neuling #define CPU_FTR_SPE ASM_CONST(0x02000000) 170cde4d494SMichael Neuling #define CPU_FTR_NEED_PAIRED_STWCX ASM_CONST(0x04000000) 171cde4d494SMichael Neuling #define CPU_FTR_LWSYNC ASM_CONST(0x08000000) 172cde4d494SMichael Neuling #define CPU_FTR_NOEXECUTE ASM_CONST(0x10000000) 173cde4d494SMichael Neuling #define CPU_FTR_INDEXED_DCR ASM_CONST(0x20000000) 174cde4d494SMichael Neuling #define CPU_FTR_EMB_HV ASM_CONST(0x40000000) 175b8b572e1SStephen Rothwell 176b8b572e1SStephen Rothwell /* 177b8b572e1SStephen Rothwell * Add the 64-bit processor unique features in the top half of the word; 178b8b572e1SStephen Rothwell * on 32-bit, make the names available but defined to be 0. 179b8b572e1SStephen Rothwell */ 180b8b572e1SStephen Rothwell #ifdef __powerpc64__ 181b8b572e1SStephen Rothwell #define LONG_ASM_CONST(x) ASM_CONST(x) 182b8b572e1SStephen Rothwell #else 183b8b572e1SStephen Rothwell #define LONG_ASM_CONST(x) 0 184b8b572e1SStephen Rothwell #endif 185b8b572e1SStephen Rothwell 1861580b3b8SMichael Neuling #define CPU_FTR_HVMODE LONG_ASM_CONST(0x0000000100000000) 1871580b3b8SMichael Neuling #define CPU_FTR_ARCH_201 LONG_ASM_CONST(0x0000000200000000) 1881580b3b8SMichael Neuling #define CPU_FTR_ARCH_206 LONG_ASM_CONST(0x0000000400000000) 1891de2bd4eSMichael Ellerman #define CPU_FTR_ARCH_207S LONG_ASM_CONST(0x0000000800000000) 190c3ab300eSMichael Neuling #define CPU_FTR_ARCH_300 LONG_ASM_CONST(0x0000001000000000) 1911580b3b8SMichael Neuling #define CPU_FTR_MMCRA LONG_ASM_CONST(0x0000002000000000) 1921580b3b8SMichael Neuling #define CPU_FTR_CTRL LONG_ASM_CONST(0x0000004000000000) 1931580b3b8SMichael Neuling #define CPU_FTR_SMT LONG_ASM_CONST(0x0000008000000000) 1941580b3b8SMichael Neuling #define CPU_FTR_PAUSE_ZERO LONG_ASM_CONST(0x0000010000000000) 1951580b3b8SMichael Neuling #define CPU_FTR_PURR LONG_ASM_CONST(0x0000020000000000) 1961580b3b8SMichael Neuling #define CPU_FTR_CELL_TB_BUG LONG_ASM_CONST(0x0000040000000000) 1971580b3b8SMichael Neuling #define CPU_FTR_SPURR LONG_ASM_CONST(0x0000080000000000) 1981580b3b8SMichael Neuling #define CPU_FTR_DSCR LONG_ASM_CONST(0x0000100000000000) 1991580b3b8SMichael Neuling #define CPU_FTR_VSX LONG_ASM_CONST(0x0000200000000000) 2001580b3b8SMichael Neuling #define CPU_FTR_SAO LONG_ASM_CONST(0x0000400000000000) 2011580b3b8SMichael Neuling #define CPU_FTR_CP_USE_DCBTZ LONG_ASM_CONST(0x0000800000000000) 2021580b3b8SMichael Neuling #define CPU_FTR_UNALIGNED_LD_STD LONG_ASM_CONST(0x0001000000000000) 2031580b3b8SMichael Neuling #define CPU_FTR_ASYM_SMT LONG_ASM_CONST(0x0002000000000000) 2041580b3b8SMichael Neuling #define CPU_FTR_STCX_CHECKS_ADDRESS LONG_ASM_CONST(0x0004000000000000) 2051580b3b8SMichael Neuling #define CPU_FTR_POPCNTB LONG_ASM_CONST(0x0008000000000000) 2061580b3b8SMichael Neuling #define CPU_FTR_POPCNTD LONG_ASM_CONST(0x0010000000000000) 2071580b3b8SMichael Neuling #define CPU_FTR_ICSWX LONG_ASM_CONST(0x0020000000000000) 2081580b3b8SMichael Neuling #define CPU_FTR_VMX_COPY LONG_ASM_CONST(0x0040000000000000) 2091580b3b8SMichael Neuling #define CPU_FTR_TM LONG_ASM_CONST(0x0080000000000000) 2101de2bd4eSMichael Ellerman #define CPU_FTR_CFAR LONG_ASM_CONST(0x0100000000000000) 2111580b3b8SMichael Neuling #define CPU_FTR_HAS_PPR LONG_ASM_CONST(0x0200000000000000) 21279879c17SMichael Neuling #define CPU_FTR_DAWR LONG_ASM_CONST(0x0400000000000000) 21382a9f16aSMichael Neuling #define CPU_FTR_DABRX LONG_ASM_CONST(0x0800000000000000) 21468f2f0d4SMichael Ellerman #define CPU_FTR_PMAO_BUG LONG_ASM_CONST(0x1000000000000000) 215ce5732a2SMichael Neuling #define CPU_FTR_SUBCORE LONG_ASM_CONST(0x2000000000000000) 2167dccfbc3SAneesh Kumar K.V #define CPU_FTR_POWER9_DD1 LONG_ASM_CONST(0x4000000000000000) 217b8b572e1SStephen Rothwell 218b8b572e1SStephen Rothwell #ifndef __ASSEMBLY__ 219b8b572e1SStephen Rothwell 22044ae3ab3SMatt Evans #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN) 22144ae3ab3SMatt Evans 22213b3d13bSMichael Ellerman #define MMU_FTR_PPCAS_ARCH_V2 (MMU_FTR_TLBIEL | MMU_FTR_16M_PAGE) 223b8b572e1SStephen Rothwell 224b8b572e1SStephen Rothwell /* We only set the altivec features if the kernel was compiled with altivec 225b8b572e1SStephen Rothwell * support 226b8b572e1SStephen Rothwell */ 227b8b572e1SStephen Rothwell #ifdef CONFIG_ALTIVEC 228b8b572e1SStephen Rothwell #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC 229b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC 230b8b572e1SStephen Rothwell #else 231b8b572e1SStephen Rothwell #define CPU_FTR_ALTIVEC_COMP 0 232b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_ALTIVEC_COMP 0 233b8b572e1SStephen Rothwell #endif 234b8b572e1SStephen Rothwell 235b8b572e1SStephen Rothwell /* We only set the VSX features if the kernel was compiled with VSX 236b8b572e1SStephen Rothwell * support 237b8b572e1SStephen Rothwell */ 238b8b572e1SStephen Rothwell #ifdef CONFIG_VSX 239b8b572e1SStephen Rothwell #define CPU_FTR_VSX_COMP CPU_FTR_VSX 240b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX 241b8b572e1SStephen Rothwell #else 242b8b572e1SStephen Rothwell #define CPU_FTR_VSX_COMP 0 243b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_VSX_COMP 0 244b8b572e1SStephen Rothwell #endif 245b8b572e1SStephen Rothwell 246b8b572e1SStephen Rothwell /* We only set the spe features if the kernel was compiled with spe 247b8b572e1SStephen Rothwell * support 248b8b572e1SStephen Rothwell */ 249b8b572e1SStephen Rothwell #ifdef CONFIG_SPE 250b8b572e1SStephen Rothwell #define CPU_FTR_SPE_COMP CPU_FTR_SPE 251b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE 252b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE 253b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE 254b8b572e1SStephen Rothwell #else 255b8b572e1SStephen Rothwell #define CPU_FTR_SPE_COMP 0 256b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_SPE_COMP 0 257b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0 258b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0 259b8b572e1SStephen Rothwell #endif 260b8b572e1SStephen Rothwell 2616a6d541fSMichael Neuling /* We only set the TM feature if the kernel was compiled with TM supprt */ 2626a6d541fSMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 2636a6d541fSMichael Neuling #define CPU_FTR_TM_COMP CPU_FTR_TM 264cbbc6f1bSNishanth Aravamudan #define PPC_FEATURE2_HTM_COMP PPC_FEATURE2_HTM 265b4b56f9eSSam bobroff #define PPC_FEATURE2_HTM_NOSC_COMP PPC_FEATURE2_HTM_NOSC 2666a6d541fSMichael Neuling #else 2676a6d541fSMichael Neuling #define CPU_FTR_TM_COMP 0 268cbbc6f1bSNishanth Aravamudan #define PPC_FEATURE2_HTM_COMP 0 269b4b56f9eSSam bobroff #define PPC_FEATURE2_HTM_NOSC_COMP 0 2706a6d541fSMichael Neuling #endif 2716a6d541fSMichael Neuling 272b8b572e1SStephen Rothwell /* We need to mark all pages as being coherent if we're SMP or we have a 273b8b572e1SStephen Rothwell * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II 274b8b572e1SStephen Rothwell * require it for PCI "streaming/prefetch" to work properly. 275c9310920SPiotr Ziecik * This is also required by 52xx family. 276b8b572e1SStephen Rothwell */ 277b8b572e1SStephen Rothwell #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \ 278c9310920SPiotr Ziecik || defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \ 279c9310920SPiotr Ziecik || defined(CONFIG_PPC_MPC52xx) 280b8b572e1SStephen Rothwell #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT 281b8b572e1SStephen Rothwell #else 282b8b572e1SStephen Rothwell #define CPU_FTR_COMMON 0 283b8b572e1SStephen Rothwell #endif 284b8b572e1SStephen Rothwell 285b8b572e1SStephen Rothwell /* The powersave features NAP & DOZE seems to confuse BDI when 286b8b572e1SStephen Rothwell debugging. So if a BDI is used, disable theses 287b8b572e1SStephen Rothwell */ 288b8b572e1SStephen Rothwell #ifndef CONFIG_BDI_SWITCH 289b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE 290b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP 291b8b572e1SStephen Rothwell #else 292b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_DOZE 0 293b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_NAP 0 294b8b572e1SStephen Rothwell #endif 295b8b572e1SStephen Rothwell 2967c03d653SBenjamin Herrenschmidt #define CPU_FTRS_PPC601 (CPU_FTR_COMMON | CPU_FTR_601 | \ 297b8b572e1SStephen Rothwell CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE) 298b8b572e1SStephen Rothwell #define CPU_FTRS_603 (CPU_FTR_COMMON | \ 299b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \ 300b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE) 301b8b572e1SStephen Rothwell #define CPU_FTRS_604 (CPU_FTR_COMMON | \ 3027c03d653SBenjamin Herrenschmidt CPU_FTR_USE_TB | CPU_FTR_PPC_LE) 303b8b572e1SStephen Rothwell #define CPU_FTRS_740_NOTAU (CPU_FTR_COMMON | \ 304b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 3057c03d653SBenjamin Herrenschmidt CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE) 306b8b572e1SStephen Rothwell #define CPU_FTRS_740 (CPU_FTR_COMMON | \ 307b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 3087c03d653SBenjamin Herrenschmidt CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \ 309b8b572e1SStephen Rothwell CPU_FTR_PPC_LE) 310b8b572e1SStephen Rothwell #define CPU_FTRS_750 (CPU_FTR_COMMON | \ 311b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 3127c03d653SBenjamin Herrenschmidt CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \ 313b8b572e1SStephen Rothwell CPU_FTR_PPC_LE) 3147c03d653SBenjamin Herrenschmidt #define CPU_FTRS_750CL (CPU_FTRS_750) 315b8b572e1SStephen Rothwell #define CPU_FTRS_750FX1 (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM) 316b8b572e1SStephen Rothwell #define CPU_FTRS_750FX2 (CPU_FTRS_750 | CPU_FTR_NO_DPM) 3177c03d653SBenjamin Herrenschmidt #define CPU_FTRS_750FX (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX) 318b8b572e1SStephen Rothwell #define CPU_FTRS_750GX (CPU_FTRS_750FX) 319b8b572e1SStephen Rothwell #define CPU_FTRS_7400_NOTAU (CPU_FTR_COMMON | \ 320b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 3217c03d653SBenjamin Herrenschmidt CPU_FTR_ALTIVEC_COMP | \ 322b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE) 323b8b572e1SStephen Rothwell #define CPU_FTRS_7400 (CPU_FTR_COMMON | \ 324b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 3257c03d653SBenjamin Herrenschmidt CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \ 326b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE) 327b8b572e1SStephen Rothwell #define CPU_FTRS_7450_20 (CPU_FTR_COMMON | \ 328b8b572e1SStephen Rothwell CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3297c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \ 330b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 331b8b572e1SStephen Rothwell #define CPU_FTRS_7450_21 (CPU_FTR_COMMON | \ 332b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 333b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3347c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \ 335b8b572e1SStephen Rothwell CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \ 336b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 337b8b572e1SStephen Rothwell #define CPU_FTRS_7450_23 (CPU_FTR_COMMON | \ 338b8b572e1SStephen Rothwell CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \ 339b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3407c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \ 341b8b572e1SStephen Rothwell CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE) 342b8b572e1SStephen Rothwell #define CPU_FTRS_7455_1 (CPU_FTR_COMMON | \ 343b8b572e1SStephen Rothwell CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \ 344b8b572e1SStephen Rothwell CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \ 3457c03d653SBenjamin Herrenschmidt CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE) 346b8b572e1SStephen Rothwell #define CPU_FTRS_7455_20 (CPU_FTR_COMMON | \ 347b8b572e1SStephen Rothwell CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \ 348b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3497c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \ 350b8b572e1SStephen Rothwell CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \ 3517c03d653SBenjamin Herrenschmidt CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE) 352b8b572e1SStephen Rothwell #define CPU_FTRS_7455 (CPU_FTR_COMMON | \ 353b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 354b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3557c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 356b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 357b8b572e1SStephen Rothwell #define CPU_FTRS_7447_10 (CPU_FTR_COMMON | \ 358b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 359b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3607c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 361b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \ 362b8b572e1SStephen Rothwell CPU_FTR_NEED_PAIRED_STWCX) 363b8b572e1SStephen Rothwell #define CPU_FTRS_7447 (CPU_FTR_COMMON | \ 364b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 365b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3667c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 367b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 368b8b572e1SStephen Rothwell #define CPU_FTRS_7447A (CPU_FTR_COMMON | \ 369b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 370b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3717c03d653SBenjamin Herrenschmidt CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 372b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 373b8b572e1SStephen Rothwell #define CPU_FTRS_7448 (CPU_FTR_COMMON | \ 374b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 375b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3767c03d653SBenjamin Herrenschmidt CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 377b8b572e1SStephen Rothwell CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 378b8b572e1SStephen Rothwell #define CPU_FTRS_82XX (CPU_FTR_COMMON | \ 379b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB) 380b8b572e1SStephen Rothwell #define CPU_FTRS_G2_LE (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \ 3817c03d653SBenjamin Herrenschmidt CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP) 382b8b572e1SStephen Rothwell #define CPU_FTRS_E300 (CPU_FTR_MAYBE_CAN_DOZE | \ 3837c03d653SBenjamin Herrenschmidt CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \ 384b8b572e1SStephen Rothwell CPU_FTR_COMMON) 385b8b572e1SStephen Rothwell #define CPU_FTRS_E300C2 (CPU_FTR_MAYBE_CAN_DOZE | \ 3867c03d653SBenjamin Herrenschmidt CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \ 387b8b572e1SStephen Rothwell CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE) 3887c03d653SBenjamin Herrenschmidt #define CPU_FTRS_CLASSIC32 (CPU_FTR_COMMON | CPU_FTR_USE_TB) 3895b2753fcSLEROY Christophe #define CPU_FTRS_8XX (CPU_FTR_USE_TB | CPU_FTR_NOEXECUTE) 3908309ce72SBenjamin Herrenschmidt #define CPU_FTRS_40X (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE) 3918309ce72SBenjamin Herrenschmidt #define CPU_FTRS_44X (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE) 3926d2170beSBenjamin Herrenschmidt #define CPU_FTRS_440x6 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \ 3936d2170beSBenjamin Herrenschmidt CPU_FTR_INDEXED_DCR) 394e7f75ad0SDave Kleikamp #define CPU_FTRS_47X (CPU_FTRS_440x6) 395b8b572e1SStephen Rothwell #define CPU_FTRS_E200 (CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \ 396b8b572e1SStephen Rothwell CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \ 39752b066faSScott Wood CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_NOEXECUTE | \ 39852b066faSScott Wood CPU_FTR_DEBUG_LVL_EXC) 399b8b572e1SStephen Rothwell #define CPU_FTRS_E500 (CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \ 4008309ce72SBenjamin Herrenschmidt CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \ 4018309ce72SBenjamin Herrenschmidt CPU_FTR_NOEXECUTE) 402b8b572e1SStephen Rothwell #define CPU_FTRS_E500_2 (CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \ 4037c03d653SBenjamin Herrenschmidt CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \ 4048309ce72SBenjamin Herrenschmidt CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE) 405d51ad915SScott Wood #define CPU_FTRS_E500MC (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \ 406620165f9SKumar Gala CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \ 40773196cd3SScott Wood CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV) 408d52459caSScott Wood /* 409d52459caSScott Wood * e5500/e6500 erratum A-006958 is a timebase bug that can use the 410d52459caSScott Wood * same workaround as CPU_FTR_CELL_TB_BUG. 411d52459caSScott Wood */ 41211ed0db9SKumar Gala #define CPU_FTRS_E5500 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \ 41311ed0db9SKumar Gala CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \ 414d36b4c4fSKumar Gala CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \ 415d52459caSScott Wood CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_CELL_TB_BUG) 41610241842SKumar Gala #define CPU_FTRS_E6500 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \ 41710241842SKumar Gala CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \ 41810241842SKumar Gala CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \ 419d52459caSScott Wood CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_ALTIVEC_COMP | \ 420e16c8765SAndy Fleming CPU_FTR_CELL_TB_BUG | CPU_FTR_SMT) 421b8b572e1SStephen Rothwell #define CPU_FTRS_GENERIC_32 (CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN) 422b8b572e1SStephen Rothwell 423b8b572e1SStephen Rothwell /* 64-bit CPUs */ 424b8b572e1SStephen Rothwell #define CPU_FTRS_POWER4 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 4257c03d653SBenjamin Herrenschmidt CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \ 426f89451fbSAnton Blanchard CPU_FTR_MMCRA | CPU_FTR_CP_USE_DCBTZ | \ 427f89451fbSAnton Blanchard CPU_FTR_STCX_CHECKS_ADDRESS) 428b8b572e1SStephen Rothwell #define CPU_FTRS_PPC970 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 429969391c5SPaul Mackerras CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_201 | \ 4302a929436SMark Nelson CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \ 431969391c5SPaul Mackerras CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \ 43282a9f16aSMichael Neuling CPU_FTR_HVMODE | CPU_FTR_DABRX) 433b8b572e1SStephen Rothwell #define CPU_FTRS_POWER5 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 4347c03d653SBenjamin Herrenschmidt CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \ 435b8b572e1SStephen Rothwell CPU_FTR_MMCRA | CPU_FTR_SMT | \ 43644ae3ab3SMatt Evans CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \ 43782a9f16aSMichael Neuling CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_DABRX) 438b8b572e1SStephen Rothwell #define CPU_FTRS_POWER6 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 4397c03d653SBenjamin Herrenschmidt CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \ 440b8b572e1SStephen Rothwell CPU_FTR_MMCRA | CPU_FTR_SMT | \ 44144ae3ab3SMatt Evans CPU_FTR_COHERENT_ICACHE | \ 442b8b572e1SStephen Rothwell CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \ 443f89451fbSAnton Blanchard CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \ 44482a9f16aSMichael Neuling CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR | \ 44582a9f16aSMichael Neuling CPU_FTR_DABRX) 446b8b572e1SStephen Rothwell #define CPU_FTRS_POWER7 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 447969391c5SPaul Mackerras CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\ 448b8b572e1SStephen Rothwell CPU_FTR_MMCRA | CPU_FTR_SMT | \ 44944ae3ab3SMatt Evans CPU_FTR_COHERENT_ICACHE | \ 450b8b572e1SStephen Rothwell CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \ 451f89451fbSAnton Blanchard CPU_FTR_DSCR | CPU_FTR_SAO | CPU_FTR_ASYM_SMT | \ 452851d2e2fSTseng-Hui (Frank) Lin CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \ 453d2613868SHaren Myneni CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | \ 45482a9f16aSMichael Neuling CPU_FTR_VMX_COPY | CPU_FTR_HAS_PPR | CPU_FTR_DABRX) 45571e18497SMichael Neuling #define CPU_FTRS_POWER8 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 45671e18497SMichael Neuling CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\ 45771e18497SMichael Neuling CPU_FTR_MMCRA | CPU_FTR_SMT | \ 45871e18497SMichael Neuling CPU_FTR_COHERENT_ICACHE | \ 45971e18497SMichael Neuling CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \ 46071e18497SMichael Neuling CPU_FTR_DSCR | CPU_FTR_SAO | \ 46171e18497SMichael Neuling CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \ 462e5e84f0aSIan Munsie CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \ 4631de2bd4eSMichael Ellerman CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \ 464ce5732a2SMichael Neuling CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP | CPU_FTR_SUBCORE) 46568f2f0d4SMichael Ellerman #define CPU_FTRS_POWER8E (CPU_FTRS_POWER8 | CPU_FTR_PMAO_BUG) 466bd6ba351SJoel Stanley #define CPU_FTRS_POWER8_DD1 (CPU_FTRS_POWER8 & ~CPU_FTR_DBELL) 467c3ab300eSMichael Neuling #define CPU_FTRS_POWER9 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 468c3ab300eSMichael Neuling CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\ 469c3ab300eSMichael Neuling CPU_FTR_MMCRA | CPU_FTR_SMT | \ 470c3ab300eSMichael Neuling CPU_FTR_COHERENT_ICACHE | \ 471c3ab300eSMichael Neuling CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \ 472c3ab300eSMichael Neuling CPU_FTR_DSCR | CPU_FTR_SAO | \ 473c3ab300eSMichael Neuling CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \ 474c3ab300eSMichael Neuling CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \ 475c3ab300eSMichael Neuling CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \ 476c3ab300eSMichael Neuling CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP | CPU_FTR_ARCH_300) 4777dccfbc3SAneesh Kumar K.V #define CPU_FTRS_POWER9_DD1 (CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD1) 478b8b572e1SStephen Rothwell #define CPU_FTRS_CELL (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 4797c03d653SBenjamin Herrenschmidt CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \ 480b8b572e1SStephen Rothwell CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \ 48144ae3ab3SMatt Evans CPU_FTR_PAUSE_ZERO | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \ 48282a9f16aSMichael Neuling CPU_FTR_UNALIGNED_LD_STD | CPU_FTR_DABRX) 483b8b572e1SStephen Rothwell #define CPU_FTRS_PA6T (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 48444ae3ab3SMatt Evans CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \ 48582a9f16aSMichael Neuling CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_DABRX) 4867c03d653SBenjamin Herrenschmidt #define CPU_FTRS_COMPATIBLE (CPU_FTR_USE_TB | CPU_FTR_PPCAS_ARCH_V2) 487b8b572e1SStephen Rothwell 488b8b572e1SStephen Rothwell #ifdef __powerpc64__ 48911ed0db9SKumar Gala #ifdef CONFIG_PPC_BOOK3E 49090029640SMichael Ellerman #define CPU_FTRS_POSSIBLE (CPU_FTRS_E6500 | CPU_FTRS_E5500) 49111ed0db9SKumar Gala #else 492b8b572e1SStephen Rothwell #define CPU_FTRS_POSSIBLE \ 493468a3302SMichael Ellerman (CPU_FTRS_POWER4 | CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | \ 494468a3302SMichael Ellerman CPU_FTRS_POWER6 | CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | \ 4953609e09fSMichael Ellerman CPU_FTRS_POWER8 | CPU_FTRS_POWER8_DD1 | CPU_FTRS_CELL | \ 4967dccfbc3SAneesh Kumar K.V CPU_FTRS_PA6T | CPU_FTR_VSX | CPU_FTRS_POWER9 | CPU_FTRS_POWER9_DD1) 49711ed0db9SKumar Gala #endif 498b8b572e1SStephen Rothwell #else 499b8b572e1SStephen Rothwell enum { 500b8b572e1SStephen Rothwell CPU_FTRS_POSSIBLE = 5011e07a0a0SMichael Ellerman #ifdef CONFIG_PPC_BOOK3S_32 502b8b572e1SStephen Rothwell CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU | 503b8b572e1SStephen Rothwell CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 | 504b8b572e1SStephen Rothwell CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX | 505b8b572e1SStephen Rothwell CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 | 506b8b572e1SStephen Rothwell CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 | 507b8b572e1SStephen Rothwell CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 | 508b8b572e1SStephen Rothwell CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX | 509b8b572e1SStephen Rothwell CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 | 510b8b572e1SStephen Rothwell CPU_FTRS_CLASSIC32 | 511b8b572e1SStephen Rothwell #else 512b8b572e1SStephen Rothwell CPU_FTRS_GENERIC_32 | 513b8b572e1SStephen Rothwell #endif 514b8b572e1SStephen Rothwell #ifdef CONFIG_8xx 515b8b572e1SStephen Rothwell CPU_FTRS_8XX | 516b8b572e1SStephen Rothwell #endif 517b8b572e1SStephen Rothwell #ifdef CONFIG_40x 518b8b572e1SStephen Rothwell CPU_FTRS_40X | 519b8b572e1SStephen Rothwell #endif 520b8b572e1SStephen Rothwell #ifdef CONFIG_44x 5216d2170beSBenjamin Herrenschmidt CPU_FTRS_44X | CPU_FTRS_440x6 | 522b8b572e1SStephen Rothwell #endif 523e7f75ad0SDave Kleikamp #ifdef CONFIG_PPC_47x 524c48d0dbaSDave Kleikamp CPU_FTRS_47X | CPU_FTR_476_DD2 | 525e7f75ad0SDave Kleikamp #endif 526b8b572e1SStephen Rothwell #ifdef CONFIG_E200 527b8b572e1SStephen Rothwell CPU_FTRS_E200 | 528b8b572e1SStephen Rothwell #endif 529b8b572e1SStephen Rothwell #ifdef CONFIG_E500 53006aae867SScott Wood CPU_FTRS_E500 | CPU_FTRS_E500_2 | 53106aae867SScott Wood #endif 53206aae867SScott Wood #ifdef CONFIG_PPC_E500MC 53306aae867SScott Wood CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 | 534b8b572e1SStephen Rothwell #endif 535b8b572e1SStephen Rothwell 0, 536b8b572e1SStephen Rothwell }; 537b8b572e1SStephen Rothwell #endif /* __powerpc64__ */ 538b8b572e1SStephen Rothwell 539b8b572e1SStephen Rothwell #ifdef __powerpc64__ 54011ed0db9SKumar Gala #ifdef CONFIG_PPC_BOOK3E 54190029640SMichael Ellerman #define CPU_FTRS_ALWAYS (CPU_FTRS_E6500 & CPU_FTRS_E5500) 54211ed0db9SKumar Gala #else 543b8b572e1SStephen Rothwell #define CPU_FTRS_ALWAYS \ 544468a3302SMichael Ellerman (CPU_FTRS_POWER4 & CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & \ 545468a3302SMichael Ellerman CPU_FTRS_POWER6 & CPU_FTRS_POWER7 & CPU_FTRS_CELL & \ 5463609e09fSMichael Ellerman CPU_FTRS_PA6T & CPU_FTRS_POWER8 & CPU_FTRS_POWER8E & \ 547c3ab300eSMichael Neuling CPU_FTRS_POWER8_DD1 & ~CPU_FTR_HVMODE & CPU_FTRS_POSSIBLE & \ 548c3ab300eSMichael Neuling CPU_FTRS_POWER9) 54911ed0db9SKumar Gala #endif 550b8b572e1SStephen Rothwell #else 551b8b572e1SStephen Rothwell enum { 552b8b572e1SStephen Rothwell CPU_FTRS_ALWAYS = 5531e07a0a0SMichael Ellerman #ifdef CONFIG_PPC_BOOK3S_32 554b8b572e1SStephen Rothwell CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU & 555b8b572e1SStephen Rothwell CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 & 556b8b572e1SStephen Rothwell CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX & 557b8b572e1SStephen Rothwell CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 & 558b8b572e1SStephen Rothwell CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 & 559b8b572e1SStephen Rothwell CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 & 560b8b572e1SStephen Rothwell CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX & 561b8b572e1SStephen Rothwell CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 & 562b8b572e1SStephen Rothwell CPU_FTRS_CLASSIC32 & 563b8b572e1SStephen Rothwell #else 564b8b572e1SStephen Rothwell CPU_FTRS_GENERIC_32 & 565b8b572e1SStephen Rothwell #endif 566b8b572e1SStephen Rothwell #ifdef CONFIG_8xx 567b8b572e1SStephen Rothwell CPU_FTRS_8XX & 568b8b572e1SStephen Rothwell #endif 569b8b572e1SStephen Rothwell #ifdef CONFIG_40x 570b8b572e1SStephen Rothwell CPU_FTRS_40X & 571b8b572e1SStephen Rothwell #endif 572b8b572e1SStephen Rothwell #ifdef CONFIG_44x 5736d2170beSBenjamin Herrenschmidt CPU_FTRS_44X & CPU_FTRS_440x6 & 574b8b572e1SStephen Rothwell #endif 575b8b572e1SStephen Rothwell #ifdef CONFIG_E200 576b8b572e1SStephen Rothwell CPU_FTRS_E200 & 577b8b572e1SStephen Rothwell #endif 578b8b572e1SStephen Rothwell #ifdef CONFIG_E500 57906aae867SScott Wood CPU_FTRS_E500 & CPU_FTRS_E500_2 & 58006aae867SScott Wood #endif 58106aae867SScott Wood #ifdef CONFIG_PPC_E500MC 58206aae867SScott Wood CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 & 583b8b572e1SStephen Rothwell #endif 58473196cd3SScott Wood ~CPU_FTR_EMB_HV & /* can be removed at runtime */ 585b8b572e1SStephen Rothwell CPU_FTRS_POSSIBLE, 586b8b572e1SStephen Rothwell }; 587b8b572e1SStephen Rothwell #endif /* __powerpc64__ */ 588b8b572e1SStephen Rothwell 5895aae8a53SK.Prasad #define HBP_NUM 1 5905aae8a53SK.Prasad 591b8b572e1SStephen Rothwell #endif /* !__ASSEMBLY__ */ 592b8b572e1SStephen Rothwell 593b8b572e1SStephen Rothwell #endif /* __ASM_POWERPC_CPUTABLE_H */ 594