xref: /linux/arch/powerpc/include/asm/cputable.h (revision 8d1eeabf253657ae3e76970514f30b7e53a6898f)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2b8b572e1SStephen Rothwell #ifndef __ASM_POWERPC_CPUTABLE_H
3b8b572e1SStephen Rothwell #define __ASM_POWERPC_CPUTABLE_H
4b8b572e1SStephen Rothwell 
5b8b572e1SStephen Rothwell 
66574ba95SMichael Ellerman #include <linux/types.h>
7c3617f72SDavid Howells #include <uapi/asm/cputable.h>
8ec0c464cSChristophe Leroy #include <asm/asm-const.h>
9b8b572e1SStephen Rothwell 
10b8b572e1SStephen Rothwell #ifndef __ASSEMBLY__
11b8b572e1SStephen Rothwell 
12b8b572e1SStephen Rothwell /* This structure can grow, it's real size is used by head.S code
13b8b572e1SStephen Rothwell  * via the mkdefs mechanism.
14b8b572e1SStephen Rothwell  */
15b8b572e1SStephen Rothwell struct cpu_spec;
16b8b572e1SStephen Rothwell 
17b8b572e1SStephen Rothwell typedef	void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
18b8b572e1SStephen Rothwell typedef	void (*cpu_restore_t)(void);
19b8b572e1SStephen Rothwell 
20b8b572e1SStephen Rothwell enum powerpc_oprofile_type {
21b8b572e1SStephen Rothwell 	PPC_OPROFILE_INVALID = 0,
22b8b572e1SStephen Rothwell 	PPC_OPROFILE_RS64 = 1,
23b8b572e1SStephen Rothwell 	PPC_OPROFILE_POWER4 = 2,
24b8b572e1SStephen Rothwell 	PPC_OPROFILE_G4 = 3,
25b8b572e1SStephen Rothwell 	PPC_OPROFILE_FSL_EMB = 4,
26b8b572e1SStephen Rothwell 	PPC_OPROFILE_CELL = 5,
27b8b572e1SStephen Rothwell 	PPC_OPROFILE_PA6T = 6,
28b8b572e1SStephen Rothwell };
29b8b572e1SStephen Rothwell 
30b8b572e1SStephen Rothwell enum powerpc_pmc_type {
31b8b572e1SStephen Rothwell 	PPC_PMC_DEFAULT = 0,
32b8b572e1SStephen Rothwell 	PPC_PMC_IBM = 1,
33b8b572e1SStephen Rothwell 	PPC_PMC_PA6T = 2,
34b950bdd0SBenjamin Herrenschmidt 	PPC_PMC_G4 = 3,
35b8b572e1SStephen Rothwell };
36b8b572e1SStephen Rothwell 
37b8b572e1SStephen Rothwell struct pt_regs;
38b8b572e1SStephen Rothwell 
39b8b572e1SStephen Rothwell extern int machine_check_generic(struct pt_regs *regs);
40b8b572e1SStephen Rothwell extern int machine_check_4xx(struct pt_regs *regs);
41b8b572e1SStephen Rothwell extern int machine_check_440A(struct pt_regs *regs);
42fe04b112SScott Wood extern int machine_check_e500mc(struct pt_regs *regs);
43b8b572e1SStephen Rothwell extern int machine_check_e500(struct pt_regs *regs);
44b8b572e1SStephen Rothwell extern int machine_check_e200(struct pt_regs *regs);
45fc5e7097SDave Kleikamp extern int machine_check_47x(struct pt_regs *regs);
46e627f8dcSChristophe Leroy int machine_check_8xx(struct pt_regs *regs);
470deae39cSChristophe Leroy int machine_check_83xx(struct pt_regs *regs);
48b8b572e1SStephen Rothwell 
49e7affb1dSchenhui zhao extern void cpu_down_flush_e500v2(void);
50e7affb1dSchenhui zhao extern void cpu_down_flush_e500mc(void);
51e7affb1dSchenhui zhao extern void cpu_down_flush_e5500(void);
52e7affb1dSchenhui zhao extern void cpu_down_flush_e6500(void);
53e7affb1dSchenhui zhao 
54b8b572e1SStephen Rothwell /* NOTE WELL: Update identify_cpu() if fields are added or removed! */
55b8b572e1SStephen Rothwell struct cpu_spec {
56b8b572e1SStephen Rothwell 	/* CPU is matched via (PVR & pvr_mask) == pvr_value */
57b8b572e1SStephen Rothwell 	unsigned int	pvr_mask;
58b8b572e1SStephen Rothwell 	unsigned int	pvr_value;
59b8b572e1SStephen Rothwell 
60b8b572e1SStephen Rothwell 	char		*cpu_name;
61b8b572e1SStephen Rothwell 	unsigned long	cpu_features;		/* Kernel features */
62b8b572e1SStephen Rothwell 	unsigned int	cpu_user_features;	/* Userland features */
632171364dSMichael Neuling 	unsigned int	cpu_user_features2;	/* Userland features v2 */
647c03d653SBenjamin Herrenschmidt 	unsigned int	mmu_features;		/* MMU features */
65b8b572e1SStephen Rothwell 
66b8b572e1SStephen Rothwell 	/* cache line sizes */
67b8b572e1SStephen Rothwell 	unsigned int	icache_bsize;
68b8b572e1SStephen Rothwell 	unsigned int	dcache_bsize;
69b8b572e1SStephen Rothwell 
70e7affb1dSchenhui zhao 	/* flush caches inside the current cpu */
71e7affb1dSchenhui zhao 	void (*cpu_down_flush)(void);
72e7affb1dSchenhui zhao 
73b8b572e1SStephen Rothwell 	/* number of performance monitor counters */
74b8b572e1SStephen Rothwell 	unsigned int	num_pmcs;
75b8b572e1SStephen Rothwell 	enum powerpc_pmc_type pmc_type;
76b8b572e1SStephen Rothwell 
77b8b572e1SStephen Rothwell 	/* this is called to initialize various CPU bits like L1 cache,
78b8b572e1SStephen Rothwell 	 * BHT, SPD, etc... from head.S before branching to identify_machine
79b8b572e1SStephen Rothwell 	 */
80b8b572e1SStephen Rothwell 	cpu_setup_t	cpu_setup;
81b8b572e1SStephen Rothwell 	/* Used to restore cpu setup on secondary processors and at resume */
82b8b572e1SStephen Rothwell 	cpu_restore_t	cpu_restore;
83b8b572e1SStephen Rothwell 
84b8b572e1SStephen Rothwell 	/* Used by oprofile userspace to select the right counters */
85b8b572e1SStephen Rothwell 	char		*oprofile_cpu_type;
86b8b572e1SStephen Rothwell 
87b8b572e1SStephen Rothwell 	/* Processor specific oprofile operations */
88b8b572e1SStephen Rothwell 	enum powerpc_oprofile_type oprofile_type;
89b8b572e1SStephen Rothwell 
90b8b572e1SStephen Rothwell 	/* Bit locations inside the mmcra change */
91b8b572e1SStephen Rothwell 	unsigned long	oprofile_mmcra_sihv;
92b8b572e1SStephen Rothwell 	unsigned long	oprofile_mmcra_sipr;
93b8b572e1SStephen Rothwell 
94b8b572e1SStephen Rothwell 	/* Bits to clear during an oprofile exception */
95b8b572e1SStephen Rothwell 	unsigned long	oprofile_mmcra_clear;
96b8b572e1SStephen Rothwell 
97b8b572e1SStephen Rothwell 	/* Name of processor class, for the ELF AT_PLATFORM entry */
98b8b572e1SStephen Rothwell 	char		*platform;
99b8b572e1SStephen Rothwell 
100b8b572e1SStephen Rothwell 	/* Processor specific machine check handling. Return negative
101b8b572e1SStephen Rothwell 	 * if the error is fatal, 1 if it was fully recovered and 0 to
102b8b572e1SStephen Rothwell 	 * pass up (not CPU originated) */
103b8b572e1SStephen Rothwell 	int		(*machine_check)(struct pt_regs *regs);
1044c703416SMahesh Salgaonkar 
1054c703416SMahesh Salgaonkar 	/*
1064c703416SMahesh Salgaonkar 	 * Processor specific early machine check handler which is
1074c703416SMahesh Salgaonkar 	 * called in real mode to handle SLB and TLB errors.
1084c703416SMahesh Salgaonkar 	 */
1094c703416SMahesh Salgaonkar 	long		(*machine_check_early)(struct pt_regs *regs);
110b8b572e1SStephen Rothwell };
111b8b572e1SStephen Rothwell 
112b8b572e1SStephen Rothwell extern struct cpu_spec		*cur_cpu_spec;
113b8b572e1SStephen Rothwell 
114b8b572e1SStephen Rothwell extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;
115b8b572e1SStephen Rothwell 
1165a61ef74SNicholas Piggin extern void set_cur_cpu_spec(struct cpu_spec *s);
117b8b572e1SStephen Rothwell extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
1185a61ef74SNicholas Piggin extern void identify_cpu_name(unsigned int pvr);
119b8b572e1SStephen Rothwell extern void do_feature_fixups(unsigned long value, void *fixup_start,
120b8b572e1SStephen Rothwell 			      void *fixup_end);
121b8b572e1SStephen Rothwell 
122b8b572e1SStephen Rothwell extern const char *powerpc_base_platform;
123b8b572e1SStephen Rothwell 
1244db73271SKevin Hao #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
1254db73271SKevin Hao extern void cpu_feature_keys_init(void);
1264db73271SKevin Hao #else
1274db73271SKevin Hao static inline void cpu_feature_keys_init(void) { }
1284db73271SKevin Hao #endif
1294db73271SKevin Hao 
130b8b572e1SStephen Rothwell #endif /* __ASSEMBLY__ */
131b8b572e1SStephen Rothwell 
132b8b572e1SStephen Rothwell /* CPU kernel features */
133b8b572e1SStephen Rothwell 
1349bbf0b57SPaul Mackerras /* Definitions for features that we have on both 32-bit and 64-bit chips */
135cde4d494SMichael Neuling #define CPU_FTR_COHERENT_ICACHE		ASM_CONST(0x00000001)
1369bbf0b57SPaul Mackerras #define CPU_FTR_ALTIVEC			ASM_CONST(0x00000002)
1379bbf0b57SPaul Mackerras #define CPU_FTR_DBELL			ASM_CONST(0x00000004)
1389bbf0b57SPaul Mackerras #define CPU_FTR_CAN_NAP			ASM_CONST(0x00000008)
1399bbf0b57SPaul Mackerras #define CPU_FTR_DEBUG_LVL_EXC		ASM_CONST(0x00000010)
1409bbf0b57SPaul Mackerras #define CPU_FTR_NODSISRALIGN		ASM_CONST(0x00000020)
1419bbf0b57SPaul Mackerras #define CPU_FTR_FPU_UNAVAILABLE		ASM_CONST(0x00000040)
1429bbf0b57SPaul Mackerras #define CPU_FTR_LWSYNC			ASM_CONST(0x00000080)
1439bbf0b57SPaul Mackerras #define CPU_FTR_NOEXECUTE		ASM_CONST(0x00000100)
1449bbf0b57SPaul Mackerras #define CPU_FTR_EMB_HV			ASM_CONST(0x00000200)
1459bbf0b57SPaul Mackerras 
1469bbf0b57SPaul Mackerras /* Definitions for features that only exist on 32-bit chips */
1479bbf0b57SPaul Mackerras #ifdef CONFIG_PPC32
1489bbf0b57SPaul Mackerras #define CPU_FTR_L2CR			ASM_CONST(0x00002000)
1499bbf0b57SPaul Mackerras #define CPU_FTR_SPEC7450		ASM_CONST(0x00004000)
1509bbf0b57SPaul Mackerras #define CPU_FTR_TAU			ASM_CONST(0x00008000)
1519bbf0b57SPaul Mackerras #define CPU_FTR_CAN_DOZE		ASM_CONST(0x00010000)
1529bbf0b57SPaul Mackerras #define CPU_FTR_L3CR			ASM_CONST(0x00040000)
1539bbf0b57SPaul Mackerras #define CPU_FTR_L3_DISABLE_NAP		ASM_CONST(0x00080000)
1549bbf0b57SPaul Mackerras #define CPU_FTR_NAP_DISABLE_L2_PR	ASM_CONST(0x00100000)
1559bbf0b57SPaul Mackerras #define CPU_FTR_DUAL_PLL_750FX		ASM_CONST(0x00200000)
1569bbf0b57SPaul Mackerras #define CPU_FTR_NO_DPM			ASM_CONST(0x00400000)
1579bbf0b57SPaul Mackerras #define CPU_FTR_476_DD2			ASM_CONST(0x00800000)
1589bbf0b57SPaul Mackerras #define CPU_FTR_NEED_COHERENT		ASM_CONST(0x01000000)
1599bbf0b57SPaul Mackerras #define CPU_FTR_NO_BTIC			ASM_CONST(0x02000000)
1609bbf0b57SPaul Mackerras #define CPU_FTR_PPC_LE			ASM_CONST(0x04000000)
1619bbf0b57SPaul Mackerras #define CPU_FTR_SPE			ASM_CONST(0x10000000)
1629bbf0b57SPaul Mackerras #define CPU_FTR_NEED_PAIRED_STWCX	ASM_CONST(0x20000000)
1639bbf0b57SPaul Mackerras #define CPU_FTR_INDEXED_DCR		ASM_CONST(0x40000000)
1649bbf0b57SPaul Mackerras 
1659bbf0b57SPaul Mackerras #else	/* CONFIG_PPC32 */
1669bbf0b57SPaul Mackerras /* Define these to 0 for the sake of tests in common code */
1679bbf0b57SPaul Mackerras #define CPU_FTR_PPC_LE			(0)
168532ed190SChristophe Leroy #define CPU_FTR_SPE			(0)
1699bbf0b57SPaul Mackerras #endif
170b8b572e1SStephen Rothwell 
171b8b572e1SStephen Rothwell /*
1729bbf0b57SPaul Mackerras  * Definitions for the 64-bit processor unique features;
173b8b572e1SStephen Rothwell  * on 32-bit, make the names available but defined to be 0.
174b8b572e1SStephen Rothwell  */
175b8b572e1SStephen Rothwell #ifdef __powerpc64__
176b8b572e1SStephen Rothwell #define LONG_ASM_CONST(x)		ASM_CONST(x)
177b8b572e1SStephen Rothwell #else
178b8b572e1SStephen Rothwell #define LONG_ASM_CONST(x)		0
179b8b572e1SStephen Rothwell #endif
180b8b572e1SStephen Rothwell 
1819bbf0b57SPaul Mackerras #define CPU_FTR_REAL_LE			LONG_ASM_CONST(0x0000000000001000)
1829bbf0b57SPaul Mackerras #define CPU_FTR_HVMODE			LONG_ASM_CONST(0x0000000000002000)
1839bbf0b57SPaul Mackerras #define CPU_FTR_ARCH_206		LONG_ASM_CONST(0x0000000000008000)
1849bbf0b57SPaul Mackerras #define CPU_FTR_ARCH_207S		LONG_ASM_CONST(0x0000000000010000)
1859bbf0b57SPaul Mackerras #define CPU_FTR_ARCH_300		LONG_ASM_CONST(0x0000000000020000)
1869bbf0b57SPaul Mackerras #define CPU_FTR_MMCRA			LONG_ASM_CONST(0x0000000000040000)
1879bbf0b57SPaul Mackerras #define CPU_FTR_CTRL			LONG_ASM_CONST(0x0000000000080000)
1889bbf0b57SPaul Mackerras #define CPU_FTR_SMT			LONG_ASM_CONST(0x0000000000100000)
1899bbf0b57SPaul Mackerras #define CPU_FTR_PAUSE_ZERO		LONG_ASM_CONST(0x0000000000200000)
1909bbf0b57SPaul Mackerras #define CPU_FTR_PURR			LONG_ASM_CONST(0x0000000000400000)
1919bbf0b57SPaul Mackerras #define CPU_FTR_CELL_TB_BUG		LONG_ASM_CONST(0x0000000000800000)
1929bbf0b57SPaul Mackerras #define CPU_FTR_SPURR			LONG_ASM_CONST(0x0000000001000000)
1939bbf0b57SPaul Mackerras #define CPU_FTR_DSCR			LONG_ASM_CONST(0x0000000002000000)
1949bbf0b57SPaul Mackerras #define CPU_FTR_VSX			LONG_ASM_CONST(0x0000000004000000)
19512564485SShawn Anastasio #define CPU_FTR_SAO			LONG_ASM_CONST(0x0000000008000000)
1969bbf0b57SPaul Mackerras #define CPU_FTR_CP_USE_DCBTZ		LONG_ASM_CONST(0x0000000010000000)
1979bbf0b57SPaul Mackerras #define CPU_FTR_UNALIGNED_LD_STD	LONG_ASM_CONST(0x0000000020000000)
1989bbf0b57SPaul Mackerras #define CPU_FTR_ASYM_SMT		LONG_ASM_CONST(0x0000000040000000)
1999bbf0b57SPaul Mackerras #define CPU_FTR_STCX_CHECKS_ADDRESS	LONG_ASM_CONST(0x0000000080000000)
2009bbf0b57SPaul Mackerras #define CPU_FTR_POPCNTB			LONG_ASM_CONST(0x0000000100000000)
2019bbf0b57SPaul Mackerras #define CPU_FTR_POPCNTD			LONG_ASM_CONST(0x0000000200000000)
202a24204c3SAneesh Kumar K.V /* LONG_ASM_CONST(0x0000000400000000) Free */
2039bbf0b57SPaul Mackerras #define CPU_FTR_VMX_COPY		LONG_ASM_CONST(0x0000000800000000)
2049bbf0b57SPaul Mackerras #define CPU_FTR_TM			LONG_ASM_CONST(0x0000001000000000)
2059bbf0b57SPaul Mackerras #define CPU_FTR_CFAR			LONG_ASM_CONST(0x0000002000000000)
2069bbf0b57SPaul Mackerras #define	CPU_FTR_HAS_PPR			LONG_ASM_CONST(0x0000004000000000)
2079bbf0b57SPaul Mackerras #define CPU_FTR_DAWR			LONG_ASM_CONST(0x0000008000000000)
2089bbf0b57SPaul Mackerras #define CPU_FTR_DABRX			LONG_ASM_CONST(0x0000010000000000)
2099bbf0b57SPaul Mackerras #define CPU_FTR_PMAO_BUG		LONG_ASM_CONST(0x0000020000000000)
2109bbf0b57SPaul Mackerras #define CPU_FTR_POWER9_DD2_1		LONG_ASM_CONST(0x0000080000000000)
211b5af4f27SPaul Mackerras #define CPU_FTR_P9_TM_HV_ASSIST		LONG_ASM_CONST(0x0000100000000000)
212b5af4f27SPaul Mackerras #define CPU_FTR_P9_TM_XER_SO_BUG	LONG_ASM_CONST(0x0000200000000000)
21309ce98caSAneesh Kumar K.V #define CPU_FTR_P9_TLBIE_STQ_BUG	LONG_ASM_CONST(0x0000400000000000)
21481984428SAlastair D'Silva #define CPU_FTR_P9_TIDR			LONG_ASM_CONST(0x0000800000000000)
215047e6575SAneesh Kumar K.V #define CPU_FTR_P9_TLBIE_ERAT_BUG	LONG_ASM_CONST(0x0001000000000000)
216736bcdd3SJordan Niethe #define CPU_FTR_P9_RADIX_PREFETCH_BUG	LONG_ASM_CONST(0x0002000000000000)
2173fd5836eSAlistair Popple #define CPU_FTR_ARCH_31			LONG_ASM_CONST(0x0004000000000000)
218dc1cedcaSRavi Bangoria #define CPU_FTR_DAWR1			LONG_ASM_CONST(0x0008000000000000)
219b8b572e1SStephen Rothwell 
220b8b572e1SStephen Rothwell #ifndef __ASSEMBLY__
221b8b572e1SStephen Rothwell 
22244ae3ab3SMatt Evans #define CPU_FTR_PPCAS_ARCH_V2	(CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN)
22344ae3ab3SMatt Evans 
22413b3d13bSMichael Ellerman #define MMU_FTR_PPCAS_ARCH_V2 	(MMU_FTR_TLBIEL | MMU_FTR_16M_PAGE)
225b8b572e1SStephen Rothwell 
226b8b572e1SStephen Rothwell /* We only set the altivec features if the kernel was compiled with altivec
227b8b572e1SStephen Rothwell  * support
228b8b572e1SStephen Rothwell  */
229b8b572e1SStephen Rothwell #ifdef CONFIG_ALTIVEC
230b8b572e1SStephen Rothwell #define CPU_FTR_ALTIVEC_COMP	CPU_FTR_ALTIVEC
231b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
232b8b572e1SStephen Rothwell #else
233b8b572e1SStephen Rothwell #define CPU_FTR_ALTIVEC_COMP	0
234b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_ALTIVEC_COMP    0
235b8b572e1SStephen Rothwell #endif
236b8b572e1SStephen Rothwell 
237b8b572e1SStephen Rothwell /* We only set the VSX features if the kernel was compiled with VSX
238b8b572e1SStephen Rothwell  * support
239b8b572e1SStephen Rothwell  */
240b8b572e1SStephen Rothwell #ifdef CONFIG_VSX
241b8b572e1SStephen Rothwell #define CPU_FTR_VSX_COMP	CPU_FTR_VSX
242b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
243b8b572e1SStephen Rothwell #else
244b8b572e1SStephen Rothwell #define CPU_FTR_VSX_COMP	0
245b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_VSX_COMP    0
246b8b572e1SStephen Rothwell #endif
247b8b572e1SStephen Rothwell 
248b8b572e1SStephen Rothwell /* We only set the spe features if the kernel was compiled with spe
249b8b572e1SStephen Rothwell  * support
250b8b572e1SStephen Rothwell  */
251b8b572e1SStephen Rothwell #ifdef CONFIG_SPE
252b8b572e1SStephen Rothwell #define CPU_FTR_SPE_COMP	CPU_FTR_SPE
253b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
254b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
255b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
256b8b572e1SStephen Rothwell #else
257b8b572e1SStephen Rothwell #define CPU_FTR_SPE_COMP	0
258b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_SPE_COMP    0
259b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
260b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
261b8b572e1SStephen Rothwell #endif
262b8b572e1SStephen Rothwell 
2636a6d541fSMichael Neuling /* We only set the TM feature if the kernel was compiled with TM supprt */
2646a6d541fSMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2656a6d541fSMichael Neuling #define CPU_FTR_TM_COMP			CPU_FTR_TM
266cbbc6f1bSNishanth Aravamudan #define PPC_FEATURE2_HTM_COMP		PPC_FEATURE2_HTM
267b4b56f9eSSam bobroff #define PPC_FEATURE2_HTM_NOSC_COMP	PPC_FEATURE2_HTM_NOSC
2686a6d541fSMichael Neuling #else
2696a6d541fSMichael Neuling #define CPU_FTR_TM_COMP			0
270cbbc6f1bSNishanth Aravamudan #define PPC_FEATURE2_HTM_COMP		0
271b4b56f9eSSam bobroff #define PPC_FEATURE2_HTM_NOSC_COMP	0
2726a6d541fSMichael Neuling #endif
2736a6d541fSMichael Neuling 
274b8b572e1SStephen Rothwell /* We need to mark all pages as being coherent if we're SMP or we have a
275b8b572e1SStephen Rothwell  * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
276b8b572e1SStephen Rothwell  * require it for PCI "streaming/prefetch" to work properly.
277c9310920SPiotr Ziecik  * This is also required by 52xx family.
278b8b572e1SStephen Rothwell  */
279b8b572e1SStephen Rothwell #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
280c9310920SPiotr Ziecik 	|| defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
281c9310920SPiotr Ziecik 	|| defined(CONFIG_PPC_MPC52xx)
282b8b572e1SStephen Rothwell #define CPU_FTR_COMMON                  CPU_FTR_NEED_COHERENT
283b8b572e1SStephen Rothwell #else
284b8b572e1SStephen Rothwell #define CPU_FTR_COMMON                  0
285b8b572e1SStephen Rothwell #endif
286b8b572e1SStephen Rothwell 
287b8b572e1SStephen Rothwell /* The powersave features NAP & DOZE seems to confuse BDI when
288b8b572e1SStephen Rothwell    debugging. So if a BDI is used, disable theses
289b8b572e1SStephen Rothwell  */
290b8b572e1SStephen Rothwell #ifndef CONFIG_BDI_SWITCH
291b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_DOZE	CPU_FTR_CAN_DOZE
292b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_NAP	CPU_FTR_CAN_NAP
293b8b572e1SStephen Rothwell #else
294b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_DOZE	0
295b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_NAP	0
296b8b572e1SStephen Rothwell #endif
297b8b572e1SStephen Rothwell 
298c0d64cf9SPaul Mackerras #define CPU_FTRS_603	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
299385e89d5SChristophe Leroy 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE | CPU_FTR_NOEXECUTE)
300c0d64cf9SPaul Mackerras #define CPU_FTRS_604	(CPU_FTR_COMMON | CPU_FTR_PPC_LE)
301b8b572e1SStephen Rothwell #define CPU_FTRS_740_NOTAU	(CPU_FTR_COMMON | \
302c0d64cf9SPaul Mackerras 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
3037c03d653SBenjamin Herrenschmidt 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
304b8b572e1SStephen Rothwell #define CPU_FTRS_740	(CPU_FTR_COMMON | \
305c0d64cf9SPaul Mackerras 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
3067c03d653SBenjamin Herrenschmidt 	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
307b8b572e1SStephen Rothwell 	    CPU_FTR_PPC_LE)
308b8b572e1SStephen Rothwell #define CPU_FTRS_750	(CPU_FTR_COMMON | \
309c0d64cf9SPaul Mackerras 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
3107c03d653SBenjamin Herrenschmidt 	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
311b8b572e1SStephen Rothwell 	    CPU_FTR_PPC_LE)
3127c03d653SBenjamin Herrenschmidt #define CPU_FTRS_750CL	(CPU_FTRS_750)
313b8b572e1SStephen Rothwell #define CPU_FTRS_750FX1	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
314b8b572e1SStephen Rothwell #define CPU_FTRS_750FX2	(CPU_FTRS_750 | CPU_FTR_NO_DPM)
3157c03d653SBenjamin Herrenschmidt #define CPU_FTRS_750FX	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
316b8b572e1SStephen Rothwell #define CPU_FTRS_750GX	(CPU_FTRS_750FX)
317b8b572e1SStephen Rothwell #define CPU_FTRS_7400_NOTAU	(CPU_FTR_COMMON | \
318c0d64cf9SPaul Mackerras 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
3197c03d653SBenjamin Herrenschmidt 	    CPU_FTR_ALTIVEC_COMP | \
320b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
321b8b572e1SStephen Rothwell #define CPU_FTRS_7400	(CPU_FTR_COMMON | \
322c0d64cf9SPaul Mackerras 	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
3237c03d653SBenjamin Herrenschmidt 	    CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
324b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
325b8b572e1SStephen Rothwell #define CPU_FTRS_7450_20	(CPU_FTR_COMMON | \
326c0d64cf9SPaul Mackerras 	    CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
3277c03d653SBenjamin Herrenschmidt 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
328b8b572e1SStephen Rothwell 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
329b8b572e1SStephen Rothwell #define CPU_FTRS_7450_21	(CPU_FTR_COMMON | \
330b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
3317c03d653SBenjamin Herrenschmidt 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
332b8b572e1SStephen Rothwell 	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
333b8b572e1SStephen Rothwell 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
334b8b572e1SStephen Rothwell #define CPU_FTRS_7450_23	(CPU_FTR_COMMON | \
335c0d64cf9SPaul Mackerras 	    CPU_FTR_NEED_PAIRED_STWCX | \
336b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
3377c03d653SBenjamin Herrenschmidt 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
338b8b572e1SStephen Rothwell 	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
339b8b572e1SStephen Rothwell #define CPU_FTRS_7455_1	(CPU_FTR_COMMON | \
340c0d64cf9SPaul Mackerras 	    CPU_FTR_NEED_PAIRED_STWCX | \
341b8b572e1SStephen Rothwell 	    CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
3427c03d653SBenjamin Herrenschmidt 	    CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
343b8b572e1SStephen Rothwell #define CPU_FTRS_7455_20	(CPU_FTR_COMMON | \
344c0d64cf9SPaul Mackerras 	    CPU_FTR_NEED_PAIRED_STWCX | \
345b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
3467c03d653SBenjamin Herrenschmidt 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
347b8b572e1SStephen Rothwell 	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
3487c03d653SBenjamin Herrenschmidt 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
349b8b572e1SStephen Rothwell #define CPU_FTRS_7455	(CPU_FTR_COMMON | \
350b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
3517c03d653SBenjamin Herrenschmidt 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
352b8b572e1SStephen Rothwell 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
353b8b572e1SStephen Rothwell #define CPU_FTRS_7447_10	(CPU_FTR_COMMON | \
354b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
3557c03d653SBenjamin Herrenschmidt 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
356b8b572e1SStephen Rothwell 	    CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
357b8b572e1SStephen Rothwell 	    CPU_FTR_NEED_PAIRED_STWCX)
358b8b572e1SStephen Rothwell #define CPU_FTRS_7447	(CPU_FTR_COMMON | \
359b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
3607c03d653SBenjamin Herrenschmidt 	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
361b8b572e1SStephen Rothwell 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
362b8b572e1SStephen Rothwell #define CPU_FTRS_7447A	(CPU_FTR_COMMON | \
363b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
3647c03d653SBenjamin Herrenschmidt 	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
365b8b572e1SStephen Rothwell 	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
366b8b572e1SStephen Rothwell #define CPU_FTRS_7448	(CPU_FTR_COMMON | \
367b8b572e1SStephen Rothwell 	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
3687c03d653SBenjamin Herrenschmidt 	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
369b8b572e1SStephen Rothwell 	    CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
370385e89d5SChristophe Leroy #define CPU_FTRS_82XX	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_NOEXECUTE)
371b8b572e1SStephen Rothwell #define CPU_FTRS_G2_LE	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
372c0d64cf9SPaul Mackerras 	    CPU_FTR_MAYBE_CAN_NAP)
373b8b572e1SStephen Rothwell #define CPU_FTRS_E300	(CPU_FTR_MAYBE_CAN_DOZE | \
374c0d64cf9SPaul Mackerras 	    CPU_FTR_MAYBE_CAN_NAP | \
375385e89d5SChristophe Leroy 	    CPU_FTR_COMMON  | CPU_FTR_NOEXECUTE)
376b8b572e1SStephen Rothwell #define CPU_FTRS_E300C2	(CPU_FTR_MAYBE_CAN_DOZE | \
377c0d64cf9SPaul Mackerras 	    CPU_FTR_MAYBE_CAN_NAP | \
378385e89d5SChristophe Leroy 	    CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE  | CPU_FTR_NOEXECUTE)
379c0d64cf9SPaul Mackerras #define CPU_FTRS_CLASSIC32	(CPU_FTR_COMMON)
380c0d64cf9SPaul Mackerras #define CPU_FTRS_8XX	(CPU_FTR_NOEXECUTE)
381c0d64cf9SPaul Mackerras #define CPU_FTRS_40X	(CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
382c0d64cf9SPaul Mackerras #define CPU_FTRS_44X	(CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
383c0d64cf9SPaul Mackerras #define CPU_FTRS_440x6	(CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
3846d2170beSBenjamin Herrenschmidt 	    CPU_FTR_INDEXED_DCR)
385e7f75ad0SDave Kleikamp #define CPU_FTRS_47X	(CPU_FTRS_440x6)
386c0d64cf9SPaul Mackerras #define CPU_FTRS_E200	(CPU_FTR_SPE_COMP | \
387b8b572e1SStephen Rothwell 	    CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
388e0291f1dSChristophe Leroy 	    CPU_FTR_NOEXECUTE | \
38952b066faSScott Wood 	    CPU_FTR_DEBUG_LVL_EXC)
390c0d64cf9SPaul Mackerras #define CPU_FTRS_E500	(CPU_FTR_MAYBE_CAN_DOZE | \
3918309ce72SBenjamin Herrenschmidt 	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
3928309ce72SBenjamin Herrenschmidt 	    CPU_FTR_NOEXECUTE)
393c0d64cf9SPaul Mackerras #define CPU_FTRS_E500_2	(CPU_FTR_MAYBE_CAN_DOZE | \
3947c03d653SBenjamin Herrenschmidt 	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
3958309ce72SBenjamin Herrenschmidt 	    CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
396c0d64cf9SPaul Mackerras #define CPU_FTRS_E500MC	(CPU_FTR_NODSISRALIGN | \
397dd0efb3fSPaul Mackerras 	    CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
39873196cd3SScott Wood 	    CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
399d52459caSScott Wood /*
400d52459caSScott Wood  * e5500/e6500 erratum A-006958 is a timebase bug that can use the
401d52459caSScott Wood  * same workaround as CPU_FTR_CELL_TB_BUG.
402d52459caSScott Wood  */
403c0d64cf9SPaul Mackerras #define CPU_FTRS_E5500	(CPU_FTR_NODSISRALIGN | \
404dd0efb3fSPaul Mackerras 	    CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
405d36b4c4fSKumar Gala 	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
406d52459caSScott Wood 	    CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_CELL_TB_BUG)
407c0d64cf9SPaul Mackerras #define CPU_FTRS_E6500	(CPU_FTR_NODSISRALIGN | \
408dd0efb3fSPaul Mackerras 	    CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
40910241842SKumar Gala 	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
410d52459caSScott Wood 	    CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_ALTIVEC_COMP | \
411e16c8765SAndy Fleming 	    CPU_FTR_CELL_TB_BUG | CPU_FTR_SMT)
412b8b572e1SStephen Rothwell 
413b8b572e1SStephen Rothwell /* 64-bit CPUs */
414c0d64cf9SPaul Mackerras #define CPU_FTRS_PPC970	(CPU_FTR_LWSYNC | \
4153735eb85SNicholas Piggin 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
4162a929436SMark Nelson 	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
417969391c5SPaul Mackerras 	    CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \
41882a9f16aSMichael Neuling 	    CPU_FTR_HVMODE | CPU_FTR_DABRX)
419c0d64cf9SPaul Mackerras #define CPU_FTRS_POWER5	(CPU_FTR_LWSYNC | \
4207c03d653SBenjamin Herrenschmidt 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
421b8b572e1SStephen Rothwell 	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
42244ae3ab3SMatt Evans 	    CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \
42382a9f16aSMichael Neuling 	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_DABRX)
424c0d64cf9SPaul Mackerras #define CPU_FTRS_POWER6 (CPU_FTR_LWSYNC | \
4257c03d653SBenjamin Herrenschmidt 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
426b8b572e1SStephen Rothwell 	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
42744ae3ab3SMatt Evans 	    CPU_FTR_COHERENT_ICACHE | \
428b8b572e1SStephen Rothwell 	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
429f89451fbSAnton Blanchard 	    CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
43082a9f16aSMichael Neuling 	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR | \
43182a9f16aSMichael Neuling 	    CPU_FTR_DABRX)
432c0d64cf9SPaul Mackerras #define CPU_FTRS_POWER7 (CPU_FTR_LWSYNC | \
433969391c5SPaul Mackerras 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
434b8b572e1SStephen Rothwell 	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
43544ae3ab3SMatt Evans 	    CPU_FTR_COHERENT_ICACHE | \
436b8b572e1SStephen Rothwell 	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
43712564485SShawn Anastasio 	    CPU_FTR_DSCR | CPU_FTR_SAO  | CPU_FTR_ASYM_SMT | \
438851d2e2fSTseng-Hui (Frank) Lin 	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
439c1807e3fSMichael Ellerman 	    CPU_FTR_CFAR | CPU_FTR_HVMODE | \
440a24204c3SAneesh Kumar K.V 	    CPU_FTR_VMX_COPY | CPU_FTR_HAS_PPR | CPU_FTR_DABRX )
441c0d64cf9SPaul Mackerras #define CPU_FTRS_POWER8 (CPU_FTR_LWSYNC | \
44271e18497SMichael Neuling 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
44371e18497SMichael Neuling 	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
44471e18497SMichael Neuling 	    CPU_FTR_COHERENT_ICACHE | \
44571e18497SMichael Neuling 	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
44612564485SShawn Anastasio 	    CPU_FTR_DSCR | CPU_FTR_SAO  | \
44771e18497SMichael Neuling 	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
448c1807e3fSMichael Ellerman 	    CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
4491de2bd4eSMichael Ellerman 	    CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \
450a24204c3SAneesh Kumar K.V 	    CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP )
45168f2f0d4SMichael Ellerman #define CPU_FTRS_POWER8E (CPU_FTRS_POWER8 | CPU_FTR_PMAO_BUG)
452c0d64cf9SPaul Mackerras #define CPU_FTRS_POWER9 (CPU_FTR_LWSYNC | \
453c3ab300eSMichael Neuling 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
454c3ab300eSMichael Neuling 	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
455c3ab300eSMichael Neuling 	    CPU_FTR_COHERENT_ICACHE | \
456c3ab300eSMichael Neuling 	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
45712564485SShawn Anastasio 	    CPU_FTR_DSCR | CPU_FTR_SAO  | \
458c3ab300eSMichael Neuling 	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
4592384d2d7SNicholas Piggin 	    CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
46096541531SMichael Neuling 	    CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_ARCH_207S | \
461a24204c3SAneesh Kumar K.V 	    CPU_FTR_TM_COMP | CPU_FTR_ARCH_300 | CPU_FTR_P9_TLBIE_STQ_BUG | \
462a24204c3SAneesh Kumar K.V 	    CPU_FTR_P9_TLBIE_ERAT_BUG | CPU_FTR_P9_TIDR)
463736bcdd3SJordan Niethe #define CPU_FTRS_POWER9_DD2_0 (CPU_FTRS_POWER9 | CPU_FTR_P9_RADIX_PREFETCH_BUG)
464736bcdd3SJordan Niethe #define CPU_FTRS_POWER9_DD2_1 (CPU_FTRS_POWER9 | \
465736bcdd3SJordan Niethe 			       CPU_FTR_P9_RADIX_PREFETCH_BUG | \
466736bcdd3SJordan Niethe 			       CPU_FTR_POWER9_DD2_1)
4673a52f601SNicholas Piggin #define CPU_FTRS_POWER9_DD2_2 (CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD2_1 | \
4683a52f601SNicholas Piggin 			       CPU_FTR_P9_TM_HV_ASSIST | \
469b5af4f27SPaul Mackerras 			       CPU_FTR_P9_TM_XER_SO_BUG)
470a3ea40d5SAlistair Popple #define CPU_FTRS_POWER10 (CPU_FTR_LWSYNC | \
471a3ea40d5SAlistair Popple 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
472a3ea40d5SAlistair Popple 	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
473a3ea40d5SAlistair Popple 	    CPU_FTR_COHERENT_ICACHE | \
474a3ea40d5SAlistair Popple 	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
47512564485SShawn Anastasio 	    CPU_FTR_DSCR | CPU_FTR_SAO  | \
476a3ea40d5SAlistair Popple 	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
477a3ea40d5SAlistair Popple 	    CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
478a3ea40d5SAlistair Popple 	    CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_ARCH_207S | \
479ec613a57SJordan Niethe 	    CPU_FTR_ARCH_300 | CPU_FTR_ARCH_31 | \
480dc1cedcaSRavi Bangoria 	    CPU_FTR_DAWR | CPU_FTR_DAWR1)
481c0d64cf9SPaul Mackerras #define CPU_FTRS_CELL	(CPU_FTR_LWSYNC | \
4827c03d653SBenjamin Herrenschmidt 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
483b8b572e1SStephen Rothwell 	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
48444ae3ab3SMatt Evans 	    CPU_FTR_PAUSE_ZERO  | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
48582a9f16aSMichael Neuling 	    CPU_FTR_UNALIGNED_LD_STD | CPU_FTR_DABRX)
486c0d64cf9SPaul Mackerras #define CPU_FTRS_PA6T (CPU_FTR_LWSYNC | \
48744ae3ab3SMatt Evans 	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \
48882a9f16aSMichael Neuling 	    CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_DABRX)
489c0d64cf9SPaul Mackerras #define CPU_FTRS_COMPATIBLE	(CPU_FTR_PPCAS_ARCH_V2)
490b8b572e1SStephen Rothwell 
491*8d1eeabfSChristophe Leroy #ifdef CONFIG_PPC64
49211ed0db9SKumar Gala #ifdef CONFIG_PPC_BOOK3E
49390029640SMichael Ellerman #define CPU_FTRS_POSSIBLE	(CPU_FTRS_E6500 | CPU_FTRS_E5500)
49411ed0db9SKumar Gala #else
495db5ae1c1SNicholas Piggin #ifdef CONFIG_CPU_LITTLE_ENDIAN
496db5ae1c1SNicholas Piggin #define CPU_FTRS_POSSIBLE	\
497db5ae1c1SNicholas Piggin 	    (CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | CPU_FTRS_POWER8 | \
498e11b64b1SJoel Stanley 	     CPU_FTR_ALTIVEC_COMP | CPU_FTR_VSX_COMP | CPU_FTRS_POWER9 | \
499a3ea40d5SAlistair Popple 	     CPU_FTRS_POWER9_DD2_1 | CPU_FTRS_POWER9_DD2_2 | CPU_FTRS_POWER10)
500db5ae1c1SNicholas Piggin #else
501b8b572e1SStephen Rothwell #define CPU_FTRS_POSSIBLE	\
502471d7ff8SNicholas Piggin 	    (CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | \
503468a3302SMichael Ellerman 	     CPU_FTRS_POWER6 | CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | \
504e11b64b1SJoel Stanley 	     CPU_FTRS_POWER8 | CPU_FTRS_CELL | CPU_FTRS_PA6T | \
505e11b64b1SJoel Stanley 	     CPU_FTR_VSX_COMP | CPU_FTR_ALTIVEC_COMP | CPU_FTRS_POWER9 | \
506a3ea40d5SAlistair Popple 	     CPU_FTRS_POWER9_DD2_1 | CPU_FTRS_POWER9_DD2_2 | CPU_FTRS_POWER10)
507db5ae1c1SNicholas Piggin #endif /* CONFIG_CPU_LITTLE_ENDIAN */
50811ed0db9SKumar Gala #endif
509b8b572e1SStephen Rothwell #else
510b8b572e1SStephen Rothwell enum {
511b8b572e1SStephen Rothwell 	CPU_FTRS_POSSIBLE =
5128b14e1dfSChristophe Leroy #ifdef CONFIG_PPC_BOOK3S_32
5138b14e1dfSChristophe Leroy 	    CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
514b8b572e1SStephen Rothwell 	    CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
515b8b572e1SStephen Rothwell 	    CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
516b8b572e1SStephen Rothwell 	    CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
517b8b572e1SStephen Rothwell 	    CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
518b8b572e1SStephen Rothwell 	    CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
519b8b572e1SStephen Rothwell 	    CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
520b8b572e1SStephen Rothwell 	    CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
521b8b572e1SStephen Rothwell 	    CPU_FTRS_CLASSIC32 |
522b8b572e1SStephen Rothwell #endif
523968159c0SChristophe Leroy #ifdef CONFIG_PPC_8xx
524b8b572e1SStephen Rothwell 	    CPU_FTRS_8XX |
525b8b572e1SStephen Rothwell #endif
526b8b572e1SStephen Rothwell #ifdef CONFIG_40x
527b8b572e1SStephen Rothwell 	    CPU_FTRS_40X |
528b8b572e1SStephen Rothwell #endif
529b8b572e1SStephen Rothwell #ifdef CONFIG_44x
5306d2170beSBenjamin Herrenschmidt 	    CPU_FTRS_44X | CPU_FTRS_440x6 |
531b8b572e1SStephen Rothwell #endif
532e7f75ad0SDave Kleikamp #ifdef CONFIG_PPC_47x
533c48d0dbaSDave Kleikamp 	    CPU_FTRS_47X | CPU_FTR_476_DD2 |
534e7f75ad0SDave Kleikamp #endif
535b8b572e1SStephen Rothwell #ifdef CONFIG_E200
536b8b572e1SStephen Rothwell 	    CPU_FTRS_E200 |
537b8b572e1SStephen Rothwell #endif
538b8b572e1SStephen Rothwell #ifdef CONFIG_E500
53906aae867SScott Wood 	    CPU_FTRS_E500 | CPU_FTRS_E500_2 |
54006aae867SScott Wood #endif
54106aae867SScott Wood #ifdef CONFIG_PPC_E500MC
54206aae867SScott Wood 	    CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 |
543b8b572e1SStephen Rothwell #endif
544b8b572e1SStephen Rothwell 	    0,
545b8b572e1SStephen Rothwell };
546b8b572e1SStephen Rothwell #endif /* __powerpc64__ */
547b8b572e1SStephen Rothwell 
548*8d1eeabfSChristophe Leroy #ifdef CONFIG_PPC64
54911ed0db9SKumar Gala #ifdef CONFIG_PPC_BOOK3E
55090029640SMichael Ellerman #define CPU_FTRS_ALWAYS		(CPU_FTRS_E6500 & CPU_FTRS_E5500)
55111ed0db9SKumar Gala #else
55281b654c2SMichael Ellerman 
55381b654c2SMichael Ellerman #ifdef CONFIG_PPC_DT_CPU_FTRS
55481b654c2SMichael Ellerman #define CPU_FTRS_DT_CPU_BASE			\
55581b654c2SMichael Ellerman 	(CPU_FTR_LWSYNC |			\
55681b654c2SMichael Ellerman 	 CPU_FTR_FPU_UNAVAILABLE |		\
55781b654c2SMichael Ellerman 	 CPU_FTR_NODSISRALIGN |			\
55881b654c2SMichael Ellerman 	 CPU_FTR_NOEXECUTE |			\
55981b654c2SMichael Ellerman 	 CPU_FTR_COHERENT_ICACHE |		\
56081b654c2SMichael Ellerman 	 CPU_FTR_STCX_CHECKS_ADDRESS |		\
56181b654c2SMichael Ellerman 	 CPU_FTR_POPCNTB | CPU_FTR_POPCNTD |	\
56281b654c2SMichael Ellerman 	 CPU_FTR_DAWR |				\
56381b654c2SMichael Ellerman 	 CPU_FTR_ARCH_206 |			\
56481b654c2SMichael Ellerman 	 CPU_FTR_ARCH_207S)
56581b654c2SMichael Ellerman #else
56681b654c2SMichael Ellerman #define CPU_FTRS_DT_CPU_BASE	(~0ul)
56781b654c2SMichael Ellerman #endif
56881b654c2SMichael Ellerman 
569db5ae1c1SNicholas Piggin #ifdef CONFIG_CPU_LITTLE_ENDIAN
570db5ae1c1SNicholas Piggin #define CPU_FTRS_ALWAYS \
571db5ae1c1SNicholas Piggin 	    (CPU_FTRS_POSSIBLE & ~CPU_FTR_HVMODE & CPU_FTRS_POWER7 & \
572ce57c661SMichael Ellerman 	     CPU_FTRS_POWER8E & CPU_FTRS_POWER8 & CPU_FTRS_POWER9 & \
573ce57c661SMichael Ellerman 	     CPU_FTRS_POWER9_DD2_1 & CPU_FTRS_DT_CPU_BASE)
574db5ae1c1SNicholas Piggin #else
575b8b572e1SStephen Rothwell #define CPU_FTRS_ALWAYS		\
576471d7ff8SNicholas Piggin 	    (CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & \
577468a3302SMichael Ellerman 	     CPU_FTRS_POWER6 & CPU_FTRS_POWER7 & CPU_FTRS_CELL & \
5783609e09fSMichael Ellerman 	     CPU_FTRS_PA6T & CPU_FTRS_POWER8 & CPU_FTRS_POWER8E & \
579ce57c661SMichael Ellerman 	     ~CPU_FTR_HVMODE & CPU_FTRS_POSSIBLE & CPU_FTRS_POWER9 & \
580ce57c661SMichael Ellerman 	     CPU_FTRS_POWER9_DD2_1 & CPU_FTRS_DT_CPU_BASE)
581db5ae1c1SNicholas Piggin #endif /* CONFIG_CPU_LITTLE_ENDIAN */
58211ed0db9SKumar Gala #endif
583b8b572e1SStephen Rothwell #else
584b8b572e1SStephen Rothwell enum {
585b8b572e1SStephen Rothwell 	CPU_FTRS_ALWAYS =
5868b14e1dfSChristophe Leroy #ifdef CONFIG_PPC_BOOK3S_32
58712c3f1fdSChristophe Leroy 	    CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
588b8b572e1SStephen Rothwell 	    CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
589b8b572e1SStephen Rothwell 	    CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
590b8b572e1SStephen Rothwell 	    CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
591b8b572e1SStephen Rothwell 	    CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
592b8b572e1SStephen Rothwell 	    CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
593b8b572e1SStephen Rothwell 	    CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
594b8b572e1SStephen Rothwell 	    CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
595b8b572e1SStephen Rothwell 	    CPU_FTRS_CLASSIC32 &
596b8b572e1SStephen Rothwell #endif
597968159c0SChristophe Leroy #ifdef CONFIG_PPC_8xx
598b8b572e1SStephen Rothwell 	    CPU_FTRS_8XX &
599b8b572e1SStephen Rothwell #endif
600b8b572e1SStephen Rothwell #ifdef CONFIG_40x
601b8b572e1SStephen Rothwell 	    CPU_FTRS_40X &
602b8b572e1SStephen Rothwell #endif
603b8b572e1SStephen Rothwell #ifdef CONFIG_44x
6046d2170beSBenjamin Herrenschmidt 	    CPU_FTRS_44X & CPU_FTRS_440x6 &
605b8b572e1SStephen Rothwell #endif
606b8b572e1SStephen Rothwell #ifdef CONFIG_E200
607b8b572e1SStephen Rothwell 	    CPU_FTRS_E200 &
608b8b572e1SStephen Rothwell #endif
609b8b572e1SStephen Rothwell #ifdef CONFIG_E500
61006aae867SScott Wood 	    CPU_FTRS_E500 & CPU_FTRS_E500_2 &
61106aae867SScott Wood #endif
61206aae867SScott Wood #ifdef CONFIG_PPC_E500MC
61306aae867SScott Wood 	    CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 &
614b8b572e1SStephen Rothwell #endif
61573196cd3SScott Wood 	    ~CPU_FTR_EMB_HV &	/* can be removed at runtime */
616b8b572e1SStephen Rothwell 	    CPU_FTRS_POSSIBLE,
617b8b572e1SStephen Rothwell };
618b8b572e1SStephen Rothwell #endif /* __powerpc64__ */
619b8b572e1SStephen Rothwell 
620a6ba44e8SRavi Bangoria /*
621a6ba44e8SRavi Bangoria  * Maximum number of hw breakpoint supported on powerpc. Number of
622deb2bd9bSRavi Bangoria  * breakpoints supported by actual hw might be less than this, which
623deb2bd9bSRavi Bangoria  * is decided at run time in nr_wp_slots().
624a6ba44e8SRavi Bangoria  */
625deb2bd9bSRavi Bangoria #define HBP_NUM_MAX	2
6265aae8a53SK.Prasad 
627b8b572e1SStephen Rothwell #endif /* !__ASSEMBLY__ */
628b8b572e1SStephen Rothwell 
629b8b572e1SStephen Rothwell #endif /* __ASM_POWERPC_CPUTABLE_H */
630