1b8b572e1SStephen Rothwell #ifndef __ASM_POWERPC_CPUTABLE_H 2b8b572e1SStephen Rothwell #define __ASM_POWERPC_CPUTABLE_H 3b8b572e1SStephen Rothwell 4b8b572e1SStephen Rothwell 5b8b572e1SStephen Rothwell #include <asm/asm-compat.h> 6b8b572e1SStephen Rothwell #include <asm/feature-fixups.h> 7c3617f72SDavid Howells #include <uapi/asm/cputable.h> 8b8b572e1SStephen Rothwell 9b8b572e1SStephen Rothwell #ifndef __ASSEMBLY__ 10b8b572e1SStephen Rothwell 11b8b572e1SStephen Rothwell /* This structure can grow, it's real size is used by head.S code 12b8b572e1SStephen Rothwell * via the mkdefs mechanism. 13b8b572e1SStephen Rothwell */ 14b8b572e1SStephen Rothwell struct cpu_spec; 15b8b572e1SStephen Rothwell 16b8b572e1SStephen Rothwell typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec); 17b8b572e1SStephen Rothwell typedef void (*cpu_restore_t)(void); 18b8b572e1SStephen Rothwell 19b8b572e1SStephen Rothwell enum powerpc_oprofile_type { 20b8b572e1SStephen Rothwell PPC_OPROFILE_INVALID = 0, 21b8b572e1SStephen Rothwell PPC_OPROFILE_RS64 = 1, 22b8b572e1SStephen Rothwell PPC_OPROFILE_POWER4 = 2, 23b8b572e1SStephen Rothwell PPC_OPROFILE_G4 = 3, 24b8b572e1SStephen Rothwell PPC_OPROFILE_FSL_EMB = 4, 25b8b572e1SStephen Rothwell PPC_OPROFILE_CELL = 5, 26b8b572e1SStephen Rothwell PPC_OPROFILE_PA6T = 6, 27b8b572e1SStephen Rothwell }; 28b8b572e1SStephen Rothwell 29b8b572e1SStephen Rothwell enum powerpc_pmc_type { 30b8b572e1SStephen Rothwell PPC_PMC_DEFAULT = 0, 31b8b572e1SStephen Rothwell PPC_PMC_IBM = 1, 32b8b572e1SStephen Rothwell PPC_PMC_PA6T = 2, 33b950bdd0SBenjamin Herrenschmidt PPC_PMC_G4 = 3, 34b8b572e1SStephen Rothwell }; 35b8b572e1SStephen Rothwell 36b8b572e1SStephen Rothwell struct pt_regs; 37b8b572e1SStephen Rothwell 38b8b572e1SStephen Rothwell extern int machine_check_generic(struct pt_regs *regs); 39b8b572e1SStephen Rothwell extern int machine_check_4xx(struct pt_regs *regs); 40b8b572e1SStephen Rothwell extern int machine_check_440A(struct pt_regs *regs); 41fe04b112SScott Wood extern int machine_check_e500mc(struct pt_regs *regs); 42b8b572e1SStephen Rothwell extern int machine_check_e500(struct pt_regs *regs); 43b8b572e1SStephen Rothwell extern int machine_check_e200(struct pt_regs *regs); 44fc5e7097SDave Kleikamp extern int machine_check_47x(struct pt_regs *regs); 45b8b572e1SStephen Rothwell 46b8b572e1SStephen Rothwell /* NOTE WELL: Update identify_cpu() if fields are added or removed! */ 47b8b572e1SStephen Rothwell struct cpu_spec { 48b8b572e1SStephen Rothwell /* CPU is matched via (PVR & pvr_mask) == pvr_value */ 49b8b572e1SStephen Rothwell unsigned int pvr_mask; 50b8b572e1SStephen Rothwell unsigned int pvr_value; 51b8b572e1SStephen Rothwell 52b8b572e1SStephen Rothwell char *cpu_name; 53b8b572e1SStephen Rothwell unsigned long cpu_features; /* Kernel features */ 54b8b572e1SStephen Rothwell unsigned int cpu_user_features; /* Userland features */ 552171364dSMichael Neuling unsigned int cpu_user_features2; /* Userland features v2 */ 567c03d653SBenjamin Herrenschmidt unsigned int mmu_features; /* MMU features */ 57b8b572e1SStephen Rothwell 58b8b572e1SStephen Rothwell /* cache line sizes */ 59b8b572e1SStephen Rothwell unsigned int icache_bsize; 60b8b572e1SStephen Rothwell unsigned int dcache_bsize; 61b8b572e1SStephen Rothwell 62b8b572e1SStephen Rothwell /* number of performance monitor counters */ 63b8b572e1SStephen Rothwell unsigned int num_pmcs; 64b8b572e1SStephen Rothwell enum powerpc_pmc_type pmc_type; 65b8b572e1SStephen Rothwell 66b8b572e1SStephen Rothwell /* this is called to initialize various CPU bits like L1 cache, 67b8b572e1SStephen Rothwell * BHT, SPD, etc... from head.S before branching to identify_machine 68b8b572e1SStephen Rothwell */ 69b8b572e1SStephen Rothwell cpu_setup_t cpu_setup; 70b8b572e1SStephen Rothwell /* Used to restore cpu setup on secondary processors and at resume */ 71b8b572e1SStephen Rothwell cpu_restore_t cpu_restore; 72b8b572e1SStephen Rothwell 73b8b572e1SStephen Rothwell /* Used by oprofile userspace to select the right counters */ 74b8b572e1SStephen Rothwell char *oprofile_cpu_type; 75b8b572e1SStephen Rothwell 76b8b572e1SStephen Rothwell /* Processor specific oprofile operations */ 77b8b572e1SStephen Rothwell enum powerpc_oprofile_type oprofile_type; 78b8b572e1SStephen Rothwell 79b8b572e1SStephen Rothwell /* Bit locations inside the mmcra change */ 80b8b572e1SStephen Rothwell unsigned long oprofile_mmcra_sihv; 81b8b572e1SStephen Rothwell unsigned long oprofile_mmcra_sipr; 82b8b572e1SStephen Rothwell 83b8b572e1SStephen Rothwell /* Bits to clear during an oprofile exception */ 84b8b572e1SStephen Rothwell unsigned long oprofile_mmcra_clear; 85b8b572e1SStephen Rothwell 86b8b572e1SStephen Rothwell /* Name of processor class, for the ELF AT_PLATFORM entry */ 87b8b572e1SStephen Rothwell char *platform; 88b8b572e1SStephen Rothwell 89b8b572e1SStephen Rothwell /* Processor specific machine check handling. Return negative 90b8b572e1SStephen Rothwell * if the error is fatal, 1 if it was fully recovered and 0 to 91b8b572e1SStephen Rothwell * pass up (not CPU originated) */ 92b8b572e1SStephen Rothwell int (*machine_check)(struct pt_regs *regs); 934c703416SMahesh Salgaonkar 944c703416SMahesh Salgaonkar /* 954c703416SMahesh Salgaonkar * Processor specific early machine check handler which is 964c703416SMahesh Salgaonkar * called in real mode to handle SLB and TLB errors. 974c703416SMahesh Salgaonkar */ 984c703416SMahesh Salgaonkar long (*machine_check_early)(struct pt_regs *regs); 994c703416SMahesh Salgaonkar 100*04407050SMahesh Salgaonkar /* 101*04407050SMahesh Salgaonkar * Processor specific routine to flush tlbs. 102*04407050SMahesh Salgaonkar */ 103*04407050SMahesh Salgaonkar void (*flush_tlb)(unsigned long inval_selector); 104*04407050SMahesh Salgaonkar 105b8b572e1SStephen Rothwell }; 106b8b572e1SStephen Rothwell 107b8b572e1SStephen Rothwell extern struct cpu_spec *cur_cpu_spec; 108b8b572e1SStephen Rothwell 109b8b572e1SStephen Rothwell extern unsigned int __start___ftr_fixup, __stop___ftr_fixup; 110b8b572e1SStephen Rothwell 111b8b572e1SStephen Rothwell extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr); 112b8b572e1SStephen Rothwell extern void do_feature_fixups(unsigned long value, void *fixup_start, 113b8b572e1SStephen Rothwell void *fixup_end); 114b8b572e1SStephen Rothwell 115b8b572e1SStephen Rothwell extern const char *powerpc_base_platform; 116b8b572e1SStephen Rothwell 117b8b572e1SStephen Rothwell #endif /* __ASSEMBLY__ */ 118b8b572e1SStephen Rothwell 119b8b572e1SStephen Rothwell /* CPU kernel features */ 120b8b572e1SStephen Rothwell 121b8b572e1SStephen Rothwell /* Retain the 32b definitions all use bottom half of word */ 122cde4d494SMichael Neuling #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x00000001) 123cde4d494SMichael Neuling #define CPU_FTR_L2CR ASM_CONST(0x00000002) 124cde4d494SMichael Neuling #define CPU_FTR_SPEC7450 ASM_CONST(0x00000004) 125cde4d494SMichael Neuling #define CPU_FTR_ALTIVEC ASM_CONST(0x00000008) 126cde4d494SMichael Neuling #define CPU_FTR_TAU ASM_CONST(0x00000010) 127cde4d494SMichael Neuling #define CPU_FTR_CAN_DOZE ASM_CONST(0x00000020) 128cde4d494SMichael Neuling #define CPU_FTR_USE_TB ASM_CONST(0x00000040) 129cde4d494SMichael Neuling #define CPU_FTR_L2CSR ASM_CONST(0x00000080) 130cde4d494SMichael Neuling #define CPU_FTR_601 ASM_CONST(0x00000100) 131cde4d494SMichael Neuling #define CPU_FTR_DBELL ASM_CONST(0x00000200) 132cde4d494SMichael Neuling #define CPU_FTR_CAN_NAP ASM_CONST(0x00000400) 133cde4d494SMichael Neuling #define CPU_FTR_L3CR ASM_CONST(0x00000800) 134cde4d494SMichael Neuling #define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x00001000) 135cde4d494SMichael Neuling #define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x00002000) 136cde4d494SMichael Neuling #define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x00004000) 137cde4d494SMichael Neuling #define CPU_FTR_NO_DPM ASM_CONST(0x00008000) 138cde4d494SMichael Neuling #define CPU_FTR_476_DD2 ASM_CONST(0x00010000) 139cde4d494SMichael Neuling #define CPU_FTR_NEED_COHERENT ASM_CONST(0x00020000) 140cde4d494SMichael Neuling #define CPU_FTR_NO_BTIC ASM_CONST(0x00040000) 141cde4d494SMichael Neuling #define CPU_FTR_DEBUG_LVL_EXC ASM_CONST(0x00080000) 142cde4d494SMichael Neuling #define CPU_FTR_NODSISRALIGN ASM_CONST(0x00100000) 143cde4d494SMichael Neuling #define CPU_FTR_PPC_LE ASM_CONST(0x00200000) 144cde4d494SMichael Neuling #define CPU_FTR_REAL_LE ASM_CONST(0x00400000) 145cde4d494SMichael Neuling #define CPU_FTR_FPU_UNAVAILABLE ASM_CONST(0x00800000) 146cde4d494SMichael Neuling #define CPU_FTR_UNIFIED_ID_CACHE ASM_CONST(0x01000000) 147cde4d494SMichael Neuling #define CPU_FTR_SPE ASM_CONST(0x02000000) 148cde4d494SMichael Neuling #define CPU_FTR_NEED_PAIRED_STWCX ASM_CONST(0x04000000) 149cde4d494SMichael Neuling #define CPU_FTR_LWSYNC ASM_CONST(0x08000000) 150cde4d494SMichael Neuling #define CPU_FTR_NOEXECUTE ASM_CONST(0x10000000) 151cde4d494SMichael Neuling #define CPU_FTR_INDEXED_DCR ASM_CONST(0x20000000) 152cde4d494SMichael Neuling #define CPU_FTR_EMB_HV ASM_CONST(0x40000000) 153b8b572e1SStephen Rothwell 154b8b572e1SStephen Rothwell /* 155b8b572e1SStephen Rothwell * Add the 64-bit processor unique features in the top half of the word; 156b8b572e1SStephen Rothwell * on 32-bit, make the names available but defined to be 0. 157b8b572e1SStephen Rothwell */ 158b8b572e1SStephen Rothwell #ifdef __powerpc64__ 159b8b572e1SStephen Rothwell #define LONG_ASM_CONST(x) ASM_CONST(x) 160b8b572e1SStephen Rothwell #else 161b8b572e1SStephen Rothwell #define LONG_ASM_CONST(x) 0 162b8b572e1SStephen Rothwell #endif 163b8b572e1SStephen Rothwell 1641580b3b8SMichael Neuling #define CPU_FTR_HVMODE LONG_ASM_CONST(0x0000000100000000) 1651580b3b8SMichael Neuling #define CPU_FTR_ARCH_201 LONG_ASM_CONST(0x0000000200000000) 1661580b3b8SMichael Neuling #define CPU_FTR_ARCH_206 LONG_ASM_CONST(0x0000000400000000) 1671de2bd4eSMichael Ellerman #define CPU_FTR_ARCH_207S LONG_ASM_CONST(0x0000000800000000) 1681580b3b8SMichael Neuling #define CPU_FTR_IABR LONG_ASM_CONST(0x0000001000000000) 1691580b3b8SMichael Neuling #define CPU_FTR_MMCRA LONG_ASM_CONST(0x0000002000000000) 1701580b3b8SMichael Neuling #define CPU_FTR_CTRL LONG_ASM_CONST(0x0000004000000000) 1711580b3b8SMichael Neuling #define CPU_FTR_SMT LONG_ASM_CONST(0x0000008000000000) 1721580b3b8SMichael Neuling #define CPU_FTR_PAUSE_ZERO LONG_ASM_CONST(0x0000010000000000) 1731580b3b8SMichael Neuling #define CPU_FTR_PURR LONG_ASM_CONST(0x0000020000000000) 1741580b3b8SMichael Neuling #define CPU_FTR_CELL_TB_BUG LONG_ASM_CONST(0x0000040000000000) 1751580b3b8SMichael Neuling #define CPU_FTR_SPURR LONG_ASM_CONST(0x0000080000000000) 1761580b3b8SMichael Neuling #define CPU_FTR_DSCR LONG_ASM_CONST(0x0000100000000000) 1771580b3b8SMichael Neuling #define CPU_FTR_VSX LONG_ASM_CONST(0x0000200000000000) 1781580b3b8SMichael Neuling #define CPU_FTR_SAO LONG_ASM_CONST(0x0000400000000000) 1791580b3b8SMichael Neuling #define CPU_FTR_CP_USE_DCBTZ LONG_ASM_CONST(0x0000800000000000) 1801580b3b8SMichael Neuling #define CPU_FTR_UNALIGNED_LD_STD LONG_ASM_CONST(0x0001000000000000) 1811580b3b8SMichael Neuling #define CPU_FTR_ASYM_SMT LONG_ASM_CONST(0x0002000000000000) 1821580b3b8SMichael Neuling #define CPU_FTR_STCX_CHECKS_ADDRESS LONG_ASM_CONST(0x0004000000000000) 1831580b3b8SMichael Neuling #define CPU_FTR_POPCNTB LONG_ASM_CONST(0x0008000000000000) 1841580b3b8SMichael Neuling #define CPU_FTR_POPCNTD LONG_ASM_CONST(0x0010000000000000) 1851580b3b8SMichael Neuling #define CPU_FTR_ICSWX LONG_ASM_CONST(0x0020000000000000) 1861580b3b8SMichael Neuling #define CPU_FTR_VMX_COPY LONG_ASM_CONST(0x0040000000000000) 1871580b3b8SMichael Neuling #define CPU_FTR_TM LONG_ASM_CONST(0x0080000000000000) 1881de2bd4eSMichael Ellerman #define CPU_FTR_CFAR LONG_ASM_CONST(0x0100000000000000) 1891580b3b8SMichael Neuling #define CPU_FTR_HAS_PPR LONG_ASM_CONST(0x0200000000000000) 19079879c17SMichael Neuling #define CPU_FTR_DAWR LONG_ASM_CONST(0x0400000000000000) 19182a9f16aSMichael Neuling #define CPU_FTR_DABRX LONG_ASM_CONST(0x0800000000000000) 192b8b572e1SStephen Rothwell 193b8b572e1SStephen Rothwell #ifndef __ASSEMBLY__ 194b8b572e1SStephen Rothwell 19544ae3ab3SMatt Evans #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN) 19644ae3ab3SMatt Evans 19744ae3ab3SMatt Evans #define MMU_FTR_PPCAS_ARCH_V2 (MMU_FTR_SLB | MMU_FTR_TLBIEL | \ 19844ae3ab3SMatt Evans MMU_FTR_16M_PAGE) 199b8b572e1SStephen Rothwell 200b8b572e1SStephen Rothwell /* We only set the altivec features if the kernel was compiled with altivec 201b8b572e1SStephen Rothwell * support 202b8b572e1SStephen Rothwell */ 203b8b572e1SStephen Rothwell #ifdef CONFIG_ALTIVEC 204b8b572e1SStephen Rothwell #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC 205b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC 206b8b572e1SStephen Rothwell #else 207b8b572e1SStephen Rothwell #define CPU_FTR_ALTIVEC_COMP 0 208b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_ALTIVEC_COMP 0 209b8b572e1SStephen Rothwell #endif 210b8b572e1SStephen Rothwell 211b8b572e1SStephen Rothwell /* We only set the VSX features if the kernel was compiled with VSX 212b8b572e1SStephen Rothwell * support 213b8b572e1SStephen Rothwell */ 214b8b572e1SStephen Rothwell #ifdef CONFIG_VSX 215b8b572e1SStephen Rothwell #define CPU_FTR_VSX_COMP CPU_FTR_VSX 216b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX 217b8b572e1SStephen Rothwell #else 218b8b572e1SStephen Rothwell #define CPU_FTR_VSX_COMP 0 219b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_VSX_COMP 0 220b8b572e1SStephen Rothwell #endif 221b8b572e1SStephen Rothwell 222b8b572e1SStephen Rothwell /* We only set the spe features if the kernel was compiled with spe 223b8b572e1SStephen Rothwell * support 224b8b572e1SStephen Rothwell */ 225b8b572e1SStephen Rothwell #ifdef CONFIG_SPE 226b8b572e1SStephen Rothwell #define CPU_FTR_SPE_COMP CPU_FTR_SPE 227b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE 228b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE 229b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE 230b8b572e1SStephen Rothwell #else 231b8b572e1SStephen Rothwell #define CPU_FTR_SPE_COMP 0 232b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_SPE_COMP 0 233b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0 234b8b572e1SStephen Rothwell #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0 235b8b572e1SStephen Rothwell #endif 236b8b572e1SStephen Rothwell 2376a6d541fSMichael Neuling /* We only set the TM feature if the kernel was compiled with TM supprt */ 2386a6d541fSMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 2396a6d541fSMichael Neuling #define CPU_FTR_TM_COMP CPU_FTR_TM 240cbbc6f1bSNishanth Aravamudan #define PPC_FEATURE2_HTM_COMP PPC_FEATURE2_HTM 2416a6d541fSMichael Neuling #else 2426a6d541fSMichael Neuling #define CPU_FTR_TM_COMP 0 243cbbc6f1bSNishanth Aravamudan #define PPC_FEATURE2_HTM_COMP 0 2446a6d541fSMichael Neuling #endif 2456a6d541fSMichael Neuling 246b8b572e1SStephen Rothwell /* We need to mark all pages as being coherent if we're SMP or we have a 247b8b572e1SStephen Rothwell * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II 248b8b572e1SStephen Rothwell * require it for PCI "streaming/prefetch" to work properly. 249c9310920SPiotr Ziecik * This is also required by 52xx family. 250b8b572e1SStephen Rothwell */ 251b8b572e1SStephen Rothwell #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \ 252c9310920SPiotr Ziecik || defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \ 253c9310920SPiotr Ziecik || defined(CONFIG_PPC_MPC52xx) 254b8b572e1SStephen Rothwell #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT 255b8b572e1SStephen Rothwell #else 256b8b572e1SStephen Rothwell #define CPU_FTR_COMMON 0 257b8b572e1SStephen Rothwell #endif 258b8b572e1SStephen Rothwell 259b8b572e1SStephen Rothwell /* The powersave features NAP & DOZE seems to confuse BDI when 260b8b572e1SStephen Rothwell debugging. So if a BDI is used, disable theses 261b8b572e1SStephen Rothwell */ 262b8b572e1SStephen Rothwell #ifndef CONFIG_BDI_SWITCH 263b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE 264b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP 265b8b572e1SStephen Rothwell #else 266b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_DOZE 0 267b8b572e1SStephen Rothwell #define CPU_FTR_MAYBE_CAN_NAP 0 268b8b572e1SStephen Rothwell #endif 269b8b572e1SStephen Rothwell 270b8b572e1SStephen Rothwell #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \ 271b8b572e1SStephen Rothwell !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \ 272b8b572e1SStephen Rothwell !defined(CONFIG_BOOKE)) 273b8b572e1SStephen Rothwell 2747c03d653SBenjamin Herrenschmidt #define CPU_FTRS_PPC601 (CPU_FTR_COMMON | CPU_FTR_601 | \ 275b8b572e1SStephen Rothwell CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE) 276b8b572e1SStephen Rothwell #define CPU_FTRS_603 (CPU_FTR_COMMON | \ 277b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \ 278b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE) 279b8b572e1SStephen Rothwell #define CPU_FTRS_604 (CPU_FTR_COMMON | \ 2807c03d653SBenjamin Herrenschmidt CPU_FTR_USE_TB | CPU_FTR_PPC_LE) 281b8b572e1SStephen Rothwell #define CPU_FTRS_740_NOTAU (CPU_FTR_COMMON | \ 282b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 2837c03d653SBenjamin Herrenschmidt CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE) 284b8b572e1SStephen Rothwell #define CPU_FTRS_740 (CPU_FTR_COMMON | \ 285b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 2867c03d653SBenjamin Herrenschmidt CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \ 287b8b572e1SStephen Rothwell CPU_FTR_PPC_LE) 288b8b572e1SStephen Rothwell #define CPU_FTRS_750 (CPU_FTR_COMMON | \ 289b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 2907c03d653SBenjamin Herrenschmidt CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \ 291b8b572e1SStephen Rothwell CPU_FTR_PPC_LE) 2927c03d653SBenjamin Herrenschmidt #define CPU_FTRS_750CL (CPU_FTRS_750) 293b8b572e1SStephen Rothwell #define CPU_FTRS_750FX1 (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM) 294b8b572e1SStephen Rothwell #define CPU_FTRS_750FX2 (CPU_FTRS_750 | CPU_FTR_NO_DPM) 2957c03d653SBenjamin Herrenschmidt #define CPU_FTRS_750FX (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX) 296b8b572e1SStephen Rothwell #define CPU_FTRS_750GX (CPU_FTRS_750FX) 297b8b572e1SStephen Rothwell #define CPU_FTRS_7400_NOTAU (CPU_FTR_COMMON | \ 298b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 2997c03d653SBenjamin Herrenschmidt CPU_FTR_ALTIVEC_COMP | \ 300b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE) 301b8b572e1SStephen Rothwell #define CPU_FTRS_7400 (CPU_FTR_COMMON | \ 302b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \ 3037c03d653SBenjamin Herrenschmidt CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \ 304b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE) 305b8b572e1SStephen Rothwell #define CPU_FTRS_7450_20 (CPU_FTR_COMMON | \ 306b8b572e1SStephen Rothwell CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3077c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \ 308b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 309b8b572e1SStephen Rothwell #define CPU_FTRS_7450_21 (CPU_FTR_COMMON | \ 310b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 311b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3127c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \ 313b8b572e1SStephen Rothwell CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \ 314b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 315b8b572e1SStephen Rothwell #define CPU_FTRS_7450_23 (CPU_FTR_COMMON | \ 316b8b572e1SStephen Rothwell CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \ 317b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3187c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \ 319b8b572e1SStephen Rothwell CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE) 320b8b572e1SStephen Rothwell #define CPU_FTRS_7455_1 (CPU_FTR_COMMON | \ 321b8b572e1SStephen Rothwell CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \ 322b8b572e1SStephen Rothwell CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \ 3237c03d653SBenjamin Herrenschmidt CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE) 324b8b572e1SStephen Rothwell #define CPU_FTRS_7455_20 (CPU_FTR_COMMON | \ 325b8b572e1SStephen Rothwell CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \ 326b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3277c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \ 328b8b572e1SStephen Rothwell CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \ 3297c03d653SBenjamin Herrenschmidt CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE) 330b8b572e1SStephen Rothwell #define CPU_FTRS_7455 (CPU_FTR_COMMON | \ 331b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 332b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3337c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 334b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 335b8b572e1SStephen Rothwell #define CPU_FTRS_7447_10 (CPU_FTR_COMMON | \ 336b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 337b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3387c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 339b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \ 340b8b572e1SStephen Rothwell CPU_FTR_NEED_PAIRED_STWCX) 341b8b572e1SStephen Rothwell #define CPU_FTRS_7447 (CPU_FTR_COMMON | \ 342b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 343b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3447c03d653SBenjamin Herrenschmidt CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 345b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 346b8b572e1SStephen Rothwell #define CPU_FTRS_7447A (CPU_FTR_COMMON | \ 347b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 348b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3497c03d653SBenjamin Herrenschmidt CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 350b8b572e1SStephen Rothwell CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 351b8b572e1SStephen Rothwell #define CPU_FTRS_7448 (CPU_FTR_COMMON | \ 352b8b572e1SStephen Rothwell CPU_FTR_USE_TB | \ 353b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \ 3547c03d653SBenjamin Herrenschmidt CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \ 355b8b572e1SStephen Rothwell CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX) 356b8b572e1SStephen Rothwell #define CPU_FTRS_82XX (CPU_FTR_COMMON | \ 357b8b572e1SStephen Rothwell CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB) 358b8b572e1SStephen Rothwell #define CPU_FTRS_G2_LE (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \ 3597c03d653SBenjamin Herrenschmidt CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP) 360b8b572e1SStephen Rothwell #define CPU_FTRS_E300 (CPU_FTR_MAYBE_CAN_DOZE | \ 3617c03d653SBenjamin Herrenschmidt CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \ 362b8b572e1SStephen Rothwell CPU_FTR_COMMON) 363b8b572e1SStephen Rothwell #define CPU_FTRS_E300C2 (CPU_FTR_MAYBE_CAN_DOZE | \ 3647c03d653SBenjamin Herrenschmidt CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \ 365b8b572e1SStephen Rothwell CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE) 3667c03d653SBenjamin Herrenschmidt #define CPU_FTRS_CLASSIC32 (CPU_FTR_COMMON | CPU_FTR_USE_TB) 367b8b572e1SStephen Rothwell #define CPU_FTRS_8XX (CPU_FTR_USE_TB) 3688309ce72SBenjamin Herrenschmidt #define CPU_FTRS_40X (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE) 3698309ce72SBenjamin Herrenschmidt #define CPU_FTRS_44X (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE) 3706d2170beSBenjamin Herrenschmidt #define CPU_FTRS_440x6 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \ 3716d2170beSBenjamin Herrenschmidt CPU_FTR_INDEXED_DCR) 372e7f75ad0SDave Kleikamp #define CPU_FTRS_47X (CPU_FTRS_440x6) 373b8b572e1SStephen Rothwell #define CPU_FTRS_E200 (CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \ 374b8b572e1SStephen Rothwell CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \ 37552b066faSScott Wood CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_NOEXECUTE | \ 37652b066faSScott Wood CPU_FTR_DEBUG_LVL_EXC) 377b8b572e1SStephen Rothwell #define CPU_FTRS_E500 (CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \ 3788309ce72SBenjamin Herrenschmidt CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \ 3798309ce72SBenjamin Herrenschmidt CPU_FTR_NOEXECUTE) 380b8b572e1SStephen Rothwell #define CPU_FTRS_E500_2 (CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \ 3817c03d653SBenjamin Herrenschmidt CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \ 3828309ce72SBenjamin Herrenschmidt CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE) 383d51ad915SScott Wood #define CPU_FTRS_E500MC (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \ 384620165f9SKumar Gala CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \ 38573196cd3SScott Wood CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV) 386d52459caSScott Wood /* 387d52459caSScott Wood * e5500/e6500 erratum A-006958 is a timebase bug that can use the 388d52459caSScott Wood * same workaround as CPU_FTR_CELL_TB_BUG. 389d52459caSScott Wood */ 39011ed0db9SKumar Gala #define CPU_FTRS_E5500 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \ 39111ed0db9SKumar Gala CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \ 392d36b4c4fSKumar Gala CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \ 393d52459caSScott Wood CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_CELL_TB_BUG) 39410241842SKumar Gala #define CPU_FTRS_E6500 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \ 39510241842SKumar Gala CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \ 39610241842SKumar Gala CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \ 397d52459caSScott Wood CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_ALTIVEC_COMP | \ 398d52459caSScott Wood CPU_FTR_CELL_TB_BUG) 399b8b572e1SStephen Rothwell #define CPU_FTRS_GENERIC_32 (CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN) 400b8b572e1SStephen Rothwell 401b8b572e1SStephen Rothwell /* 64-bit CPUs */ 4025a0e9b57SAnton Blanchard #define CPU_FTRS_POWER3 (CPU_FTR_USE_TB | \ 4037c03d653SBenjamin Herrenschmidt CPU_FTR_IABR | CPU_FTR_PPC_LE) 4045a0e9b57SAnton Blanchard #define CPU_FTRS_RS64 (CPU_FTR_USE_TB | \ 4057c03d653SBenjamin Herrenschmidt CPU_FTR_IABR | \ 406b8b572e1SStephen Rothwell CPU_FTR_MMCRA | CPU_FTR_CTRL) 407b8b572e1SStephen Rothwell #define CPU_FTRS_POWER4 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 4087c03d653SBenjamin Herrenschmidt CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \ 409f89451fbSAnton Blanchard CPU_FTR_MMCRA | CPU_FTR_CP_USE_DCBTZ | \ 410f89451fbSAnton Blanchard CPU_FTR_STCX_CHECKS_ADDRESS) 411b8b572e1SStephen Rothwell #define CPU_FTRS_PPC970 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 412969391c5SPaul Mackerras CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_201 | \ 4132a929436SMark Nelson CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \ 414969391c5SPaul Mackerras CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \ 41582a9f16aSMichael Neuling CPU_FTR_HVMODE | CPU_FTR_DABRX) 416b8b572e1SStephen Rothwell #define CPU_FTRS_POWER5 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 4177c03d653SBenjamin Herrenschmidt CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \ 418b8b572e1SStephen Rothwell CPU_FTR_MMCRA | CPU_FTR_SMT | \ 41944ae3ab3SMatt Evans CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \ 42082a9f16aSMichael Neuling CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_DABRX) 421b8b572e1SStephen Rothwell #define CPU_FTRS_POWER6 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 4227c03d653SBenjamin Herrenschmidt CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \ 423b8b572e1SStephen Rothwell CPU_FTR_MMCRA | CPU_FTR_SMT | \ 42444ae3ab3SMatt Evans CPU_FTR_COHERENT_ICACHE | \ 425b8b572e1SStephen Rothwell CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \ 426f89451fbSAnton Blanchard CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \ 42782a9f16aSMichael Neuling CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR | \ 42882a9f16aSMichael Neuling CPU_FTR_DABRX) 429b8b572e1SStephen Rothwell #define CPU_FTRS_POWER7 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 430969391c5SPaul Mackerras CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\ 431b8b572e1SStephen Rothwell CPU_FTR_MMCRA | CPU_FTR_SMT | \ 43244ae3ab3SMatt Evans CPU_FTR_COHERENT_ICACHE | \ 433b8b572e1SStephen Rothwell CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \ 434f89451fbSAnton Blanchard CPU_FTR_DSCR | CPU_FTR_SAO | CPU_FTR_ASYM_SMT | \ 435851d2e2fSTseng-Hui (Frank) Lin CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \ 436d2613868SHaren Myneni CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | \ 43782a9f16aSMichael Neuling CPU_FTR_VMX_COPY | CPU_FTR_HAS_PPR | CPU_FTR_DABRX) 43871e18497SMichael Neuling #define CPU_FTRS_POWER8 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 43971e18497SMichael Neuling CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\ 44071e18497SMichael Neuling CPU_FTR_MMCRA | CPU_FTR_SMT | \ 44171e18497SMichael Neuling CPU_FTR_COHERENT_ICACHE | \ 44271e18497SMichael Neuling CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \ 44371e18497SMichael Neuling CPU_FTR_DSCR | CPU_FTR_SAO | \ 44471e18497SMichael Neuling CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \ 445e5e84f0aSIan Munsie CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \ 4461de2bd4eSMichael Ellerman CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \ 4471de2bd4eSMichael Ellerman CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP) 448b8b572e1SStephen Rothwell #define CPU_FTRS_CELL (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 4497c03d653SBenjamin Herrenschmidt CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \ 450b8b572e1SStephen Rothwell CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \ 45144ae3ab3SMatt Evans CPU_FTR_PAUSE_ZERO | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \ 45282a9f16aSMichael Neuling CPU_FTR_UNALIGNED_LD_STD | CPU_FTR_DABRX) 453b8b572e1SStephen Rothwell #define CPU_FTRS_PA6T (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \ 45444ae3ab3SMatt Evans CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \ 45582a9f16aSMichael Neuling CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_DABRX) 4567c03d653SBenjamin Herrenschmidt #define CPU_FTRS_COMPATIBLE (CPU_FTR_USE_TB | CPU_FTR_PPCAS_ARCH_V2) 457b8b572e1SStephen Rothwell 45876b4eda8SBenjamin Herrenschmidt #define CPU_FTRS_A2 (CPU_FTR_USE_TB | CPU_FTR_SMT | CPU_FTR_DBELL | \ 45982a9f16aSMichael Neuling CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN | \ 46082a9f16aSMichael Neuling CPU_FTR_ICSWX | CPU_FTR_DABRX ) 46176b4eda8SBenjamin Herrenschmidt 462b8b572e1SStephen Rothwell #ifdef __powerpc64__ 46311ed0db9SKumar Gala #ifdef CONFIG_PPC_BOOK3E 46410241842SKumar Gala #define CPU_FTRS_POSSIBLE (CPU_FTRS_E6500 | CPU_FTRS_E5500 | CPU_FTRS_A2) 46511ed0db9SKumar Gala #else 466b8b572e1SStephen Rothwell #define CPU_FTRS_POSSIBLE \ 467b8b572e1SStephen Rothwell (CPU_FTRS_POWER3 | CPU_FTRS_RS64 | CPU_FTRS_POWER4 | \ 468b8b572e1SStephen Rothwell CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | CPU_FTRS_POWER6 | \ 46971e18497SMichael Neuling CPU_FTRS_POWER7 | CPU_FTRS_POWER8 | CPU_FTRS_CELL | \ 47071e18497SMichael Neuling CPU_FTRS_PA6T | CPU_FTR_VSX) 47111ed0db9SKumar Gala #endif 472b8b572e1SStephen Rothwell #else 473b8b572e1SStephen Rothwell enum { 474b8b572e1SStephen Rothwell CPU_FTRS_POSSIBLE = 475b8b572e1SStephen Rothwell #if CLASSIC_PPC 476b8b572e1SStephen Rothwell CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU | 477b8b572e1SStephen Rothwell CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 | 478b8b572e1SStephen Rothwell CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX | 479b8b572e1SStephen Rothwell CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 | 480b8b572e1SStephen Rothwell CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 | 481b8b572e1SStephen Rothwell CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 | 482b8b572e1SStephen Rothwell CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX | 483b8b572e1SStephen Rothwell CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 | 484b8b572e1SStephen Rothwell CPU_FTRS_CLASSIC32 | 485b8b572e1SStephen Rothwell #else 486b8b572e1SStephen Rothwell CPU_FTRS_GENERIC_32 | 487b8b572e1SStephen Rothwell #endif 488b8b572e1SStephen Rothwell #ifdef CONFIG_8xx 489b8b572e1SStephen Rothwell CPU_FTRS_8XX | 490b8b572e1SStephen Rothwell #endif 491b8b572e1SStephen Rothwell #ifdef CONFIG_40x 492b8b572e1SStephen Rothwell CPU_FTRS_40X | 493b8b572e1SStephen Rothwell #endif 494b8b572e1SStephen Rothwell #ifdef CONFIG_44x 4956d2170beSBenjamin Herrenschmidt CPU_FTRS_44X | CPU_FTRS_440x6 | 496b8b572e1SStephen Rothwell #endif 497e7f75ad0SDave Kleikamp #ifdef CONFIG_PPC_47x 498c48d0dbaSDave Kleikamp CPU_FTRS_47X | CPU_FTR_476_DD2 | 499e7f75ad0SDave Kleikamp #endif 500b8b572e1SStephen Rothwell #ifdef CONFIG_E200 501b8b572e1SStephen Rothwell CPU_FTRS_E200 | 502b8b572e1SStephen Rothwell #endif 503b8b572e1SStephen Rothwell #ifdef CONFIG_E500 50406aae867SScott Wood CPU_FTRS_E500 | CPU_FTRS_E500_2 | 50506aae867SScott Wood #endif 50606aae867SScott Wood #ifdef CONFIG_PPC_E500MC 50706aae867SScott Wood CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 | 508b8b572e1SStephen Rothwell #endif 509b8b572e1SStephen Rothwell 0, 510b8b572e1SStephen Rothwell }; 511b8b572e1SStephen Rothwell #endif /* __powerpc64__ */ 512b8b572e1SStephen Rothwell 513b8b572e1SStephen Rothwell #ifdef __powerpc64__ 51411ed0db9SKumar Gala #ifdef CONFIG_PPC_BOOK3E 51510241842SKumar Gala #define CPU_FTRS_ALWAYS (CPU_FTRS_E6500 & CPU_FTRS_E5500 & CPU_FTRS_A2) 51611ed0db9SKumar Gala #else 517b8b572e1SStephen Rothwell #define CPU_FTRS_ALWAYS \ 518b8b572e1SStephen Rothwell (CPU_FTRS_POWER3 & CPU_FTRS_RS64 & CPU_FTRS_POWER4 & \ 519b8b572e1SStephen Rothwell CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & CPU_FTRS_POWER6 & \ 520b8b572e1SStephen Rothwell CPU_FTRS_POWER7 & CPU_FTRS_CELL & CPU_FTRS_PA6T & CPU_FTRS_POSSIBLE) 52111ed0db9SKumar Gala #endif 522b8b572e1SStephen Rothwell #else 523b8b572e1SStephen Rothwell enum { 524b8b572e1SStephen Rothwell CPU_FTRS_ALWAYS = 525b8b572e1SStephen Rothwell #if CLASSIC_PPC 526b8b572e1SStephen Rothwell CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU & 527b8b572e1SStephen Rothwell CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 & 528b8b572e1SStephen Rothwell CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX & 529b8b572e1SStephen Rothwell CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 & 530b8b572e1SStephen Rothwell CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 & 531b8b572e1SStephen Rothwell CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 & 532b8b572e1SStephen Rothwell CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX & 533b8b572e1SStephen Rothwell CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 & 534b8b572e1SStephen Rothwell CPU_FTRS_CLASSIC32 & 535b8b572e1SStephen Rothwell #else 536b8b572e1SStephen Rothwell CPU_FTRS_GENERIC_32 & 537b8b572e1SStephen Rothwell #endif 538b8b572e1SStephen Rothwell #ifdef CONFIG_8xx 539b8b572e1SStephen Rothwell CPU_FTRS_8XX & 540b8b572e1SStephen Rothwell #endif 541b8b572e1SStephen Rothwell #ifdef CONFIG_40x 542b8b572e1SStephen Rothwell CPU_FTRS_40X & 543b8b572e1SStephen Rothwell #endif 544b8b572e1SStephen Rothwell #ifdef CONFIG_44x 5456d2170beSBenjamin Herrenschmidt CPU_FTRS_44X & CPU_FTRS_440x6 & 546b8b572e1SStephen Rothwell #endif 547b8b572e1SStephen Rothwell #ifdef CONFIG_E200 548b8b572e1SStephen Rothwell CPU_FTRS_E200 & 549b8b572e1SStephen Rothwell #endif 550b8b572e1SStephen Rothwell #ifdef CONFIG_E500 55106aae867SScott Wood CPU_FTRS_E500 & CPU_FTRS_E500_2 & 55206aae867SScott Wood #endif 55306aae867SScott Wood #ifdef CONFIG_PPC_E500MC 55406aae867SScott Wood CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 & 555b8b572e1SStephen Rothwell #endif 55673196cd3SScott Wood ~CPU_FTR_EMB_HV & /* can be removed at runtime */ 557b8b572e1SStephen Rothwell CPU_FTRS_POSSIBLE, 558b8b572e1SStephen Rothwell }; 559b8b572e1SStephen Rothwell #endif /* __powerpc64__ */ 560b8b572e1SStephen Rothwell 561b8b572e1SStephen Rothwell static inline int cpu_has_feature(unsigned long feature) 562b8b572e1SStephen Rothwell { 563b8b572e1SStephen Rothwell return (CPU_FTRS_ALWAYS & feature) || 564b8b572e1SStephen Rothwell (CPU_FTRS_POSSIBLE 565b8b572e1SStephen Rothwell & cur_cpu_spec->cpu_features 566b8b572e1SStephen Rothwell & feature); 567b8b572e1SStephen Rothwell } 568b8b572e1SStephen Rothwell 5695aae8a53SK.Prasad #define HBP_NUM 1 5705aae8a53SK.Prasad 571b8b572e1SStephen Rothwell #endif /* !__ASSEMBLY__ */ 572b8b572e1SStephen Rothwell 573b8b572e1SStephen Rothwell #endif /* __ASM_POWERPC_CPUTABLE_H */ 574