1*ad1d7d7cSThomas Gleixner// SPDX-License-Identifier: GPL-2.0-only 2317bf653SNate Case/* 3317bf653SNate Case * Copyright (C) 2008 Extreme Engineering Solutions, Inc. 4317bf653SNate Case * Based on MPC8572DS device tree from Freescale Semiconductor, Inc. 5317bf653SNate Case * 6317bf653SNate Case * XPedite5301 PMC/XMC module based on MPC8572E 7317bf653SNate Case */ 8317bf653SNate Case 9317bf653SNate Case/dts-v1/; 10317bf653SNate Case/ { 11317bf653SNate Case model = "xes,xpedite5301"; 12317bf653SNate Case compatible = "xes,xpedite5301", "xes,MPC8572"; 13317bf653SNate Case #address-cells = <2>; 14317bf653SNate Case #size-cells = <2>; 15317bf653SNate Case form-factor = "PMC/XMC"; 16317bf653SNate Case boot-bank = <0x0>; /* 0: Primary flash, 1: Secondary flash */ 17317bf653SNate Case 18317bf653SNate Case aliases { 19317bf653SNate Case ethernet0 = &enet0; 20317bf653SNate Case ethernet1 = &enet1; 21317bf653SNate Case serial0 = &serial0; 22317bf653SNate Case serial1 = &serial1; 23317bf653SNate Case pci1 = &pci1; 24317bf653SNate Case pci2 = &pci2; 25317bf653SNate Case }; 26317bf653SNate Case 27317bf653SNate Case cpus { 28317bf653SNate Case #address-cells = <1>; 29317bf653SNate Case #size-cells = <0>; 30317bf653SNate Case 31317bf653SNate Case PowerPC,8572@0 { 32317bf653SNate Case device_type = "cpu"; 33317bf653SNate Case reg = <0x0>; 34317bf653SNate Case d-cache-line-size = <32>; // 32 bytes 35317bf653SNate Case i-cache-line-size = <32>; // 32 bytes 36317bf653SNate Case d-cache-size = <0x8000>; // L1, 32K 37317bf653SNate Case i-cache-size = <0x8000>; // L1, 32K 38317bf653SNate Case timebase-frequency = <0>; 39317bf653SNate Case bus-frequency = <0>; 40317bf653SNate Case clock-frequency = <0>; 41317bf653SNate Case next-level-cache = <&L2>; 42317bf653SNate Case }; 43317bf653SNate Case 44317bf653SNate Case PowerPC,8572@1 { 45317bf653SNate Case device_type = "cpu"; 46317bf653SNate Case reg = <0x1>; 47317bf653SNate Case d-cache-line-size = <32>; // 32 bytes 48317bf653SNate Case i-cache-line-size = <32>; // 32 bytes 49317bf653SNate Case d-cache-size = <0x8000>; // L1, 32K 50317bf653SNate Case i-cache-size = <0x8000>; // L1, 32K 51317bf653SNate Case timebase-frequency = <0>; 52317bf653SNate Case bus-frequency = <0>; 53317bf653SNate Case clock-frequency = <0>; 54317bf653SNate Case next-level-cache = <&L2>; 55317bf653SNate Case }; 56317bf653SNate Case }; 57317bf653SNate Case 58317bf653SNate Case memory { 59317bf653SNate Case device_type = "memory"; 60317bf653SNate Case reg = <0x0 0x0 0x0 0x0>; // Filled in by U-Boot 61317bf653SNate Case }; 62317bf653SNate Case 63317bf653SNate Case localbus@ef005000 { 64317bf653SNate Case #address-cells = <2>; 65317bf653SNate Case #size-cells = <1>; 66317bf653SNate Case compatible = "fsl,mpc8572-elbc", "fsl,elbc", "simple-bus"; 67317bf653SNate Case reg = <0 0xef005000 0 0x1000>; 68317bf653SNate Case interrupts = <19 2>; 69317bf653SNate Case interrupt-parent = <&mpic>; 70317bf653SNate Case /* Local bus region mappings */ 71317bf653SNate Case ranges = <0 0 0 0xf8000000 0x8000000 /* CS0: Boot flash */ 72317bf653SNate Case 1 0 0 0xf0000000 0x8000000 /* CS1: Alternate flash */ 73317bf653SNate Case 2 0 0 0xef800000 0x40000 /* CS2: NAND CE1 */ 74317bf653SNate Case 3 0 0 0xef840000 0x40000>; /* CS3: NAND CE2 */ 75317bf653SNate Case 76317bf653SNate Case nor-boot@0,0 { 77317bf653SNate Case compatible = "amd,s29gl01gp", "cfi-flash"; 78317bf653SNate Case bank-width = <2>; 79317bf653SNate Case reg = <0 0 0x8000000>; /* 128MB */ 80317bf653SNate Case #address-cells = <1>; 81317bf653SNate Case #size-cells = <1>; 82317bf653SNate Case partition@0 { 83317bf653SNate Case label = "Primary user space"; 84317bf653SNate Case reg = <0x00000000 0x6f00000>; /* 111 MB */ 85317bf653SNate Case }; 86317bf653SNate Case partition@6f00000 { 87317bf653SNate Case label = "Primary kernel"; 88317bf653SNate Case reg = <0x6f00000 0x1000000>; /* 16 MB */ 89317bf653SNate Case }; 90317bf653SNate Case partition@7f00000 { 91317bf653SNate Case label = "Primary DTB"; 92317bf653SNate Case reg = <0x7f00000 0x40000>; /* 256 KB */ 93317bf653SNate Case }; 94317bf653SNate Case partition@7f40000 { 95317bf653SNate Case label = "Primary U-Boot environment"; 96317bf653SNate Case reg = <0x7f40000 0x40000>; /* 256 KB */ 97317bf653SNate Case }; 98317bf653SNate Case partition@7f80000 { 99317bf653SNate Case label = "Primary U-Boot"; 100317bf653SNate Case reg = <0x7f80000 0x80000>; /* 512 KB */ 101317bf653SNate Case read-only; 102317bf653SNate Case }; 103317bf653SNate Case }; 104317bf653SNate Case 105317bf653SNate Case nor-alternate@1,0 { 106317bf653SNate Case compatible = "amd,s29gl01gp", "cfi-flash"; 107317bf653SNate Case bank-width = <2>; 108317bf653SNate Case //reg = <0xf0000000 0x08000000>; /* 128MB */ 109317bf653SNate Case reg = <1 0 0x8000000>; /* 128MB */ 110317bf653SNate Case #address-cells = <1>; 111317bf653SNate Case #size-cells = <1>; 112317bf653SNate Case partition@0 { 113317bf653SNate Case label = "Secondary user space"; 114317bf653SNate Case reg = <0x00000000 0x6f00000>; /* 111 MB */ 115317bf653SNate Case }; 116317bf653SNate Case partition@6f00000 { 117317bf653SNate Case label = "Secondary kernel"; 118317bf653SNate Case reg = <0x6f00000 0x1000000>; /* 16 MB */ 119317bf653SNate Case }; 120317bf653SNate Case partition@7f00000 { 121317bf653SNate Case label = "Secondary DTB"; 122317bf653SNate Case reg = <0x7f00000 0x40000>; /* 256 KB */ 123317bf653SNate Case }; 124317bf653SNate Case partition@7f40000 { 125317bf653SNate Case label = "Secondary U-Boot environment"; 126317bf653SNate Case reg = <0x7f40000 0x40000>; /* 256 KB */ 127317bf653SNate Case }; 128317bf653SNate Case partition@7f80000 { 129317bf653SNate Case label = "Secondary U-Boot"; 130317bf653SNate Case reg = <0x7f80000 0x80000>; /* 512 KB */ 131317bf653SNate Case read-only; 132317bf653SNate Case }; 133317bf653SNate Case }; 134317bf653SNate Case 135317bf653SNate Case nand@2,0 { 136317bf653SNate Case #address-cells = <1>; 137317bf653SNate Case #size-cells = <1>; 138317bf653SNate Case /* 139317bf653SNate Case * Actual part could be ST Micro NAND08GW3B2A (1 GB), 140317bf653SNate Case * Micron MT29F8G08DAA (2x 512 MB), or Micron 141317bf653SNate Case * MT29F16G08FAA (2x 1 GB), depending on the build 142317bf653SNate Case * configuration 143317bf653SNate Case */ 144317bf653SNate Case compatible = "fsl,mpc8572-fcm-nand", 145317bf653SNate Case "fsl,elbc-fcm-nand"; 146317bf653SNate Case reg = <2 0 0x40000>; 147317bf653SNate Case /* U-Boot should fix this up if chip size > 1 GB */ 148317bf653SNate Case partition@0 { 149317bf653SNate Case label = "NAND Filesystem"; 150317bf653SNate Case reg = <0 0x40000000>; 151317bf653SNate Case }; 152317bf653SNate Case }; 153317bf653SNate Case 154317bf653SNate Case }; 155317bf653SNate Case 156317bf653SNate Case soc8572@ef000000 { 157317bf653SNate Case #address-cells = <1>; 158317bf653SNate Case #size-cells = <1>; 159317bf653SNate Case device_type = "soc"; 160317bf653SNate Case compatible = "fsl,mpc8572-immr", "simple-bus"; 161317bf653SNate Case ranges = <0x0 0 0xef000000 0x100000>; 162317bf653SNate Case bus-frequency = <0>; // Filled out by uboot. 163317bf653SNate Case 164317bf653SNate Case ecm-law@0 { 165317bf653SNate Case compatible = "fsl,ecm-law"; 166317bf653SNate Case reg = <0x0 0x1000>; 167317bf653SNate Case fsl,num-laws = <12>; 168317bf653SNate Case }; 169317bf653SNate Case 170317bf653SNate Case ecm@1000 { 171317bf653SNate Case compatible = "fsl,mpc8572-ecm", "fsl,ecm"; 172317bf653SNate Case reg = <0x1000 0x1000>; 173317bf653SNate Case interrupts = <17 2>; 174317bf653SNate Case interrupt-parent = <&mpic>; 175317bf653SNate Case }; 176317bf653SNate Case 177317bf653SNate Case memory-controller@2000 { 178317bf653SNate Case compatible = "fsl,mpc8572-memory-controller"; 179317bf653SNate Case reg = <0x2000 0x1000>; 180317bf653SNate Case interrupt-parent = <&mpic>; 181317bf653SNate Case interrupts = <18 2>; 182317bf653SNate Case }; 183317bf653SNate Case 184317bf653SNate Case memory-controller@6000 { 185317bf653SNate Case compatible = "fsl,mpc8572-memory-controller"; 186317bf653SNate Case reg = <0x6000 0x1000>; 187317bf653SNate Case interrupt-parent = <&mpic>; 188317bf653SNate Case interrupts = <18 2>; 189317bf653SNate Case }; 190317bf653SNate Case 191317bf653SNate Case L2: l2-cache-controller@20000 { 192317bf653SNate Case compatible = "fsl,mpc8572-l2-cache-controller"; 193317bf653SNate Case reg = <0x20000 0x1000>; 194317bf653SNate Case cache-line-size = <32>; // 32 bytes 195317bf653SNate Case cache-size = <0x100000>; // L2, 1M 196317bf653SNate Case interrupt-parent = <&mpic>; 197317bf653SNate Case interrupts = <16 2>; 198317bf653SNate Case }; 199317bf653SNate Case 200317bf653SNate Case i2c@3000 { 201317bf653SNate Case #address-cells = <1>; 202317bf653SNate Case #size-cells = <0>; 203317bf653SNate Case cell-index = <0>; 204317bf653SNate Case compatible = "fsl-i2c"; 205317bf653SNate Case reg = <0x3000 0x100>; 206317bf653SNate Case interrupts = <43 2>; 207317bf653SNate Case interrupt-parent = <&mpic>; 208317bf653SNate Case dfsrr; 209317bf653SNate Case 210317bf653SNate Case temp-sensor@48 { 211317bf653SNate Case compatible = "dallas,ds1631", "dallas,ds1621"; 212317bf653SNate Case reg = <0x48>; 213317bf653SNate Case }; 214317bf653SNate Case 215317bf653SNate Case temp-sensor@4c { 216317bf653SNate Case compatible = "adi,adt7461"; 217317bf653SNate Case reg = <0x4c>; 218317bf653SNate Case }; 219317bf653SNate Case 220317bf653SNate Case cpu-supervisor@51 { 221317bf653SNate Case compatible = "dallas,ds4510"; 222317bf653SNate Case reg = <0x51>; 223317bf653SNate Case }; 224317bf653SNate Case 225317bf653SNate Case eeprom@54 { 226317bf653SNate Case compatible = "atmel,at24c128b"; 227317bf653SNate Case reg = <0x54>; 228317bf653SNate Case }; 229317bf653SNate Case 230317bf653SNate Case rtc@68 { 2315edc2aaeSStefan Agner compatible = "st,m41t00", 232317bf653SNate Case "dallas,ds1338"; 233317bf653SNate Case reg = <0x68>; 234317bf653SNate Case }; 235317bf653SNate Case 236317bf653SNate Case pcie-switch@70 { 237317bf653SNate Case compatible = "plx,pex8518"; 238317bf653SNate Case reg = <0x70>; 239317bf653SNate Case }; 240317bf653SNate Case 241317bf653SNate Case gpio1: gpio@18 { 242317bf653SNate Case compatible = "nxp,pca9557"; 243317bf653SNate Case reg = <0x18>; 244317bf653SNate Case #gpio-cells = <2>; 245317bf653SNate Case gpio-controller; 246317bf653SNate Case polarity = <0x00>; 247317bf653SNate Case }; 248317bf653SNate Case 249317bf653SNate Case gpio2: gpio@1c { 250317bf653SNate Case compatible = "nxp,pca9557"; 251317bf653SNate Case reg = <0x1c>; 252317bf653SNate Case #gpio-cells = <2>; 253317bf653SNate Case gpio-controller; 254317bf653SNate Case polarity = <0x00>; 255317bf653SNate Case }; 256317bf653SNate Case 257317bf653SNate Case gpio3: gpio@1e { 258317bf653SNate Case compatible = "nxp,pca9557"; 259317bf653SNate Case reg = <0x1e>; 260317bf653SNate Case #gpio-cells = <2>; 261317bf653SNate Case gpio-controller; 262317bf653SNate Case polarity = <0x00>; 263317bf653SNate Case }; 264317bf653SNate Case 265317bf653SNate Case gpio4: gpio@1f { 266317bf653SNate Case compatible = "nxp,pca9557"; 267317bf653SNate Case reg = <0x1f>; 268317bf653SNate Case #gpio-cells = <2>; 269317bf653SNate Case gpio-controller; 270317bf653SNate Case polarity = <0x00>; 271317bf653SNate Case }; 272317bf653SNate Case }; 273317bf653SNate Case 274317bf653SNate Case i2c@3100 { 275317bf653SNate Case #address-cells = <1>; 276317bf653SNate Case #size-cells = <0>; 277317bf653SNate Case cell-index = <1>; 278317bf653SNate Case compatible = "fsl-i2c"; 279317bf653SNate Case reg = <0x3100 0x100>; 280317bf653SNate Case interrupts = <43 2>; 281317bf653SNate Case interrupt-parent = <&mpic>; 282317bf653SNate Case dfsrr; 283317bf653SNate Case }; 284317bf653SNate Case 285317bf653SNate Case dma@c300 { 286317bf653SNate Case #address-cells = <1>; 287317bf653SNate Case #size-cells = <1>; 288317bf653SNate Case compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma"; 289317bf653SNate Case reg = <0xc300 0x4>; 290317bf653SNate Case ranges = <0x0 0xc100 0x200>; 291317bf653SNate Case cell-index = <1>; 292317bf653SNate Case dma-channel@0 { 293317bf653SNate Case compatible = "fsl,mpc8572-dma-channel", 294317bf653SNate Case "fsl,eloplus-dma-channel"; 295317bf653SNate Case reg = <0x0 0x80>; 296317bf653SNate Case cell-index = <0>; 297317bf653SNate Case interrupt-parent = <&mpic>; 298317bf653SNate Case interrupts = <76 2>; 299317bf653SNate Case }; 300317bf653SNate Case dma-channel@80 { 301317bf653SNate Case compatible = "fsl,mpc8572-dma-channel", 302317bf653SNate Case "fsl,eloplus-dma-channel"; 303317bf653SNate Case reg = <0x80 0x80>; 304317bf653SNate Case cell-index = <1>; 305317bf653SNate Case interrupt-parent = <&mpic>; 306317bf653SNate Case interrupts = <77 2>; 307317bf653SNate Case }; 308317bf653SNate Case dma-channel@100 { 309317bf653SNate Case compatible = "fsl,mpc8572-dma-channel", 310317bf653SNate Case "fsl,eloplus-dma-channel"; 311317bf653SNate Case reg = <0x100 0x80>; 312317bf653SNate Case cell-index = <2>; 313317bf653SNate Case interrupt-parent = <&mpic>; 314317bf653SNate Case interrupts = <78 2>; 315317bf653SNate Case }; 316317bf653SNate Case dma-channel@180 { 317317bf653SNate Case compatible = "fsl,mpc8572-dma-channel", 318317bf653SNate Case "fsl,eloplus-dma-channel"; 319317bf653SNate Case reg = <0x180 0x80>; 320317bf653SNate Case cell-index = <3>; 321317bf653SNate Case interrupt-parent = <&mpic>; 322317bf653SNate Case interrupts = <79 2>; 323317bf653SNate Case }; 324317bf653SNate Case }; 325317bf653SNate Case 326317bf653SNate Case dma@21300 { 327317bf653SNate Case #address-cells = <1>; 328317bf653SNate Case #size-cells = <1>; 329317bf653SNate Case compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma"; 330317bf653SNate Case reg = <0x21300 0x4>; 331317bf653SNate Case ranges = <0x0 0x21100 0x200>; 332317bf653SNate Case cell-index = <0>; 333317bf653SNate Case dma-channel@0 { 334317bf653SNate Case compatible = "fsl,mpc8572-dma-channel", 335317bf653SNate Case "fsl,eloplus-dma-channel"; 336317bf653SNate Case reg = <0x0 0x80>; 337317bf653SNate Case cell-index = <0>; 338317bf653SNate Case interrupt-parent = <&mpic>; 339317bf653SNate Case interrupts = <20 2>; 340317bf653SNate Case }; 341317bf653SNate Case dma-channel@80 { 342317bf653SNate Case compatible = "fsl,mpc8572-dma-channel", 343317bf653SNate Case "fsl,eloplus-dma-channel"; 344317bf653SNate Case reg = <0x80 0x80>; 345317bf653SNate Case cell-index = <1>; 346317bf653SNate Case interrupt-parent = <&mpic>; 347317bf653SNate Case interrupts = <21 2>; 348317bf653SNate Case }; 349317bf653SNate Case dma-channel@100 { 350317bf653SNate Case compatible = "fsl,mpc8572-dma-channel", 351317bf653SNate Case "fsl,eloplus-dma-channel"; 352317bf653SNate Case reg = <0x100 0x80>; 353317bf653SNate Case cell-index = <2>; 354317bf653SNate Case interrupt-parent = <&mpic>; 355317bf653SNate Case interrupts = <22 2>; 356317bf653SNate Case }; 357317bf653SNate Case dma-channel@180 { 358317bf653SNate Case compatible = "fsl,mpc8572-dma-channel", 359317bf653SNate Case "fsl,eloplus-dma-channel"; 360317bf653SNate Case reg = <0x180 0x80>; 361317bf653SNate Case cell-index = <3>; 362317bf653SNate Case interrupt-parent = <&mpic>; 363317bf653SNate Case interrupts = <23 2>; 364317bf653SNate Case }; 365317bf653SNate Case }; 366317bf653SNate Case 367317bf653SNate Case /* eTSEC 1 */ 368317bf653SNate Case enet0: ethernet@24000 { 369317bf653SNate Case #address-cells = <1>; 370317bf653SNate Case #size-cells = <1>; 371317bf653SNate Case cell-index = <0>; 372317bf653SNate Case device_type = "network"; 373317bf653SNate Case model = "eTSEC"; 374317bf653SNate Case compatible = "gianfar"; 375317bf653SNate Case reg = <0x24000 0x1000>; 376317bf653SNate Case ranges = <0x0 0x24000 0x1000>; 377317bf653SNate Case local-mac-address = [ 00 00 00 00 00 00 ]; 378317bf653SNate Case interrupts = <29 2 30 2 34 2>; 379317bf653SNate Case interrupt-parent = <&mpic>; 380317bf653SNate Case tbi-handle = <&tbi0>; 381317bf653SNate Case phy-handle = <&phy0>; 382317bf653SNate Case phy-connection-type = "sgmii"; 383317bf653SNate Case 384317bf653SNate Case mdio@520 { 385317bf653SNate Case #address-cells = <1>; 386317bf653SNate Case #size-cells = <0>; 387317bf653SNate Case compatible = "fsl,gianfar-mdio"; 388317bf653SNate Case reg = <0x520 0x20>; 389317bf653SNate Case 390317bf653SNate Case phy0: ethernet-phy@1 { 391317bf653SNate Case interrupt-parent = <&mpic>; 392317bf653SNate Case interrupts = <8 1>; 393317bf653SNate Case reg = <0x1>; 394317bf653SNate Case }; 395317bf653SNate Case phy1: ethernet-phy@2 { 396317bf653SNate Case interrupt-parent = <&mpic>; 397317bf653SNate Case interrupts = <8 1>; 398317bf653SNate Case reg = <0x2>; 399317bf653SNate Case }; 400317bf653SNate Case tbi0: tbi-phy@11 { 401317bf653SNate Case reg = <0x11>; 402317bf653SNate Case device_type = "tbi-phy"; 403317bf653SNate Case }; 404317bf653SNate Case }; 405317bf653SNate Case }; 406317bf653SNate Case 407317bf653SNate Case /* eTSEC 2 */ 408317bf653SNate Case enet1: ethernet@25000 { 409317bf653SNate Case #address-cells = <1>; 410317bf653SNate Case #size-cells = <1>; 411317bf653SNate Case cell-index = <1>; 412317bf653SNate Case device_type = "network"; 413317bf653SNate Case model = "eTSEC"; 414317bf653SNate Case compatible = "gianfar"; 415317bf653SNate Case reg = <0x25000 0x1000>; 416317bf653SNate Case ranges = <0x0 0x25000 0x1000>; 417317bf653SNate Case local-mac-address = [ 00 00 00 00 00 00 ]; 418317bf653SNate Case interrupts = <35 2 36 2 40 2>; 419317bf653SNate Case interrupt-parent = <&mpic>; 420317bf653SNate Case tbi-handle = <&tbi1>; 421317bf653SNate Case phy-handle = <&phy1>; 422317bf653SNate Case phy-connection-type = "sgmii"; 423317bf653SNate Case 424317bf653SNate Case mdio@520 { 425317bf653SNate Case #address-cells = <1>; 426317bf653SNate Case #size-cells = <0>; 427317bf653SNate Case compatible = "fsl,gianfar-tbi"; 428317bf653SNate Case reg = <0x520 0x20>; 429317bf653SNate Case 430317bf653SNate Case tbi1: tbi-phy@11 { 431317bf653SNate Case reg = <0x11>; 432317bf653SNate Case device_type = "tbi-phy"; 433317bf653SNate Case }; 434317bf653SNate Case }; 435317bf653SNate Case }; 436317bf653SNate Case 437317bf653SNate Case /* UART0 */ 438317bf653SNate Case serial0: serial@4500 { 439317bf653SNate Case cell-index = <0>; 440317bf653SNate Case device_type = "serial"; 441f706bed1SKumar Gala compatible = "fsl,ns16550", "ns16550"; 442317bf653SNate Case reg = <0x4500 0x100>; 443317bf653SNate Case clock-frequency = <0>; 444317bf653SNate Case interrupts = <42 2>; 445317bf653SNate Case interrupt-parent = <&mpic>; 446317bf653SNate Case }; 447317bf653SNate Case 448317bf653SNate Case /* UART1 */ 449317bf653SNate Case serial1: serial@4600 { 450317bf653SNate Case cell-index = <1>; 451317bf653SNate Case device_type = "serial"; 452f706bed1SKumar Gala compatible = "fsl,ns16550", "ns16550"; 453317bf653SNate Case reg = <0x4600 0x100>; 454317bf653SNate Case clock-frequency = <0>; 455317bf653SNate Case interrupts = <42 2>; 456317bf653SNate Case interrupt-parent = <&mpic>; 457317bf653SNate Case }; 458317bf653SNate Case 459317bf653SNate Case global-utilities@e0000 { //global utilities block 460317bf653SNate Case compatible = "fsl,mpc8572-guts"; 461317bf653SNate Case reg = <0xe0000 0x1000>; 462317bf653SNate Case fsl,has-rstcr; 463317bf653SNate Case }; 464317bf653SNate Case 465317bf653SNate Case msi@41600 { 466317bf653SNate Case compatible = "fsl,mpc8572-msi", "fsl,mpic-msi"; 467317bf653SNate Case reg = <0x41600 0x80>; 468317bf653SNate Case msi-available-ranges = <0 0x100>; 469317bf653SNate Case interrupts = < 470317bf653SNate Case 0xe0 0 471317bf653SNate Case 0xe1 0 472317bf653SNate Case 0xe2 0 473317bf653SNate Case 0xe3 0 474317bf653SNate Case 0xe4 0 475317bf653SNate Case 0xe5 0 476317bf653SNate Case 0xe6 0 477317bf653SNate Case 0xe7 0>; 478317bf653SNate Case interrupt-parent = <&mpic>; 479317bf653SNate Case }; 480317bf653SNate Case 481317bf653SNate Case crypto@30000 { 482317bf653SNate Case compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2", 483317bf653SNate Case "fsl,sec2.1", "fsl,sec2.0"; 484317bf653SNate Case reg = <0x30000 0x10000>; 485317bf653SNate Case interrupts = <45 2 58 2>; 486317bf653SNate Case interrupt-parent = <&mpic>; 487317bf653SNate Case fsl,num-channels = <4>; 488317bf653SNate Case fsl,channel-fifo-len = <24>; 489317bf653SNate Case fsl,exec-units-mask = <0x9fe>; 490317bf653SNate Case fsl,descriptor-types-mask = <0x3ab0ebf>; 491317bf653SNate Case }; 492317bf653SNate Case 493317bf653SNate Case mpic: pic@40000 { 494317bf653SNate Case interrupt-controller; 495317bf653SNate Case #address-cells = <0>; 496317bf653SNate Case #interrupt-cells = <2>; 497317bf653SNate Case reg = <0x40000 0x40000>; 498317bf653SNate Case compatible = "chrp,open-pic"; 499317bf653SNate Case device_type = "open-pic"; 500317bf653SNate Case }; 501317bf653SNate Case 502317bf653SNate Case gpio0: gpio@f000 { 503317bf653SNate Case compatible = "fsl,mpc8572-gpio"; 504317bf653SNate Case reg = <0xf000 0x1000>; 505317bf653SNate Case interrupts = <47 2>; 506317bf653SNate Case interrupt-parent = <&mpic>; 507317bf653SNate Case #gpio-cells = <2>; 508317bf653SNate Case gpio-controller; 509317bf653SNate Case }; 510317bf653SNate Case 511317bf653SNate Case gpio-leds { 512317bf653SNate Case compatible = "gpio-leds"; 513317bf653SNate Case 514317bf653SNate Case heartbeat { 515317bf653SNate Case label = "Heartbeat"; 516317bf653SNate Case gpios = <&gpio0 4 1>; 517317bf653SNate Case linux,default-trigger = "heartbeat"; 518317bf653SNate Case }; 519317bf653SNate Case 520317bf653SNate Case yellow { 521317bf653SNate Case label = "Yellow"; 522317bf653SNate Case gpios = <&gpio0 5 1>; 523317bf653SNate Case }; 524317bf653SNate Case 525317bf653SNate Case red { 526317bf653SNate Case label = "Red"; 527317bf653SNate Case gpios = <&gpio0 6 1>; 528317bf653SNate Case }; 529317bf653SNate Case 530317bf653SNate Case green { 531317bf653SNate Case label = "Green"; 532317bf653SNate Case gpios = <&gpio0 7 1>; 533317bf653SNate Case }; 534317bf653SNate Case }; 535317bf653SNate Case 536317bf653SNate Case /* PME (pattern-matcher) */ 537317bf653SNate Case pme@10000 { 538317bf653SNate Case compatible = "fsl,mpc8572-pme", "pme8572"; 539317bf653SNate Case reg = <0x10000 0x5000>; 540317bf653SNate Case interrupts = <57 2 64 2 65 2 66 2 67 2>; 541317bf653SNate Case interrupt-parent = <&mpic>; 542317bf653SNate Case }; 543317bf653SNate Case 544317bf653SNate Case tlu@2f000 { 545317bf653SNate Case compatible = "fsl,mpc8572-tlu", "fsl_tlu"; 546317bf653SNate Case reg = <0x2f000 0x1000>; 54753567cf3SAdam Borowski interrupts = <61 2>; 548317bf653SNate Case interrupt-parent = <&mpic>; 549317bf653SNate Case }; 550317bf653SNate Case 551317bf653SNate Case tlu@15000 { 552317bf653SNate Case compatible = "fsl,mpc8572-tlu", "fsl_tlu"; 553317bf653SNate Case reg = <0x15000 0x1000>; 55453567cf3SAdam Borowski interrupts = <75 2>; 555317bf653SNate Case interrupt-parent = <&mpic>; 556317bf653SNate Case }; 557317bf653SNate Case }; 558317bf653SNate Case 559317bf653SNate Case /* 560317bf653SNate Case * PCI Express controller 3 @ ef008000 is not used. 561317bf653SNate Case * This would have been pci0 on other mpc85xx platforms. 562317bf653SNate Case */ 563317bf653SNate Case 564317bf653SNate Case /* PCI Express controller 2, wired to XMC P15 connector */ 565317bf653SNate Case pci1: pcie@ef009000 { 566317bf653SNate Case compatible = "fsl,mpc8548-pcie"; 567317bf653SNate Case device_type = "pci"; 568317bf653SNate Case #interrupt-cells = <1>; 569317bf653SNate Case #size-cells = <2>; 570317bf653SNate Case #address-cells = <3>; 571317bf653SNate Case reg = <0 0xef009000 0 0x1000>; 572317bf653SNate Case bus-range = <0 255>; 573317bf653SNate Case ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x10000000 574317bf653SNate Case 0x1000000 0x0 0x00000000 0 0xe8800000 0x0 0x00010000>; 575317bf653SNate Case clock-frequency = <33333333>; 576317bf653SNate Case interrupt-parent = <&mpic>; 577317bf653SNate Case interrupts = <25 2>; 578317bf653SNate Case interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 579317bf653SNate Case interrupt-map = < 580317bf653SNate Case /* IDSEL 0x0 */ 581317bf653SNate Case 0x0 0x0 0x0 0x1 &mpic 0x4 0x1 582317bf653SNate Case 0x0 0x0 0x0 0x2 &mpic 0x5 0x1 583317bf653SNate Case 0x0 0x0 0x0 0x3 &mpic 0x6 0x1 584317bf653SNate Case 0x0 0x0 0x0 0x4 &mpic 0x7 0x1 585317bf653SNate Case >; 586317bf653SNate Case pcie@0 { 587317bf653SNate Case reg = <0x00000000 0x00000000 0x00000000 0x00000000 0x00000000>; 588317bf653SNate Case #size-cells = <2>; 589317bf653SNate Case #address-cells = <3>; 590317bf653SNate Case device_type = "pci"; 591317bf653SNate Case ranges = <0x2000000 0x0 0xc0000000 592317bf653SNate Case 0x2000000 0x0 0xc0000000 593317bf653SNate Case 0x0 0x10000000 594317bf653SNate Case 595317bf653SNate Case 0x1000000 0x0 0x0 596317bf653SNate Case 0x1000000 0x0 0x0 597317bf653SNate Case 0x0 0x100000>; 598317bf653SNate Case }; 599317bf653SNate Case }; 600317bf653SNate Case 601317bf653SNate Case /* PCI Express controller 1, wired to PEX8112 for PMC interface */ 602317bf653SNate Case pci2: pcie@ef00a000 { 603317bf653SNate Case compatible = "fsl,mpc8548-pcie"; 604317bf653SNate Case device_type = "pci"; 605317bf653SNate Case #interrupt-cells = <1>; 606317bf653SNate Case #size-cells = <2>; 607317bf653SNate Case #address-cells = <3>; 608317bf653SNate Case reg = <0 0xef00a000 0 0x1000>; 609317bf653SNate Case bus-range = <0 255>; 610317bf653SNate Case ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x40000000 611317bf653SNate Case 0x1000000 0x0 0x00000000 0 0xe8000000 0x0 0x10000>; 612317bf653SNate Case clock-frequency = <33333333>; 613317bf653SNate Case interrupt-parent = <&mpic>; 614317bf653SNate Case interrupts = <26 2>; 615317bf653SNate Case interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 616317bf653SNate Case interrupt-map = < 617317bf653SNate Case /* IDSEL 0x0 */ 618317bf653SNate Case 0x0 0x0 0x0 0x1 &mpic 0x0 0x1 619317bf653SNate Case 0x0 0x0 0x0 0x2 &mpic 0x1 0x1 620317bf653SNate Case 0x0 0x0 0x0 0x3 &mpic 0x2 0x1 621317bf653SNate Case 0x0 0x0 0x0 0x4 &mpic 0x3 0x1 622317bf653SNate Case >; 623317bf653SNate Case pcie@0 { 624317bf653SNate Case reg = <0x0 0x0 0x0 0x0 0x0>; 625317bf653SNate Case #size-cells = <2>; 626317bf653SNate Case #address-cells = <3>; 627317bf653SNate Case device_type = "pci"; 628317bf653SNate Case ranges = <0x2000000 0x0 0x80000000 629317bf653SNate Case 0x2000000 0x0 0x80000000 630317bf653SNate Case 0x0 0x40000000 631317bf653SNate Case 632317bf653SNate Case 0x1000000 0x0 0x0 633317bf653SNate Case 0x1000000 0x0 0x0 634317bf653SNate Case 0x0 0x100000>; 635317bf653SNate Case }; 636317bf653SNate Case }; 637317bf653SNate Case}; 638