xref: /linux/arch/powerpc/boot/dts/tqm8540.dts (revision f706bed1144e0fdad2b583549fc366afd4a1e9f1)
10052bc5dSKumar Gala/*
20052bc5dSKumar Gala * TQM 8540 Device Tree Source
30052bc5dSKumar Gala *
40052bc5dSKumar Gala * Copyright 2008 Freescale Semiconductor Inc.
50052bc5dSKumar Gala *
60052bc5dSKumar Gala * This program is free software; you can redistribute  it and/or modify it
70052bc5dSKumar Gala * under  the terms of  the GNU General  Public License as published by the
80052bc5dSKumar Gala * Free Software Foundation;  either version 2 of the  License, or (at your
90052bc5dSKumar Gala * option) any later version.
100052bc5dSKumar Gala */
110052bc5dSKumar Gala
120052bc5dSKumar Gala/dts-v1/;
130052bc5dSKumar Gala
140052bc5dSKumar Gala/ {
154fb035f6SWolfgang Grandegger	model = "tqc,tqm8540";
164fb035f6SWolfgang Grandegger	compatible = "tqc,tqm8540";
170052bc5dSKumar Gala	#address-cells = <1>;
180052bc5dSKumar Gala	#size-cells = <1>;
190052bc5dSKumar Gala
200052bc5dSKumar Gala	aliases {
210052bc5dSKumar Gala		ethernet0 = &enet0;
220052bc5dSKumar Gala		ethernet1 = &enet1;
230052bc5dSKumar Gala		ethernet2 = &enet2;
240052bc5dSKumar Gala		serial0 = &serial0;
250052bc5dSKumar Gala		serial1 = &serial1;
260052bc5dSKumar Gala		pci0 = &pci0;
270052bc5dSKumar Gala	};
280052bc5dSKumar Gala
290052bc5dSKumar Gala	cpus {
300052bc5dSKumar Gala		#address-cells = <1>;
310052bc5dSKumar Gala		#size-cells = <0>;
320052bc5dSKumar Gala
330052bc5dSKumar Gala		PowerPC,8540@0 {
340052bc5dSKumar Gala			device_type = "cpu";
350052bc5dSKumar Gala			reg = <0>;
360052bc5dSKumar Gala			d-cache-line-size = <32>;
370052bc5dSKumar Gala			i-cache-line-size = <32>;
380052bc5dSKumar Gala			d-cache-size = <32768>;
390052bc5dSKumar Gala			i-cache-size = <32768>;
400052bc5dSKumar Gala			timebase-frequency = <0>;
410052bc5dSKumar Gala			bus-frequency = <0>;
420052bc5dSKumar Gala			clock-frequency = <0>;
43c054065bSKumar Gala			next-level-cache = <&L2>;
440052bc5dSKumar Gala		};
450052bc5dSKumar Gala	};
460052bc5dSKumar Gala
470052bc5dSKumar Gala	memory {
480052bc5dSKumar Gala		device_type = "memory";
490052bc5dSKumar Gala		reg = <0x00000000 0x10000000>;
500052bc5dSKumar Gala	};
510052bc5dSKumar Gala
52f67be814SKumar Gala	soc@e0000000 {
530052bc5dSKumar Gala		#address-cells = <1>;
540052bc5dSKumar Gala		#size-cells = <1>;
550052bc5dSKumar Gala		device_type = "soc";
560052bc5dSKumar Gala		ranges = <0x0 0xe0000000 0x100000>;
570052bc5dSKumar Gala		bus-frequency = <0>;
580052bc5dSKumar Gala		compatible = "fsl,mpc8540-immr", "simple-bus";
590052bc5dSKumar Gala
60e1a22897SKumar Gala		ecm-law@0 {
61e1a22897SKumar Gala			compatible = "fsl,ecm-law";
62e1a22897SKumar Gala			reg = <0x0 0x1000>;
63e1a22897SKumar Gala			fsl,num-laws = <8>;
64e1a22897SKumar Gala		};
65e1a22897SKumar Gala
66e1a22897SKumar Gala		ecm@1000 {
67e1a22897SKumar Gala			compatible = "fsl,mpc8540-ecm", "fsl,ecm";
68e1a22897SKumar Gala			reg = <0x1000 0x1000>;
69e1a22897SKumar Gala			interrupts = <17 2>;
70e1a22897SKumar Gala			interrupt-parent = <&mpic>;
71e1a22897SKumar Gala		};
72e1a22897SKumar Gala
730052bc5dSKumar Gala		memory-controller@2000 {
74fe671772SKumar Gala			compatible = "fsl,mpc8540-memory-controller";
750052bc5dSKumar Gala			reg = <0x2000 0x1000>;
760052bc5dSKumar Gala			interrupt-parent = <&mpic>;
770052bc5dSKumar Gala			interrupts = <18 2>;
780052bc5dSKumar Gala		};
790052bc5dSKumar Gala
80c054065bSKumar Gala		L2: l2-cache-controller@20000 {
81fe671772SKumar Gala			compatible = "fsl,mpc8540-l2-cache-controller";
820052bc5dSKumar Gala			reg = <0x20000 0x1000>;
830052bc5dSKumar Gala			cache-line-size = <32>;
840052bc5dSKumar Gala			cache-size = <0x40000>;	// L2, 256K
850052bc5dSKumar Gala			interrupt-parent = <&mpic>;
860052bc5dSKumar Gala			interrupts = <16 2>;
870052bc5dSKumar Gala		};
880052bc5dSKumar Gala
890052bc5dSKumar Gala		i2c@3000 {
900052bc5dSKumar Gala			#address-cells = <1>;
910052bc5dSKumar Gala			#size-cells = <0>;
920052bc5dSKumar Gala			cell-index = <0>;
930052bc5dSKumar Gala			compatible = "fsl-i2c";
940052bc5dSKumar Gala			reg = <0x3000 0x100>;
950052bc5dSKumar Gala			interrupts = <43 2>;
960052bc5dSKumar Gala			interrupt-parent = <&mpic>;
970052bc5dSKumar Gala			dfsrr;
980052bc5dSKumar Gala
996467cae3SWolfgang Grandegger			dtt@48 {
1000f73a449SWolfgang Grandegger				compatible = "national,lm75";
1016467cae3SWolfgang Grandegger				reg = <0x48>;
1020f73a449SWolfgang Grandegger			};
1030f73a449SWolfgang Grandegger
1040052bc5dSKumar Gala			rtc@68 {
1050052bc5dSKumar Gala				compatible = "dallas,ds1337";
1060052bc5dSKumar Gala				reg = <0x68>;
1070052bc5dSKumar Gala			};
1080052bc5dSKumar Gala		};
1090052bc5dSKumar Gala
110dee80553SKumar Gala		dma@21300 {
111dee80553SKumar Gala			#address-cells = <1>;
112dee80553SKumar Gala			#size-cells = <1>;
113dee80553SKumar Gala			compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
114dee80553SKumar Gala			reg = <0x21300 0x4>;
115dee80553SKumar Gala			ranges = <0x0 0x21100 0x200>;
116dee80553SKumar Gala			cell-index = <0>;
117dee80553SKumar Gala			dma-channel@0 {
118dee80553SKumar Gala				compatible = "fsl,mpc8540-dma-channel",
119dee80553SKumar Gala						"fsl,eloplus-dma-channel";
120dee80553SKumar Gala				reg = <0x0 0x80>;
121dee80553SKumar Gala				cell-index = <0>;
122dee80553SKumar Gala				interrupt-parent = <&mpic>;
123dee80553SKumar Gala				interrupts = <20 2>;
124dee80553SKumar Gala			};
125dee80553SKumar Gala			dma-channel@80 {
126dee80553SKumar Gala				compatible = "fsl,mpc8540-dma-channel",
127dee80553SKumar Gala						"fsl,eloplus-dma-channel";
128dee80553SKumar Gala				reg = <0x80 0x80>;
129dee80553SKumar Gala				cell-index = <1>;
130dee80553SKumar Gala				interrupt-parent = <&mpic>;
131dee80553SKumar Gala				interrupts = <21 2>;
132dee80553SKumar Gala			};
133dee80553SKumar Gala			dma-channel@100 {
134dee80553SKumar Gala				compatible = "fsl,mpc8540-dma-channel",
135dee80553SKumar Gala						"fsl,eloplus-dma-channel";
136dee80553SKumar Gala				reg = <0x100 0x80>;
137dee80553SKumar Gala				cell-index = <2>;
138dee80553SKumar Gala				interrupt-parent = <&mpic>;
139dee80553SKumar Gala				interrupts = <22 2>;
140dee80553SKumar Gala			};
141dee80553SKumar Gala			dma-channel@180 {
142dee80553SKumar Gala				compatible = "fsl,mpc8540-dma-channel",
143dee80553SKumar Gala						"fsl,eloplus-dma-channel";
144dee80553SKumar Gala				reg = <0x180 0x80>;
145dee80553SKumar Gala				cell-index = <3>;
146dee80553SKumar Gala				interrupt-parent = <&mpic>;
147dee80553SKumar Gala				interrupts = <23 2>;
148dee80553SKumar Gala			};
149dee80553SKumar Gala		};
150dee80553SKumar Gala
15184ba4a58SAnton Vorontsov		enet0: ethernet@24000 {
15284ba4a58SAnton Vorontsov			#address-cells = <1>;
15384ba4a58SAnton Vorontsov			#size-cells = <1>;
15484ba4a58SAnton Vorontsov			cell-index = <0>;
15584ba4a58SAnton Vorontsov			device_type = "network";
15684ba4a58SAnton Vorontsov			model = "TSEC";
15784ba4a58SAnton Vorontsov			compatible = "gianfar";
15884ba4a58SAnton Vorontsov			reg = <0x24000 0x1000>;
15984ba4a58SAnton Vorontsov			ranges = <0x0 0x24000 0x1000>;
16084ba4a58SAnton Vorontsov			local-mac-address = [ 00 00 00 00 00 00 ];
16184ba4a58SAnton Vorontsov			interrupts = <29 2 30 2 34 2>;
16284ba4a58SAnton Vorontsov			interrupt-parent = <&mpic>;
16384ba4a58SAnton Vorontsov			phy-handle = <&phy2>;
16484ba4a58SAnton Vorontsov
16584ba4a58SAnton Vorontsov			mdio@520 {
1660052bc5dSKumar Gala				#address-cells = <1>;
1670052bc5dSKumar Gala				#size-cells = <0>;
1680052bc5dSKumar Gala				compatible = "fsl,gianfar-mdio";
16984ba4a58SAnton Vorontsov				reg = <0x520 0x20>;
1700052bc5dSKumar Gala
1710052bc5dSKumar Gala				phy1: ethernet-phy@1 {
1720052bc5dSKumar Gala					interrupt-parent = <&mpic>;
1730052bc5dSKumar Gala					interrupts = <8 1>;
1740052bc5dSKumar Gala					reg = <1>;
1750052bc5dSKumar Gala					device_type = "ethernet-phy";
1760052bc5dSKumar Gala				};
1770052bc5dSKumar Gala				phy2: ethernet-phy@2 {
1780052bc5dSKumar Gala					interrupt-parent = <&mpic>;
1790052bc5dSKumar Gala					interrupts = <8 1>;
1800052bc5dSKumar Gala					reg = <2>;
1810052bc5dSKumar Gala					device_type = "ethernet-phy";
1820052bc5dSKumar Gala				};
1830052bc5dSKumar Gala				phy3: ethernet-phy@3 {
1840052bc5dSKumar Gala					interrupt-parent = <&mpic>;
1850052bc5dSKumar Gala					interrupts = <8 1>;
1860052bc5dSKumar Gala					reg = <3>;
1870052bc5dSKumar Gala					device_type = "ethernet-phy";
1880052bc5dSKumar Gala				};
189b31a1d8bSAndy Fleming				tbi0: tbi-phy@11 {
190b31a1d8bSAndy Fleming					reg = <0x11>;
191b31a1d8bSAndy Fleming					device_type = "tbi-phy";
192b31a1d8bSAndy Fleming				};
193b31a1d8bSAndy Fleming			};
19484ba4a58SAnton Vorontsov		};
195b31a1d8bSAndy Fleming
19684ba4a58SAnton Vorontsov		enet1: ethernet@25000 {
19784ba4a58SAnton Vorontsov			#address-cells = <1>;
19884ba4a58SAnton Vorontsov			#size-cells = <1>;
19984ba4a58SAnton Vorontsov			cell-index = <1>;
20084ba4a58SAnton Vorontsov			device_type = "network";
20184ba4a58SAnton Vorontsov			model = "TSEC";
20284ba4a58SAnton Vorontsov			compatible = "gianfar";
20384ba4a58SAnton Vorontsov			reg = <0x25000 0x1000>;
20484ba4a58SAnton Vorontsov			ranges = <0x0 0x25000 0x1000>;
20584ba4a58SAnton Vorontsov			local-mac-address = [ 00 00 00 00 00 00 ];
20684ba4a58SAnton Vorontsov			interrupts = <35 2 36 2 40 2>;
20784ba4a58SAnton Vorontsov			interrupt-parent = <&mpic>;
20884ba4a58SAnton Vorontsov			phy-handle = <&phy1>;
20984ba4a58SAnton Vorontsov
21084ba4a58SAnton Vorontsov			mdio@520 {
211b31a1d8bSAndy Fleming				#address-cells = <1>;
212b31a1d8bSAndy Fleming				#size-cells = <0>;
213b31a1d8bSAndy Fleming				compatible = "fsl,gianfar-tbi";
21484ba4a58SAnton Vorontsov				reg = <0x520 0x20>;
215b31a1d8bSAndy Fleming
216b31a1d8bSAndy Fleming				tbi1: tbi-phy@11 {
217b31a1d8bSAndy Fleming					reg = <0x11>;
218b31a1d8bSAndy Fleming					device_type = "tbi-phy";
219b31a1d8bSAndy Fleming				};
220b31a1d8bSAndy Fleming			};
22184ba4a58SAnton Vorontsov		};
222b31a1d8bSAndy Fleming
22384ba4a58SAnton Vorontsov		enet2: ethernet@26000 {
22484ba4a58SAnton Vorontsov			#address-cells = <1>;
22584ba4a58SAnton Vorontsov			#size-cells = <1>;
22684ba4a58SAnton Vorontsov			cell-index = <2>;
22784ba4a58SAnton Vorontsov			device_type = "network";
22884ba4a58SAnton Vorontsov			model = "FEC";
22984ba4a58SAnton Vorontsov			compatible = "gianfar";
23084ba4a58SAnton Vorontsov			reg = <0x26000 0x1000>;
23184ba4a58SAnton Vorontsov			ranges = <0x0 0x26000 0x1000>;
23284ba4a58SAnton Vorontsov			local-mac-address = [ 00 00 00 00 00 00 ];
23384ba4a58SAnton Vorontsov			interrupts = <41 2>;
23484ba4a58SAnton Vorontsov			interrupt-parent = <&mpic>;
23584ba4a58SAnton Vorontsov			phy-handle = <&phy3>;
23684ba4a58SAnton Vorontsov
23784ba4a58SAnton Vorontsov			mdio@520 {
238b31a1d8bSAndy Fleming				#address-cells = <1>;
239b31a1d8bSAndy Fleming				#size-cells = <0>;
240b31a1d8bSAndy Fleming				compatible = "fsl,gianfar-tbi";
24184ba4a58SAnton Vorontsov				reg = <0x520 0x20>;
242b31a1d8bSAndy Fleming
243b31a1d8bSAndy Fleming				tbi2: tbi-phy@11 {
244b31a1d8bSAndy Fleming					reg = <0x11>;
245b31a1d8bSAndy Fleming					device_type = "tbi-phy";
246b31a1d8bSAndy Fleming				};
2470052bc5dSKumar Gala			};
2480052bc5dSKumar Gala		};
2490052bc5dSKumar Gala
2500052bc5dSKumar Gala		serial0: serial@4500 {
2510052bc5dSKumar Gala			cell-index = <0>;
2520052bc5dSKumar Gala			device_type = "serial";
253*f706bed1SKumar Gala			compatible = "fsl,ns16550", "ns16550";
2540052bc5dSKumar Gala			reg = <0x4500 0x100>; 	// reg base, size
2550052bc5dSKumar Gala			clock-frequency = <0>; 	// should we fill in in uboot?
2560052bc5dSKumar Gala			interrupts = <42 2>;
2570052bc5dSKumar Gala			interrupt-parent = <&mpic>;
2580052bc5dSKumar Gala		};
2590052bc5dSKumar Gala
2600052bc5dSKumar Gala		serial1: serial@4600 {
2610052bc5dSKumar Gala			cell-index = <1>;
2620052bc5dSKumar Gala			device_type = "serial";
263*f706bed1SKumar Gala			compatible = "fsl,ns16550", "ns16550";
2640052bc5dSKumar Gala			reg = <0x4600 0x100>;	// reg base, size
2650052bc5dSKumar Gala			clock-frequency = <0>; 	// should we fill in in uboot?
2660052bc5dSKumar Gala			interrupts = <42 2>;
2670052bc5dSKumar Gala			interrupt-parent = <&mpic>;
2680052bc5dSKumar Gala		};
2690052bc5dSKumar Gala
2700052bc5dSKumar Gala		mpic: pic@40000 {
2710052bc5dSKumar Gala			interrupt-controller;
2720052bc5dSKumar Gala			#address-cells = <0>;
2730052bc5dSKumar Gala			#interrupt-cells = <2>;
2740052bc5dSKumar Gala			reg = <0x40000 0x40000>;
2750052bc5dSKumar Gala			device_type = "open-pic";
276acd4b715SKumar Gala			compatible = "chrp,open-pic";
2770052bc5dSKumar Gala		};
2780052bc5dSKumar Gala	};
2790052bc5dSKumar Gala
28067e64f4aSDmitry Eremin-Solenikov	localbus@e0005000 {
28167e64f4aSDmitry Eremin-Solenikov		#address-cells = <2>;
28267e64f4aSDmitry Eremin-Solenikov		#size-cells = <1>;
28367e64f4aSDmitry Eremin-Solenikov		compatible = "fsl,mpc8540-localbus", "fsl,pq3-localbus",
28467e64f4aSDmitry Eremin-Solenikov			     "simple-bus";
28567e64f4aSDmitry Eremin-Solenikov		reg = <0xe0005000 0x1000>;
286c0f58950SDmitry Eremin-Solenikov		interrupt-parent = <&mpic>;
287c0f58950SDmitry Eremin-Solenikov		interrupts = <19 2>;
28867e64f4aSDmitry Eremin-Solenikov
28967e64f4aSDmitry Eremin-Solenikov		ranges = <0x0 0x0 0xfe000000 0x02000000>;
29067e64f4aSDmitry Eremin-Solenikov
29167e64f4aSDmitry Eremin-Solenikov		nor@0,0 {
29267e64f4aSDmitry Eremin-Solenikov			#address-cells = <1>;
29367e64f4aSDmitry Eremin-Solenikov			#size-cells = <1>;
29467e64f4aSDmitry Eremin-Solenikov			compatible = "cfi-flash";
29567e64f4aSDmitry Eremin-Solenikov			reg = <0x0 0x0 0x02000000>;
29667e64f4aSDmitry Eremin-Solenikov			bank-width = <4>;
29767e64f4aSDmitry Eremin-Solenikov			device-width = <2>;
29867e64f4aSDmitry Eremin-Solenikov			partition@0 {
29967e64f4aSDmitry Eremin-Solenikov				label = "kernel";
30067e64f4aSDmitry Eremin-Solenikov				reg = <0x00000000 0x00180000>;
30167e64f4aSDmitry Eremin-Solenikov			};
30267e64f4aSDmitry Eremin-Solenikov			partition@180000 {
30367e64f4aSDmitry Eremin-Solenikov				label = "root";
30467e64f4aSDmitry Eremin-Solenikov				reg = <0x00180000 0x01dc0000>;
30567e64f4aSDmitry Eremin-Solenikov			};
30667e64f4aSDmitry Eremin-Solenikov			partition@1f40000 {
30767e64f4aSDmitry Eremin-Solenikov				label = "env1";
30867e64f4aSDmitry Eremin-Solenikov				reg = <0x01f40000 0x00040000>;
30967e64f4aSDmitry Eremin-Solenikov			};
31067e64f4aSDmitry Eremin-Solenikov			partition@1f80000 {
31167e64f4aSDmitry Eremin-Solenikov				label = "env2";
31267e64f4aSDmitry Eremin-Solenikov				reg = <0x01f80000 0x00040000>;
31367e64f4aSDmitry Eremin-Solenikov			};
31467e64f4aSDmitry Eremin-Solenikov			partition@1fc0000 {
31567e64f4aSDmitry Eremin-Solenikov				label = "u-boot";
31667e64f4aSDmitry Eremin-Solenikov				reg = <0x01fc0000 0x00040000>;
31767e64f4aSDmitry Eremin-Solenikov				read-only;
31867e64f4aSDmitry Eremin-Solenikov			};
31967e64f4aSDmitry Eremin-Solenikov		};
32067e64f4aSDmitry Eremin-Solenikov	};
32167e64f4aSDmitry Eremin-Solenikov
3220052bc5dSKumar Gala	pci0: pci@e0008000 {
3230052bc5dSKumar Gala		#interrupt-cells = <1>;
3240052bc5dSKumar Gala		#size-cells = <2>;
3250052bc5dSKumar Gala		#address-cells = <3>;
3260052bc5dSKumar Gala		compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
3270052bc5dSKumar Gala		device_type = "pci";
3280052bc5dSKumar Gala		reg = <0xe0008000 0x1000>;
3290052bc5dSKumar Gala		clock-frequency = <66666666>;
3300052bc5dSKumar Gala		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
3310052bc5dSKumar Gala		interrupt-map = <
3320052bc5dSKumar Gala				/* IDSEL 28 */
3330052bc5dSKumar Gala				 0xe000 0 0 1 &mpic 2 1
33407c63839SDmitry Eremin-Solenikov				 0xe000 0 0 2 &mpic 3 1
33507c63839SDmitry Eremin-Solenikov				 0xe000 0 0 3 &mpic 6 1
33607c63839SDmitry Eremin-Solenikov				 0xe000 0 0 4 &mpic 5 1
33707c63839SDmitry Eremin-Solenikov
33807c63839SDmitry Eremin-Solenikov				/* IDSEL 11 */
33907c63839SDmitry Eremin-Solenikov				 0x5800 0 0 1 &mpic 6 1
34007c63839SDmitry Eremin-Solenikov				 0x5800 0 0 2 &mpic 5 1
34107c63839SDmitry Eremin-Solenikov				 >;
3420052bc5dSKumar Gala
3430052bc5dSKumar Gala		interrupt-parent = <&mpic>;
3440052bc5dSKumar Gala		interrupts = <24 2>;
3450052bc5dSKumar Gala		bus-range = <0 0>;
3460052bc5dSKumar Gala		ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
3470052bc5dSKumar Gala			  0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;
3480052bc5dSKumar Gala	};
3490052bc5dSKumar Gala};
350