18bc4a51dSStefan Roese/* 28bc4a51dSStefan Roese * Device Tree Source for AMCC Canyonlands (460EX) 38bc4a51dSStefan Roese * 488eeb72eSStefan Roese * Copyright 2008-2009 DENX Software Engineering, Stefan Roese <sr@denx.de> 58bc4a51dSStefan Roese * 68bc4a51dSStefan Roese * This file is licensed under the terms of the GNU General Public 78bc4a51dSStefan Roese * License version 2. This program is licensed "as is" without 88bc4a51dSStefan Roese * any warranty of any kind, whether express or implied. 98bc4a51dSStefan Roese */ 108bc4a51dSStefan Roese 1171f34979SDavid Gibson/dts-v1/; 1271f34979SDavid Gibson 138bc4a51dSStefan Roese/ { 148bc4a51dSStefan Roese #address-cells = <2>; 158bc4a51dSStefan Roese #size-cells = <1>; 168bc4a51dSStefan Roese model = "amcc,canyonlands"; 178bc4a51dSStefan Roese compatible = "amcc,canyonlands"; 1871f34979SDavid Gibson dcr-parent = <&{/cpus/cpu@0}>; 198bc4a51dSStefan Roese 208bc4a51dSStefan Roese aliases { 218bc4a51dSStefan Roese ethernet0 = &EMAC0; 228bc4a51dSStefan Roese ethernet1 = &EMAC1; 238bc4a51dSStefan Roese serial0 = &UART0; 248bc4a51dSStefan Roese serial1 = &UART1; 258bc4a51dSStefan Roese }; 268bc4a51dSStefan Roese 278bc4a51dSStefan Roese cpus { 288bc4a51dSStefan Roese #address-cells = <1>; 298bc4a51dSStefan Roese #size-cells = <0>; 308bc4a51dSStefan Roese 318bc4a51dSStefan Roese cpu@0 { 328bc4a51dSStefan Roese device_type = "cpu"; 338bc4a51dSStefan Roese model = "PowerPC,460EX"; 3471f34979SDavid Gibson reg = <0x00000000>; 358bc4a51dSStefan Roese clock-frequency = <0>; /* Filled in by U-Boot */ 368bc4a51dSStefan Roese timebase-frequency = <0>; /* Filled in by U-Boot */ 3771f34979SDavid Gibson i-cache-line-size = <32>; 3871f34979SDavid Gibson d-cache-line-size = <32>; 3971f34979SDavid Gibson i-cache-size = <32768>; 4071f34979SDavid Gibson d-cache-size = <32768>; 418bc4a51dSStefan Roese dcr-controller; 428bc4a51dSStefan Roese dcr-access-method = "native"; 43cd85400aSStefan Roese next-level-cache = <&L2C0>; 448bc4a51dSStefan Roese }; 458bc4a51dSStefan Roese }; 468bc4a51dSStefan Roese 478bc4a51dSStefan Roese memory { 488bc4a51dSStefan Roese device_type = "memory"; 4971f34979SDavid Gibson reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 508bc4a51dSStefan Roese }; 518bc4a51dSStefan Roese 528bc4a51dSStefan Roese UIC0: interrupt-controller0 { 538bc4a51dSStefan Roese compatible = "ibm,uic-460ex","ibm,uic"; 548bc4a51dSStefan Roese interrupt-controller; 558bc4a51dSStefan Roese cell-index = <0>; 5671f34979SDavid Gibson dcr-reg = <0x0c0 0x009>; 578bc4a51dSStefan Roese #address-cells = <0>; 588bc4a51dSStefan Roese #size-cells = <0>; 598bc4a51dSStefan Roese #interrupt-cells = <2>; 608bc4a51dSStefan Roese }; 618bc4a51dSStefan Roese 628bc4a51dSStefan Roese UIC1: interrupt-controller1 { 638bc4a51dSStefan Roese compatible = "ibm,uic-460ex","ibm,uic"; 648bc4a51dSStefan Roese interrupt-controller; 658bc4a51dSStefan Roese cell-index = <1>; 6671f34979SDavid Gibson dcr-reg = <0x0d0 0x009>; 678bc4a51dSStefan Roese #address-cells = <0>; 688bc4a51dSStefan Roese #size-cells = <0>; 698bc4a51dSStefan Roese #interrupt-cells = <2>; 7071f34979SDavid Gibson interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */ 718bc4a51dSStefan Roese interrupt-parent = <&UIC0>; 728bc4a51dSStefan Roese }; 738bc4a51dSStefan Roese 748bc4a51dSStefan Roese UIC2: interrupt-controller2 { 758bc4a51dSStefan Roese compatible = "ibm,uic-460ex","ibm,uic"; 768bc4a51dSStefan Roese interrupt-controller; 778bc4a51dSStefan Roese cell-index = <2>; 7871f34979SDavid Gibson dcr-reg = <0x0e0 0x009>; 798bc4a51dSStefan Roese #address-cells = <0>; 808bc4a51dSStefan Roese #size-cells = <0>; 818bc4a51dSStefan Roese #interrupt-cells = <2>; 8271f34979SDavid Gibson interrupts = <0xa 0x4 0xb 0x4>; /* cascade */ 838bc4a51dSStefan Roese interrupt-parent = <&UIC0>; 848bc4a51dSStefan Roese }; 858bc4a51dSStefan Roese 868bc4a51dSStefan Roese UIC3: interrupt-controller3 { 878bc4a51dSStefan Roese compatible = "ibm,uic-460ex","ibm,uic"; 888bc4a51dSStefan Roese interrupt-controller; 898bc4a51dSStefan Roese cell-index = <3>; 9071f34979SDavid Gibson dcr-reg = <0x0f0 0x009>; 918bc4a51dSStefan Roese #address-cells = <0>; 928bc4a51dSStefan Roese #size-cells = <0>; 938bc4a51dSStefan Roese #interrupt-cells = <2>; 9471f34979SDavid Gibson interrupts = <0x10 0x4 0x11 0x4>; /* cascade */ 958bc4a51dSStefan Roese interrupt-parent = <&UIC0>; 968bc4a51dSStefan Roese }; 978bc4a51dSStefan Roese 988bc4a51dSStefan Roese SDR0: sdr { 998bc4a51dSStefan Roese compatible = "ibm,sdr-460ex"; 10071f34979SDavid Gibson dcr-reg = <0x00e 0x002>; 1018bc4a51dSStefan Roese }; 1028bc4a51dSStefan Roese 1038bc4a51dSStefan Roese CPR0: cpr { 1048bc4a51dSStefan Roese compatible = "ibm,cpr-460ex"; 10571f34979SDavid Gibson dcr-reg = <0x00c 0x002>; 1068bc4a51dSStefan Roese }; 1078bc4a51dSStefan Roese 108cd85400aSStefan Roese L2C0: l2c { 109cd85400aSStefan Roese compatible = "ibm,l2-cache-460ex", "ibm,l2-cache"; 110cd85400aSStefan Roese dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */ 111cd85400aSStefan Roese 0x030 0x008>; /* L2 cache DCR's */ 112cd85400aSStefan Roese cache-line-size = <32>; /* 32 bytes */ 113cd85400aSStefan Roese cache-size = <262144>; /* L2, 256K */ 114cd85400aSStefan Roese interrupt-parent = <&UIC1>; 115cd85400aSStefan Roese interrupts = <11 1>; 116cd85400aSStefan Roese }; 117cd85400aSStefan Roese 1188bc4a51dSStefan Roese plb { 1198bc4a51dSStefan Roese compatible = "ibm,plb-460ex", "ibm,plb4"; 1208bc4a51dSStefan Roese #address-cells = <2>; 1218bc4a51dSStefan Roese #size-cells = <1>; 1228bc4a51dSStefan Roese ranges; 1238bc4a51dSStefan Roese clock-frequency = <0>; /* Filled in by U-Boot */ 1248bc4a51dSStefan Roese 1258bc4a51dSStefan Roese SDRAM0: sdram { 1268bc4a51dSStefan Roese compatible = "ibm,sdram-460ex", "ibm,sdram-405gp"; 12771f34979SDavid Gibson dcr-reg = <0x010 0x002>; 1288bc4a51dSStefan Roese }; 1298bc4a51dSStefan Roese 130049359d6SJames Hsiao CRYPTO: crypto@180000 { 131049359d6SJames Hsiao compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto"; 132049359d6SJames Hsiao reg = <4 0x00180000 0x80400>; 133049359d6SJames Hsiao interrupt-parent = <&UIC0>; 134049359d6SJames Hsiao interrupts = <0x1d 0x4>; 135049359d6SJames Hsiao }; 136049359d6SJames Hsiao 1378bc4a51dSStefan Roese MAL0: mcmal { 1388bc4a51dSStefan Roese compatible = "ibm,mcmal-460ex", "ibm,mcmal2"; 13971f34979SDavid Gibson dcr-reg = <0x180 0x062>; 1408bc4a51dSStefan Roese num-tx-chans = <2>; 14171f34979SDavid Gibson num-rx-chans = <16>; 1428bc4a51dSStefan Roese #address-cells = <0>; 1438bc4a51dSStefan Roese #size-cells = <0>; 1448bc4a51dSStefan Roese interrupt-parent = <&UIC2>; 14571f34979SDavid Gibson interrupts = < /*TXEOB*/ 0x6 0x4 14671f34979SDavid Gibson /*RXEOB*/ 0x7 0x4 14771f34979SDavid Gibson /*SERR*/ 0x3 0x4 14871f34979SDavid Gibson /*TXDE*/ 0x4 0x4 14971f34979SDavid Gibson /*RXDE*/ 0x5 0x4>; 1508bc4a51dSStefan Roese }; 1518bc4a51dSStefan Roese 152018f76ecSBenjamin Herrenschmidt USB0: ehci@bffd0400 { 153018f76ecSBenjamin Herrenschmidt compatible = "ibm,usb-ehci-460ex", "usb-ehci"; 154018f76ecSBenjamin Herrenschmidt interrupt-parent = <&UIC2>; 155018f76ecSBenjamin Herrenschmidt interrupts = <0x1d 4>; 156018f76ecSBenjamin Herrenschmidt reg = <4 0xbffd0400 0x90 4 0xbffd0490 0x70>; 157018f76ecSBenjamin Herrenschmidt }; 158018f76ecSBenjamin Herrenschmidt 159018f76ecSBenjamin Herrenschmidt USB1: usb@bffd0000 { 160018f76ecSBenjamin Herrenschmidt compatible = "ohci-le"; 161018f76ecSBenjamin Herrenschmidt reg = <4 0xbffd0000 0x60>; 162018f76ecSBenjamin Herrenschmidt interrupt-parent = <&UIC2>; 163018f76ecSBenjamin Herrenschmidt interrupts = <0x1e 4>; 164018f76ecSBenjamin Herrenschmidt }; 165018f76ecSBenjamin Herrenschmidt 1668bc4a51dSStefan Roese POB0: opb { 1678bc4a51dSStefan Roese compatible = "ibm,opb-460ex", "ibm,opb"; 1688bc4a51dSStefan Roese #address-cells = <1>; 1698bc4a51dSStefan Roese #size-cells = <1>; 17071f34979SDavid Gibson ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>; 1718bc4a51dSStefan Roese clock-frequency = <0>; /* Filled in by U-Boot */ 1728bc4a51dSStefan Roese 1738bc4a51dSStefan Roese EBC0: ebc { 1748bc4a51dSStefan Roese compatible = "ibm,ebc-460ex", "ibm,ebc"; 17571f34979SDavid Gibson dcr-reg = <0x012 0x002>; 1768bc4a51dSStefan Roese #address-cells = <2>; 1778bc4a51dSStefan Roese #size-cells = <1>; 1788bc4a51dSStefan Roese clock-frequency = <0>; /* Filled in by U-Boot */ 1795020231bSStefan Roese /* ranges property is supplied by U-Boot */ 18071f34979SDavid Gibson interrupts = <0x6 0x4>; 1818bc4a51dSStefan Roese interrupt-parent = <&UIC1>; 1825020231bSStefan Roese 1835020231bSStefan Roese nor_flash@0,0 { 1845020231bSStefan Roese compatible = "amd,s29gl512n", "cfi-flash"; 1855020231bSStefan Roese bank-width = <2>; 18671f34979SDavid Gibson reg = <0x00000000 0x00000000 0x04000000>; 1875020231bSStefan Roese #address-cells = <1>; 1885020231bSStefan Roese #size-cells = <1>; 1895020231bSStefan Roese partition@0 { 1905020231bSStefan Roese label = "kernel"; 19171f34979SDavid Gibson reg = <0x00000000 0x001e0000>; 1925020231bSStefan Roese }; 1935020231bSStefan Roese partition@1e0000 { 1945020231bSStefan Roese label = "dtb"; 19571f34979SDavid Gibson reg = <0x001e0000 0x00020000>; 1965020231bSStefan Roese }; 1975020231bSStefan Roese partition@200000 { 1985020231bSStefan Roese label = "ramdisk"; 19971f34979SDavid Gibson reg = <0x00200000 0x01400000>; 2005020231bSStefan Roese }; 2015020231bSStefan Roese partition@1600000 { 2025020231bSStefan Roese label = "jffs2"; 20371f34979SDavid Gibson reg = <0x01600000 0x00400000>; 2045020231bSStefan Roese }; 2055020231bSStefan Roese partition@1a00000 { 2065020231bSStefan Roese label = "user"; 20771f34979SDavid Gibson reg = <0x01a00000 0x02560000>; 2085020231bSStefan Roese }; 2095020231bSStefan Roese partition@3f60000 { 2105020231bSStefan Roese label = "env"; 21171f34979SDavid Gibson reg = <0x03f60000 0x00040000>; 2125020231bSStefan Roese }; 2135020231bSStefan Roese partition@3fa0000 { 2145020231bSStefan Roese label = "u-boot"; 21571f34979SDavid Gibson reg = <0x03fa0000 0x00060000>; 2165020231bSStefan Roese }; 2175020231bSStefan Roese }; 21888eeb72eSStefan Roese 21988eeb72eSStefan Roese ndfc@3,0 { 22088eeb72eSStefan Roese compatible = "ibm,ndfc"; 22188eeb72eSStefan Roese reg = <0x00000003 0x00000000 0x00002000>; 22288eeb72eSStefan Roese ccr = <0x00001000>; 22388eeb72eSStefan Roese bank-settings = <0x80002222>; 22488eeb72eSStefan Roese #address-cells = <1>; 22588eeb72eSStefan Roese #size-cells = <1>; 22688eeb72eSStefan Roese 22788eeb72eSStefan Roese nand { 22888eeb72eSStefan Roese #address-cells = <1>; 22988eeb72eSStefan Roese #size-cells = <1>; 23088eeb72eSStefan Roese 23188eeb72eSStefan Roese partition@0 { 23288eeb72eSStefan Roese label = "u-boot"; 23388eeb72eSStefan Roese reg = <0x00000000 0x00100000>; 23488eeb72eSStefan Roese }; 23588eeb72eSStefan Roese partition@100000 { 23688eeb72eSStefan Roese label = "user"; 23788eeb72eSStefan Roese reg = <0x00000000 0x03f00000>; 23888eeb72eSStefan Roese }; 23988eeb72eSStefan Roese }; 24088eeb72eSStefan Roese }; 2418bc4a51dSStefan Roese }; 2428bc4a51dSStefan Roese 2438bc4a51dSStefan Roese UART0: serial@ef600300 { 2448bc4a51dSStefan Roese device_type = "serial"; 2458bc4a51dSStefan Roese compatible = "ns16550"; 24671f34979SDavid Gibson reg = <0xef600300 0x00000008>; 24771f34979SDavid Gibson virtual-reg = <0xef600300>; 2488bc4a51dSStefan Roese clock-frequency = <0>; /* Filled in by U-Boot */ 2498bc4a51dSStefan Roese current-speed = <0>; /* Filled in by U-Boot */ 2508bc4a51dSStefan Roese interrupt-parent = <&UIC1>; 25171f34979SDavid Gibson interrupts = <0x1 0x4>; 2528bc4a51dSStefan Roese }; 2538bc4a51dSStefan Roese 2548bc4a51dSStefan Roese UART1: serial@ef600400 { 2558bc4a51dSStefan Roese device_type = "serial"; 2568bc4a51dSStefan Roese compatible = "ns16550"; 25771f34979SDavid Gibson reg = <0xef600400 0x00000008>; 25871f34979SDavid Gibson virtual-reg = <0xef600400>; 2598bc4a51dSStefan Roese clock-frequency = <0>; /* Filled in by U-Boot */ 2608bc4a51dSStefan Roese current-speed = <0>; /* Filled in by U-Boot */ 2618bc4a51dSStefan Roese interrupt-parent = <&UIC0>; 26271f34979SDavid Gibson interrupts = <0x1 0x4>; 2638bc4a51dSStefan Roese }; 2648bc4a51dSStefan Roese 2658bc4a51dSStefan Roese UART2: serial@ef600500 { 2668bc4a51dSStefan Roese device_type = "serial"; 2678bc4a51dSStefan Roese compatible = "ns16550"; 26871f34979SDavid Gibson reg = <0xef600500 0x00000008>; 26971f34979SDavid Gibson virtual-reg = <0xef600500>; 2708bc4a51dSStefan Roese clock-frequency = <0>; /* Filled in by U-Boot */ 2718bc4a51dSStefan Roese current-speed = <0>; /* Filled in by U-Boot */ 2728bc4a51dSStefan Roese interrupt-parent = <&UIC1>; 273*9a52e392SStefan Roese interrupts = <28 0x4>; 2748bc4a51dSStefan Roese }; 2758bc4a51dSStefan Roese 2768bc4a51dSStefan Roese UART3: serial@ef600600 { 2778bc4a51dSStefan Roese device_type = "serial"; 2788bc4a51dSStefan Roese compatible = "ns16550"; 27971f34979SDavid Gibson reg = <0xef600600 0x00000008>; 28071f34979SDavid Gibson virtual-reg = <0xef600600>; 2818bc4a51dSStefan Roese clock-frequency = <0>; /* Filled in by U-Boot */ 2828bc4a51dSStefan Roese current-speed = <0>; /* Filled in by U-Boot */ 2838bc4a51dSStefan Roese interrupt-parent = <&UIC1>; 284*9a52e392SStefan Roese interrupts = <29 0x4>; 2858bc4a51dSStefan Roese }; 2868bc4a51dSStefan Roese 2878bc4a51dSStefan Roese IIC0: i2c@ef600700 { 2888bc4a51dSStefan Roese compatible = "ibm,iic-460ex", "ibm,iic"; 28971f34979SDavid Gibson reg = <0xef600700 0x00000014>; 2908bc4a51dSStefan Roese interrupt-parent = <&UIC0>; 29171f34979SDavid Gibson interrupts = <0x2 0x4>; 292018f76ecSBenjamin Herrenschmidt #address-cells = <1>; 293018f76ecSBenjamin Herrenschmidt #size-cells = <0>; 294018f76ecSBenjamin Herrenschmidt rtc@68 { 295018f76ecSBenjamin Herrenschmidt compatible = "stm,m41t80"; 296018f76ecSBenjamin Herrenschmidt reg = <0x68>; 297018f76ecSBenjamin Herrenschmidt interrupt-parent = <&UIC2>; 298018f76ecSBenjamin Herrenschmidt interrupts = <0x19 0x8>; 299018f76ecSBenjamin Herrenschmidt }; 300018f76ecSBenjamin Herrenschmidt sttm@48 { 301018f76ecSBenjamin Herrenschmidt compatible = "ad,ad7414"; 302018f76ecSBenjamin Herrenschmidt reg = <0x48>; 303018f76ecSBenjamin Herrenschmidt interrupt-parent = <&UIC1>; 304018f76ecSBenjamin Herrenschmidt interrupts = <0x14 0x8>; 305018f76ecSBenjamin Herrenschmidt }; 3068bc4a51dSStefan Roese }; 3078bc4a51dSStefan Roese 3088bc4a51dSStefan Roese IIC1: i2c@ef600800 { 3098bc4a51dSStefan Roese compatible = "ibm,iic-460ex", "ibm,iic"; 31071f34979SDavid Gibson reg = <0xef600800 0x00000014>; 3118bc4a51dSStefan Roese interrupt-parent = <&UIC0>; 31271f34979SDavid Gibson interrupts = <0x3 0x4>; 3138bc4a51dSStefan Roese }; 3148bc4a51dSStefan Roese 3158bc4a51dSStefan Roese ZMII0: emac-zmii@ef600d00 { 3168bc4a51dSStefan Roese compatible = "ibm,zmii-460ex", "ibm,zmii"; 31771f34979SDavid Gibson reg = <0xef600d00 0x0000000c>; 3188bc4a51dSStefan Roese }; 3198bc4a51dSStefan Roese 3208bc4a51dSStefan Roese RGMII0: emac-rgmii@ef601500 { 3218bc4a51dSStefan Roese compatible = "ibm,rgmii-460ex", "ibm,rgmii"; 32271f34979SDavid Gibson reg = <0xef601500 0x00000008>; 3238bc4a51dSStefan Roese has-mdio; 3248bc4a51dSStefan Roese }; 3258bc4a51dSStefan Roese 326a6190a84SStefan Roese TAH0: emac-tah@ef601350 { 327a6190a84SStefan Roese compatible = "ibm,tah-460ex", "ibm,tah"; 32871f34979SDavid Gibson reg = <0xef601350 0x00000030>; 329a6190a84SStefan Roese }; 330a6190a84SStefan Roese 331a6190a84SStefan Roese TAH1: emac-tah@ef601450 { 332a6190a84SStefan Roese compatible = "ibm,tah-460ex", "ibm,tah"; 33371f34979SDavid Gibson reg = <0xef601450 0x00000030>; 334a6190a84SStefan Roese }; 335a6190a84SStefan Roese 3368bc4a51dSStefan Roese EMAC0: ethernet@ef600e00 { 3378bc4a51dSStefan Roese device_type = "network"; 33805781ccdSGrant Erickson compatible = "ibm,emac-460ex", "ibm,emac4sync"; 3398bc4a51dSStefan Roese interrupt-parent = <&EMAC0>; 34071f34979SDavid Gibson interrupts = <0x0 0x1>; 3418bc4a51dSStefan Roese #interrupt-cells = <1>; 3428bc4a51dSStefan Roese #address-cells = <0>; 3438bc4a51dSStefan Roese #size-cells = <0>; 34471f34979SDavid Gibson interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4 34571f34979SDavid Gibson /*Wake*/ 0x1 &UIC2 0x14 0x4>; 34605781ccdSGrant Erickson reg = <0xef600e00 0x000000c4>; 3478bc4a51dSStefan Roese local-mac-address = [000000000000]; /* Filled in by U-Boot */ 3488bc4a51dSStefan Roese mal-device = <&MAL0>; 3498bc4a51dSStefan Roese mal-tx-channel = <0>; 3508bc4a51dSStefan Roese mal-rx-channel = <0>; 3518bc4a51dSStefan Roese cell-index = <0>; 35271f34979SDavid Gibson max-frame-size = <9000>; 35371f34979SDavid Gibson rx-fifo-size = <4096>; 35471f34979SDavid Gibson tx-fifo-size = <2048>; 355835ad8e7SDave Mitchell rx-fifo-size-gige = <16384>; 3568bc4a51dSStefan Roese phy-mode = "rgmii"; 35771f34979SDavid Gibson phy-map = <0x00000000>; 3588bc4a51dSStefan Roese rgmii-device = <&RGMII0>; 3598bc4a51dSStefan Roese rgmii-channel = <0>; 360a6190a84SStefan Roese tah-device = <&TAH0>; 361a6190a84SStefan Roese tah-channel = <0>; 3628bc4a51dSStefan Roese has-inverted-stacr-oc; 3638bc4a51dSStefan Roese has-new-stacr-staopc; 3648bc4a51dSStefan Roese }; 3658bc4a51dSStefan Roese 3668bc4a51dSStefan Roese EMAC1: ethernet@ef600f00 { 3678bc4a51dSStefan Roese device_type = "network"; 36805781ccdSGrant Erickson compatible = "ibm,emac-460ex", "ibm,emac4sync"; 3698bc4a51dSStefan Roese interrupt-parent = <&EMAC1>; 37071f34979SDavid Gibson interrupts = <0x0 0x1>; 3718bc4a51dSStefan Roese #interrupt-cells = <1>; 3728bc4a51dSStefan Roese #address-cells = <0>; 3738bc4a51dSStefan Roese #size-cells = <0>; 37471f34979SDavid Gibson interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4 37571f34979SDavid Gibson /*Wake*/ 0x1 &UIC2 0x15 0x4>; 37605781ccdSGrant Erickson reg = <0xef600f00 0x000000c4>; 3778bc4a51dSStefan Roese local-mac-address = [000000000000]; /* Filled in by U-Boot */ 3788bc4a51dSStefan Roese mal-device = <&MAL0>; 3798bc4a51dSStefan Roese mal-tx-channel = <1>; 3808bc4a51dSStefan Roese mal-rx-channel = <8>; 3818bc4a51dSStefan Roese cell-index = <1>; 38271f34979SDavid Gibson max-frame-size = <9000>; 38371f34979SDavid Gibson rx-fifo-size = <4096>; 38471f34979SDavid Gibson tx-fifo-size = <2048>; 385835ad8e7SDave Mitchell rx-fifo-size-gige = <16384>; 3868bc4a51dSStefan Roese phy-mode = "rgmii"; 38771f34979SDavid Gibson phy-map = <0x00000000>; 3888bc4a51dSStefan Roese rgmii-device = <&RGMII0>; 3898bc4a51dSStefan Roese rgmii-channel = <1>; 390a6190a84SStefan Roese tah-device = <&TAH1>; 391a6190a84SStefan Roese tah-channel = <1>; 3928bc4a51dSStefan Roese has-inverted-stacr-oc; 3938bc4a51dSStefan Roese has-new-stacr-staopc; 394a6190a84SStefan Roese mdio-device = <&EMAC0>; 3958bc4a51dSStefan Roese }; 3968bc4a51dSStefan Roese }; 3978bc4a51dSStefan Roese 3988bc4a51dSStefan Roese PCIX0: pci@c0ec00000 { 3998bc4a51dSStefan Roese device_type = "pci"; 4008bc4a51dSStefan Roese #interrupt-cells = <1>; 4018bc4a51dSStefan Roese #size-cells = <2>; 4028bc4a51dSStefan Roese #address-cells = <3>; 4038bc4a51dSStefan Roese compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix"; 4048bc4a51dSStefan Roese primary; 4058bc4a51dSStefan Roese large-inbound-windows; 4068bc4a51dSStefan Roese enable-msi-hole; 40771f34979SDavid Gibson reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */ 40871f34979SDavid Gibson 0x00000000 0x00000000 0x00000000 /* no IACK cycles */ 40971f34979SDavid Gibson 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */ 41071f34979SDavid Gibson 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */ 41171f34979SDavid Gibson 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */ 4128bc4a51dSStefan Roese 4138bc4a51dSStefan Roese /* Outbound ranges, one memory and one IO, 4148bc4a51dSStefan Roese * later cannot be changed 4158bc4a51dSStefan Roese */ 41671f34979SDavid Gibson ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000 41784d727a1SBenjamin Herrenschmidt 0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000 41871f34979SDavid Gibson 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>; 4198bc4a51dSStefan Roese 4208bc4a51dSStefan Roese /* Inbound 2GB range starting at 0 */ 42171f34979SDavid Gibson dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>; 4228bc4a51dSStefan Roese 4238bc4a51dSStefan Roese /* This drives busses 0 to 0x3f */ 42471f34979SDavid Gibson bus-range = <0x0 0x3f>; 4258bc4a51dSStefan Roese 4268bc4a51dSStefan Roese /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */ 42771f34979SDavid Gibson interrupt-map-mask = <0x0 0x0 0x0 0x0>; 42871f34979SDavid Gibson interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >; 4298bc4a51dSStefan Roese }; 4308bc4a51dSStefan Roese 4318bc4a51dSStefan Roese PCIE0: pciex@d00000000 { 4328bc4a51dSStefan Roese device_type = "pci"; 4338bc4a51dSStefan Roese #interrupt-cells = <1>; 4348bc4a51dSStefan Roese #size-cells = <2>; 4358bc4a51dSStefan Roese #address-cells = <3>; 4368bc4a51dSStefan Roese compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex"; 4378bc4a51dSStefan Roese primary; 43871f34979SDavid Gibson port = <0x0>; /* port number */ 43971f34979SDavid Gibson reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */ 44071f34979SDavid Gibson 0x0000000c 0x08010000 0x00001000>; /* Registers */ 44171f34979SDavid Gibson dcr-reg = <0x100 0x020>; 44271f34979SDavid Gibson sdr-base = <0x300>; 4438bc4a51dSStefan Roese 4448bc4a51dSStefan Roese /* Outbound ranges, one memory and one IO, 4458bc4a51dSStefan Roese * later cannot be changed 4468bc4a51dSStefan Roese */ 44771f34979SDavid Gibson ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000 44884d727a1SBenjamin Herrenschmidt 0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000 44971f34979SDavid Gibson 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>; 4508bc4a51dSStefan Roese 4518bc4a51dSStefan Roese /* Inbound 2GB range starting at 0 */ 45271f34979SDavid Gibson dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>; 4538bc4a51dSStefan Roese 4548bc4a51dSStefan Roese /* This drives busses 40 to 0x7f */ 45571f34979SDavid Gibson bus-range = <0x40 0x7f>; 4568bc4a51dSStefan Roese 4578bc4a51dSStefan Roese /* Legacy interrupts (note the weird polarity, the bridge seems 4588bc4a51dSStefan Roese * to invert PCIe legacy interrupts). 4598bc4a51dSStefan Roese * We are de-swizzling here because the numbers are actually for 4608bc4a51dSStefan Roese * port of the root complex virtual P2P bridge. But I want 4618bc4a51dSStefan Roese * to avoid putting a node for it in the tree, so the numbers 4628bc4a51dSStefan Roese * below are basically de-swizzled numbers. 4638bc4a51dSStefan Roese * The real slot is on idsel 0, so the swizzling is 1:1 4648bc4a51dSStefan Roese */ 46571f34979SDavid Gibson interrupt-map-mask = <0x0 0x0 0x0 0x7>; 4668bc4a51dSStefan Roese interrupt-map = < 46771f34979SDavid Gibson 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */ 46871f34979SDavid Gibson 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */ 46971f34979SDavid Gibson 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */ 47071f34979SDavid Gibson 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>; 4718bc4a51dSStefan Roese }; 4728bc4a51dSStefan Roese 4738bc4a51dSStefan Roese PCIE1: pciex@d20000000 { 4748bc4a51dSStefan Roese device_type = "pci"; 4758bc4a51dSStefan Roese #interrupt-cells = <1>; 4768bc4a51dSStefan Roese #size-cells = <2>; 4778bc4a51dSStefan Roese #address-cells = <3>; 4788bc4a51dSStefan Roese compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex"; 4798bc4a51dSStefan Roese primary; 48071f34979SDavid Gibson port = <0x1>; /* port number */ 48171f34979SDavid Gibson reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */ 48271f34979SDavid Gibson 0x0000000c 0x08011000 0x00001000>; /* Registers */ 48371f34979SDavid Gibson dcr-reg = <0x120 0x020>; 48471f34979SDavid Gibson sdr-base = <0x340>; 4858bc4a51dSStefan Roese 4868bc4a51dSStefan Roese /* Outbound ranges, one memory and one IO, 4878bc4a51dSStefan Roese * later cannot be changed 4888bc4a51dSStefan Roese */ 48971f34979SDavid Gibson ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000 49084d727a1SBenjamin Herrenschmidt 0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000 49171f34979SDavid Gibson 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>; 4928bc4a51dSStefan Roese 4938bc4a51dSStefan Roese /* Inbound 2GB range starting at 0 */ 49471f34979SDavid Gibson dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>; 4958bc4a51dSStefan Roese 4968bc4a51dSStefan Roese /* This drives busses 80 to 0xbf */ 49771f34979SDavid Gibson bus-range = <0x80 0xbf>; 4988bc4a51dSStefan Roese 4998bc4a51dSStefan Roese /* Legacy interrupts (note the weird polarity, the bridge seems 5008bc4a51dSStefan Roese * to invert PCIe legacy interrupts). 5018bc4a51dSStefan Roese * We are de-swizzling here because the numbers are actually for 5028bc4a51dSStefan Roese * port of the root complex virtual P2P bridge. But I want 5038bc4a51dSStefan Roese * to avoid putting a node for it in the tree, so the numbers 5048bc4a51dSStefan Roese * below are basically de-swizzled numbers. 5058bc4a51dSStefan Roese * The real slot is on idsel 0, so the swizzling is 1:1 5068bc4a51dSStefan Roese */ 50771f34979SDavid Gibson interrupt-map-mask = <0x0 0x0 0x0 0x7>; 5088bc4a51dSStefan Roese interrupt-map = < 50971f34979SDavid Gibson 0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */ 51071f34979SDavid Gibson 0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */ 51171f34979SDavid Gibson 0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */ 51271f34979SDavid Gibson 0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>; 5138bc4a51dSStefan Roese }; 5148bc4a51dSStefan Roese }; 5158bc4a51dSStefan Roese}; 516