1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 2deae26bfSKyle McMartin #ifndef _PARISC_SUPERIO_H 3deae26bfSKyle McMartin #define _PARISC_SUPERIO_H 4deae26bfSKyle McMartin 5deae26bfSKyle McMartin #define IC_PIC1 0x20 /* PCI I/O address of master 8259 */ 6deae26bfSKyle McMartin #define IC_PIC2 0xA0 /* PCI I/O address of slave */ 7deae26bfSKyle McMartin 8deae26bfSKyle McMartin /* Config Space Offsets to configuration and base address registers */ 9deae26bfSKyle McMartin #define SIO_CR 0x5A /* Configuration Register */ 10deae26bfSKyle McMartin #define SIO_ACPIBAR 0x88 /* ACPI BAR */ 11deae26bfSKyle McMartin #define SIO_FDCBAR 0x90 /* Floppy Disk Controller BAR */ 12deae26bfSKyle McMartin #define SIO_SP1BAR 0x94 /* Serial 1 BAR */ 13deae26bfSKyle McMartin #define SIO_SP2BAR 0x98 /* Serial 2 BAR */ 14deae26bfSKyle McMartin #define SIO_PPBAR 0x9C /* Parallel BAR */ 15deae26bfSKyle McMartin 16deae26bfSKyle McMartin #define TRIGGER_1 0x67 /* Edge/level trigger register 1 */ 17deae26bfSKyle McMartin #define TRIGGER_2 0x68 /* Edge/level trigger register 2 */ 18deae26bfSKyle McMartin 19deae26bfSKyle McMartin /* Interrupt Routing Control registers */ 20deae26bfSKyle McMartin #define CFG_IR_SER 0x69 /* Serial 1 [0:3] and Serial 2 [4:7] */ 21deae26bfSKyle McMartin #define CFG_IR_PFD 0x6a /* Parallel [0:3] and Floppy [4:7] */ 22deae26bfSKyle McMartin #define CFG_IR_IDE 0x6b /* IDE1 [0:3] and IDE2 [4:7] */ 23deae26bfSKyle McMartin #define CFG_IR_INTAB 0x6c /* PCI INTA [0:3] and INT B [4:7] */ 24deae26bfSKyle McMartin #define CFG_IR_INTCD 0x6d /* PCI INTC [0:3] and INT D [4:7] */ 25deae26bfSKyle McMartin #define CFG_IR_PS2 0x6e /* PS/2 KBINT [0:3] and Mouse [4:7] */ 26deae26bfSKyle McMartin #define CFG_IR_FXBUS 0x6f /* FXIRQ[0] [0:3] and FXIRQ[1] [4:7] */ 27deae26bfSKyle McMartin #define CFG_IR_USB 0x70 /* FXIRQ[2] [0:3] and USB [4:7] */ 28deae26bfSKyle McMartin #define CFG_IR_ACPI 0x71 /* ACPI SCI [0:3] and reserved [4:7] */ 29deae26bfSKyle McMartin 30deae26bfSKyle McMartin #define CFG_IR_LOW CFG_IR_SER /* Lowest interrupt routing reg */ 31deae26bfSKyle McMartin #define CFG_IR_HIGH CFG_IR_ACPI /* Highest interrupt routing reg */ 32deae26bfSKyle McMartin 33deae26bfSKyle McMartin /* 8259 operational control words */ 34deae26bfSKyle McMartin #define OCW2_EOI 0x20 /* Non-specific EOI */ 35deae26bfSKyle McMartin #define OCW2_SEOI 0x60 /* Specific EOI */ 36deae26bfSKyle McMartin #define OCW3_IIR 0x0A /* Read request register */ 37deae26bfSKyle McMartin #define OCW3_ISR 0x0B /* Read service register */ 38deae26bfSKyle McMartin #define OCW3_POLL 0x0C /* Poll the PIC for an interrupt vector */ 39deae26bfSKyle McMartin 40deae26bfSKyle McMartin /* Interrupt lines. Only PIC1 is used */ 41deae26bfSKyle McMartin #define USB_IRQ 1 /* USB */ 42deae26bfSKyle McMartin #define SP1_IRQ 3 /* Serial port 1 */ 43deae26bfSKyle McMartin #define SP2_IRQ 4 /* Serial port 2 */ 44deae26bfSKyle McMartin #define PAR_IRQ 5 /* Parallel port */ 45deae26bfSKyle McMartin #define FDC_IRQ 6 /* Floppy controller */ 46deae26bfSKyle McMartin #define IDE_IRQ 7 /* IDE (pri+sec) */ 47deae26bfSKyle McMartin 48deae26bfSKyle McMartin /* ACPI registers */ 49deae26bfSKyle McMartin #define USB_REG_CR 0x1f /* USB Regulator Control Register */ 50deae26bfSKyle McMartin 51deae26bfSKyle McMartin #define SUPERIO_NIRQS 8 52deae26bfSKyle McMartin 53deae26bfSKyle McMartin struct superio_device { 54deae26bfSKyle McMartin u32 fdc_base; 55deae26bfSKyle McMartin u32 sp1_base; 56deae26bfSKyle McMartin u32 sp2_base; 57deae26bfSKyle McMartin u32 pp_base; 58deae26bfSKyle McMartin u32 acpi_base; 59deae26bfSKyle McMartin int suckyio_irq_enabled; 60deae26bfSKyle McMartin struct pci_dev *lio_pdev; /* pci device for legacy IO (fn 1) */ 61deae26bfSKyle McMartin struct pci_dev *usb_pdev; /* pci device for USB (fn 2) */ 62deae26bfSKyle McMartin }; 63deae26bfSKyle McMartin 64deae26bfSKyle McMartin /* 65deae26bfSKyle McMartin * Does NS make a 87415 based plug in PCI card? If so, because of this 66deae26bfSKyle McMartin * macro we currently don't support it being plugged into a machine 67deae26bfSKyle McMartin * that contains a SuperIO chip AND has CONFIG_SUPERIO enabled. 68deae26bfSKyle McMartin * 69deae26bfSKyle McMartin * This could be fixed by checking to see if function 1 exists, and 70deae26bfSKyle McMartin * if it is SuperIO Legacy IO; but really now, is this combination 71deae26bfSKyle McMartin * going to EVER happen? 72deae26bfSKyle McMartin */ 73deae26bfSKyle McMartin 74deae26bfSKyle McMartin #define SUPERIO_IDE_FN 0 /* Function number of IDE controller */ 75deae26bfSKyle McMartin #define SUPERIO_LIO_FN 1 /* Function number of Legacy IO controller */ 76deae26bfSKyle McMartin #define SUPERIO_USB_FN 2 /* Function number of USB controller */ 77deae26bfSKyle McMartin 78deae26bfSKyle McMartin #define is_superio_device(x) \ 79deae26bfSKyle McMartin (((x)->vendor == PCI_VENDOR_ID_NS) && \ 80deae26bfSKyle McMartin ( ((x)->device == PCI_DEVICE_ID_NS_87415) \ 81deae26bfSKyle McMartin || ((x)->device == PCI_DEVICE_ID_NS_87560_LIO) \ 82deae26bfSKyle McMartin || ((x)->device == PCI_DEVICE_ID_NS_87560_USB) ) ) 83deae26bfSKyle McMartin 84deae26bfSKyle McMartin extern int superio_fixup_irq(struct pci_dev *pcidev); /* called by iosapic */ 85deae26bfSKyle McMartin 86deae26bfSKyle McMartin #endif /* _PARISC_SUPERIO_H */ 87