xref: /linux/arch/parisc/include/asm/pci.h (revision 2cc7138f4347df939ce03f313e3d87794bab36f8)
1deae26bfSKyle McMartin #ifndef __ASM_PARISC_PCI_H
2deae26bfSKyle McMartin #define __ASM_PARISC_PCI_H
3deae26bfSKyle McMartin 
4deae26bfSKyle McMartin #include <asm/scatterlist.h>
5deae26bfSKyle McMartin 
6deae26bfSKyle McMartin 
7deae26bfSKyle McMartin 
8deae26bfSKyle McMartin /*
9deae26bfSKyle McMartin ** HP PCI platforms generally support multiple bus adapters.
10deae26bfSKyle McMartin **    (workstations 1-~4, servers 2-~32)
11deae26bfSKyle McMartin **
12deae26bfSKyle McMartin ** Newer platforms number the busses across PCI bus adapters *sparsely*.
13deae26bfSKyle McMartin ** E.g. 0, 8, 16, ...
14deae26bfSKyle McMartin **
15deae26bfSKyle McMartin ** Under a PCI bus, most HP platforms support PPBs up to two or three
16deae26bfSKyle McMartin ** levels deep. See "Bit3" product line.
17deae26bfSKyle McMartin */
18deae26bfSKyle McMartin #define PCI_MAX_BUSSES	256
19deae26bfSKyle McMartin 
20deae26bfSKyle McMartin 
21deae26bfSKyle McMartin /* To be used as: mdelay(pci_post_reset_delay);
22deae26bfSKyle McMartin  *
23deae26bfSKyle McMartin  * post_reset is the time the kernel should stall to prevent anyone from
24deae26bfSKyle McMartin  * accessing the PCI bus once #RESET is de-asserted.
25deae26bfSKyle McMartin  * PCI spec somewhere says 1 second but with multi-PCI bus systems,
26deae26bfSKyle McMartin  * this makes the boot time much longer than necessary.
27deae26bfSKyle McMartin  * 20ms seems to work for all the HP PCI implementations to date.
28deae26bfSKyle McMartin  */
29deae26bfSKyle McMartin #define pci_post_reset_delay 50
30deae26bfSKyle McMartin 
31deae26bfSKyle McMartin 
32deae26bfSKyle McMartin /*
33deae26bfSKyle McMartin ** pci_hba_data (aka H2P_OBJECT in HP/UX)
34deae26bfSKyle McMartin **
35deae26bfSKyle McMartin ** This is the "common" or "base" data structure which HBA drivers
36deae26bfSKyle McMartin ** (eg Dino or LBA) are required to place at the top of their own
37deae26bfSKyle McMartin ** platform_data structure.  I've heard this called "C inheritance" too.
38deae26bfSKyle McMartin **
39deae26bfSKyle McMartin ** Data needed by pcibios layer belongs here.
40deae26bfSKyle McMartin */
41deae26bfSKyle McMartin struct pci_hba_data {
42deae26bfSKyle McMartin 	void __iomem   *base_addr;	/* aka Host Physical Address */
43deae26bfSKyle McMartin 	const struct parisc_device *dev; /* device from PA bus walk */
44deae26bfSKyle McMartin 	struct pci_bus *hba_bus;	/* primary PCI bus below HBA */
45deae26bfSKyle McMartin 	int		hba_num;	/* I/O port space access "key" */
46deae26bfSKyle McMartin 	struct resource bus_num;	/* PCI bus numbers */
47deae26bfSKyle McMartin 	struct resource io_space;	/* PIOP */
48deae26bfSKyle McMartin 	struct resource lmmio_space;	/* bus addresses < 4Gb */
49deae26bfSKyle McMartin 	struct resource elmmio_space;	/* additional bus addresses < 4Gb */
50deae26bfSKyle McMartin 	struct resource gmmio_space;	/* bus addresses > 4Gb */
51deae26bfSKyle McMartin 
52deae26bfSKyle McMartin 	/* NOTE: Dino code assumes it can use *all* of the lmmio_space,
53deae26bfSKyle McMartin 	 * elmmio_space and gmmio_space as a contiguous array of
54deae26bfSKyle McMartin 	 * resources.  This #define represents the array size */
55deae26bfSKyle McMartin 	#define DINO_MAX_LMMIO_RESOURCES	3
56deae26bfSKyle McMartin 
57deae26bfSKyle McMartin 	unsigned long   lmmio_space_offset;  /* CPU view - PCI view */
58deae26bfSKyle McMartin 	void *          iommu;          /* IOMMU this device is under */
59deae26bfSKyle McMartin 	/* REVISIT - spinlock to protect resources? */
60deae26bfSKyle McMartin 
61deae26bfSKyle McMartin 	#define HBA_NAME_SIZE 16
62deae26bfSKyle McMartin 	char io_name[HBA_NAME_SIZE];
63deae26bfSKyle McMartin 	char lmmio_name[HBA_NAME_SIZE];
64deae26bfSKyle McMartin 	char elmmio_name[HBA_NAME_SIZE];
65deae26bfSKyle McMartin 	char gmmio_name[HBA_NAME_SIZE];
66deae26bfSKyle McMartin };
67deae26bfSKyle McMartin 
68deae26bfSKyle McMartin #define HBA_DATA(d)		((struct pci_hba_data *) (d))
69deae26bfSKyle McMartin 
70deae26bfSKyle McMartin /*
71deae26bfSKyle McMartin ** We support 2^16 I/O ports per HBA.  These are set up in the form
72deae26bfSKyle McMartin ** 0xbbxxxx, where bb is the bus number and xxxx is the I/O port
73deae26bfSKyle McMartin ** space address.
74deae26bfSKyle McMartin */
75deae26bfSKyle McMartin #define HBA_PORT_SPACE_BITS	16
76deae26bfSKyle McMartin 
77deae26bfSKyle McMartin #define HBA_PORT_BASE(h)	((h) << HBA_PORT_SPACE_BITS)
78deae26bfSKyle McMartin #define HBA_PORT_SPACE_SIZE	(1UL << HBA_PORT_SPACE_BITS)
79deae26bfSKyle McMartin 
80deae26bfSKyle McMartin #define PCI_PORT_HBA(a)		((a) >> HBA_PORT_SPACE_BITS)
81deae26bfSKyle McMartin #define PCI_PORT_ADDR(a)	((a) & (HBA_PORT_SPACE_SIZE - 1))
82deae26bfSKyle McMartin 
83deae26bfSKyle McMartin #ifdef CONFIG_64BIT
84deae26bfSKyle McMartin #define PCI_F_EXTEND		0xffffffff00000000UL
85deae26bfSKyle McMartin #else	/* !CONFIG_64BIT */
86deae26bfSKyle McMartin #define PCI_F_EXTEND		0UL
87deae26bfSKyle McMartin #endif /* !CONFIG_64BIT */
88deae26bfSKyle McMartin 
89deae26bfSKyle McMartin /*
90deae26bfSKyle McMartin ** KLUGE: linux/pci.h include asm/pci.h BEFORE declaring struct pci_bus
91deae26bfSKyle McMartin ** (This eliminates some of the warnings).
92deae26bfSKyle McMartin */
93deae26bfSKyle McMartin struct pci_bus;
94deae26bfSKyle McMartin struct pci_dev;
95deae26bfSKyle McMartin 
96deae26bfSKyle McMartin /*
97deae26bfSKyle McMartin  * If the PCI device's view of memory is the same as the CPU's view of memory,
98deae26bfSKyle McMartin  * PCI_DMA_BUS_IS_PHYS is true.  The networking and block device layers use
99deae26bfSKyle McMartin  * this boolean for bounce buffer decisions.
100deae26bfSKyle McMartin  */
101deae26bfSKyle McMartin #ifdef CONFIG_PA20
102deae26bfSKyle McMartin /* All PA-2.0 machines have an IOMMU. */
103deae26bfSKyle McMartin #define PCI_DMA_BUS_IS_PHYS	0
104deae26bfSKyle McMartin #define parisc_has_iommu()	do { } while (0)
105deae26bfSKyle McMartin #else
106deae26bfSKyle McMartin 
107deae26bfSKyle McMartin #if defined(CONFIG_IOMMU_CCIO) || defined(CONFIG_IOMMU_SBA)
108deae26bfSKyle McMartin extern int parisc_bus_is_phys; 	/* in arch/parisc/kernel/setup.c */
109deae26bfSKyle McMartin #define PCI_DMA_BUS_IS_PHYS	parisc_bus_is_phys
110deae26bfSKyle McMartin #define parisc_has_iommu()	do { parisc_bus_is_phys = 0; } while (0)
111deae26bfSKyle McMartin #else
112deae26bfSKyle McMartin #define PCI_DMA_BUS_IS_PHYS	1
113deae26bfSKyle McMartin #define parisc_has_iommu()	do { } while (0)
114deae26bfSKyle McMartin #endif
115deae26bfSKyle McMartin 
116deae26bfSKyle McMartin #endif	/* !CONFIG_PA20 */
117deae26bfSKyle McMartin 
118deae26bfSKyle McMartin 
119deae26bfSKyle McMartin /*
120deae26bfSKyle McMartin ** Most PCI devices (eg Tulip, NCR720) also export the same registers
121deae26bfSKyle McMartin ** to both MMIO and I/O port space.  Due to poor performance of I/O Port
122deae26bfSKyle McMartin ** access under HP PCI bus adapters, strongly recommend the use of MMIO
123deae26bfSKyle McMartin ** address space.
124deae26bfSKyle McMartin **
125deae26bfSKyle McMartin ** While I'm at it more PA programming notes:
126deae26bfSKyle McMartin **
127deae26bfSKyle McMartin ** 1) MMIO stores (writes) are posted operations. This means the processor
128deae26bfSKyle McMartin **    gets an "ACK" before the write actually gets to the device. A read
129deae26bfSKyle McMartin **    to the same device (or typically the bus adapter above it) will
130deae26bfSKyle McMartin **    force in-flight write transaction(s) out to the targeted device
131deae26bfSKyle McMartin **    before the read can complete.
132deae26bfSKyle McMartin **
133deae26bfSKyle McMartin ** 2) The Programmed I/O (PIO) data may not always be strongly ordered with
134deae26bfSKyle McMartin **    respect to DMA on all platforms. Ie PIO data can reach the processor
135deae26bfSKyle McMartin **    before in-flight DMA reaches memory. Since most SMP PA platforms
136deae26bfSKyle McMartin **    are I/O coherent, it generally doesn't matter...but sometimes
137deae26bfSKyle McMartin **    it does.
138deae26bfSKyle McMartin **
139deae26bfSKyle McMartin ** I've helped device driver writers debug both types of problems.
140deae26bfSKyle McMartin */
141deae26bfSKyle McMartin struct pci_port_ops {
142deae26bfSKyle McMartin 	  u8 (*inb)  (struct pci_hba_data *hba, u16 port);
143deae26bfSKyle McMartin 	 u16 (*inw)  (struct pci_hba_data *hba, u16 port);
144deae26bfSKyle McMartin 	 u32 (*inl)  (struct pci_hba_data *hba, u16 port);
145deae26bfSKyle McMartin 	void (*outb) (struct pci_hba_data *hba, u16 port,  u8 data);
146deae26bfSKyle McMartin 	void (*outw) (struct pci_hba_data *hba, u16 port, u16 data);
147deae26bfSKyle McMartin 	void (*outl) (struct pci_hba_data *hba, u16 port, u32 data);
148deae26bfSKyle McMartin };
149deae26bfSKyle McMartin 
150deae26bfSKyle McMartin 
151deae26bfSKyle McMartin struct pci_bios_ops {
152deae26bfSKyle McMartin 	void (*init)(void);
153deae26bfSKyle McMartin 	void (*fixup_bus)(struct pci_bus *bus);
154deae26bfSKyle McMartin };
155deae26bfSKyle McMartin 
156deae26bfSKyle McMartin /*
157deae26bfSKyle McMartin ** Stuff declared in arch/parisc/kernel/pci.c
158deae26bfSKyle McMartin */
159deae26bfSKyle McMartin extern struct pci_port_ops *pci_port;
160deae26bfSKyle McMartin extern struct pci_bios_ops *pci_bios;
161deae26bfSKyle McMartin 
162deae26bfSKyle McMartin #ifdef CONFIG_PCI
163deae26bfSKyle McMartin extern void pcibios_register_hba(struct pci_hba_data *);
164deae26bfSKyle McMartin extern void pcibios_set_master(struct pci_dev *);
165deae26bfSKyle McMartin #else
166deae26bfSKyle McMartin static inline void pcibios_register_hba(struct pci_hba_data *x)
167deae26bfSKyle McMartin {
168deae26bfSKyle McMartin }
169deae26bfSKyle McMartin #endif
170deae26bfSKyle McMartin 
171deae26bfSKyle McMartin /*
172deae26bfSKyle McMartin  * pcibios_assign_all_busses() is used in drivers/pci/pci.c:pci_do_scan_bus()
173deae26bfSKyle McMartin  *   0 == check if bridge is numbered before re-numbering.
174deae26bfSKyle McMartin  *   1 == pci_do_scan_bus() should automatically number all PCI-PCI bridges.
175deae26bfSKyle McMartin  *
176deae26bfSKyle McMartin  *   We *should* set this to zero for "legacy" platforms and one
177deae26bfSKyle McMartin  *   for PAT platforms.
178deae26bfSKyle McMartin  *
179deae26bfSKyle McMartin  *   But legacy platforms also need to renumber the busses below a Host
180deae26bfSKyle McMartin  *   Bus controller.  Adding a 4-port Tulip card on the first PCI root
181deae26bfSKyle McMartin  *   bus of a C200 resulted in the secondary bus being numbered as 1.
182deae26bfSKyle McMartin  *   The second PCI host bus controller's root bus had already been
183deae26bfSKyle McMartin  *   assigned bus number 1 by firmware and sysfs complained.
184deae26bfSKyle McMartin  *
185deae26bfSKyle McMartin  *   Firmware isn't doing anything wrong here since each controller
186deae26bfSKyle McMartin  *   is its own PCI domain.  It's simpler and easier for us to renumber
187deae26bfSKyle McMartin  *   the busses rather than treat each Dino as a separate PCI domain.
188deae26bfSKyle McMartin  *   Eventually, we may want to introduce PCI domains for Superdome or
189deae26bfSKyle McMartin  *   rp7420/8420 boxes and then revisit this issue.
190deae26bfSKyle McMartin  */
191deae26bfSKyle McMartin #define pcibios_assign_all_busses()     (1)
192deae26bfSKyle McMartin 
193deae26bfSKyle McMartin #define PCIBIOS_MIN_IO          0x10
194deae26bfSKyle McMartin #define PCIBIOS_MIN_MEM         0x1000 /* NBPG - but pci/setup-res.c dies */
195deae26bfSKyle McMartin 
196deae26bfSKyle McMartin /* export the pci_ DMA API in terms of the dma_ one */
197deae26bfSKyle McMartin #include <asm-generic/pci-dma-compat.h>
198deae26bfSKyle McMartin 
199deae26bfSKyle McMartin #ifdef CONFIG_PCI
200deae26bfSKyle McMartin static inline void pci_dma_burst_advice(struct pci_dev *pdev,
201deae26bfSKyle McMartin 					enum pci_dma_burst_strategy *strat,
202deae26bfSKyle McMartin 					unsigned long *strategy_parameter)
203deae26bfSKyle McMartin {
204deae26bfSKyle McMartin 	unsigned long cacheline_size;
205deae26bfSKyle McMartin 	u8 byte;
206deae26bfSKyle McMartin 
207deae26bfSKyle McMartin 	pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
208deae26bfSKyle McMartin 	if (byte == 0)
209deae26bfSKyle McMartin 		cacheline_size = 1024;
210deae26bfSKyle McMartin 	else
211deae26bfSKyle McMartin 		cacheline_size = (int) byte * 4;
212deae26bfSKyle McMartin 
213deae26bfSKyle McMartin 	*strat = PCI_DMA_BURST_MULTIPLE;
214deae26bfSKyle McMartin 	*strategy_parameter = cacheline_size;
215deae26bfSKyle McMartin }
216deae26bfSKyle McMartin #endif
217deae26bfSKyle McMartin 
218deae26bfSKyle McMartin static inline void pcibios_penalize_isa_irq(int irq, int active)
219deae26bfSKyle McMartin {
220deae26bfSKyle McMartin 	/* We don't need to penalize isa irq's */
221deae26bfSKyle McMartin }
222deae26bfSKyle McMartin 
223deae26bfSKyle McMartin static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
224deae26bfSKyle McMartin {
225deae26bfSKyle McMartin 	return channel ? 15 : 14;
226deae26bfSKyle McMartin }
227deae26bfSKyle McMartin 
228*2cc7138fSThomas Bogendoerfer #define HAVE_PCI_MMAP
229*2cc7138fSThomas Bogendoerfer 
230*2cc7138fSThomas Bogendoerfer extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
231*2cc7138fSThomas Bogendoerfer 	enum pci_mmap_state mmap_state, int write_combine);
232*2cc7138fSThomas Bogendoerfer 
233deae26bfSKyle McMartin #endif /* __ASM_PARISC_PCI_H */
234