xref: /linux/arch/mips/net/bpf_jit_comp64.c (revision fbc802de6b10669bfe2d4ebc4dcf12563bba117c)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Just-In-Time compiler for eBPF bytecode on MIPS.
4  * Implementation of JIT functions for 64-bit CPUs.
5  *
6  * Copyright (c) 2021 Anyfi Networks AB.
7  * Author: Johan Almbladh <johan.almbladh@gmail.com>
8  *
9  * Based on code and ideas from
10  * Copyright (c) 2017 Cavium, Inc.
11  * Copyright (c) 2017 Shubham Bansal <illusionist.neo@gmail.com>
12  * Copyright (c) 2011 Mircea Gherzan <mgherzan@gmail.com>
13  */
14 
15 #include <linux/errno.h>
16 #include <linux/filter.h>
17 #include <linux/bpf.h>
18 #include <asm/cpu-features.h>
19 #include <asm/isa-rev.h>
20 #include <asm/uasm.h>
21 
22 #include "bpf_jit_comp.h"
23 
24 /* MIPS t0-t3 are not available in the n64 ABI */
25 #undef MIPS_R_T0
26 #undef MIPS_R_T1
27 #undef MIPS_R_T2
28 #undef MIPS_R_T3
29 
30 /* Stack is 16-byte aligned in n64 ABI */
31 #define MIPS_STACK_ALIGNMENT 16
32 
33 /* Extra 64-bit eBPF registers used by JIT */
34 #define JIT_REG_TC (MAX_BPF_JIT_REG + 0)
35 #define JIT_REG_ZX (MAX_BPF_JIT_REG + 1)
36 
37 /* Number of prologue bytes to skip when doing a tail call */
38 #define JIT_TCALL_SKIP 4
39 
40 /* Callee-saved CPU registers that the JIT must preserve */
41 #define JIT_CALLEE_REGS   \
42 	(BIT(MIPS_R_S0) | \
43 	 BIT(MIPS_R_S1) | \
44 	 BIT(MIPS_R_S2) | \
45 	 BIT(MIPS_R_S3) | \
46 	 BIT(MIPS_R_S4) | \
47 	 BIT(MIPS_R_S5) | \
48 	 BIT(MIPS_R_S6) | \
49 	 BIT(MIPS_R_S7) | \
50 	 BIT(MIPS_R_GP) | \
51 	 BIT(MIPS_R_FP) | \
52 	 BIT(MIPS_R_RA))
53 
54 /* Caller-saved CPU registers available for JIT use */
55 #define JIT_CALLER_REGS	  \
56 	(BIT(MIPS_R_A5) | \
57 	 BIT(MIPS_R_A6) | \
58 	 BIT(MIPS_R_A7))
59 /*
60  * Mapping of 64-bit eBPF registers to 64-bit native MIPS registers.
61  * MIPS registers t4 - t7 may be used by the JIT as temporary registers.
62  * MIPS registers t8 - t9 are reserved for single-register common functions.
63  */
64 static const u8 bpf2mips64[] = {
65 	/* Return value from in-kernel function, and exit value from eBPF */
66 	[BPF_REG_0] = MIPS_R_V0,
67 	/* Arguments from eBPF program to in-kernel function */
68 	[BPF_REG_1] = MIPS_R_A0,
69 	[BPF_REG_2] = MIPS_R_A1,
70 	[BPF_REG_3] = MIPS_R_A2,
71 	[BPF_REG_4] = MIPS_R_A3,
72 	[BPF_REG_5] = MIPS_R_A4,
73 	/* Callee-saved registers that in-kernel function will preserve */
74 	[BPF_REG_6] = MIPS_R_S0,
75 	[BPF_REG_7] = MIPS_R_S1,
76 	[BPF_REG_8] = MIPS_R_S2,
77 	[BPF_REG_9] = MIPS_R_S3,
78 	/* Read-only frame pointer to access the eBPF stack */
79 	[BPF_REG_FP] = MIPS_R_FP,
80 	/* Temporary register for blinding constants */
81 	[BPF_REG_AX] = MIPS_R_AT,
82 	/* Tail call count register, caller-saved */
83 	[JIT_REG_TC] = MIPS_R_A5,
84 	/* Constant for register zero-extension */
85 	[JIT_REG_ZX] = MIPS_R_V1,
86 };
87 
88 /*
89  * MIPS 32-bit operations on 64-bit registers generate a sign-extended
90  * result. However, the eBPF ISA mandates zero-extension, so we rely on the
91  * verifier to add that for us (emit_zext_ver). In addition, ALU arithmetic
92  * operations, right shift and byte swap require properly sign-extended
93  * operands or the result is unpredictable. We emit explicit sign-extensions
94  * in those cases.
95  */
96 
97 /* Sign extension */
98 static void emit_sext(struct jit_context *ctx, u8 dst, u8 src)
99 {
100 	emit(ctx, sll, dst, src, 0);
101 	clobber_reg(ctx, dst);
102 }
103 
104 /* Zero extension */
105 static void emit_zext(struct jit_context *ctx, u8 dst)
106 {
107 	if (cpu_has_mips64r2 || cpu_has_mips64r6) {
108 		emit(ctx, dinsu, dst, MIPS_R_ZERO, 32, 32);
109 	} else {
110 		emit(ctx, and, dst, dst, bpf2mips64[JIT_REG_ZX]);
111 		access_reg(ctx, JIT_REG_ZX); /* We need the ZX register */
112 	}
113 	clobber_reg(ctx, dst);
114 }
115 
116 /* Zero extension, if verifier does not do it for us  */
117 static void emit_zext_ver(struct jit_context *ctx, u8 dst)
118 {
119 	if (!ctx->program->aux->verifier_zext)
120 		emit_zext(ctx, dst);
121 }
122 
123 /* dst = imm (64-bit) */
124 static void emit_mov_i64(struct jit_context *ctx, u8 dst, u64 imm64)
125 {
126 	if (imm64 >= 0xffffffffffff8000ULL || imm64 < 0x8000ULL) {
127 		emit(ctx, daddiu, dst, MIPS_R_ZERO, (s16)imm64);
128 	} else if (imm64 >= 0xffffffff80000000ULL ||
129 		   (imm64 < 0x80000000 && imm64 > 0xffff)) {
130 		emit(ctx, lui, dst, (s16)(imm64 >> 16));
131 		emit(ctx, ori, dst, dst, (u16)imm64 & 0xffff);
132 	} else {
133 		u8 acc = MIPS_R_ZERO;
134 		int k;
135 
136 		for (k = 0; k < 4; k++) {
137 			u16 half = imm64 >> (48 - 16 * k);
138 
139 			if (acc == dst)
140 				emit(ctx, dsll, dst, dst, 16);
141 
142 			if (half) {
143 				emit(ctx, ori, dst, acc, half);
144 				acc = dst;
145 			}
146 		}
147 	}
148 	clobber_reg(ctx, dst);
149 }
150 
151 /* ALU immediate operation (64-bit) */
152 static void emit_alu_i64(struct jit_context *ctx, u8 dst, s32 imm, u8 op)
153 {
154 	switch (BPF_OP(op)) {
155 	/* dst = dst | imm */
156 	case BPF_OR:
157 		emit(ctx, ori, dst, dst, (u16)imm);
158 		break;
159 	/* dst = dst ^ imm */
160 	case BPF_XOR:
161 		emit(ctx, xori, dst, dst, (u16)imm);
162 		break;
163 	/* dst = -dst */
164 	case BPF_NEG:
165 		emit(ctx, dsubu, dst, MIPS_R_ZERO, dst);
166 		break;
167 	/* dst = dst << imm */
168 	case BPF_LSH:
169 		emit(ctx, dsll_safe, dst, dst, imm);
170 		break;
171 	/* dst = dst >> imm */
172 	case BPF_RSH:
173 		emit(ctx, dsrl_safe, dst, dst, imm);
174 		break;
175 	/* dst = dst >> imm (arithmetic) */
176 	case BPF_ARSH:
177 		emit(ctx, dsra_safe, dst, dst, imm);
178 		break;
179 	/* dst = dst + imm */
180 	case BPF_ADD:
181 		emit(ctx, daddiu, dst, dst, imm);
182 		break;
183 	/* dst = dst - imm */
184 	case BPF_SUB:
185 		emit(ctx, daddiu, dst, dst, -imm);
186 		break;
187 	default:
188 		/* Width-generic operations */
189 		emit_alu_i(ctx, dst, imm, op);
190 	}
191 	clobber_reg(ctx, dst);
192 }
193 
194 /* ALU register operation (64-bit) */
195 static void emit_alu_r64(struct jit_context *ctx, u8 dst, u8 src, u8 op)
196 {
197 	switch (BPF_OP(op)) {
198 	/* dst = dst << src */
199 	case BPF_LSH:
200 		emit(ctx, dsllv, dst, dst, src);
201 		break;
202 	/* dst = dst >> src */
203 	case BPF_RSH:
204 		emit(ctx, dsrlv, dst, dst, src);
205 		break;
206 	/* dst = dst >> src (arithmetic) */
207 	case BPF_ARSH:
208 		emit(ctx, dsrav, dst, dst, src);
209 		break;
210 	/* dst = dst + src */
211 	case BPF_ADD:
212 		emit(ctx, daddu, dst, dst, src);
213 		break;
214 	/* dst = dst - src */
215 	case BPF_SUB:
216 		emit(ctx, dsubu, dst, dst, src);
217 		break;
218 	/* dst = dst * src */
219 	case BPF_MUL:
220 		if (cpu_has_mips64r6) {
221 			emit(ctx, dmulu, dst, dst, src);
222 		} else {
223 			emit(ctx, dmultu, dst, src);
224 			emit(ctx, mflo, dst);
225 		}
226 		break;
227 	/* dst = dst / src */
228 	case BPF_DIV:
229 		if (cpu_has_mips64r6) {
230 			emit(ctx, ddivu_r6, dst, dst, src);
231 		} else {
232 			emit(ctx, ddivu, dst, src);
233 			emit(ctx, mflo, dst);
234 		}
235 		break;
236 	/* dst = dst % src */
237 	case BPF_MOD:
238 		if (cpu_has_mips64r6) {
239 			emit(ctx, dmodu, dst, dst, src);
240 		} else {
241 			emit(ctx, ddivu, dst, src);
242 			emit(ctx, mfhi, dst);
243 		}
244 		break;
245 	default:
246 		/* Width-generic operations */
247 		emit_alu_r(ctx, dst, src, op);
248 	}
249 	clobber_reg(ctx, dst);
250 }
251 
252 /* Swap sub words in a register double word */
253 static void emit_swap_r64(struct jit_context *ctx, u8 dst, u8 mask, u32 bits)
254 {
255 	u8 tmp = MIPS_R_T9;
256 
257 	emit(ctx, and, tmp, dst, mask);  /* tmp = dst & mask  */
258 	emit(ctx, dsll, tmp, tmp, bits); /* tmp = tmp << bits */
259 	emit(ctx, dsrl, dst, dst, bits); /* dst = dst >> bits */
260 	emit(ctx, and, dst, dst, mask);  /* dst = dst & mask  */
261 	emit(ctx, or, dst, dst, tmp);    /* dst = dst | tmp   */
262 }
263 
264 /* Swap bytes and truncate a register double word, word or half word */
265 static void emit_bswap_r64(struct jit_context *ctx, u8 dst, u32 width)
266 {
267 	switch (width) {
268 	/* Swap bytes in a double word */
269 	case 64:
270 		if (cpu_has_mips64r2 || cpu_has_mips64r6) {
271 			emit(ctx, dsbh, dst, dst);
272 			emit(ctx, dshd, dst, dst);
273 		} else {
274 			u8 t1 = MIPS_R_T6;
275 			u8 t2 = MIPS_R_T7;
276 
277 			emit(ctx, dsll32, t2, dst, 0);  /* t2 = dst << 32    */
278 			emit(ctx, dsrl32, dst, dst, 0); /* dst = dst >> 32   */
279 			emit(ctx, or, dst, dst, t2);    /* dst = dst | t2    */
280 
281 			emit(ctx, ori, t2, MIPS_R_ZERO, 0xffff);
282 			emit(ctx, dsll32, t1, t2, 0);   /* t1 = t2 << 32     */
283 			emit(ctx, or, t1, t1, t2);      /* t1 = t1 | t2      */
284 			emit_swap_r64(ctx, dst, t1, 16);/* dst = swap16(dst) */
285 
286 			emit(ctx, lui, t2, 0xff);       /* t2 = 0x00ff0000   */
287 			emit(ctx, ori, t2, t2, 0xff);   /* t2 = t2 | 0x00ff  */
288 			emit(ctx, dsll32, t1, t2, 0);   /* t1 = t2 << 32     */
289 			emit(ctx, or, t1, t1, t2);      /* t1 = t1 | t2      */
290 			emit_swap_r64(ctx, dst, t1, 8); /* dst = swap8(dst)  */
291 		}
292 		break;
293 	/* Swap bytes in a half word */
294 	/* Swap bytes in a word */
295 	case 32:
296 	case 16:
297 		emit_sext(ctx, dst, dst);
298 		emit_bswap_r(ctx, dst, width);
299 		if (cpu_has_mips64r2 || cpu_has_mips64r6)
300 			emit_zext(ctx, dst);
301 		break;
302 	}
303 	clobber_reg(ctx, dst);
304 }
305 
306 /* Truncate a register double word, word or half word */
307 static void emit_trunc_r64(struct jit_context *ctx, u8 dst, u32 width)
308 {
309 	switch (width) {
310 	case 64:
311 		break;
312 	/* Zero-extend a word */
313 	case 32:
314 		emit_zext(ctx, dst);
315 		break;
316 	/* Zero-extend a half word */
317 	case 16:
318 		emit(ctx, andi, dst, dst, 0xffff);
319 		break;
320 	}
321 	clobber_reg(ctx, dst);
322 }
323 
324 /* Load operation: dst = *(size*)(src + off) */
325 static void emit_ldx(struct jit_context *ctx, u8 dst, u8 src, s16 off, u8 size)
326 {
327 	switch (size) {
328 	/* Load a byte */
329 	case BPF_B:
330 		emit(ctx, lbu, dst, off, src);
331 		break;
332 	/* Load a half word */
333 	case BPF_H:
334 		emit(ctx, lhu, dst, off, src);
335 		break;
336 	/* Load a word */
337 	case BPF_W:
338 		emit(ctx, lwu, dst, off, src);
339 		break;
340 	/* Load a double word */
341 	case BPF_DW:
342 		emit(ctx, ld, dst, off, src);
343 		break;
344 	}
345 	clobber_reg(ctx, dst);
346 }
347 
348 /* Store operation: *(size *)(dst + off) = src */
349 static void emit_stx(struct jit_context *ctx, u8 dst, u8 src, s16 off, u8 size)
350 {
351 	switch (size) {
352 	/* Store a byte */
353 	case BPF_B:
354 		emit(ctx, sb, src, off, dst);
355 		break;
356 	/* Store a half word */
357 	case BPF_H:
358 		emit(ctx, sh, src, off, dst);
359 		break;
360 	/* Store a word */
361 	case BPF_W:
362 		emit(ctx, sw, src, off, dst);
363 		break;
364 	/* Store a double word */
365 	case BPF_DW:
366 		emit(ctx, sd, src, off, dst);
367 		break;
368 	}
369 }
370 
371 /* Atomic read-modify-write */
372 static void emit_atomic_r64(struct jit_context *ctx,
373 			    u8 dst, u8 src, s16 off, u8 code)
374 {
375 	u8 t1 = MIPS_R_T6;
376 	u8 t2 = MIPS_R_T7;
377 
378 	emit(ctx, lld, t1, off, dst);
379 	switch (code) {
380 	case BPF_ADD:
381 	case BPF_ADD | BPF_FETCH:
382 		emit(ctx, daddu, t2, t1, src);
383 		break;
384 	case BPF_AND:
385 	case BPF_AND | BPF_FETCH:
386 		emit(ctx, and, t2, t1, src);
387 		break;
388 	case BPF_OR:
389 	case BPF_OR | BPF_FETCH:
390 		emit(ctx, or, t2, t1, src);
391 		break;
392 	case BPF_XOR:
393 	case BPF_XOR | BPF_FETCH:
394 		emit(ctx, xor, t2, t1, src);
395 		break;
396 	case BPF_XCHG:
397 		emit(ctx, move, t2, src);
398 		break;
399 	}
400 	emit(ctx, scd, t2, off, dst);
401 	emit(ctx, beqz, t2, -16);
402 	emit(ctx, nop); /* Delay slot */
403 
404 	if (code & BPF_FETCH) {
405 		emit(ctx, move, src, t1);
406 		clobber_reg(ctx, src);
407 	}
408 }
409 
410 /* Atomic compare-and-exchange */
411 static void emit_cmpxchg_r64(struct jit_context *ctx, u8 dst, u8 src, s16 off)
412 {
413 	u8 r0 = bpf2mips64[BPF_REG_0];
414 	u8 t1 = MIPS_R_T6;
415 	u8 t2 = MIPS_R_T7;
416 
417 	emit(ctx, lld, t1, off, dst);
418 	emit(ctx, bne, t1, r0, 12);
419 	emit(ctx, move, t2, src);      /* Delay slot */
420 	emit(ctx, scd, t2, off, dst);
421 	emit(ctx, beqz, t2, -20);
422 	emit(ctx, move, r0, t1);      /* Delay slot */
423 
424 	clobber_reg(ctx, r0);
425 }
426 
427 /* Function call */
428 static int emit_call(struct jit_context *ctx, const struct bpf_insn *insn)
429 {
430 	u8 zx = bpf2mips64[JIT_REG_ZX];
431 	u8 tmp = MIPS_R_T6;
432 	bool fixed;
433 	u64 addr;
434 
435 	/* Decode the call address */
436 	if (bpf_jit_get_func_addr(ctx->program, insn, false,
437 				  &addr, &fixed) < 0)
438 		return -1;
439 	if (!fixed)
440 		return -1;
441 
442 	/* Push caller-saved registers on stack */
443 	push_regs(ctx, ctx->clobbered & JIT_CALLER_REGS, 0, 0);
444 
445 	/* Emit function call */
446 	emit_mov_i64(ctx, tmp, addr);
447 	emit(ctx, jalr, MIPS_R_RA, tmp);
448 	emit(ctx, nop); /* Delay slot */
449 
450 	/* Restore caller-saved registers */
451 	pop_regs(ctx, ctx->clobbered & JIT_CALLER_REGS, 0, 0);
452 
453 	/* Re-initialize the JIT zero-extension register if accessed */
454 	if (ctx->accessed & BIT(JIT_REG_ZX)) {
455 		emit(ctx, daddiu, zx, MIPS_R_ZERO, -1);
456 		emit(ctx, dsrl32, zx, zx, 0);
457 	}
458 
459 	clobber_reg(ctx, MIPS_R_RA);
460 	clobber_reg(ctx, MIPS_R_V0);
461 	clobber_reg(ctx, MIPS_R_V1);
462 	return 0;
463 }
464 
465 /* Function tail call */
466 static int emit_tail_call(struct jit_context *ctx)
467 {
468 	u8 ary = bpf2mips64[BPF_REG_2];
469 	u8 ind = bpf2mips64[BPF_REG_3];
470 	u8 tcc = bpf2mips64[JIT_REG_TC];
471 	u8 tmp = MIPS_R_T6;
472 	int off;
473 
474 	/*
475 	 * Tail call:
476 	 * eBPF R1 - function argument (context ptr), passed in a0-a1
477 	 * eBPF R2 - ptr to object with array of function entry points
478 	 * eBPF R3 - array index of function to be called
479 	 */
480 
481 	/* if (ind >= ary->map.max_entries) goto out */
482 	off = offsetof(struct bpf_array, map.max_entries);
483 	if (off > 0x7fff)
484 		return -1;
485 	emit(ctx, lwu, tmp, off, ary);            /* tmp = ary->map.max_entrs*/
486 	emit(ctx, sltu, tmp, ind, tmp);           /* tmp = ind < t1          */
487 	emit(ctx, beqz, tmp, get_offset(ctx, 1)); /* PC += off(1) if tmp == 0*/
488 
489 	/* if (--TCC < 0) goto out */
490 	emit(ctx, daddiu, tcc, tcc, -1);          /* tcc-- (delay slot)      */
491 	emit(ctx, bltz, tcc, get_offset(ctx, 1)); /* PC += off(1) if tcc < 0 */
492 						  /* (next insn delay slot)  */
493 	/* prog = ary->ptrs[ind] */
494 	off = offsetof(struct bpf_array, ptrs);
495 	if (off > 0x7fff)
496 		return -1;
497 	emit(ctx, dsll, tmp, ind, 3);             /* tmp = ind << 3          */
498 	emit(ctx, daddu, tmp, tmp, ary);          /* tmp += ary              */
499 	emit(ctx, ld, tmp, off, tmp);             /* tmp = *(tmp + off)      */
500 
501 	/* if (prog == 0) goto out */
502 	emit(ctx, beqz, tmp, get_offset(ctx, 1)); /* PC += off(1) if tmp == 0*/
503 	emit(ctx, nop);                           /* Delay slot              */
504 
505 	/* func = prog->bpf_func + 8 (prologue skip offset) */
506 	off = offsetof(struct bpf_prog, bpf_func);
507 	if (off > 0x7fff)
508 		return -1;
509 	emit(ctx, ld, tmp, off, tmp);                /* tmp = *(tmp + off)   */
510 	emit(ctx, daddiu, tmp, tmp, JIT_TCALL_SKIP); /* tmp += skip (4)      */
511 
512 	/* goto func */
513 	build_epilogue(ctx, tmp);
514 	access_reg(ctx, JIT_REG_TC);
515 	return 0;
516 }
517 
518 /*
519  * Stack frame layout for a JITed program (stack grows down).
520  *
521  * Higher address  : Previous stack frame      :
522  *                 +===========================+  <--- MIPS sp before call
523  *                 | Callee-saved registers,   |
524  *                 | including RA and FP       |
525  *                 +---------------------------+  <--- eBPF FP (MIPS fp)
526  *                 | Local eBPF variables      |
527  *                 | allocated by program      |
528  *                 +---------------------------+
529  *                 | Reserved for caller-saved |
530  *                 | registers                 |
531  * Lower address   +===========================+  <--- MIPS sp
532  */
533 
534 /* Build program prologue to set up the stack and registers */
535 void build_prologue(struct jit_context *ctx)
536 {
537 	u8 fp = bpf2mips64[BPF_REG_FP];
538 	u8 tc = bpf2mips64[JIT_REG_TC];
539 	u8 zx = bpf2mips64[JIT_REG_ZX];
540 	int stack, saved, locals, reserved;
541 
542 	/*
543 	 * The first instruction initializes the tail call count register.
544 	 * On a tail call, the calling function jumps into the prologue
545 	 * after this instruction.
546 	 */
547 	emit(ctx, addiu, tc, MIPS_R_ZERO, min(MAX_TAIL_CALL_CNT + 1, 0xffff));
548 
549 	/* === Entry-point for tail calls === */
550 
551 	/*
552 	 * If the eBPF frame pointer and tail call count registers were
553 	 * accessed they must be preserved. Mark them as clobbered here
554 	 * to save and restore them on the stack as needed.
555 	 */
556 	if (ctx->accessed & BIT(BPF_REG_FP))
557 		clobber_reg(ctx, fp);
558 	if (ctx->accessed & BIT(JIT_REG_TC))
559 		clobber_reg(ctx, tc);
560 	if (ctx->accessed & BIT(JIT_REG_ZX))
561 		clobber_reg(ctx, zx);
562 
563 	/* Compute the stack space needed for callee-saved registers */
564 	saved = hweight32(ctx->clobbered & JIT_CALLEE_REGS) * sizeof(u64);
565 	saved = ALIGN(saved, MIPS_STACK_ALIGNMENT);
566 
567 	/* Stack space used by eBPF program local data */
568 	locals = ALIGN(ctx->program->aux->stack_depth, MIPS_STACK_ALIGNMENT);
569 
570 	/*
571 	 * If we are emitting function calls, reserve extra stack space for
572 	 * caller-saved registers needed by the JIT. The required space is
573 	 * computed automatically during resource usage discovery (pass 1).
574 	 */
575 	reserved = ctx->stack_used;
576 
577 	/* Allocate the stack frame */
578 	stack = ALIGN(saved + locals + reserved, MIPS_STACK_ALIGNMENT);
579 	if (stack)
580 		emit(ctx, daddiu, MIPS_R_SP, MIPS_R_SP, -stack);
581 
582 	/* Store callee-saved registers on stack */
583 	push_regs(ctx, ctx->clobbered & JIT_CALLEE_REGS, 0, stack - saved);
584 
585 	/* Initialize the eBPF frame pointer if accessed */
586 	if (ctx->accessed & BIT(BPF_REG_FP))
587 		emit(ctx, daddiu, fp, MIPS_R_SP, stack - saved);
588 
589 	/* Initialize the ePF JIT zero-extension register if accessed */
590 	if (ctx->accessed & BIT(JIT_REG_ZX)) {
591 		emit(ctx, daddiu, zx, MIPS_R_ZERO, -1);
592 		emit(ctx, dsrl32, zx, zx, 0);
593 	}
594 
595 	ctx->saved_size = saved;
596 	ctx->stack_size = stack;
597 }
598 
599 /* Build the program epilogue to restore the stack and registers */
600 void build_epilogue(struct jit_context *ctx, int dest_reg)
601 {
602 	/* Restore callee-saved registers from stack */
603 	pop_regs(ctx, ctx->clobbered & JIT_CALLEE_REGS, 0,
604 		 ctx->stack_size - ctx->saved_size);
605 
606 	/* Release the stack frame */
607 	if (ctx->stack_size)
608 		emit(ctx, daddiu, MIPS_R_SP, MIPS_R_SP, ctx->stack_size);
609 
610 	/* Jump to return address and sign-extend the 32-bit return value */
611 	emit(ctx, jr, dest_reg);
612 	emit(ctx, sll, MIPS_R_V0, MIPS_R_V0, 0); /* Delay slot */
613 }
614 
615 /* Build one eBPF instruction */
616 int build_insn(const struct bpf_insn *insn, struct jit_context *ctx)
617 {
618 	u8 dst = bpf2mips64[insn->dst_reg];
619 	u8 src = bpf2mips64[insn->src_reg];
620 	u8 res = bpf2mips64[BPF_REG_0];
621 	u8 code = insn->code;
622 	s16 off = insn->off;
623 	s32 imm = insn->imm;
624 	s32 val, rel;
625 	u8 alu, jmp;
626 
627 	switch (code) {
628 	/* ALU operations */
629 	/* dst = imm */
630 	case BPF_ALU | BPF_MOV | BPF_K:
631 		emit_mov_i(ctx, dst, imm);
632 		emit_zext_ver(ctx, dst);
633 		break;
634 	/* dst = src */
635 	case BPF_ALU | BPF_MOV | BPF_X:
636 		if (imm == 1) {
637 			/* Special mov32 for zext */
638 			emit_zext(ctx, dst);
639 		} else {
640 			emit_mov_r(ctx, dst, src);
641 			emit_zext_ver(ctx, dst);
642 		}
643 		break;
644 	/* dst = -dst */
645 	case BPF_ALU | BPF_NEG:
646 		emit_sext(ctx, dst, dst);
647 		emit_alu_i(ctx, dst, 0, BPF_NEG);
648 		emit_zext_ver(ctx, dst);
649 		break;
650 	/* dst = dst & imm */
651 	/* dst = dst | imm */
652 	/* dst = dst ^ imm */
653 	/* dst = dst << imm */
654 	case BPF_ALU | BPF_OR | BPF_K:
655 	case BPF_ALU | BPF_AND | BPF_K:
656 	case BPF_ALU | BPF_XOR | BPF_K:
657 	case BPF_ALU | BPF_LSH | BPF_K:
658 		if (!valid_alu_i(BPF_OP(code), imm)) {
659 			emit_mov_i(ctx, MIPS_R_T4, imm);
660 			emit_alu_r(ctx, dst, MIPS_R_T4, BPF_OP(code));
661 		} else if (rewrite_alu_i(BPF_OP(code), imm, &alu, &val)) {
662 			emit_alu_i(ctx, dst, val, alu);
663 		}
664 		emit_zext_ver(ctx, dst);
665 		break;
666 	/* dst = dst >> imm */
667 	/* dst = dst >> imm (arithmetic) */
668 	/* dst = dst + imm */
669 	/* dst = dst - imm */
670 	/* dst = dst * imm */
671 	/* dst = dst / imm */
672 	/* dst = dst % imm */
673 	case BPF_ALU | BPF_RSH | BPF_K:
674 	case BPF_ALU | BPF_ARSH | BPF_K:
675 	case BPF_ALU | BPF_ADD | BPF_K:
676 	case BPF_ALU | BPF_SUB | BPF_K:
677 	case BPF_ALU | BPF_MUL | BPF_K:
678 	case BPF_ALU | BPF_DIV | BPF_K:
679 	case BPF_ALU | BPF_MOD | BPF_K:
680 		if (!valid_alu_i(BPF_OP(code), imm)) {
681 			emit_sext(ctx, dst, dst);
682 			emit_mov_i(ctx, MIPS_R_T4, imm);
683 			emit_alu_r(ctx, dst, MIPS_R_T4, BPF_OP(code));
684 		} else if (rewrite_alu_i(BPF_OP(code), imm, &alu, &val)) {
685 			emit_sext(ctx, dst, dst);
686 			emit_alu_i(ctx, dst, val, alu);
687 		}
688 		emit_zext_ver(ctx, dst);
689 		break;
690 	/* dst = dst & src */
691 	/* dst = dst | src */
692 	/* dst = dst ^ src */
693 	/* dst = dst << src */
694 	case BPF_ALU | BPF_AND | BPF_X:
695 	case BPF_ALU | BPF_OR | BPF_X:
696 	case BPF_ALU | BPF_XOR | BPF_X:
697 	case BPF_ALU | BPF_LSH | BPF_X:
698 		emit_alu_r(ctx, dst, src, BPF_OP(code));
699 		emit_zext_ver(ctx, dst);
700 		break;
701 	/* dst = dst >> src */
702 	/* dst = dst >> src (arithmetic) */
703 	/* dst = dst + src */
704 	/* dst = dst - src */
705 	/* dst = dst * src */
706 	/* dst = dst / src */
707 	/* dst = dst % src */
708 	case BPF_ALU | BPF_RSH | BPF_X:
709 	case BPF_ALU | BPF_ARSH | BPF_X:
710 	case BPF_ALU | BPF_ADD | BPF_X:
711 	case BPF_ALU | BPF_SUB | BPF_X:
712 	case BPF_ALU | BPF_MUL | BPF_X:
713 	case BPF_ALU | BPF_DIV | BPF_X:
714 	case BPF_ALU | BPF_MOD | BPF_X:
715 		emit_sext(ctx, dst, dst);
716 		emit_sext(ctx, MIPS_R_T4, src);
717 		emit_alu_r(ctx, dst, MIPS_R_T4, BPF_OP(code));
718 		emit_zext_ver(ctx, dst);
719 		break;
720 	/* dst = imm (64-bit) */
721 	case BPF_ALU64 | BPF_MOV | BPF_K:
722 		emit_mov_i(ctx, dst, imm);
723 		break;
724 	/* dst = src (64-bit) */
725 	case BPF_ALU64 | BPF_MOV | BPF_X:
726 		emit_mov_r(ctx, dst, src);
727 		break;
728 	/* dst = -dst (64-bit) */
729 	case BPF_ALU64 | BPF_NEG:
730 		emit_alu_i64(ctx, dst, 0, BPF_NEG);
731 		break;
732 	/* dst = dst & imm (64-bit) */
733 	/* dst = dst | imm (64-bit) */
734 	/* dst = dst ^ imm (64-bit) */
735 	/* dst = dst << imm (64-bit) */
736 	/* dst = dst >> imm (64-bit) */
737 	/* dst = dst >> imm ((64-bit, arithmetic) */
738 	/* dst = dst + imm (64-bit) */
739 	/* dst = dst - imm (64-bit) */
740 	/* dst = dst * imm (64-bit) */
741 	/* dst = dst / imm (64-bit) */
742 	/* dst = dst % imm (64-bit) */
743 	case BPF_ALU64 | BPF_AND | BPF_K:
744 	case BPF_ALU64 | BPF_OR | BPF_K:
745 	case BPF_ALU64 | BPF_XOR | BPF_K:
746 	case BPF_ALU64 | BPF_LSH | BPF_K:
747 	case BPF_ALU64 | BPF_RSH | BPF_K:
748 	case BPF_ALU64 | BPF_ARSH | BPF_K:
749 	case BPF_ALU64 | BPF_ADD | BPF_K:
750 	case BPF_ALU64 | BPF_SUB | BPF_K:
751 	case BPF_ALU64 | BPF_MUL | BPF_K:
752 	case BPF_ALU64 | BPF_DIV | BPF_K:
753 	case BPF_ALU64 | BPF_MOD | BPF_K:
754 		if (!valid_alu_i(BPF_OP(code), imm)) {
755 			emit_mov_i(ctx, MIPS_R_T4, imm);
756 			emit_alu_r64(ctx, dst, MIPS_R_T4, BPF_OP(code));
757 		} else if (rewrite_alu_i(BPF_OP(code), imm, &alu, &val)) {
758 			emit_alu_i64(ctx, dst, val, alu);
759 		}
760 		break;
761 	/* dst = dst & src (64-bit) */
762 	/* dst = dst | src (64-bit) */
763 	/* dst = dst ^ src (64-bit) */
764 	/* dst = dst << src (64-bit) */
765 	/* dst = dst >> src (64-bit) */
766 	/* dst = dst >> src (64-bit, arithmetic) */
767 	/* dst = dst + src (64-bit) */
768 	/* dst = dst - src (64-bit) */
769 	/* dst = dst * src (64-bit) */
770 	/* dst = dst / src (64-bit) */
771 	/* dst = dst % src (64-bit) */
772 	case BPF_ALU64 | BPF_AND | BPF_X:
773 	case BPF_ALU64 | BPF_OR | BPF_X:
774 	case BPF_ALU64 | BPF_XOR | BPF_X:
775 	case BPF_ALU64 | BPF_LSH | BPF_X:
776 	case BPF_ALU64 | BPF_RSH | BPF_X:
777 	case BPF_ALU64 | BPF_ARSH | BPF_X:
778 	case BPF_ALU64 | BPF_ADD | BPF_X:
779 	case BPF_ALU64 | BPF_SUB | BPF_X:
780 	case BPF_ALU64 | BPF_MUL | BPF_X:
781 	case BPF_ALU64 | BPF_DIV | BPF_X:
782 	case BPF_ALU64 | BPF_MOD | BPF_X:
783 		emit_alu_r64(ctx, dst, src, BPF_OP(code));
784 		break;
785 	/* dst = htole(dst) */
786 	/* dst = htobe(dst) */
787 	case BPF_ALU | BPF_END | BPF_FROM_LE:
788 	case BPF_ALU | BPF_END | BPF_FROM_BE:
789 		if (BPF_SRC(code) ==
790 #ifdef __BIG_ENDIAN
791 		    BPF_FROM_LE
792 #else
793 		    BPF_FROM_BE
794 #endif
795 		    )
796 			emit_bswap_r64(ctx, dst, imm);
797 		else
798 			emit_trunc_r64(ctx, dst, imm);
799 		break;
800 	/* dst = imm64 */
801 	case BPF_LD | BPF_IMM | BPF_DW:
802 		emit_mov_i64(ctx, dst, (u32)imm | ((u64)insn[1].imm << 32));
803 		return 1;
804 	/* LDX: dst = *(size *)(src + off) */
805 	case BPF_LDX | BPF_MEM | BPF_W:
806 	case BPF_LDX | BPF_MEM | BPF_H:
807 	case BPF_LDX | BPF_MEM | BPF_B:
808 	case BPF_LDX | BPF_MEM | BPF_DW:
809 		emit_ldx(ctx, dst, src, off, BPF_SIZE(code));
810 		break;
811 	/* ST: *(size *)(dst + off) = imm */
812 	case BPF_ST | BPF_MEM | BPF_W:
813 	case BPF_ST | BPF_MEM | BPF_H:
814 	case BPF_ST | BPF_MEM | BPF_B:
815 	case BPF_ST | BPF_MEM | BPF_DW:
816 		emit_mov_i(ctx, MIPS_R_T4, imm);
817 		emit_stx(ctx, dst, MIPS_R_T4, off, BPF_SIZE(code));
818 		break;
819 	/* STX: *(size *)(dst + off) = src */
820 	case BPF_STX | BPF_MEM | BPF_W:
821 	case BPF_STX | BPF_MEM | BPF_H:
822 	case BPF_STX | BPF_MEM | BPF_B:
823 	case BPF_STX | BPF_MEM | BPF_DW:
824 		emit_stx(ctx, dst, src, off, BPF_SIZE(code));
825 		break;
826 	/* Speculation barrier */
827 	case BPF_ST | BPF_NOSPEC:
828 		break;
829 	/* Atomics */
830 	case BPF_STX | BPF_ATOMIC | BPF_W:
831 	case BPF_STX | BPF_ATOMIC | BPF_DW:
832 		switch (imm) {
833 		case BPF_ADD:
834 		case BPF_ADD | BPF_FETCH:
835 		case BPF_AND:
836 		case BPF_AND | BPF_FETCH:
837 		case BPF_OR:
838 		case BPF_OR | BPF_FETCH:
839 		case BPF_XOR:
840 		case BPF_XOR | BPF_FETCH:
841 		case BPF_XCHG:
842 			if (BPF_SIZE(code) == BPF_DW) {
843 				emit_atomic_r64(ctx, dst, src, off, imm);
844 			} else if (imm & BPF_FETCH) {
845 				u8 tmp = dst;
846 
847 				if (src == dst) { /* Don't overwrite dst */
848 					emit_mov_r(ctx, MIPS_R_T4, dst);
849 					tmp = MIPS_R_T4;
850 				}
851 				emit_sext(ctx, src, src);
852 				emit_atomic_r(ctx, tmp, src, off, imm);
853 				emit_zext_ver(ctx, src);
854 			} else { /* 32-bit, no fetch */
855 				emit_sext(ctx, MIPS_R_T4, src);
856 				emit_atomic_r(ctx, dst, MIPS_R_T4, off, imm);
857 			}
858 			break;
859 		case BPF_CMPXCHG:
860 			if (BPF_SIZE(code) == BPF_DW) {
861 				emit_cmpxchg_r64(ctx, dst, src, off);
862 			} else {
863 				u8 tmp = res;
864 
865 				if (res == dst)   /* Don't overwrite dst */
866 					tmp = MIPS_R_T4;
867 				emit_sext(ctx, tmp, res);
868 				emit_sext(ctx, MIPS_R_T5, src);
869 				emit_cmpxchg_r(ctx, dst, MIPS_R_T5, tmp, off);
870 				if (res == dst)   /* Restore result */
871 					emit_mov_r(ctx, res, MIPS_R_T4);
872 				/* Result zext inserted by verifier */
873 			}
874 			break;
875 		default:
876 			goto notyet;
877 		}
878 		break;
879 	/* PC += off if dst == src */
880 	/* PC += off if dst != src */
881 	/* PC += off if dst & src */
882 	/* PC += off if dst > src */
883 	/* PC += off if dst >= src */
884 	/* PC += off if dst < src */
885 	/* PC += off if dst <= src */
886 	/* PC += off if dst > src (signed) */
887 	/* PC += off if dst >= src (signed) */
888 	/* PC += off if dst < src (signed) */
889 	/* PC += off if dst <= src (signed) */
890 	case BPF_JMP32 | BPF_JEQ | BPF_X:
891 	case BPF_JMP32 | BPF_JNE | BPF_X:
892 	case BPF_JMP32 | BPF_JSET | BPF_X:
893 	case BPF_JMP32 | BPF_JGT | BPF_X:
894 	case BPF_JMP32 | BPF_JGE | BPF_X:
895 	case BPF_JMP32 | BPF_JLT | BPF_X:
896 	case BPF_JMP32 | BPF_JLE | BPF_X:
897 	case BPF_JMP32 | BPF_JSGT | BPF_X:
898 	case BPF_JMP32 | BPF_JSGE | BPF_X:
899 	case BPF_JMP32 | BPF_JSLT | BPF_X:
900 	case BPF_JMP32 | BPF_JSLE | BPF_X:
901 		if (off == 0)
902 			break;
903 		setup_jmp_r(ctx, dst == src, BPF_OP(code), off, &jmp, &rel);
904 		emit_sext(ctx, MIPS_R_T4, dst); /* Sign-extended dst */
905 		emit_sext(ctx, MIPS_R_T5, src); /* Sign-extended src */
906 		emit_jmp_r(ctx, MIPS_R_T4, MIPS_R_T5, rel, jmp);
907 		if (finish_jmp(ctx, jmp, off) < 0)
908 			goto toofar;
909 		break;
910 	/* PC += off if dst == imm */
911 	/* PC += off if dst != imm */
912 	/* PC += off if dst & imm */
913 	/* PC += off if dst > imm */
914 	/* PC += off if dst >= imm */
915 	/* PC += off if dst < imm */
916 	/* PC += off if dst <= imm */
917 	/* PC += off if dst > imm (signed) */
918 	/* PC += off if dst >= imm (signed) */
919 	/* PC += off if dst < imm (signed) */
920 	/* PC += off if dst <= imm (signed) */
921 	case BPF_JMP32 | BPF_JEQ | BPF_K:
922 	case BPF_JMP32 | BPF_JNE | BPF_K:
923 	case BPF_JMP32 | BPF_JSET | BPF_K:
924 	case BPF_JMP32 | BPF_JGT | BPF_K:
925 	case BPF_JMP32 | BPF_JGE | BPF_K:
926 	case BPF_JMP32 | BPF_JLT | BPF_K:
927 	case BPF_JMP32 | BPF_JLE | BPF_K:
928 	case BPF_JMP32 | BPF_JSGT | BPF_K:
929 	case BPF_JMP32 | BPF_JSGE | BPF_K:
930 	case BPF_JMP32 | BPF_JSLT | BPF_K:
931 	case BPF_JMP32 | BPF_JSLE | BPF_K:
932 		if (off == 0)
933 			break;
934 		setup_jmp_i(ctx, imm, 32, BPF_OP(code), off, &jmp, &rel);
935 		emit_sext(ctx, MIPS_R_T4, dst); /* Sign-extended dst */
936 		if (valid_jmp_i(jmp, imm)) {
937 			emit_jmp_i(ctx, MIPS_R_T4, imm, rel, jmp);
938 		} else {
939 			/* Move large immediate to register, sign-extended */
940 			emit_mov_i(ctx, MIPS_R_T5, imm);
941 			emit_jmp_r(ctx, MIPS_R_T4, MIPS_R_T5, rel, jmp);
942 		}
943 		if (finish_jmp(ctx, jmp, off) < 0)
944 			goto toofar;
945 		break;
946 	/* PC += off if dst == src */
947 	/* PC += off if dst != src */
948 	/* PC += off if dst & src */
949 	/* PC += off if dst > src */
950 	/* PC += off if dst >= src */
951 	/* PC += off if dst < src */
952 	/* PC += off if dst <= src */
953 	/* PC += off if dst > src (signed) */
954 	/* PC += off if dst >= src (signed) */
955 	/* PC += off if dst < src (signed) */
956 	/* PC += off if dst <= src (signed) */
957 	case BPF_JMP | BPF_JEQ | BPF_X:
958 	case BPF_JMP | BPF_JNE | BPF_X:
959 	case BPF_JMP | BPF_JSET | BPF_X:
960 	case BPF_JMP | BPF_JGT | BPF_X:
961 	case BPF_JMP | BPF_JGE | BPF_X:
962 	case BPF_JMP | BPF_JLT | BPF_X:
963 	case BPF_JMP | BPF_JLE | BPF_X:
964 	case BPF_JMP | BPF_JSGT | BPF_X:
965 	case BPF_JMP | BPF_JSGE | BPF_X:
966 	case BPF_JMP | BPF_JSLT | BPF_X:
967 	case BPF_JMP | BPF_JSLE | BPF_X:
968 		if (off == 0)
969 			break;
970 		setup_jmp_r(ctx, dst == src, BPF_OP(code), off, &jmp, &rel);
971 		emit_jmp_r(ctx, dst, src, rel, jmp);
972 		if (finish_jmp(ctx, jmp, off) < 0)
973 			goto toofar;
974 		break;
975 	/* PC += off if dst == imm */
976 	/* PC += off if dst != imm */
977 	/* PC += off if dst & imm */
978 	/* PC += off if dst > imm */
979 	/* PC += off if dst >= imm */
980 	/* PC += off if dst < imm */
981 	/* PC += off if dst <= imm */
982 	/* PC += off if dst > imm (signed) */
983 	/* PC += off if dst >= imm (signed) */
984 	/* PC += off if dst < imm (signed) */
985 	/* PC += off if dst <= imm (signed) */
986 	case BPF_JMP | BPF_JEQ | BPF_K:
987 	case BPF_JMP | BPF_JNE | BPF_K:
988 	case BPF_JMP | BPF_JSET | BPF_K:
989 	case BPF_JMP | BPF_JGT | BPF_K:
990 	case BPF_JMP | BPF_JGE | BPF_K:
991 	case BPF_JMP | BPF_JLT | BPF_K:
992 	case BPF_JMP | BPF_JLE | BPF_K:
993 	case BPF_JMP | BPF_JSGT | BPF_K:
994 	case BPF_JMP | BPF_JSGE | BPF_K:
995 	case BPF_JMP | BPF_JSLT | BPF_K:
996 	case BPF_JMP | BPF_JSLE | BPF_K:
997 		if (off == 0)
998 			break;
999 		setup_jmp_i(ctx, imm, 64, BPF_OP(code), off, &jmp, &rel);
1000 		if (valid_jmp_i(jmp, imm)) {
1001 			emit_jmp_i(ctx, dst, imm, rel, jmp);
1002 		} else {
1003 			/* Move large immediate to register */
1004 			emit_mov_i(ctx, MIPS_R_T4, imm);
1005 			emit_jmp_r(ctx, dst, MIPS_R_T4, rel, jmp);
1006 		}
1007 		if (finish_jmp(ctx, jmp, off) < 0)
1008 			goto toofar;
1009 		break;
1010 	/* PC += off */
1011 	case BPF_JMP | BPF_JA:
1012 		if (off == 0)
1013 			break;
1014 		if (emit_ja(ctx, off) < 0)
1015 			goto toofar;
1016 		break;
1017 	/* Tail call */
1018 	case BPF_JMP | BPF_TAIL_CALL:
1019 		if (emit_tail_call(ctx) < 0)
1020 			goto invalid;
1021 		break;
1022 	/* Function call */
1023 	case BPF_JMP | BPF_CALL:
1024 		if (emit_call(ctx, insn) < 0)
1025 			goto invalid;
1026 		break;
1027 	/* Function return */
1028 	case BPF_JMP | BPF_EXIT:
1029 		/*
1030 		 * Optimization: when last instruction is EXIT
1031 		 * simply continue to epilogue.
1032 		 */
1033 		if (ctx->bpf_index == ctx->program->len - 1)
1034 			break;
1035 		if (emit_exit(ctx) < 0)
1036 			goto toofar;
1037 		break;
1038 
1039 	default:
1040 invalid:
1041 		pr_err_once("unknown opcode %02x\n", code);
1042 		return -EINVAL;
1043 notyet:
1044 		pr_info_once("*** NOT YET: opcode %02x ***\n", code);
1045 		return -EFAULT;
1046 toofar:
1047 		pr_info_once("*** TOO FAR: jump at %u opcode %02x ***\n",
1048 			     ctx->bpf_index, code);
1049 		return -E2BIG;
1050 	}
1051 	return 0;
1052 }
1053