11da177e4SLinus Torvalds /* 23f7cac41SRalf Baechle * cp1emu.c: a MIPS coprocessor 1 (FPU) instruction emulator 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * MIPS floating point support 51da177e4SLinus Torvalds * Copyright (C) 1994-2000 Algorithmics Ltd. 61da177e4SLinus Torvalds * 71da177e4SLinus Torvalds * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com 81da177e4SLinus Torvalds * Copyright (C) 2000 MIPS Technologies, Inc. 91da177e4SLinus Torvalds * 101da177e4SLinus Torvalds * This program is free software; you can distribute it and/or modify it 111da177e4SLinus Torvalds * under the terms of the GNU General Public License (Version 2) as 121da177e4SLinus Torvalds * published by the Free Software Foundation. 131da177e4SLinus Torvalds * 141da177e4SLinus Torvalds * This program is distributed in the hope it will be useful, but WITHOUT 151da177e4SLinus Torvalds * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 161da177e4SLinus Torvalds * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 171da177e4SLinus Torvalds * for more details. 181da177e4SLinus Torvalds * 191da177e4SLinus Torvalds * You should have received a copy of the GNU General Public License along 201da177e4SLinus Torvalds * with this program; if not, write to the Free Software Foundation, Inc., 213f7cac41SRalf Baechle * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. 221da177e4SLinus Torvalds * 231da177e4SLinus Torvalds * A complete emulator for MIPS coprocessor 1 instructions. This is 241da177e4SLinus Torvalds * required for #float(switch) or #float(trap), where it catches all 251da177e4SLinus Torvalds * COP1 instructions via the "CoProcessor Unusable" exception. 261da177e4SLinus Torvalds * 271da177e4SLinus Torvalds * More surprisingly it is also required for #float(ieee), to help out 283f7cac41SRalf Baechle * the hardware FPU at the boundaries of the IEEE-754 representation 291da177e4SLinus Torvalds * (denormalised values, infinities, underflow, etc). It is made 301da177e4SLinus Torvalds * quite nasty because emulation of some non-COP1 instructions is 311da177e4SLinus Torvalds * required, e.g. in branch delay slots. 321da177e4SLinus Torvalds * 333f7cac41SRalf Baechle * Note if you know that you won't have an FPU, then you'll get much 341da177e4SLinus Torvalds * better performance by compiling with -msoft-float! 351da177e4SLinus Torvalds */ 361da177e4SLinus Torvalds #include <linux/sched.h> 3783fd38caSAtsushi Nemoto #include <linux/debugfs.h> 3808a07904SRalf Baechle #include <linux/kconfig.h> 3985c51c51SRalf Baechle #include <linux/percpu-defs.h> 407f788d2dSDeng-Cheng Zhu #include <linux/perf_event.h> 411da177e4SLinus Torvalds 42cd8ee345SRalf Baechle #include <asm/branch.h> 431da177e4SLinus Torvalds #include <asm/inst.h> 441da177e4SLinus Torvalds #include <asm/ptrace.h> 451da177e4SLinus Torvalds #include <asm/signal.h> 46cd8ee345SRalf Baechle #include <asm/uaccess.h> 47cd8ee345SRalf Baechle 48cd8ee345SRalf Baechle #include <asm/processor.h> 491da177e4SLinus Torvalds #include <asm/fpu_emulator.h> 50102cedc3SLeonid Yegoshin #include <asm/fpu.h> 51b0a668fbSLeonid Yegoshin #include <asm/mips-r2-to-r6-emul.h> 521da177e4SLinus Torvalds 531da177e4SLinus Torvalds #include "ieee754.h" 541da177e4SLinus Torvalds 551da177e4SLinus Torvalds /* Function which emulates a floating point instruction. */ 561da177e4SLinus Torvalds 57eae89076SAtsushi Nemoto static int fpu_emu(struct pt_regs *, struct mips_fpu_struct *, 581da177e4SLinus Torvalds mips_instruction); 591da177e4SLinus Torvalds 601da177e4SLinus Torvalds static int fpux_emu(struct pt_regs *, 61515b029dSDavid Daney struct mips_fpu_struct *, mips_instruction, void *__user *); 621da177e4SLinus Torvalds 631da177e4SLinus Torvalds /* Control registers */ 641da177e4SLinus Torvalds 651da177e4SLinus Torvalds #define FPCREG_RID 0 /* $0 = revision id */ 661da177e4SLinus Torvalds #define FPCREG_CSR 31 /* $31 = csr */ 671da177e4SLinus Torvalds 681da177e4SLinus Torvalds /* convert condition code register number to csr bit */ 69b0a668fbSLeonid Yegoshin const unsigned int fpucondbit[8] = { 701da177e4SLinus Torvalds FPU_CSR_COND0, 711da177e4SLinus Torvalds FPU_CSR_COND1, 721da177e4SLinus Torvalds FPU_CSR_COND2, 731da177e4SLinus Torvalds FPU_CSR_COND3, 741da177e4SLinus Torvalds FPU_CSR_COND4, 751da177e4SLinus Torvalds FPU_CSR_COND5, 761da177e4SLinus Torvalds FPU_CSR_COND6, 771da177e4SLinus Torvalds FPU_CSR_COND7 781da177e4SLinus Torvalds }; 791da177e4SLinus Torvalds 80102cedc3SLeonid Yegoshin /* (microMIPS) Convert certain microMIPS instructions to MIPS32 format. */ 81102cedc3SLeonid Yegoshin static const int sd_format[] = {16, 17, 0, 0, 0, 0, 0, 0}; 82102cedc3SLeonid Yegoshin static const int sdps_format[] = {16, 17, 22, 0, 0, 0, 0, 0}; 83102cedc3SLeonid Yegoshin static const int dwl_format[] = {17, 20, 21, 0, 0, 0, 0, 0}; 84102cedc3SLeonid Yegoshin static const int swl_format[] = {16, 20, 21, 0, 0, 0, 0, 0}; 85102cedc3SLeonid Yegoshin 86102cedc3SLeonid Yegoshin /* 87102cedc3SLeonid Yegoshin * This functions translates a 32-bit microMIPS instruction 88102cedc3SLeonid Yegoshin * into a 32-bit MIPS32 instruction. Returns 0 on success 89102cedc3SLeonid Yegoshin * and SIGILL otherwise. 90102cedc3SLeonid Yegoshin */ 91102cedc3SLeonid Yegoshin static int microMIPS32_to_MIPS32(union mips_instruction *insn_ptr) 92102cedc3SLeonid Yegoshin { 93102cedc3SLeonid Yegoshin union mips_instruction insn = *insn_ptr; 94102cedc3SLeonid Yegoshin union mips_instruction mips32_insn = insn; 95102cedc3SLeonid Yegoshin int func, fmt, op; 96102cedc3SLeonid Yegoshin 97102cedc3SLeonid Yegoshin switch (insn.mm_i_format.opcode) { 98102cedc3SLeonid Yegoshin case mm_ldc132_op: 99102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.opcode = ldc1_op; 100102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.rt = insn.mm_i_format.rs; 101102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.rs = insn.mm_i_format.rt; 102102cedc3SLeonid Yegoshin break; 103102cedc3SLeonid Yegoshin case mm_lwc132_op: 104102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.opcode = lwc1_op; 105102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.rt = insn.mm_i_format.rs; 106102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.rs = insn.mm_i_format.rt; 107102cedc3SLeonid Yegoshin break; 108102cedc3SLeonid Yegoshin case mm_sdc132_op: 109102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.opcode = sdc1_op; 110102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.rt = insn.mm_i_format.rs; 111102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.rs = insn.mm_i_format.rt; 112102cedc3SLeonid Yegoshin break; 113102cedc3SLeonid Yegoshin case mm_swc132_op: 114102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.opcode = swc1_op; 115102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.rt = insn.mm_i_format.rs; 116102cedc3SLeonid Yegoshin mips32_insn.mm_i_format.rs = insn.mm_i_format.rt; 117102cedc3SLeonid Yegoshin break; 118102cedc3SLeonid Yegoshin case mm_pool32i_op: 119102cedc3SLeonid Yegoshin /* NOTE: offset is << by 1 if in microMIPS mode. */ 120102cedc3SLeonid Yegoshin if ((insn.mm_i_format.rt == mm_bc1f_op) || 121102cedc3SLeonid Yegoshin (insn.mm_i_format.rt == mm_bc1t_op)) { 122102cedc3SLeonid Yegoshin mips32_insn.fb_format.opcode = cop1_op; 123102cedc3SLeonid Yegoshin mips32_insn.fb_format.bc = bc_op; 124102cedc3SLeonid Yegoshin mips32_insn.fb_format.flag = 125102cedc3SLeonid Yegoshin (insn.mm_i_format.rt == mm_bc1t_op) ? 1 : 0; 126102cedc3SLeonid Yegoshin } else 127102cedc3SLeonid Yegoshin return SIGILL; 128102cedc3SLeonid Yegoshin break; 129102cedc3SLeonid Yegoshin case mm_pool32f_op: 130102cedc3SLeonid Yegoshin switch (insn.mm_fp0_format.func) { 131102cedc3SLeonid Yegoshin case mm_32f_01_op: 132102cedc3SLeonid Yegoshin case mm_32f_11_op: 133102cedc3SLeonid Yegoshin case mm_32f_02_op: 134102cedc3SLeonid Yegoshin case mm_32f_12_op: 135102cedc3SLeonid Yegoshin case mm_32f_41_op: 136102cedc3SLeonid Yegoshin case mm_32f_51_op: 137102cedc3SLeonid Yegoshin case mm_32f_42_op: 138102cedc3SLeonid Yegoshin case mm_32f_52_op: 139102cedc3SLeonid Yegoshin op = insn.mm_fp0_format.func; 140102cedc3SLeonid Yegoshin if (op == mm_32f_01_op) 141102cedc3SLeonid Yegoshin func = madd_s_op; 142102cedc3SLeonid Yegoshin else if (op == mm_32f_11_op) 143102cedc3SLeonid Yegoshin func = madd_d_op; 144102cedc3SLeonid Yegoshin else if (op == mm_32f_02_op) 145102cedc3SLeonid Yegoshin func = nmadd_s_op; 146102cedc3SLeonid Yegoshin else if (op == mm_32f_12_op) 147102cedc3SLeonid Yegoshin func = nmadd_d_op; 148102cedc3SLeonid Yegoshin else if (op == mm_32f_41_op) 149102cedc3SLeonid Yegoshin func = msub_s_op; 150102cedc3SLeonid Yegoshin else if (op == mm_32f_51_op) 151102cedc3SLeonid Yegoshin func = msub_d_op; 152102cedc3SLeonid Yegoshin else if (op == mm_32f_42_op) 153102cedc3SLeonid Yegoshin func = nmsub_s_op; 154102cedc3SLeonid Yegoshin else 155102cedc3SLeonid Yegoshin func = nmsub_d_op; 156102cedc3SLeonid Yegoshin mips32_insn.fp6_format.opcode = cop1x_op; 157102cedc3SLeonid Yegoshin mips32_insn.fp6_format.fr = insn.mm_fp6_format.fr; 158102cedc3SLeonid Yegoshin mips32_insn.fp6_format.ft = insn.mm_fp6_format.ft; 159102cedc3SLeonid Yegoshin mips32_insn.fp6_format.fs = insn.mm_fp6_format.fs; 160102cedc3SLeonid Yegoshin mips32_insn.fp6_format.fd = insn.mm_fp6_format.fd; 161102cedc3SLeonid Yegoshin mips32_insn.fp6_format.func = func; 162102cedc3SLeonid Yegoshin break; 163102cedc3SLeonid Yegoshin case mm_32f_10_op: 164102cedc3SLeonid Yegoshin func = -1; /* Invalid */ 165102cedc3SLeonid Yegoshin op = insn.mm_fp5_format.op & 0x7; 166102cedc3SLeonid Yegoshin if (op == mm_ldxc1_op) 167102cedc3SLeonid Yegoshin func = ldxc1_op; 168102cedc3SLeonid Yegoshin else if (op == mm_sdxc1_op) 169102cedc3SLeonid Yegoshin func = sdxc1_op; 170102cedc3SLeonid Yegoshin else if (op == mm_lwxc1_op) 171102cedc3SLeonid Yegoshin func = lwxc1_op; 172102cedc3SLeonid Yegoshin else if (op == mm_swxc1_op) 173102cedc3SLeonid Yegoshin func = swxc1_op; 174102cedc3SLeonid Yegoshin 175102cedc3SLeonid Yegoshin if (func != -1) { 176102cedc3SLeonid Yegoshin mips32_insn.r_format.opcode = cop1x_op; 177102cedc3SLeonid Yegoshin mips32_insn.r_format.rs = 178102cedc3SLeonid Yegoshin insn.mm_fp5_format.base; 179102cedc3SLeonid Yegoshin mips32_insn.r_format.rt = 180102cedc3SLeonid Yegoshin insn.mm_fp5_format.index; 181102cedc3SLeonid Yegoshin mips32_insn.r_format.rd = 0; 182102cedc3SLeonid Yegoshin mips32_insn.r_format.re = insn.mm_fp5_format.fd; 183102cedc3SLeonid Yegoshin mips32_insn.r_format.func = func; 184102cedc3SLeonid Yegoshin } else 185102cedc3SLeonid Yegoshin return SIGILL; 186102cedc3SLeonid Yegoshin break; 187102cedc3SLeonid Yegoshin case mm_32f_40_op: 188102cedc3SLeonid Yegoshin op = -1; /* Invalid */ 189102cedc3SLeonid Yegoshin if (insn.mm_fp2_format.op == mm_fmovt_op) 190102cedc3SLeonid Yegoshin op = 1; 191102cedc3SLeonid Yegoshin else if (insn.mm_fp2_format.op == mm_fmovf_op) 192102cedc3SLeonid Yegoshin op = 0; 193102cedc3SLeonid Yegoshin if (op != -1) { 194102cedc3SLeonid Yegoshin mips32_insn.fp0_format.opcode = cop1_op; 195102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fmt = 196102cedc3SLeonid Yegoshin sdps_format[insn.mm_fp2_format.fmt]; 197102cedc3SLeonid Yegoshin mips32_insn.fp0_format.ft = 198102cedc3SLeonid Yegoshin (insn.mm_fp2_format.cc<<2) + op; 199102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fs = 200102cedc3SLeonid Yegoshin insn.mm_fp2_format.fs; 201102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fd = 202102cedc3SLeonid Yegoshin insn.mm_fp2_format.fd; 203102cedc3SLeonid Yegoshin mips32_insn.fp0_format.func = fmovc_op; 204102cedc3SLeonid Yegoshin } else 205102cedc3SLeonid Yegoshin return SIGILL; 206102cedc3SLeonid Yegoshin break; 207102cedc3SLeonid Yegoshin case mm_32f_60_op: 208102cedc3SLeonid Yegoshin func = -1; /* Invalid */ 209102cedc3SLeonid Yegoshin if (insn.mm_fp0_format.op == mm_fadd_op) 210102cedc3SLeonid Yegoshin func = fadd_op; 211102cedc3SLeonid Yegoshin else if (insn.mm_fp0_format.op == mm_fsub_op) 212102cedc3SLeonid Yegoshin func = fsub_op; 213102cedc3SLeonid Yegoshin else if (insn.mm_fp0_format.op == mm_fmul_op) 214102cedc3SLeonid Yegoshin func = fmul_op; 215102cedc3SLeonid Yegoshin else if (insn.mm_fp0_format.op == mm_fdiv_op) 216102cedc3SLeonid Yegoshin func = fdiv_op; 217102cedc3SLeonid Yegoshin if (func != -1) { 218102cedc3SLeonid Yegoshin mips32_insn.fp0_format.opcode = cop1_op; 219102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fmt = 220102cedc3SLeonid Yegoshin sdps_format[insn.mm_fp0_format.fmt]; 221102cedc3SLeonid Yegoshin mips32_insn.fp0_format.ft = 222102cedc3SLeonid Yegoshin insn.mm_fp0_format.ft; 223102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fs = 224102cedc3SLeonid Yegoshin insn.mm_fp0_format.fs; 225102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fd = 226102cedc3SLeonid Yegoshin insn.mm_fp0_format.fd; 227102cedc3SLeonid Yegoshin mips32_insn.fp0_format.func = func; 228102cedc3SLeonid Yegoshin } else 229102cedc3SLeonid Yegoshin return SIGILL; 230102cedc3SLeonid Yegoshin break; 231102cedc3SLeonid Yegoshin case mm_32f_70_op: 232102cedc3SLeonid Yegoshin func = -1; /* Invalid */ 233102cedc3SLeonid Yegoshin if (insn.mm_fp0_format.op == mm_fmovn_op) 234102cedc3SLeonid Yegoshin func = fmovn_op; 235102cedc3SLeonid Yegoshin else if (insn.mm_fp0_format.op == mm_fmovz_op) 236102cedc3SLeonid Yegoshin func = fmovz_op; 237102cedc3SLeonid Yegoshin if (func != -1) { 238102cedc3SLeonid Yegoshin mips32_insn.fp0_format.opcode = cop1_op; 239102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fmt = 240102cedc3SLeonid Yegoshin sdps_format[insn.mm_fp0_format.fmt]; 241102cedc3SLeonid Yegoshin mips32_insn.fp0_format.ft = 242102cedc3SLeonid Yegoshin insn.mm_fp0_format.ft; 243102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fs = 244102cedc3SLeonid Yegoshin insn.mm_fp0_format.fs; 245102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fd = 246102cedc3SLeonid Yegoshin insn.mm_fp0_format.fd; 247102cedc3SLeonid Yegoshin mips32_insn.fp0_format.func = func; 248102cedc3SLeonid Yegoshin } else 249102cedc3SLeonid Yegoshin return SIGILL; 250102cedc3SLeonid Yegoshin break; 251102cedc3SLeonid Yegoshin case mm_32f_73_op: /* POOL32FXF */ 252102cedc3SLeonid Yegoshin switch (insn.mm_fp1_format.op) { 253102cedc3SLeonid Yegoshin case mm_movf0_op: 254102cedc3SLeonid Yegoshin case mm_movf1_op: 255102cedc3SLeonid Yegoshin case mm_movt0_op: 256102cedc3SLeonid Yegoshin case mm_movt1_op: 257102cedc3SLeonid Yegoshin if ((insn.mm_fp1_format.op & 0x7f) == 258102cedc3SLeonid Yegoshin mm_movf0_op) 259102cedc3SLeonid Yegoshin op = 0; 260102cedc3SLeonid Yegoshin else 261102cedc3SLeonid Yegoshin op = 1; 262102cedc3SLeonid Yegoshin mips32_insn.r_format.opcode = spec_op; 263102cedc3SLeonid Yegoshin mips32_insn.r_format.rs = insn.mm_fp4_format.fs; 264102cedc3SLeonid Yegoshin mips32_insn.r_format.rt = 265102cedc3SLeonid Yegoshin (insn.mm_fp4_format.cc << 2) + op; 266102cedc3SLeonid Yegoshin mips32_insn.r_format.rd = insn.mm_fp4_format.rt; 267102cedc3SLeonid Yegoshin mips32_insn.r_format.re = 0; 268102cedc3SLeonid Yegoshin mips32_insn.r_format.func = movc_op; 269102cedc3SLeonid Yegoshin break; 270102cedc3SLeonid Yegoshin case mm_fcvtd0_op: 271102cedc3SLeonid Yegoshin case mm_fcvtd1_op: 272102cedc3SLeonid Yegoshin case mm_fcvts0_op: 273102cedc3SLeonid Yegoshin case mm_fcvts1_op: 274102cedc3SLeonid Yegoshin if ((insn.mm_fp1_format.op & 0x7f) == 275102cedc3SLeonid Yegoshin mm_fcvtd0_op) { 276102cedc3SLeonid Yegoshin func = fcvtd_op; 277102cedc3SLeonid Yegoshin fmt = swl_format[insn.mm_fp3_format.fmt]; 278102cedc3SLeonid Yegoshin } else { 279102cedc3SLeonid Yegoshin func = fcvts_op; 280102cedc3SLeonid Yegoshin fmt = dwl_format[insn.mm_fp3_format.fmt]; 281102cedc3SLeonid Yegoshin } 282102cedc3SLeonid Yegoshin mips32_insn.fp0_format.opcode = cop1_op; 283102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fmt = fmt; 284102cedc3SLeonid Yegoshin mips32_insn.fp0_format.ft = 0; 285102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fs = 286102cedc3SLeonid Yegoshin insn.mm_fp3_format.fs; 287102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fd = 288102cedc3SLeonid Yegoshin insn.mm_fp3_format.rt; 289102cedc3SLeonid Yegoshin mips32_insn.fp0_format.func = func; 290102cedc3SLeonid Yegoshin break; 291102cedc3SLeonid Yegoshin case mm_fmov0_op: 292102cedc3SLeonid Yegoshin case mm_fmov1_op: 293102cedc3SLeonid Yegoshin case mm_fabs0_op: 294102cedc3SLeonid Yegoshin case mm_fabs1_op: 295102cedc3SLeonid Yegoshin case mm_fneg0_op: 296102cedc3SLeonid Yegoshin case mm_fneg1_op: 297102cedc3SLeonid Yegoshin if ((insn.mm_fp1_format.op & 0x7f) == 298102cedc3SLeonid Yegoshin mm_fmov0_op) 299102cedc3SLeonid Yegoshin func = fmov_op; 300102cedc3SLeonid Yegoshin else if ((insn.mm_fp1_format.op & 0x7f) == 301102cedc3SLeonid Yegoshin mm_fabs0_op) 302102cedc3SLeonid Yegoshin func = fabs_op; 303102cedc3SLeonid Yegoshin else 304102cedc3SLeonid Yegoshin func = fneg_op; 305102cedc3SLeonid Yegoshin mips32_insn.fp0_format.opcode = cop1_op; 306102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fmt = 307102cedc3SLeonid Yegoshin sdps_format[insn.mm_fp3_format.fmt]; 308102cedc3SLeonid Yegoshin mips32_insn.fp0_format.ft = 0; 309102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fs = 310102cedc3SLeonid Yegoshin insn.mm_fp3_format.fs; 311102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fd = 312102cedc3SLeonid Yegoshin insn.mm_fp3_format.rt; 313102cedc3SLeonid Yegoshin mips32_insn.fp0_format.func = func; 314102cedc3SLeonid Yegoshin break; 315102cedc3SLeonid Yegoshin case mm_ffloorl_op: 316102cedc3SLeonid Yegoshin case mm_ffloorw_op: 317102cedc3SLeonid Yegoshin case mm_fceill_op: 318102cedc3SLeonid Yegoshin case mm_fceilw_op: 319102cedc3SLeonid Yegoshin case mm_ftruncl_op: 320102cedc3SLeonid Yegoshin case mm_ftruncw_op: 321102cedc3SLeonid Yegoshin case mm_froundl_op: 322102cedc3SLeonid Yegoshin case mm_froundw_op: 323102cedc3SLeonid Yegoshin case mm_fcvtl_op: 324102cedc3SLeonid Yegoshin case mm_fcvtw_op: 325102cedc3SLeonid Yegoshin if (insn.mm_fp1_format.op == mm_ffloorl_op) 326102cedc3SLeonid Yegoshin func = ffloorl_op; 327102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_ffloorw_op) 328102cedc3SLeonid Yegoshin func = ffloor_op; 329102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_fceill_op) 330102cedc3SLeonid Yegoshin func = fceill_op; 331102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_fceilw_op) 332102cedc3SLeonid Yegoshin func = fceil_op; 333102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_ftruncl_op) 334102cedc3SLeonid Yegoshin func = ftruncl_op; 335102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_ftruncw_op) 336102cedc3SLeonid Yegoshin func = ftrunc_op; 337102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_froundl_op) 338102cedc3SLeonid Yegoshin func = froundl_op; 339102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_froundw_op) 340102cedc3SLeonid Yegoshin func = fround_op; 341102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_fcvtl_op) 342102cedc3SLeonid Yegoshin func = fcvtl_op; 343102cedc3SLeonid Yegoshin else 344102cedc3SLeonid Yegoshin func = fcvtw_op; 345102cedc3SLeonid Yegoshin mips32_insn.fp0_format.opcode = cop1_op; 346102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fmt = 347102cedc3SLeonid Yegoshin sd_format[insn.mm_fp1_format.fmt]; 348102cedc3SLeonid Yegoshin mips32_insn.fp0_format.ft = 0; 349102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fs = 350102cedc3SLeonid Yegoshin insn.mm_fp1_format.fs; 351102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fd = 352102cedc3SLeonid Yegoshin insn.mm_fp1_format.rt; 353102cedc3SLeonid Yegoshin mips32_insn.fp0_format.func = func; 354102cedc3SLeonid Yegoshin break; 355102cedc3SLeonid Yegoshin case mm_frsqrt_op: 356102cedc3SLeonid Yegoshin case mm_fsqrt_op: 357102cedc3SLeonid Yegoshin case mm_frecip_op: 358102cedc3SLeonid Yegoshin if (insn.mm_fp1_format.op == mm_frsqrt_op) 359102cedc3SLeonid Yegoshin func = frsqrt_op; 360102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_fsqrt_op) 361102cedc3SLeonid Yegoshin func = fsqrt_op; 362102cedc3SLeonid Yegoshin else 363102cedc3SLeonid Yegoshin func = frecip_op; 364102cedc3SLeonid Yegoshin mips32_insn.fp0_format.opcode = cop1_op; 365102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fmt = 366102cedc3SLeonid Yegoshin sdps_format[insn.mm_fp1_format.fmt]; 367102cedc3SLeonid Yegoshin mips32_insn.fp0_format.ft = 0; 368102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fs = 369102cedc3SLeonid Yegoshin insn.mm_fp1_format.fs; 370102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fd = 371102cedc3SLeonid Yegoshin insn.mm_fp1_format.rt; 372102cedc3SLeonid Yegoshin mips32_insn.fp0_format.func = func; 373102cedc3SLeonid Yegoshin break; 374102cedc3SLeonid Yegoshin case mm_mfc1_op: 375102cedc3SLeonid Yegoshin case mm_mtc1_op: 376102cedc3SLeonid Yegoshin case mm_cfc1_op: 377102cedc3SLeonid Yegoshin case mm_ctc1_op: 3789355e59cSSteven J. Hill case mm_mfhc1_op: 3799355e59cSSteven J. Hill case mm_mthc1_op: 380102cedc3SLeonid Yegoshin if (insn.mm_fp1_format.op == mm_mfc1_op) 381102cedc3SLeonid Yegoshin op = mfc_op; 382102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_mtc1_op) 383102cedc3SLeonid Yegoshin op = mtc_op; 384102cedc3SLeonid Yegoshin else if (insn.mm_fp1_format.op == mm_cfc1_op) 385102cedc3SLeonid Yegoshin op = cfc_op; 3869355e59cSSteven J. Hill else if (insn.mm_fp1_format.op == mm_ctc1_op) 387102cedc3SLeonid Yegoshin op = ctc_op; 3889355e59cSSteven J. Hill else if (insn.mm_fp1_format.op == mm_mfhc1_op) 3899355e59cSSteven J. Hill op = mfhc_op; 3909355e59cSSteven J. Hill else 3919355e59cSSteven J. Hill op = mthc_op; 392102cedc3SLeonid Yegoshin mips32_insn.fp1_format.opcode = cop1_op; 393102cedc3SLeonid Yegoshin mips32_insn.fp1_format.op = op; 394102cedc3SLeonid Yegoshin mips32_insn.fp1_format.rt = 395102cedc3SLeonid Yegoshin insn.mm_fp1_format.rt; 396102cedc3SLeonid Yegoshin mips32_insn.fp1_format.fs = 397102cedc3SLeonid Yegoshin insn.mm_fp1_format.fs; 398102cedc3SLeonid Yegoshin mips32_insn.fp1_format.fd = 0; 399102cedc3SLeonid Yegoshin mips32_insn.fp1_format.func = 0; 400102cedc3SLeonid Yegoshin break; 401102cedc3SLeonid Yegoshin default: 402102cedc3SLeonid Yegoshin return SIGILL; 403102cedc3SLeonid Yegoshin } 404102cedc3SLeonid Yegoshin break; 405102cedc3SLeonid Yegoshin case mm_32f_74_op: /* c.cond.fmt */ 406102cedc3SLeonid Yegoshin mips32_insn.fp0_format.opcode = cop1_op; 407102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fmt = 408102cedc3SLeonid Yegoshin sdps_format[insn.mm_fp4_format.fmt]; 409102cedc3SLeonid Yegoshin mips32_insn.fp0_format.ft = insn.mm_fp4_format.rt; 410102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fs = insn.mm_fp4_format.fs; 411102cedc3SLeonid Yegoshin mips32_insn.fp0_format.fd = insn.mm_fp4_format.cc << 2; 412102cedc3SLeonid Yegoshin mips32_insn.fp0_format.func = 413102cedc3SLeonid Yegoshin insn.mm_fp4_format.cond | MM_MIPS32_COND_FC; 414102cedc3SLeonid Yegoshin break; 415102cedc3SLeonid Yegoshin default: 416102cedc3SLeonid Yegoshin return SIGILL; 417102cedc3SLeonid Yegoshin } 418102cedc3SLeonid Yegoshin break; 419102cedc3SLeonid Yegoshin default: 420102cedc3SLeonid Yegoshin return SIGILL; 421102cedc3SLeonid Yegoshin } 422102cedc3SLeonid Yegoshin 423102cedc3SLeonid Yegoshin *insn_ptr = mips32_insn; 424102cedc3SLeonid Yegoshin return 0; 425102cedc3SLeonid Yegoshin } 426102cedc3SLeonid Yegoshin 4271da177e4SLinus Torvalds /* 4281da177e4SLinus Torvalds * Redundant with logic already in kernel/branch.c, 4291da177e4SLinus Torvalds * embedded in compute_return_epc. At some point, 4301da177e4SLinus Torvalds * a single subroutine should be used across both 4311da177e4SLinus Torvalds * modules. 4321da177e4SLinus Torvalds */ 433102cedc3SLeonid Yegoshin static int isBranchInstr(struct pt_regs *regs, struct mm_decoded_insn dec_insn, 434102cedc3SLeonid Yegoshin unsigned long *contpc) 4351da177e4SLinus Torvalds { 436102cedc3SLeonid Yegoshin union mips_instruction insn = (union mips_instruction)dec_insn.insn; 437102cedc3SLeonid Yegoshin unsigned int fcr31; 438102cedc3SLeonid Yegoshin unsigned int bit = 0; 439102cedc3SLeonid Yegoshin 440102cedc3SLeonid Yegoshin switch (insn.i_format.opcode) { 4411da177e4SLinus Torvalds case spec_op: 442102cedc3SLeonid Yegoshin switch (insn.r_format.func) { 4431da177e4SLinus Torvalds case jalr_op: 444102cedc3SLeonid Yegoshin regs->regs[insn.r_format.rd] = 445102cedc3SLeonid Yegoshin regs->cp0_epc + dec_insn.pc_inc + 446102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 447102cedc3SLeonid Yegoshin /* Fall through */ 4481da177e4SLinus Torvalds case jr_op: 4495f9f41c4SMarkos Chandras /* For R6, JR already emulated in jalr_op */ 4505f9f41c4SMarkos Chandras if (NO_R6EMU && insn.r_format.opcode == jr_op) 4515f9f41c4SMarkos Chandras break; 452102cedc3SLeonid Yegoshin *contpc = regs->regs[insn.r_format.rs]; 4531da177e4SLinus Torvalds return 1; 4541da177e4SLinus Torvalds } 4551da177e4SLinus Torvalds break; 4561da177e4SLinus Torvalds case bcond_op: 457102cedc3SLeonid Yegoshin switch (insn.i_format.rt) { 4581da177e4SLinus Torvalds case bltzal_op: 4591da177e4SLinus Torvalds case bltzall_op: 460319824eaSMarkos Chandras if (NO_R6EMU && (insn.i_format.rs || 461319824eaSMarkos Chandras insn.i_format.rt == bltzall_op)) 462319824eaSMarkos Chandras break; 463319824eaSMarkos Chandras 464102cedc3SLeonid Yegoshin regs->regs[31] = regs->cp0_epc + 465102cedc3SLeonid Yegoshin dec_insn.pc_inc + 466102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 467102cedc3SLeonid Yegoshin /* Fall through */ 468102cedc3SLeonid Yegoshin case bltzl_op: 469319824eaSMarkos Chandras if (NO_R6EMU) 470319824eaSMarkos Chandras break; 471319824eaSMarkos Chandras case bltz_op: 472102cedc3SLeonid Yegoshin if ((long)regs->regs[insn.i_format.rs] < 0) 473102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 474102cedc3SLeonid Yegoshin dec_insn.pc_inc + 475102cedc3SLeonid Yegoshin (insn.i_format.simmediate << 2); 476102cedc3SLeonid Yegoshin else 477102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 478102cedc3SLeonid Yegoshin dec_insn.pc_inc + 479102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 4801da177e4SLinus Torvalds return 1; 481102cedc3SLeonid Yegoshin case bgezal_op: 482102cedc3SLeonid Yegoshin case bgezall_op: 483319824eaSMarkos Chandras if (NO_R6EMU && (insn.i_format.rs || 484319824eaSMarkos Chandras insn.i_format.rt == bgezall_op)) 485319824eaSMarkos Chandras break; 486319824eaSMarkos Chandras 487102cedc3SLeonid Yegoshin regs->regs[31] = regs->cp0_epc + 488102cedc3SLeonid Yegoshin dec_insn.pc_inc + 489102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 490102cedc3SLeonid Yegoshin /* Fall through */ 491102cedc3SLeonid Yegoshin case bgezl_op: 492319824eaSMarkos Chandras if (NO_R6EMU) 493319824eaSMarkos Chandras break; 494319824eaSMarkos Chandras case bgez_op: 495102cedc3SLeonid Yegoshin if ((long)regs->regs[insn.i_format.rs] >= 0) 496102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 497102cedc3SLeonid Yegoshin dec_insn.pc_inc + 498102cedc3SLeonid Yegoshin (insn.i_format.simmediate << 2); 499102cedc3SLeonid Yegoshin else 500102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 501102cedc3SLeonid Yegoshin dec_insn.pc_inc + 502102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 503102cedc3SLeonid Yegoshin return 1; 5041da177e4SLinus Torvalds } 5051da177e4SLinus Torvalds break; 5061da177e4SLinus Torvalds case jalx_op: 507102cedc3SLeonid Yegoshin set_isa16_mode(bit); 508102cedc3SLeonid Yegoshin case jal_op: 509102cedc3SLeonid Yegoshin regs->regs[31] = regs->cp0_epc + 510102cedc3SLeonid Yegoshin dec_insn.pc_inc + 511102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 512102cedc3SLeonid Yegoshin /* Fall through */ 513102cedc3SLeonid Yegoshin case j_op: 514102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + dec_insn.pc_inc; 515102cedc3SLeonid Yegoshin *contpc >>= 28; 516102cedc3SLeonid Yegoshin *contpc <<= 28; 517102cedc3SLeonid Yegoshin *contpc |= (insn.j_format.target << 2); 518102cedc3SLeonid Yegoshin /* Set microMIPS mode bit: XOR for jalx. */ 519102cedc3SLeonid Yegoshin *contpc ^= bit; 5201da177e4SLinus Torvalds return 1; 521102cedc3SLeonid Yegoshin case beql_op: 522319824eaSMarkos Chandras if (NO_R6EMU) 523319824eaSMarkos Chandras break; 524319824eaSMarkos Chandras case beq_op: 525102cedc3SLeonid Yegoshin if (regs->regs[insn.i_format.rs] == 526102cedc3SLeonid Yegoshin regs->regs[insn.i_format.rt]) 527102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 528102cedc3SLeonid Yegoshin dec_insn.pc_inc + 529102cedc3SLeonid Yegoshin (insn.i_format.simmediate << 2); 530102cedc3SLeonid Yegoshin else 531102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 532102cedc3SLeonid Yegoshin dec_insn.pc_inc + 533102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 534102cedc3SLeonid Yegoshin return 1; 535102cedc3SLeonid Yegoshin case bnel_op: 536319824eaSMarkos Chandras if (NO_R6EMU) 537319824eaSMarkos Chandras break; 538319824eaSMarkos Chandras case bne_op: 539102cedc3SLeonid Yegoshin if (regs->regs[insn.i_format.rs] != 540102cedc3SLeonid Yegoshin regs->regs[insn.i_format.rt]) 541102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 542102cedc3SLeonid Yegoshin dec_insn.pc_inc + 543102cedc3SLeonid Yegoshin (insn.i_format.simmediate << 2); 544102cedc3SLeonid Yegoshin else 545102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 546102cedc3SLeonid Yegoshin dec_insn.pc_inc + 547102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 548102cedc3SLeonid Yegoshin return 1; 549102cedc3SLeonid Yegoshin case blezl_op: 550319824eaSMarkos Chandras if (NO_R6EMU) 551319824eaSMarkos Chandras break; 552319824eaSMarkos Chandras case blez_op: 553a8ff66f5SMarkos Chandras 554a8ff66f5SMarkos Chandras /* 555a8ff66f5SMarkos Chandras * Compact branches for R6 for the 556a8ff66f5SMarkos Chandras * blez and blezl opcodes. 557a8ff66f5SMarkos Chandras * BLEZ | rs = 0 | rt != 0 == BLEZALC 558a8ff66f5SMarkos Chandras * BLEZ | rs = rt != 0 == BGEZALC 559a8ff66f5SMarkos Chandras * BLEZ | rs != 0 | rt != 0 == BGEUC 560a8ff66f5SMarkos Chandras * BLEZL | rs = 0 | rt != 0 == BLEZC 561a8ff66f5SMarkos Chandras * BLEZL | rs = rt != 0 == BGEZC 562a8ff66f5SMarkos Chandras * BLEZL | rs != 0 | rt != 0 == BGEC 563a8ff66f5SMarkos Chandras * 564a8ff66f5SMarkos Chandras * For real BLEZ{,L}, rt is always 0. 565a8ff66f5SMarkos Chandras */ 566a8ff66f5SMarkos Chandras if (cpu_has_mips_r6 && insn.i_format.rt) { 567a8ff66f5SMarkos Chandras if ((insn.i_format.opcode == blez_op) && 568a8ff66f5SMarkos Chandras ((!insn.i_format.rs && insn.i_format.rt) || 569a8ff66f5SMarkos Chandras (insn.i_format.rs == insn.i_format.rt))) 570a8ff66f5SMarkos Chandras regs->regs[31] = regs->cp0_epc + 571a8ff66f5SMarkos Chandras dec_insn.pc_inc; 572a8ff66f5SMarkos Chandras *contpc = regs->cp0_epc + dec_insn.pc_inc + 573a8ff66f5SMarkos Chandras dec_insn.next_pc_inc; 574a8ff66f5SMarkos Chandras 575a8ff66f5SMarkos Chandras return 1; 576a8ff66f5SMarkos Chandras } 577102cedc3SLeonid Yegoshin if ((long)regs->regs[insn.i_format.rs] <= 0) 578102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 579102cedc3SLeonid Yegoshin dec_insn.pc_inc + 580102cedc3SLeonid Yegoshin (insn.i_format.simmediate << 2); 581102cedc3SLeonid Yegoshin else 582102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 583102cedc3SLeonid Yegoshin dec_insn.pc_inc + 584102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 585102cedc3SLeonid Yegoshin return 1; 586102cedc3SLeonid Yegoshin case bgtzl_op: 587319824eaSMarkos Chandras if (NO_R6EMU) 588319824eaSMarkos Chandras break; 589319824eaSMarkos Chandras case bgtz_op: 590f1b44067SMarkos Chandras /* 591f1b44067SMarkos Chandras * Compact branches for R6 for the 592f1b44067SMarkos Chandras * bgtz and bgtzl opcodes. 593f1b44067SMarkos Chandras * BGTZ | rs = 0 | rt != 0 == BGTZALC 594f1b44067SMarkos Chandras * BGTZ | rs = rt != 0 == BLTZALC 595f1b44067SMarkos Chandras * BGTZ | rs != 0 | rt != 0 == BLTUC 596f1b44067SMarkos Chandras * BGTZL | rs = 0 | rt != 0 == BGTZC 597f1b44067SMarkos Chandras * BGTZL | rs = rt != 0 == BLTZC 598f1b44067SMarkos Chandras * BGTZL | rs != 0 | rt != 0 == BLTC 599f1b44067SMarkos Chandras * 600f1b44067SMarkos Chandras * *ZALC varint for BGTZ &&& rt != 0 601f1b44067SMarkos Chandras * For real GTZ{,L}, rt is always 0. 602f1b44067SMarkos Chandras */ 603f1b44067SMarkos Chandras if (cpu_has_mips_r6 && insn.i_format.rt) { 604f1b44067SMarkos Chandras if ((insn.i_format.opcode == blez_op) && 605f1b44067SMarkos Chandras ((!insn.i_format.rs && insn.i_format.rt) || 606f1b44067SMarkos Chandras (insn.i_format.rs == insn.i_format.rt))) 607f1b44067SMarkos Chandras regs->regs[31] = regs->cp0_epc + 608f1b44067SMarkos Chandras dec_insn.pc_inc; 609f1b44067SMarkos Chandras *contpc = regs->cp0_epc + dec_insn.pc_inc + 610f1b44067SMarkos Chandras dec_insn.next_pc_inc; 611f1b44067SMarkos Chandras 612f1b44067SMarkos Chandras return 1; 613f1b44067SMarkos Chandras } 614f1b44067SMarkos Chandras 615102cedc3SLeonid Yegoshin if ((long)regs->regs[insn.i_format.rs] > 0) 616102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 617102cedc3SLeonid Yegoshin dec_insn.pc_inc + 618102cedc3SLeonid Yegoshin (insn.i_format.simmediate << 2); 619102cedc3SLeonid Yegoshin else 620102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 621102cedc3SLeonid Yegoshin dec_insn.pc_inc + 622102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 623102cedc3SLeonid Yegoshin return 1; 624c893ce38SMarkos Chandras case cbcond0_op: 62510d962d5SMarkos Chandras case cbcond1_op: 626c893ce38SMarkos Chandras if (!cpu_has_mips_r6) 627c893ce38SMarkos Chandras break; 628c893ce38SMarkos Chandras if (insn.i_format.rt && !insn.i_format.rs) 629c893ce38SMarkos Chandras regs->regs[31] = regs->cp0_epc + 4; 630c893ce38SMarkos Chandras *contpc = regs->cp0_epc + dec_insn.pc_inc + 631c893ce38SMarkos Chandras dec_insn.next_pc_inc; 632c893ce38SMarkos Chandras 633c893ce38SMarkos Chandras return 1; 634c26d4219SDavid Daney #ifdef CONFIG_CPU_CAVIUM_OCTEON 635c26d4219SDavid Daney case lwc2_op: /* This is bbit0 on Octeon */ 636c26d4219SDavid Daney if ((regs->regs[insn.i_format.rs] & (1ull<<insn.i_format.rt)) == 0) 637c26d4219SDavid Daney *contpc = regs->cp0_epc + 4 + (insn.i_format.simmediate << 2); 638c26d4219SDavid Daney else 639c26d4219SDavid Daney *contpc = regs->cp0_epc + 8; 640c26d4219SDavid Daney return 1; 641c26d4219SDavid Daney case ldc2_op: /* This is bbit032 on Octeon */ 642c26d4219SDavid Daney if ((regs->regs[insn.i_format.rs] & (1ull<<(insn.i_format.rt + 32))) == 0) 643c26d4219SDavid Daney *contpc = regs->cp0_epc + 4 + (insn.i_format.simmediate << 2); 644c26d4219SDavid Daney else 645c26d4219SDavid Daney *contpc = regs->cp0_epc + 8; 646c26d4219SDavid Daney return 1; 647c26d4219SDavid Daney case swc2_op: /* This is bbit1 on Octeon */ 648c26d4219SDavid Daney if (regs->regs[insn.i_format.rs] & (1ull<<insn.i_format.rt)) 649c26d4219SDavid Daney *contpc = regs->cp0_epc + 4 + (insn.i_format.simmediate << 2); 650c26d4219SDavid Daney else 651c26d4219SDavid Daney *contpc = regs->cp0_epc + 8; 652c26d4219SDavid Daney return 1; 653c26d4219SDavid Daney case sdc2_op: /* This is bbit132 on Octeon */ 654c26d4219SDavid Daney if (regs->regs[insn.i_format.rs] & (1ull<<(insn.i_format.rt + 32))) 655c26d4219SDavid Daney *contpc = regs->cp0_epc + 4 + (insn.i_format.simmediate << 2); 656c26d4219SDavid Daney else 657c26d4219SDavid Daney *contpc = regs->cp0_epc + 8; 658c26d4219SDavid Daney return 1; 6598467ca01SMarkos Chandras #else 6608467ca01SMarkos Chandras case bc6_op: 6618467ca01SMarkos Chandras /* 6628467ca01SMarkos Chandras * Only valid for MIPS R6 but we can still end up 6638467ca01SMarkos Chandras * here from a broken userland so just tell emulator 6648467ca01SMarkos Chandras * this is not a branch and let it break later on. 6658467ca01SMarkos Chandras */ 6668467ca01SMarkos Chandras if (!cpu_has_mips_r6) 6678467ca01SMarkos Chandras break; 6688467ca01SMarkos Chandras *contpc = regs->cp0_epc + dec_insn.pc_inc + 6698467ca01SMarkos Chandras dec_insn.next_pc_inc; 6708467ca01SMarkos Chandras 6718467ca01SMarkos Chandras return 1; 67284fef630SMarkos Chandras case balc6_op: 67384fef630SMarkos Chandras if (!cpu_has_mips_r6) 67484fef630SMarkos Chandras break; 67584fef630SMarkos Chandras regs->regs[31] = regs->cp0_epc + 4; 67684fef630SMarkos Chandras *contpc = regs->cp0_epc + dec_insn.pc_inc + 67784fef630SMarkos Chandras dec_insn.next_pc_inc; 67884fef630SMarkos Chandras 67984fef630SMarkos Chandras return 1; 68069b9a2fdSMarkos Chandras case beqzcjic_op: 68169b9a2fdSMarkos Chandras if (!cpu_has_mips_r6) 68269b9a2fdSMarkos Chandras break; 68369b9a2fdSMarkos Chandras *contpc = regs->cp0_epc + dec_insn.pc_inc + 68469b9a2fdSMarkos Chandras dec_insn.next_pc_inc; 68569b9a2fdSMarkos Chandras 68669b9a2fdSMarkos Chandras return 1; 68728d6f93dSMarkos Chandras case bnezcjialc_op: 68828d6f93dSMarkos Chandras if (!cpu_has_mips_r6) 68928d6f93dSMarkos Chandras break; 69028d6f93dSMarkos Chandras if (!insn.i_format.rs) 69128d6f93dSMarkos Chandras regs->regs[31] = regs->cp0_epc + 4; 69228d6f93dSMarkos Chandras *contpc = regs->cp0_epc + dec_insn.pc_inc + 69328d6f93dSMarkos Chandras dec_insn.next_pc_inc; 69428d6f93dSMarkos Chandras 69528d6f93dSMarkos Chandras return 1; 696c26d4219SDavid Daney #endif 6971da177e4SLinus Torvalds case cop0_op: 6981da177e4SLinus Torvalds case cop1_op: 699c8a34581SMarkos Chandras /* Need to check for R6 bc1nez and bc1eqz branches */ 700c8a34581SMarkos Chandras if (cpu_has_mips_r6 && 701c8a34581SMarkos Chandras ((insn.i_format.rs == bc1eqz_op) || 702c8a34581SMarkos Chandras (insn.i_format.rs == bc1nez_op))) { 703c8a34581SMarkos Chandras bit = 0; 704c8a34581SMarkos Chandras switch (insn.i_format.rs) { 705c8a34581SMarkos Chandras case bc1eqz_op: 706c8a34581SMarkos Chandras if (get_fpr32(¤t->thread.fpu.fpr[insn.i_format.rt], 0) & 0x1) 707c8a34581SMarkos Chandras bit = 1; 708c8a34581SMarkos Chandras break; 709c8a34581SMarkos Chandras case bc1nez_op: 710c8a34581SMarkos Chandras if (!(get_fpr32(¤t->thread.fpu.fpr[insn.i_format.rt], 0) & 0x1)) 711c8a34581SMarkos Chandras bit = 1; 712c8a34581SMarkos Chandras break; 713c8a34581SMarkos Chandras } 714c8a34581SMarkos Chandras if (bit) 715c8a34581SMarkos Chandras *contpc = regs->cp0_epc + 716c8a34581SMarkos Chandras dec_insn.pc_inc + 717c8a34581SMarkos Chandras (insn.i_format.simmediate << 2); 718c8a34581SMarkos Chandras else 719c8a34581SMarkos Chandras *contpc = regs->cp0_epc + 720c8a34581SMarkos Chandras dec_insn.pc_inc + 721c8a34581SMarkos Chandras dec_insn.next_pc_inc; 722c8a34581SMarkos Chandras 723c8a34581SMarkos Chandras return 1; 724c8a34581SMarkos Chandras } 725c8a34581SMarkos Chandras /* R2/R6 compatible cop1 instruction. Fall through */ 7261da177e4SLinus Torvalds case cop2_op: 7271da177e4SLinus Torvalds case cop1x_op: 728102cedc3SLeonid Yegoshin if (insn.i_format.rs == bc_op) { 729102cedc3SLeonid Yegoshin preempt_disable(); 730102cedc3SLeonid Yegoshin if (is_fpu_owner()) 731842dfc11SManuel Lauss fcr31 = read_32bit_cp1_register(CP1_STATUS); 732102cedc3SLeonid Yegoshin else 733102cedc3SLeonid Yegoshin fcr31 = current->thread.fpu.fcr31; 734102cedc3SLeonid Yegoshin preempt_enable(); 735102cedc3SLeonid Yegoshin 736102cedc3SLeonid Yegoshin bit = (insn.i_format.rt >> 2); 737102cedc3SLeonid Yegoshin bit += (bit != 0); 738102cedc3SLeonid Yegoshin bit += 23; 739102cedc3SLeonid Yegoshin switch (insn.i_format.rt & 3) { 740102cedc3SLeonid Yegoshin case 0: /* bc1f */ 741102cedc3SLeonid Yegoshin case 2: /* bc1fl */ 742102cedc3SLeonid Yegoshin if (~fcr31 & (1 << bit)) 743102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 744102cedc3SLeonid Yegoshin dec_insn.pc_inc + 745102cedc3SLeonid Yegoshin (insn.i_format.simmediate << 2); 746102cedc3SLeonid Yegoshin else 747102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 748102cedc3SLeonid Yegoshin dec_insn.pc_inc + 749102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 750102cedc3SLeonid Yegoshin return 1; 751102cedc3SLeonid Yegoshin case 1: /* bc1t */ 752102cedc3SLeonid Yegoshin case 3: /* bc1tl */ 753102cedc3SLeonid Yegoshin if (fcr31 & (1 << bit)) 754102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 755102cedc3SLeonid Yegoshin dec_insn.pc_inc + 756102cedc3SLeonid Yegoshin (insn.i_format.simmediate << 2); 757102cedc3SLeonid Yegoshin else 758102cedc3SLeonid Yegoshin *contpc = regs->cp0_epc + 759102cedc3SLeonid Yegoshin dec_insn.pc_inc + 760102cedc3SLeonid Yegoshin dec_insn.next_pc_inc; 7611da177e4SLinus Torvalds return 1; 7621da177e4SLinus Torvalds } 763102cedc3SLeonid Yegoshin } 764102cedc3SLeonid Yegoshin break; 765102cedc3SLeonid Yegoshin } 7661da177e4SLinus Torvalds return 0; 7671da177e4SLinus Torvalds } 7681da177e4SLinus Torvalds 7691da177e4SLinus Torvalds /* 7701da177e4SLinus Torvalds * In the Linux kernel, we support selection of FPR format on the 771da0bac33SDavid Daney * basis of the Status.FR bit. If an FPU is not present, the FR bit 772da0bac33SDavid Daney * is hardwired to zero, which would imply a 32-bit FPU even for 773597ce172SPaul Burton * 64-bit CPUs so we rather look at TIF_32BIT_FPREGS. 77451d943f0SRalf Baechle * FPU emu is slow and bulky and optimizing this function offers fairly 77551d943f0SRalf Baechle * sizeable benefits so we try to be clever and make this function return 77651d943f0SRalf Baechle * a constant whenever possible, that is on 64-bit kernels without O32 777597ce172SPaul Burton * compatibility enabled and on 32-bit without 64-bit FPU support. 7781da177e4SLinus Torvalds */ 779da0bac33SDavid Daney static inline int cop1_64bit(struct pt_regs *xcp) 780da0bac33SDavid Daney { 78108a07904SRalf Baechle if (config_enabled(CONFIG_64BIT) && !config_enabled(CONFIG_MIPS32_O32)) 78251d943f0SRalf Baechle return 1; 78308a07904SRalf Baechle else if (config_enabled(CONFIG_32BIT) && 78408a07904SRalf Baechle !config_enabled(CONFIG_MIPS_O32_FP64_SUPPORT)) 785da0bac33SDavid Daney return 0; 78608a07904SRalf Baechle 787597ce172SPaul Burton return !test_thread_flag(TIF_32BIT_FPREGS); 788da0bac33SDavid Daney } 7891da177e4SLinus Torvalds 7904227a2d4SPaul Burton static inline bool hybrid_fprs(void) 7914227a2d4SPaul Burton { 7924227a2d4SPaul Burton return test_thread_flag(TIF_HYBRID_FPREGS); 7934227a2d4SPaul Burton } 7944227a2d4SPaul Burton 79547fa0c02SRalf Baechle #define SIFROMREG(si, x) \ 79647fa0c02SRalf Baechle do { \ 7974227a2d4SPaul Burton if (cop1_64bit(xcp) && !hybrid_fprs()) \ 798c8c0da6bSPaul Burton (si) = (int)get_fpr32(&ctx->fpr[x], 0); \ 799bbd426f5SPaul Burton else \ 800c8c0da6bSPaul Burton (si) = (int)get_fpr32(&ctx->fpr[(x) & ~1], (x) & 1); \ 801bbd426f5SPaul Burton } while (0) 802da0bac33SDavid Daney 80347fa0c02SRalf Baechle #define SITOREG(si, x) \ 80447fa0c02SRalf Baechle do { \ 8054227a2d4SPaul Burton if (cop1_64bit(xcp) && !hybrid_fprs()) { \ 806ef1c47afSPaul Burton unsigned i; \ 807bbd426f5SPaul Burton set_fpr32(&ctx->fpr[x], 0, si); \ 808ef1c47afSPaul Burton for (i = 1; i < ARRAY_SIZE(ctx->fpr[x].val32); i++) \ 809ef1c47afSPaul Burton set_fpr32(&ctx->fpr[x], i, 0); \ 810ef1c47afSPaul Burton } else { \ 811bbd426f5SPaul Burton set_fpr32(&ctx->fpr[(x) & ~1], (x) & 1, si); \ 812ef1c47afSPaul Burton } \ 813bbd426f5SPaul Burton } while (0) 8141da177e4SLinus Torvalds 815c8c0da6bSPaul Burton #define SIFROMHREG(si, x) ((si) = (int)get_fpr32(&ctx->fpr[x], 1)) 816ef1c47afSPaul Burton 81747fa0c02SRalf Baechle #define SITOHREG(si, x) \ 81847fa0c02SRalf Baechle do { \ 819ef1c47afSPaul Burton unsigned i; \ 820ef1c47afSPaul Burton set_fpr32(&ctx->fpr[x], 1, si); \ 821ef1c47afSPaul Burton for (i = 2; i < ARRAY_SIZE(ctx->fpr[x].val32); i++) \ 822ef1c47afSPaul Burton set_fpr32(&ctx->fpr[x], i, 0); \ 823ef1c47afSPaul Burton } while (0) 8241ac94400SLeonid Yegoshin 825bbd426f5SPaul Burton #define DIFROMREG(di, x) \ 826bbd426f5SPaul Burton ((di) = get_fpr64(&ctx->fpr[(x) & ~(cop1_64bit(xcp) == 0)], 0)) 827bbd426f5SPaul Burton 82847fa0c02SRalf Baechle #define DITOREG(di, x) \ 82947fa0c02SRalf Baechle do { \ 830ef1c47afSPaul Burton unsigned fpr, i; \ 831ef1c47afSPaul Burton fpr = (x) & ~(cop1_64bit(xcp) == 0); \ 832ef1c47afSPaul Burton set_fpr64(&ctx->fpr[fpr], 0, di); \ 833ef1c47afSPaul Burton for (i = 1; i < ARRAY_SIZE(ctx->fpr[x].val64); i++) \ 834ef1c47afSPaul Burton set_fpr64(&ctx->fpr[fpr], i, 0); \ 835ef1c47afSPaul Burton } while (0) 8361da177e4SLinus Torvalds 8371da177e4SLinus Torvalds #define SPFROMREG(sp, x) SIFROMREG((sp).bits, x) 8381da177e4SLinus Torvalds #define SPTOREG(sp, x) SITOREG((sp).bits, x) 8391da177e4SLinus Torvalds #define DPFROMREG(dp, x) DIFROMREG((dp).bits, x) 8401da177e4SLinus Torvalds #define DPTOREG(dp, x) DITOREG((dp).bits, x) 8411da177e4SLinus Torvalds 8421da177e4SLinus Torvalds /* 8431da177e4SLinus Torvalds * Emulate the single floating point instruction pointed at by EPC. 8441da177e4SLinus Torvalds * Two instructions if the instruction is in a branch delay slot. 8451da177e4SLinus Torvalds */ 8461da177e4SLinus Torvalds 847515b029dSDavid Daney static int cop1Emulate(struct pt_regs *xcp, struct mips_fpu_struct *ctx, 848102cedc3SLeonid Yegoshin struct mm_decoded_insn dec_insn, void *__user *fault_addr) 8491da177e4SLinus Torvalds { 850102cedc3SLeonid Yegoshin unsigned long contpc = xcp->cp0_epc + dec_insn.pc_inc; 8513f7cac41SRalf Baechle unsigned int cond, cbit; 8523f7cac41SRalf Baechle mips_instruction ir; 8533f7cac41SRalf Baechle int likely, pc_inc; 8543f7cac41SRalf Baechle u32 __user *wva; 8553f7cac41SRalf Baechle u64 __user *dva; 8563f7cac41SRalf Baechle u32 value; 8573f7cac41SRalf Baechle u32 wval; 8583f7cac41SRalf Baechle u64 dval; 8593f7cac41SRalf Baechle int sig; 8601da177e4SLinus Torvalds 86170e4c234SRalf Baechle /* 86270e4c234SRalf Baechle * These are giving gcc a gentle hint about what to expect in 86370e4c234SRalf Baechle * dec_inst in order to do better optimization. 86470e4c234SRalf Baechle */ 86570e4c234SRalf Baechle if (!cpu_has_mmips && dec_insn.micro_mips_mode) 86670e4c234SRalf Baechle unreachable(); 86770e4c234SRalf Baechle 8681da177e4SLinus Torvalds /* XXX NEC Vr54xx bug workaround */ 869e7e9cae5SRalf Baechle if (delay_slot(xcp)) { 870102cedc3SLeonid Yegoshin if (dec_insn.micro_mips_mode) { 871102cedc3SLeonid Yegoshin if (!mm_isBranchInstr(xcp, dec_insn, &contpc)) 872e7e9cae5SRalf Baechle clear_delay_slot(xcp); 873102cedc3SLeonid Yegoshin } else { 874102cedc3SLeonid Yegoshin if (!isBranchInstr(xcp, dec_insn, &contpc)) 875e7e9cae5SRalf Baechle clear_delay_slot(xcp); 876102cedc3SLeonid Yegoshin } 877102cedc3SLeonid Yegoshin } 8781da177e4SLinus Torvalds 879e7e9cae5SRalf Baechle if (delay_slot(xcp)) { 8801da177e4SLinus Torvalds /* 8811da177e4SLinus Torvalds * The instruction to be emulated is in a branch delay slot 8821da177e4SLinus Torvalds * which means that we have to emulate the branch instruction 8831da177e4SLinus Torvalds * BEFORE we do the cop1 instruction. 8841da177e4SLinus Torvalds * 8851da177e4SLinus Torvalds * This branch could be a COP1 branch, but in that case we 8861da177e4SLinus Torvalds * would have had a trap for that instruction, and would not 8871da177e4SLinus Torvalds * come through this route. 8881da177e4SLinus Torvalds * 8891da177e4SLinus Torvalds * Linux MIPS branch emulator operates on context, updating the 8901da177e4SLinus Torvalds * cp0_epc. 8911da177e4SLinus Torvalds */ 892102cedc3SLeonid Yegoshin ir = dec_insn.next_insn; /* process delay slot instr */ 893102cedc3SLeonid Yegoshin pc_inc = dec_insn.next_pc_inc; 894333d1f67SRalf Baechle } else { 895102cedc3SLeonid Yegoshin ir = dec_insn.insn; /* process current instr */ 896102cedc3SLeonid Yegoshin pc_inc = dec_insn.pc_inc; 897102cedc3SLeonid Yegoshin } 898102cedc3SLeonid Yegoshin 899102cedc3SLeonid Yegoshin /* 900102cedc3SLeonid Yegoshin * Since microMIPS FPU instructios are a subset of MIPS32 FPU 901102cedc3SLeonid Yegoshin * instructions, we want to convert microMIPS FPU instructions 902102cedc3SLeonid Yegoshin * into MIPS32 instructions so that we could reuse all of the 903102cedc3SLeonid Yegoshin * FPU emulation code. 904102cedc3SLeonid Yegoshin * 905102cedc3SLeonid Yegoshin * NOTE: We cannot do this for branch instructions since they 906102cedc3SLeonid Yegoshin * are not a subset. Example: Cannot emulate a 16-bit 907102cedc3SLeonid Yegoshin * aligned target address with a MIPS32 instruction. 908102cedc3SLeonid Yegoshin */ 909102cedc3SLeonid Yegoshin if (dec_insn.micro_mips_mode) { 910102cedc3SLeonid Yegoshin /* 911102cedc3SLeonid Yegoshin * If next instruction is a 16-bit instruction, then it 912102cedc3SLeonid Yegoshin * it cannot be a FPU instruction. This could happen 913102cedc3SLeonid Yegoshin * since we can be called for non-FPU instructions. 914102cedc3SLeonid Yegoshin */ 915102cedc3SLeonid Yegoshin if ((pc_inc == 2) || 916102cedc3SLeonid Yegoshin (microMIPS32_to_MIPS32((union mips_instruction *)&ir) 917102cedc3SLeonid Yegoshin == SIGILL)) 918102cedc3SLeonid Yegoshin return SIGILL; 9191da177e4SLinus Torvalds } 9201da177e4SLinus Torvalds 9211da177e4SLinus Torvalds emul: 922a8b0ca17SPeter Zijlstra perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS, 1, xcp, 0); 923b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(emulated); 9241da177e4SLinus Torvalds switch (MIPSInst_OPCODE(ir)) { 9253f7cac41SRalf Baechle case ldc1_op: 9263f7cac41SRalf Baechle dva = (u64 __user *) (xcp->regs[MIPSInst_RS(ir)] + 9271da177e4SLinus Torvalds MIPSInst_SIMM(ir)); 928b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(loads); 929515b029dSDavid Daney 9303f7cac41SRalf Baechle if (!access_ok(VERIFY_READ, dva, sizeof(u64))) { 931b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 9323f7cac41SRalf Baechle *fault_addr = dva; 9331da177e4SLinus Torvalds return SIGBUS; 9341da177e4SLinus Torvalds } 9353f7cac41SRalf Baechle if (__get_user(dval, dva)) { 936515b029dSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 9373f7cac41SRalf Baechle *fault_addr = dva; 938515b029dSDavid Daney return SIGSEGV; 939515b029dSDavid Daney } 9403f7cac41SRalf Baechle DITOREG(dval, MIPSInst_RT(ir)); 9411da177e4SLinus Torvalds break; 9421da177e4SLinus Torvalds 9433f7cac41SRalf Baechle case sdc1_op: 9443f7cac41SRalf Baechle dva = (u64 __user *) (xcp->regs[MIPSInst_RS(ir)] + 9451da177e4SLinus Torvalds MIPSInst_SIMM(ir)); 946b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(stores); 9473f7cac41SRalf Baechle DIFROMREG(dval, MIPSInst_RT(ir)); 9483f7cac41SRalf Baechle if (!access_ok(VERIFY_WRITE, dva, sizeof(u64))) { 949b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 9503f7cac41SRalf Baechle *fault_addr = dva; 9511da177e4SLinus Torvalds return SIGBUS; 9521da177e4SLinus Torvalds } 9533f7cac41SRalf Baechle if (__put_user(dval, dva)) { 954515b029dSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 9553f7cac41SRalf Baechle *fault_addr = dva; 956515b029dSDavid Daney return SIGSEGV; 957515b029dSDavid Daney } 9581da177e4SLinus Torvalds break; 9591da177e4SLinus Torvalds 9603f7cac41SRalf Baechle case lwc1_op: 9613f7cac41SRalf Baechle wva = (u32 __user *) (xcp->regs[MIPSInst_RS(ir)] + 9621da177e4SLinus Torvalds MIPSInst_SIMM(ir)); 963b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(loads); 9643f7cac41SRalf Baechle if (!access_ok(VERIFY_READ, wva, sizeof(u32))) { 965b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 9663f7cac41SRalf Baechle *fault_addr = wva; 9671da177e4SLinus Torvalds return SIGBUS; 9681da177e4SLinus Torvalds } 9693f7cac41SRalf Baechle if (__get_user(wval, wva)) { 970515b029dSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 9713f7cac41SRalf Baechle *fault_addr = wva; 972515b029dSDavid Daney return SIGSEGV; 973515b029dSDavid Daney } 9743f7cac41SRalf Baechle SITOREG(wval, MIPSInst_RT(ir)); 9751da177e4SLinus Torvalds break; 9761da177e4SLinus Torvalds 9773f7cac41SRalf Baechle case swc1_op: 9783f7cac41SRalf Baechle wva = (u32 __user *) (xcp->regs[MIPSInst_RS(ir)] + 9791da177e4SLinus Torvalds MIPSInst_SIMM(ir)); 980b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(stores); 9813f7cac41SRalf Baechle SIFROMREG(wval, MIPSInst_RT(ir)); 9823f7cac41SRalf Baechle if (!access_ok(VERIFY_WRITE, wva, sizeof(u32))) { 983b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 9843f7cac41SRalf Baechle *fault_addr = wva; 9851da177e4SLinus Torvalds return SIGBUS; 9861da177e4SLinus Torvalds } 9873f7cac41SRalf Baechle if (__put_user(wval, wva)) { 988515b029dSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 9893f7cac41SRalf Baechle *fault_addr = wva; 990515b029dSDavid Daney return SIGSEGV; 991515b029dSDavid Daney } 9921da177e4SLinus Torvalds break; 9931da177e4SLinus Torvalds 9941da177e4SLinus Torvalds case cop1_op: 9951da177e4SLinus Torvalds switch (MIPSInst_RS(ir)) { 9961da177e4SLinus Torvalds case dmfc_op: 99708a07904SRalf Baechle if (!cpu_has_mips_3_4_5 && !cpu_has_mips64) 99808a07904SRalf Baechle return SIGILL; 99908a07904SRalf Baechle 10001da177e4SLinus Torvalds /* copregister fs -> gpr[rt] */ 10011da177e4SLinus Torvalds if (MIPSInst_RT(ir) != 0) { 10021da177e4SLinus Torvalds DIFROMREG(xcp->regs[MIPSInst_RT(ir)], 10031da177e4SLinus Torvalds MIPSInst_RD(ir)); 10041da177e4SLinus Torvalds } 10051da177e4SLinus Torvalds break; 10061da177e4SLinus Torvalds 10071da177e4SLinus Torvalds case dmtc_op: 100808a07904SRalf Baechle if (!cpu_has_mips_3_4_5 && !cpu_has_mips64) 100908a07904SRalf Baechle return SIGILL; 101008a07904SRalf Baechle 10111da177e4SLinus Torvalds /* copregister fs <- rt */ 10121da177e4SLinus Torvalds DITOREG(xcp->regs[MIPSInst_RT(ir)], MIPSInst_RD(ir)); 10131da177e4SLinus Torvalds break; 10141da177e4SLinus Torvalds 10151ac94400SLeonid Yegoshin case mfhc_op: 10161ac94400SLeonid Yegoshin if (!cpu_has_mips_r2) 10171ac94400SLeonid Yegoshin goto sigill; 10181ac94400SLeonid Yegoshin 10191ac94400SLeonid Yegoshin /* copregister rd -> gpr[rt] */ 10201ac94400SLeonid Yegoshin if (MIPSInst_RT(ir) != 0) { 10211ac94400SLeonid Yegoshin SIFROMHREG(xcp->regs[MIPSInst_RT(ir)], 10221ac94400SLeonid Yegoshin MIPSInst_RD(ir)); 10231ac94400SLeonid Yegoshin } 10241ac94400SLeonid Yegoshin break; 10251ac94400SLeonid Yegoshin 10261ac94400SLeonid Yegoshin case mthc_op: 10271ac94400SLeonid Yegoshin if (!cpu_has_mips_r2) 10281ac94400SLeonid Yegoshin goto sigill; 10291ac94400SLeonid Yegoshin 10301ac94400SLeonid Yegoshin /* copregister rd <- gpr[rt] */ 10311ac94400SLeonid Yegoshin SITOHREG(xcp->regs[MIPSInst_RT(ir)], MIPSInst_RD(ir)); 10321ac94400SLeonid Yegoshin break; 10331ac94400SLeonid Yegoshin 10341da177e4SLinus Torvalds case mfc_op: 10351da177e4SLinus Torvalds /* copregister rd -> gpr[rt] */ 10361da177e4SLinus Torvalds if (MIPSInst_RT(ir) != 0) { 10371da177e4SLinus Torvalds SIFROMREG(xcp->regs[MIPSInst_RT(ir)], 10381da177e4SLinus Torvalds MIPSInst_RD(ir)); 10391da177e4SLinus Torvalds } 10401da177e4SLinus Torvalds break; 10411da177e4SLinus Torvalds 10421da177e4SLinus Torvalds case mtc_op: 10431da177e4SLinus Torvalds /* copregister rd <- rt */ 10441da177e4SLinus Torvalds SITOREG(xcp->regs[MIPSInst_RT(ir)], MIPSInst_RD(ir)); 10451da177e4SLinus Torvalds break; 10461da177e4SLinus Torvalds 10473f7cac41SRalf Baechle case cfc_op: 10481da177e4SLinus Torvalds /* cop control register rd -> gpr[rt] */ 10491da177e4SLinus Torvalds if (MIPSInst_RD(ir) == FPCREG_CSR) { 10501da177e4SLinus Torvalds value = ctx->fcr31; 105192df0f8bSRalf Baechle pr_debug("%p gpr[%d]<-csr=%08x\n", 1052333d1f67SRalf Baechle (void *) (xcp->cp0_epc), 10531da177e4SLinus Torvalds MIPSInst_RT(ir), value); 10541da177e4SLinus Torvalds } 10551da177e4SLinus Torvalds else if (MIPSInst_RD(ir) == FPCREG_RID) 10561da177e4SLinus Torvalds value = 0; 10571da177e4SLinus Torvalds else 10581da177e4SLinus Torvalds value = 0; 10591da177e4SLinus Torvalds if (MIPSInst_RT(ir)) 10601da177e4SLinus Torvalds xcp->regs[MIPSInst_RT(ir)] = value; 10611da177e4SLinus Torvalds break; 10621da177e4SLinus Torvalds 10633f7cac41SRalf Baechle case ctc_op: 10641da177e4SLinus Torvalds /* copregister rd <- rt */ 10651da177e4SLinus Torvalds if (MIPSInst_RT(ir) == 0) 10661da177e4SLinus Torvalds value = 0; 10671da177e4SLinus Torvalds else 10681da177e4SLinus Torvalds value = xcp->regs[MIPSInst_RT(ir)]; 10691da177e4SLinus Torvalds 10701da177e4SLinus Torvalds /* we only have one writable control reg 10711da177e4SLinus Torvalds */ 10721da177e4SLinus Torvalds if (MIPSInst_RD(ir) == FPCREG_CSR) { 107392df0f8bSRalf Baechle pr_debug("%p gpr[%d]->csr=%08x\n", 1074333d1f67SRalf Baechle (void *) (xcp->cp0_epc), 10751da177e4SLinus Torvalds MIPSInst_RT(ir), value); 107695e8f634SShane McDonald 1077*2cfcf8a8SMaciej W. Rozycki /* Don't write reserved bits. */ 1078*2cfcf8a8SMaciej W. Rozycki ctx->fcr31 = value & ~FPU_CSR_RSVD; 10791da177e4SLinus Torvalds } 10801da177e4SLinus Torvalds if ((ctx->fcr31 >> 5) & ctx->fcr31 & FPU_CSR_ALL_E) { 10811da177e4SLinus Torvalds return SIGFPE; 10821da177e4SLinus Torvalds } 10831da177e4SLinus Torvalds break; 10841da177e4SLinus Torvalds 10853f7cac41SRalf Baechle case bc_op: 1086e7e9cae5SRalf Baechle if (delay_slot(xcp)) 10871da177e4SLinus Torvalds return SIGILL; 10881da177e4SLinus Torvalds 108908a07904SRalf Baechle if (cpu_has_mips_4_5_r) 109008a07904SRalf Baechle cbit = fpucondbit[MIPSInst_RT(ir) >> 2]; 109108a07904SRalf Baechle else 109208a07904SRalf Baechle cbit = FPU_CSR_COND; 109308a07904SRalf Baechle cond = ctx->fcr31 & cbit; 109408a07904SRalf Baechle 10953f7cac41SRalf Baechle likely = 0; 10961da177e4SLinus Torvalds switch (MIPSInst_RT(ir) & 3) { 10971da177e4SLinus Torvalds case bcfl_op: 10981da177e4SLinus Torvalds likely = 1; 10991da177e4SLinus Torvalds case bcf_op: 11001da177e4SLinus Torvalds cond = !cond; 11011da177e4SLinus Torvalds break; 11021da177e4SLinus Torvalds case bctl_op: 11031da177e4SLinus Torvalds likely = 1; 11041da177e4SLinus Torvalds case bct_op: 11051da177e4SLinus Torvalds break; 11061da177e4SLinus Torvalds default: 11071da177e4SLinus Torvalds /* thats an illegal instruction */ 11081da177e4SLinus Torvalds return SIGILL; 11091da177e4SLinus Torvalds } 11101da177e4SLinus Torvalds 1111e7e9cae5SRalf Baechle set_delay_slot(xcp); 11121da177e4SLinus Torvalds if (cond) { 11133f7cac41SRalf Baechle /* 11143f7cac41SRalf Baechle * Branch taken: emulate dslot instruction 11151da177e4SLinus Torvalds */ 1116102cedc3SLeonid Yegoshin xcp->cp0_epc += dec_insn.pc_inc; 11171da177e4SLinus Torvalds 1118102cedc3SLeonid Yegoshin contpc = MIPSInst_SIMM(ir); 1119102cedc3SLeonid Yegoshin ir = dec_insn.next_insn; 1120102cedc3SLeonid Yegoshin if (dec_insn.micro_mips_mode) { 1121102cedc3SLeonid Yegoshin contpc = (xcp->cp0_epc + (contpc << 1)); 1122102cedc3SLeonid Yegoshin 1123102cedc3SLeonid Yegoshin /* If 16-bit instruction, not FPU. */ 1124102cedc3SLeonid Yegoshin if ((dec_insn.next_pc_inc == 2) || 1125102cedc3SLeonid Yegoshin (microMIPS32_to_MIPS32((union mips_instruction *)&ir) == SIGILL)) { 1126102cedc3SLeonid Yegoshin 1127102cedc3SLeonid Yegoshin /* 1128102cedc3SLeonid Yegoshin * Since this instruction will 1129102cedc3SLeonid Yegoshin * be put on the stack with 1130102cedc3SLeonid Yegoshin * 32-bit words, get around 1131102cedc3SLeonid Yegoshin * this problem by putting a 1132102cedc3SLeonid Yegoshin * NOP16 as the second one. 1133102cedc3SLeonid Yegoshin */ 1134102cedc3SLeonid Yegoshin if (dec_insn.next_pc_inc == 2) 1135102cedc3SLeonid Yegoshin ir = (ir & (~0xffff)) | MM_NOP16; 1136102cedc3SLeonid Yegoshin 1137102cedc3SLeonid Yegoshin /* 1138102cedc3SLeonid Yegoshin * Single step the non-CP1 1139102cedc3SLeonid Yegoshin * instruction in the dslot. 1140102cedc3SLeonid Yegoshin */ 1141102cedc3SLeonid Yegoshin return mips_dsemul(xcp, ir, contpc); 1142515b029dSDavid Daney } 1143102cedc3SLeonid Yegoshin } else 1144102cedc3SLeonid Yegoshin contpc = (xcp->cp0_epc + (contpc << 2)); 11451da177e4SLinus Torvalds 11461da177e4SLinus Torvalds switch (MIPSInst_OPCODE(ir)) { 11471da177e4SLinus Torvalds case lwc1_op: 114808a07904SRalf Baechle goto emul; 11493f7cac41SRalf Baechle 11501da177e4SLinus Torvalds case swc1_op: 115108a07904SRalf Baechle goto emul; 11523f7cac41SRalf Baechle 11531da177e4SLinus Torvalds case ldc1_op: 11541da177e4SLinus Torvalds case sdc1_op: 115508a07904SRalf Baechle if (cpu_has_mips_2_3_4_5 || 115608a07904SRalf Baechle cpu_has_mips64) 115708a07904SRalf Baechle goto emul; 115808a07904SRalf Baechle 115908a07904SRalf Baechle return SIGILL; 116008a07904SRalf Baechle goto emul; 11613f7cac41SRalf Baechle 11621da177e4SLinus Torvalds case cop1_op: 116308a07904SRalf Baechle goto emul; 11643f7cac41SRalf Baechle 11651da177e4SLinus Torvalds case cop1x_op: 1166a5466d7bSMarkos Chandras if (cpu_has_mips_4_5 || cpu_has_mips64 || cpu_has_mips32r2) 11671da177e4SLinus Torvalds /* its one of ours */ 11681da177e4SLinus Torvalds goto emul; 116908a07904SRalf Baechle 117008a07904SRalf Baechle return SIGILL; 11713f7cac41SRalf Baechle 11721da177e4SLinus Torvalds case spec_op: 117308a07904SRalf Baechle if (!cpu_has_mips_4_5_r) 117408a07904SRalf Baechle return SIGILL; 117508a07904SRalf Baechle 11761da177e4SLinus Torvalds if (MIPSInst_FUNC(ir) == movc_op) 11771da177e4SLinus Torvalds goto emul; 11781da177e4SLinus Torvalds break; 11791da177e4SLinus Torvalds } 11801da177e4SLinus Torvalds 11811da177e4SLinus Torvalds /* 11821da177e4SLinus Torvalds * Single step the non-cp1 11831da177e4SLinus Torvalds * instruction in the dslot 11841da177e4SLinus Torvalds */ 1185e70dfc10SAtsushi Nemoto return mips_dsemul(xcp, ir, contpc); 11863f7cac41SRalf Baechle } else if (likely) { /* branch not taken */ 11871da177e4SLinus Torvalds /* 11881da177e4SLinus Torvalds * branch likely nullifies 11891da177e4SLinus Torvalds * dslot if not taken 11901da177e4SLinus Torvalds */ 1191102cedc3SLeonid Yegoshin xcp->cp0_epc += dec_insn.pc_inc; 1192102cedc3SLeonid Yegoshin contpc += dec_insn.pc_inc; 11931da177e4SLinus Torvalds /* 11941da177e4SLinus Torvalds * else continue & execute 11951da177e4SLinus Torvalds * dslot as normal insn 11961da177e4SLinus Torvalds */ 11971da177e4SLinus Torvalds } 11981da177e4SLinus Torvalds break; 11991da177e4SLinus Torvalds 12001da177e4SLinus Torvalds default: 12011da177e4SLinus Torvalds if (!(MIPSInst_RS(ir) & 0x10)) 12021da177e4SLinus Torvalds return SIGILL; 12031da177e4SLinus Torvalds 12041da177e4SLinus Torvalds /* a real fpu computation instruction */ 12051da177e4SLinus Torvalds if ((sig = fpu_emu(xcp, ctx, ir))) 12061da177e4SLinus Torvalds return sig; 12071da177e4SLinus Torvalds } 12081da177e4SLinus Torvalds break; 12091da177e4SLinus Torvalds 12103f7cac41SRalf Baechle case cop1x_op: 1211a5466d7bSMarkos Chandras if (!cpu_has_mips_4_5 && !cpu_has_mips64 && !cpu_has_mips32r2) 121208a07904SRalf Baechle return SIGILL; 121308a07904SRalf Baechle 121408a07904SRalf Baechle sig = fpux_emu(xcp, ctx, ir, fault_addr); 1215515b029dSDavid Daney if (sig) 12161da177e4SLinus Torvalds return sig; 12171da177e4SLinus Torvalds break; 12181da177e4SLinus Torvalds 12191da177e4SLinus Torvalds case spec_op: 122008a07904SRalf Baechle if (!cpu_has_mips_4_5_r) 122108a07904SRalf Baechle return SIGILL; 122208a07904SRalf Baechle 12231da177e4SLinus Torvalds if (MIPSInst_FUNC(ir) != movc_op) 12241da177e4SLinus Torvalds return SIGILL; 12251da177e4SLinus Torvalds cond = fpucondbit[MIPSInst_RT(ir) >> 2]; 12261da177e4SLinus Torvalds if (((ctx->fcr31 & cond) != 0) == ((MIPSInst_RT(ir) & 1) != 0)) 12271da177e4SLinus Torvalds xcp->regs[MIPSInst_RD(ir)] = 12281da177e4SLinus Torvalds xcp->regs[MIPSInst_RS(ir)]; 12291da177e4SLinus Torvalds break; 12301da177e4SLinus Torvalds default: 12311ac94400SLeonid Yegoshin sigill: 12321da177e4SLinus Torvalds return SIGILL; 12331da177e4SLinus Torvalds } 12341da177e4SLinus Torvalds 12351da177e4SLinus Torvalds /* we did it !! */ 1236e70dfc10SAtsushi Nemoto xcp->cp0_epc = contpc; 1237e7e9cae5SRalf Baechle clear_delay_slot(xcp); 1238333d1f67SRalf Baechle 12391da177e4SLinus Torvalds return 0; 12401da177e4SLinus Torvalds } 12411da177e4SLinus Torvalds 12421da177e4SLinus Torvalds /* 12431da177e4SLinus Torvalds * Conversion table from MIPS compare ops 48-63 12441da177e4SLinus Torvalds * cond = ieee754dp_cmp(x,y,IEEE754_UN,sig); 12451da177e4SLinus Torvalds */ 12461da177e4SLinus Torvalds static const unsigned char cmptab[8] = { 12471da177e4SLinus Torvalds 0, /* cmp_0 (sig) cmp_sf */ 12481da177e4SLinus Torvalds IEEE754_CUN, /* cmp_un (sig) cmp_ngle */ 12491da177e4SLinus Torvalds IEEE754_CEQ, /* cmp_eq (sig) cmp_seq */ 12501da177e4SLinus Torvalds IEEE754_CEQ | IEEE754_CUN, /* cmp_ueq (sig) cmp_ngl */ 12511da177e4SLinus Torvalds IEEE754_CLT, /* cmp_olt (sig) cmp_lt */ 12521da177e4SLinus Torvalds IEEE754_CLT | IEEE754_CUN, /* cmp_ult (sig) cmp_nge */ 12531da177e4SLinus Torvalds IEEE754_CLT | IEEE754_CEQ, /* cmp_ole (sig) cmp_le */ 12541da177e4SLinus Torvalds IEEE754_CLT | IEEE754_CEQ | IEEE754_CUN, /* cmp_ule (sig) cmp_ngt */ 12551da177e4SLinus Torvalds }; 12561da177e4SLinus Torvalds 12571da177e4SLinus Torvalds 12581da177e4SLinus Torvalds /* 12591da177e4SLinus Torvalds * Additional MIPS4 instructions 12601da177e4SLinus Torvalds */ 12611da177e4SLinus Torvalds 12621da177e4SLinus Torvalds #define DEF3OP(name, p, f1, f2, f3) \ 126347fa0c02SRalf Baechle static union ieee754##p fpemu_##p##_##name(union ieee754##p r, \ 126447fa0c02SRalf Baechle union ieee754##p s, union ieee754##p t) \ 12651da177e4SLinus Torvalds { \ 1266cd21dfcfSRalf Baechle struct _ieee754_csr ieee754_csr_save; \ 12671da177e4SLinus Torvalds s = f1(s, t); \ 12681da177e4SLinus Torvalds ieee754_csr_save = ieee754_csr; \ 12691da177e4SLinus Torvalds s = f2(s, r); \ 12701da177e4SLinus Torvalds ieee754_csr_save.cx |= ieee754_csr.cx; \ 12711da177e4SLinus Torvalds ieee754_csr_save.sx |= ieee754_csr.sx; \ 12721da177e4SLinus Torvalds s = f3(s); \ 12731da177e4SLinus Torvalds ieee754_csr.cx |= ieee754_csr_save.cx; \ 12741da177e4SLinus Torvalds ieee754_csr.sx |= ieee754_csr_save.sx; \ 12751da177e4SLinus Torvalds return s; \ 12761da177e4SLinus Torvalds } 12771da177e4SLinus Torvalds 12782209bcb1SRalf Baechle static union ieee754dp fpemu_dp_recip(union ieee754dp d) 12791da177e4SLinus Torvalds { 12801da177e4SLinus Torvalds return ieee754dp_div(ieee754dp_one(0), d); 12811da177e4SLinus Torvalds } 12821da177e4SLinus Torvalds 12832209bcb1SRalf Baechle static union ieee754dp fpemu_dp_rsqrt(union ieee754dp d) 12841da177e4SLinus Torvalds { 12851da177e4SLinus Torvalds return ieee754dp_div(ieee754dp_one(0), ieee754dp_sqrt(d)); 12861da177e4SLinus Torvalds } 12871da177e4SLinus Torvalds 12882209bcb1SRalf Baechle static union ieee754sp fpemu_sp_recip(union ieee754sp s) 12891da177e4SLinus Torvalds { 12901da177e4SLinus Torvalds return ieee754sp_div(ieee754sp_one(0), s); 12911da177e4SLinus Torvalds } 12921da177e4SLinus Torvalds 12932209bcb1SRalf Baechle static union ieee754sp fpemu_sp_rsqrt(union ieee754sp s) 12941da177e4SLinus Torvalds { 12951da177e4SLinus Torvalds return ieee754sp_div(ieee754sp_one(0), ieee754sp_sqrt(s)); 12961da177e4SLinus Torvalds } 12971da177e4SLinus Torvalds 12981da177e4SLinus Torvalds DEF3OP(madd, sp, ieee754sp_mul, ieee754sp_add, ); 12991da177e4SLinus Torvalds DEF3OP(msub, sp, ieee754sp_mul, ieee754sp_sub, ); 13001da177e4SLinus Torvalds DEF3OP(nmadd, sp, ieee754sp_mul, ieee754sp_add, ieee754sp_neg); 13011da177e4SLinus Torvalds DEF3OP(nmsub, sp, ieee754sp_mul, ieee754sp_sub, ieee754sp_neg); 13021da177e4SLinus Torvalds DEF3OP(madd, dp, ieee754dp_mul, ieee754dp_add, ); 13031da177e4SLinus Torvalds DEF3OP(msub, dp, ieee754dp_mul, ieee754dp_sub, ); 13041da177e4SLinus Torvalds DEF3OP(nmadd, dp, ieee754dp_mul, ieee754dp_add, ieee754dp_neg); 13051da177e4SLinus Torvalds DEF3OP(nmsub, dp, ieee754dp_mul, ieee754dp_sub, ieee754dp_neg); 13061da177e4SLinus Torvalds 1307eae89076SAtsushi Nemoto static int fpux_emu(struct pt_regs *xcp, struct mips_fpu_struct *ctx, 1308515b029dSDavid Daney mips_instruction ir, void *__user *fault_addr) 13091da177e4SLinus Torvalds { 13101da177e4SLinus Torvalds unsigned rcsr = 0; /* resulting csr */ 13111da177e4SLinus Torvalds 1312b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(cp1xops); 13131da177e4SLinus Torvalds 13141da177e4SLinus Torvalds switch (MIPSInst_FMA_FFMT(ir)) { 13151da177e4SLinus Torvalds case s_fmt:{ /* 0 */ 13161da177e4SLinus Torvalds 13172209bcb1SRalf Baechle union ieee754sp(*handler) (union ieee754sp, union ieee754sp, union ieee754sp); 13182209bcb1SRalf Baechle union ieee754sp fd, fr, fs, ft; 13193fccc015SRalf Baechle u32 __user *va; 13201da177e4SLinus Torvalds u32 val; 13211da177e4SLinus Torvalds 13221da177e4SLinus Torvalds switch (MIPSInst_FUNC(ir)) { 13231da177e4SLinus Torvalds case lwxc1_op: 13243fccc015SRalf Baechle va = (void __user *) (xcp->regs[MIPSInst_FR(ir)] + 13251da177e4SLinus Torvalds xcp->regs[MIPSInst_FT(ir)]); 13261da177e4SLinus Torvalds 1327b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(loads); 1328515b029dSDavid Daney if (!access_ok(VERIFY_READ, va, sizeof(u32))) { 1329b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 1330515b029dSDavid Daney *fault_addr = va; 13311da177e4SLinus Torvalds return SIGBUS; 13321da177e4SLinus Torvalds } 1333515b029dSDavid Daney if (__get_user(val, va)) { 1334515b029dSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 1335515b029dSDavid Daney *fault_addr = va; 1336515b029dSDavid Daney return SIGSEGV; 1337515b029dSDavid Daney } 13381da177e4SLinus Torvalds SITOREG(val, MIPSInst_FD(ir)); 13391da177e4SLinus Torvalds break; 13401da177e4SLinus Torvalds 13411da177e4SLinus Torvalds case swxc1_op: 13423fccc015SRalf Baechle va = (void __user *) (xcp->regs[MIPSInst_FR(ir)] + 13431da177e4SLinus Torvalds xcp->regs[MIPSInst_FT(ir)]); 13441da177e4SLinus Torvalds 1345b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(stores); 13461da177e4SLinus Torvalds 13471da177e4SLinus Torvalds SIFROMREG(val, MIPSInst_FS(ir)); 1348515b029dSDavid Daney if (!access_ok(VERIFY_WRITE, va, sizeof(u32))) { 1349515b029dSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 1350515b029dSDavid Daney *fault_addr = va; 1351515b029dSDavid Daney return SIGBUS; 1352515b029dSDavid Daney } 13531da177e4SLinus Torvalds if (put_user(val, va)) { 1354b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 1355515b029dSDavid Daney *fault_addr = va; 1356515b029dSDavid Daney return SIGSEGV; 13571da177e4SLinus Torvalds } 13581da177e4SLinus Torvalds break; 13591da177e4SLinus Torvalds 13601da177e4SLinus Torvalds case madd_s_op: 13611da177e4SLinus Torvalds handler = fpemu_sp_madd; 13621da177e4SLinus Torvalds goto scoptop; 13631da177e4SLinus Torvalds case msub_s_op: 13641da177e4SLinus Torvalds handler = fpemu_sp_msub; 13651da177e4SLinus Torvalds goto scoptop; 13661da177e4SLinus Torvalds case nmadd_s_op: 13671da177e4SLinus Torvalds handler = fpemu_sp_nmadd; 13681da177e4SLinus Torvalds goto scoptop; 13691da177e4SLinus Torvalds case nmsub_s_op: 13701da177e4SLinus Torvalds handler = fpemu_sp_nmsub; 13711da177e4SLinus Torvalds goto scoptop; 13721da177e4SLinus Torvalds 13731da177e4SLinus Torvalds scoptop: 13741da177e4SLinus Torvalds SPFROMREG(fr, MIPSInst_FR(ir)); 13751da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 13761da177e4SLinus Torvalds SPFROMREG(ft, MIPSInst_FT(ir)); 13771da177e4SLinus Torvalds fd = (*handler) (fr, fs, ft); 13781da177e4SLinus Torvalds SPTOREG(fd, MIPSInst_FD(ir)); 13791da177e4SLinus Torvalds 13801da177e4SLinus Torvalds copcsr: 1381c4103526SDeng-Cheng Zhu if (ieee754_cxtest(IEEE754_INEXACT)) { 1382c4103526SDeng-Cheng Zhu MIPS_FPU_EMU_INC_STATS(ieee754_inexact); 13831da177e4SLinus Torvalds rcsr |= FPU_CSR_INE_X | FPU_CSR_INE_S; 1384c4103526SDeng-Cheng Zhu } 1385c4103526SDeng-Cheng Zhu if (ieee754_cxtest(IEEE754_UNDERFLOW)) { 1386c4103526SDeng-Cheng Zhu MIPS_FPU_EMU_INC_STATS(ieee754_underflow); 13871da177e4SLinus Torvalds rcsr |= FPU_CSR_UDF_X | FPU_CSR_UDF_S; 1388c4103526SDeng-Cheng Zhu } 1389c4103526SDeng-Cheng Zhu if (ieee754_cxtest(IEEE754_OVERFLOW)) { 1390c4103526SDeng-Cheng Zhu MIPS_FPU_EMU_INC_STATS(ieee754_overflow); 13911da177e4SLinus Torvalds rcsr |= FPU_CSR_OVF_X | FPU_CSR_OVF_S; 1392c4103526SDeng-Cheng Zhu } 1393c4103526SDeng-Cheng Zhu if (ieee754_cxtest(IEEE754_INVALID_OPERATION)) { 1394c4103526SDeng-Cheng Zhu MIPS_FPU_EMU_INC_STATS(ieee754_invalidop); 13951da177e4SLinus Torvalds rcsr |= FPU_CSR_INV_X | FPU_CSR_INV_S; 1396c4103526SDeng-Cheng Zhu } 13971da177e4SLinus Torvalds 13981da177e4SLinus Torvalds ctx->fcr31 = (ctx->fcr31 & ~FPU_CSR_ALL_X) | rcsr; 13991da177e4SLinus Torvalds if ((ctx->fcr31 >> 5) & ctx->fcr31 & FPU_CSR_ALL_E) { 14003f7cac41SRalf Baechle /*printk ("SIGFPE: FPU csr = %08x\n", 14011da177e4SLinus Torvalds ctx->fcr31); */ 14021da177e4SLinus Torvalds return SIGFPE; 14031da177e4SLinus Torvalds } 14041da177e4SLinus Torvalds 14051da177e4SLinus Torvalds break; 14061da177e4SLinus Torvalds 14071da177e4SLinus Torvalds default: 14081da177e4SLinus Torvalds return SIGILL; 14091da177e4SLinus Torvalds } 14101da177e4SLinus Torvalds break; 14111da177e4SLinus Torvalds } 14121da177e4SLinus Torvalds 14131da177e4SLinus Torvalds case d_fmt:{ /* 1 */ 14142209bcb1SRalf Baechle union ieee754dp(*handler) (union ieee754dp, union ieee754dp, union ieee754dp); 14152209bcb1SRalf Baechle union ieee754dp fd, fr, fs, ft; 14163fccc015SRalf Baechle u64 __user *va; 14171da177e4SLinus Torvalds u64 val; 14181da177e4SLinus Torvalds 14191da177e4SLinus Torvalds switch (MIPSInst_FUNC(ir)) { 14201da177e4SLinus Torvalds case ldxc1_op: 14213fccc015SRalf Baechle va = (void __user *) (xcp->regs[MIPSInst_FR(ir)] + 14221da177e4SLinus Torvalds xcp->regs[MIPSInst_FT(ir)]); 14231da177e4SLinus Torvalds 1424b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(loads); 1425515b029dSDavid Daney if (!access_ok(VERIFY_READ, va, sizeof(u64))) { 1426b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 1427515b029dSDavid Daney *fault_addr = va; 14281da177e4SLinus Torvalds return SIGBUS; 14291da177e4SLinus Torvalds } 1430515b029dSDavid Daney if (__get_user(val, va)) { 1431515b029dSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 1432515b029dSDavid Daney *fault_addr = va; 1433515b029dSDavid Daney return SIGSEGV; 1434515b029dSDavid Daney } 14351da177e4SLinus Torvalds DITOREG(val, MIPSInst_FD(ir)); 14361da177e4SLinus Torvalds break; 14371da177e4SLinus Torvalds 14381da177e4SLinus Torvalds case sdxc1_op: 14393fccc015SRalf Baechle va = (void __user *) (xcp->regs[MIPSInst_FR(ir)] + 14401da177e4SLinus Torvalds xcp->regs[MIPSInst_FT(ir)]); 14411da177e4SLinus Torvalds 1442b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(stores); 14431da177e4SLinus Torvalds DIFROMREG(val, MIPSInst_FS(ir)); 1444515b029dSDavid Daney if (!access_ok(VERIFY_WRITE, va, sizeof(u64))) { 1445b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 1446515b029dSDavid Daney *fault_addr = va; 14471da177e4SLinus Torvalds return SIGBUS; 14481da177e4SLinus Torvalds } 1449515b029dSDavid Daney if (__put_user(val, va)) { 1450515b029dSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 1451515b029dSDavid Daney *fault_addr = va; 1452515b029dSDavid Daney return SIGSEGV; 1453515b029dSDavid Daney } 14541da177e4SLinus Torvalds break; 14551da177e4SLinus Torvalds 14561da177e4SLinus Torvalds case madd_d_op: 14571da177e4SLinus Torvalds handler = fpemu_dp_madd; 14581da177e4SLinus Torvalds goto dcoptop; 14591da177e4SLinus Torvalds case msub_d_op: 14601da177e4SLinus Torvalds handler = fpemu_dp_msub; 14611da177e4SLinus Torvalds goto dcoptop; 14621da177e4SLinus Torvalds case nmadd_d_op: 14631da177e4SLinus Torvalds handler = fpemu_dp_nmadd; 14641da177e4SLinus Torvalds goto dcoptop; 14651da177e4SLinus Torvalds case nmsub_d_op: 14661da177e4SLinus Torvalds handler = fpemu_dp_nmsub; 14671da177e4SLinus Torvalds goto dcoptop; 14681da177e4SLinus Torvalds 14691da177e4SLinus Torvalds dcoptop: 14701da177e4SLinus Torvalds DPFROMREG(fr, MIPSInst_FR(ir)); 14711da177e4SLinus Torvalds DPFROMREG(fs, MIPSInst_FS(ir)); 14721da177e4SLinus Torvalds DPFROMREG(ft, MIPSInst_FT(ir)); 14731da177e4SLinus Torvalds fd = (*handler) (fr, fs, ft); 14741da177e4SLinus Torvalds DPTOREG(fd, MIPSInst_FD(ir)); 14751da177e4SLinus Torvalds goto copcsr; 14761da177e4SLinus Torvalds 14771da177e4SLinus Torvalds default: 14781da177e4SLinus Torvalds return SIGILL; 14791da177e4SLinus Torvalds } 14801da177e4SLinus Torvalds break; 14811da177e4SLinus Torvalds } 14821da177e4SLinus Torvalds 148351061b88SDeng-Cheng Zhu case 0x3: 148451061b88SDeng-Cheng Zhu if (MIPSInst_FUNC(ir) != pfetch_op) 14851da177e4SLinus Torvalds return SIGILL; 148651061b88SDeng-Cheng Zhu 14871da177e4SLinus Torvalds /* ignore prefx operation */ 14881da177e4SLinus Torvalds break; 14891da177e4SLinus Torvalds 14901da177e4SLinus Torvalds default: 14911da177e4SLinus Torvalds return SIGILL; 14921da177e4SLinus Torvalds } 14931da177e4SLinus Torvalds 14941da177e4SLinus Torvalds return 0; 14951da177e4SLinus Torvalds } 14961da177e4SLinus Torvalds 14971da177e4SLinus Torvalds 14981da177e4SLinus Torvalds 14991da177e4SLinus Torvalds /* 15001da177e4SLinus Torvalds * Emulate a single COP1 arithmetic instruction. 15011da177e4SLinus Torvalds */ 1502eae89076SAtsushi Nemoto static int fpu_emu(struct pt_regs *xcp, struct mips_fpu_struct *ctx, 15031da177e4SLinus Torvalds mips_instruction ir) 15041da177e4SLinus Torvalds { 15051da177e4SLinus Torvalds int rfmt; /* resulting format */ 15061da177e4SLinus Torvalds unsigned rcsr = 0; /* resulting csr */ 15073f7cac41SRalf Baechle unsigned int oldrm; 15083f7cac41SRalf Baechle unsigned int cbit; 15091da177e4SLinus Torvalds unsigned cond; 15101da177e4SLinus Torvalds union { 15112209bcb1SRalf Baechle union ieee754dp d; 15122209bcb1SRalf Baechle union ieee754sp s; 15131da177e4SLinus Torvalds int w; 15141da177e4SLinus Torvalds s64 l; 15151da177e4SLinus Torvalds } rv; /* resulting value */ 15163f7cac41SRalf Baechle u64 bits; 15171da177e4SLinus Torvalds 1518b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(cp1ops); 15191da177e4SLinus Torvalds switch (rfmt = (MIPSInst_FFMT(ir) & 0xf)) { 15201da177e4SLinus Torvalds case s_fmt: { /* 0 */ 15211da177e4SLinus Torvalds union { 15222209bcb1SRalf Baechle union ieee754sp(*b) (union ieee754sp, union ieee754sp); 15232209bcb1SRalf Baechle union ieee754sp(*u) (union ieee754sp); 15241da177e4SLinus Torvalds } handler; 15253f7cac41SRalf Baechle union ieee754sp fs, ft; 15261da177e4SLinus Torvalds 15271da177e4SLinus Torvalds switch (MIPSInst_FUNC(ir)) { 15281da177e4SLinus Torvalds /* binary ops */ 15291da177e4SLinus Torvalds case fadd_op: 15301da177e4SLinus Torvalds handler.b = ieee754sp_add; 15311da177e4SLinus Torvalds goto scopbop; 15321da177e4SLinus Torvalds case fsub_op: 15331da177e4SLinus Torvalds handler.b = ieee754sp_sub; 15341da177e4SLinus Torvalds goto scopbop; 15351da177e4SLinus Torvalds case fmul_op: 15361da177e4SLinus Torvalds handler.b = ieee754sp_mul; 15371da177e4SLinus Torvalds goto scopbop; 15381da177e4SLinus Torvalds case fdiv_op: 15391da177e4SLinus Torvalds handler.b = ieee754sp_div; 15401da177e4SLinus Torvalds goto scopbop; 15411da177e4SLinus Torvalds 15421da177e4SLinus Torvalds /* unary ops */ 15431da177e4SLinus Torvalds case fsqrt_op: 154408a07904SRalf Baechle if (!cpu_has_mips_4_5_r) 154508a07904SRalf Baechle return SIGILL; 154608a07904SRalf Baechle 15471da177e4SLinus Torvalds handler.u = ieee754sp_sqrt; 15481da177e4SLinus Torvalds goto scopuop; 15493f7cac41SRalf Baechle 155008a07904SRalf Baechle /* 155108a07904SRalf Baechle * Note that on some MIPS IV implementations such as the 155208a07904SRalf Baechle * R5000 and R8000 the FSQRT and FRECIP instructions do not 155308a07904SRalf Baechle * achieve full IEEE-754 accuracy - however this emulator does. 155408a07904SRalf Baechle */ 15551da177e4SLinus Torvalds case frsqrt_op: 1556e0d32f33SMarkos Chandras if (!cpu_has_mips_4_5_r2_r6) 155708a07904SRalf Baechle return SIGILL; 155808a07904SRalf Baechle 15591da177e4SLinus Torvalds handler.u = fpemu_sp_rsqrt; 15601da177e4SLinus Torvalds goto scopuop; 15613f7cac41SRalf Baechle 15621da177e4SLinus Torvalds case frecip_op: 1563e0d32f33SMarkos Chandras if (!cpu_has_mips_4_5_r2_r6) 156408a07904SRalf Baechle return SIGILL; 156508a07904SRalf Baechle 15661da177e4SLinus Torvalds handler.u = fpemu_sp_recip; 15671da177e4SLinus Torvalds goto scopuop; 156808a07904SRalf Baechle 15691da177e4SLinus Torvalds case fmovc_op: 157008a07904SRalf Baechle if (!cpu_has_mips_4_5_r) 157108a07904SRalf Baechle return SIGILL; 157208a07904SRalf Baechle 15731da177e4SLinus Torvalds cond = fpucondbit[MIPSInst_FT(ir) >> 2]; 15741da177e4SLinus Torvalds if (((ctx->fcr31 & cond) != 0) != 15751da177e4SLinus Torvalds ((MIPSInst_FT(ir) & 1) != 0)) 15761da177e4SLinus Torvalds return 0; 15771da177e4SLinus Torvalds SPFROMREG(rv.s, MIPSInst_FS(ir)); 15781da177e4SLinus Torvalds break; 15793f7cac41SRalf Baechle 15801da177e4SLinus Torvalds case fmovz_op: 158108a07904SRalf Baechle if (!cpu_has_mips_4_5_r) 158208a07904SRalf Baechle return SIGILL; 158308a07904SRalf Baechle 15841da177e4SLinus Torvalds if (xcp->regs[MIPSInst_FT(ir)] != 0) 15851da177e4SLinus Torvalds return 0; 15861da177e4SLinus Torvalds SPFROMREG(rv.s, MIPSInst_FS(ir)); 15871da177e4SLinus Torvalds break; 15883f7cac41SRalf Baechle 15891da177e4SLinus Torvalds case fmovn_op: 159008a07904SRalf Baechle if (!cpu_has_mips_4_5_r) 159108a07904SRalf Baechle return SIGILL; 159208a07904SRalf Baechle 15931da177e4SLinus Torvalds if (xcp->regs[MIPSInst_FT(ir)] == 0) 15941da177e4SLinus Torvalds return 0; 15951da177e4SLinus Torvalds SPFROMREG(rv.s, MIPSInst_FS(ir)); 15961da177e4SLinus Torvalds break; 15973f7cac41SRalf Baechle 15981da177e4SLinus Torvalds case fabs_op: 15991da177e4SLinus Torvalds handler.u = ieee754sp_abs; 16001da177e4SLinus Torvalds goto scopuop; 16013f7cac41SRalf Baechle 16021da177e4SLinus Torvalds case fneg_op: 16031da177e4SLinus Torvalds handler.u = ieee754sp_neg; 16041da177e4SLinus Torvalds goto scopuop; 16053f7cac41SRalf Baechle 16061da177e4SLinus Torvalds case fmov_op: 16071da177e4SLinus Torvalds /* an easy one */ 16081da177e4SLinus Torvalds SPFROMREG(rv.s, MIPSInst_FS(ir)); 16091da177e4SLinus Torvalds goto copcsr; 16101da177e4SLinus Torvalds 16111da177e4SLinus Torvalds /* binary op on handler */ 16121da177e4SLinus Torvalds scopbop: 16131da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 16141da177e4SLinus Torvalds SPFROMREG(ft, MIPSInst_FT(ir)); 16151da177e4SLinus Torvalds 16161da177e4SLinus Torvalds rv.s = (*handler.b) (fs, ft); 16171da177e4SLinus Torvalds goto copcsr; 16181da177e4SLinus Torvalds scopuop: 16191da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 16201da177e4SLinus Torvalds rv.s = (*handler.u) (fs); 16211da177e4SLinus Torvalds goto copcsr; 16221da177e4SLinus Torvalds copcsr: 1623c4103526SDeng-Cheng Zhu if (ieee754_cxtest(IEEE754_INEXACT)) { 1624c4103526SDeng-Cheng Zhu MIPS_FPU_EMU_INC_STATS(ieee754_inexact); 16251da177e4SLinus Torvalds rcsr |= FPU_CSR_INE_X | FPU_CSR_INE_S; 1626c4103526SDeng-Cheng Zhu } 1627c4103526SDeng-Cheng Zhu if (ieee754_cxtest(IEEE754_UNDERFLOW)) { 1628c4103526SDeng-Cheng Zhu MIPS_FPU_EMU_INC_STATS(ieee754_underflow); 16291da177e4SLinus Torvalds rcsr |= FPU_CSR_UDF_X | FPU_CSR_UDF_S; 1630c4103526SDeng-Cheng Zhu } 1631c4103526SDeng-Cheng Zhu if (ieee754_cxtest(IEEE754_OVERFLOW)) { 1632c4103526SDeng-Cheng Zhu MIPS_FPU_EMU_INC_STATS(ieee754_overflow); 16331da177e4SLinus Torvalds rcsr |= FPU_CSR_OVF_X | FPU_CSR_OVF_S; 1634c4103526SDeng-Cheng Zhu } 1635c4103526SDeng-Cheng Zhu if (ieee754_cxtest(IEEE754_ZERO_DIVIDE)) { 1636c4103526SDeng-Cheng Zhu MIPS_FPU_EMU_INC_STATS(ieee754_zerodiv); 16371da177e4SLinus Torvalds rcsr |= FPU_CSR_DIV_X | FPU_CSR_DIV_S; 1638c4103526SDeng-Cheng Zhu } 1639c4103526SDeng-Cheng Zhu if (ieee754_cxtest(IEEE754_INVALID_OPERATION)) { 1640c4103526SDeng-Cheng Zhu MIPS_FPU_EMU_INC_STATS(ieee754_invalidop); 16411da177e4SLinus Torvalds rcsr |= FPU_CSR_INV_X | FPU_CSR_INV_S; 1642c4103526SDeng-Cheng Zhu } 16431da177e4SLinus Torvalds break; 16441da177e4SLinus Torvalds 16451da177e4SLinus Torvalds /* unary conv ops */ 16461da177e4SLinus Torvalds case fcvts_op: 16471da177e4SLinus Torvalds return SIGILL; /* not defined */ 16481da177e4SLinus Torvalds 16493f7cac41SRalf Baechle case fcvtd_op: 16501da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 16511da177e4SLinus Torvalds rv.d = ieee754dp_fsp(fs); 16521da177e4SLinus Torvalds rfmt = d_fmt; 16531da177e4SLinus Torvalds goto copcsr; 16541da177e4SLinus Torvalds 16553f7cac41SRalf Baechle case fcvtw_op: 16561da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 16571da177e4SLinus Torvalds rv.w = ieee754sp_tint(fs); 16581da177e4SLinus Torvalds rfmt = w_fmt; 16591da177e4SLinus Torvalds goto copcsr; 16601da177e4SLinus Torvalds 16611da177e4SLinus Torvalds case fround_op: 16621da177e4SLinus Torvalds case ftrunc_op: 16631da177e4SLinus Torvalds case fceil_op: 16643f7cac41SRalf Baechle case ffloor_op: 166508a07904SRalf Baechle if (!cpu_has_mips_2_3_4_5 && !cpu_has_mips64) 166608a07904SRalf Baechle return SIGILL; 166708a07904SRalf Baechle 16683f7cac41SRalf Baechle oldrm = ieee754_csr.rm; 16691da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 1670*2cfcf8a8SMaciej W. Rozycki ieee754_csr.rm = MIPSInst_FUNC(ir); 16711da177e4SLinus Torvalds rv.w = ieee754sp_tint(fs); 16721da177e4SLinus Torvalds ieee754_csr.rm = oldrm; 16731da177e4SLinus Torvalds rfmt = w_fmt; 16741da177e4SLinus Torvalds goto copcsr; 16751da177e4SLinus Torvalds 16763f7cac41SRalf Baechle case fcvtl_op: 167708a07904SRalf Baechle if (!cpu_has_mips_3_4_5 && !cpu_has_mips64) 167808a07904SRalf Baechle return SIGILL; 167908a07904SRalf Baechle 16801da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 16811da177e4SLinus Torvalds rv.l = ieee754sp_tlong(fs); 16821da177e4SLinus Torvalds rfmt = l_fmt; 16831da177e4SLinus Torvalds goto copcsr; 16841da177e4SLinus Torvalds 16851da177e4SLinus Torvalds case froundl_op: 16861da177e4SLinus Torvalds case ftruncl_op: 16871da177e4SLinus Torvalds case fceill_op: 16883f7cac41SRalf Baechle case ffloorl_op: 168908a07904SRalf Baechle if (!cpu_has_mips_3_4_5 && !cpu_has_mips64) 169008a07904SRalf Baechle return SIGILL; 169108a07904SRalf Baechle 16923f7cac41SRalf Baechle oldrm = ieee754_csr.rm; 16931da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 1694*2cfcf8a8SMaciej W. Rozycki ieee754_csr.rm = MIPSInst_FUNC(ir); 16951da177e4SLinus Torvalds rv.l = ieee754sp_tlong(fs); 16961da177e4SLinus Torvalds ieee754_csr.rm = oldrm; 16971da177e4SLinus Torvalds rfmt = l_fmt; 16981da177e4SLinus Torvalds goto copcsr; 16991da177e4SLinus Torvalds 17001da177e4SLinus Torvalds default: 17011da177e4SLinus Torvalds if (MIPSInst_FUNC(ir) >= fcmp_op) { 17021da177e4SLinus Torvalds unsigned cmpop = MIPSInst_FUNC(ir) - fcmp_op; 17032209bcb1SRalf Baechle union ieee754sp fs, ft; 17041da177e4SLinus Torvalds 17051da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 17061da177e4SLinus Torvalds SPFROMREG(ft, MIPSInst_FT(ir)); 17071da177e4SLinus Torvalds rv.w = ieee754sp_cmp(fs, ft, 17081da177e4SLinus Torvalds cmptab[cmpop & 0x7], cmpop & 0x8); 17091da177e4SLinus Torvalds rfmt = -1; 17101da177e4SLinus Torvalds if ((cmpop & 0x8) && ieee754_cxtest 17111da177e4SLinus Torvalds (IEEE754_INVALID_OPERATION)) 17121da177e4SLinus Torvalds rcsr = FPU_CSR_INV_X | FPU_CSR_INV_S; 17131da177e4SLinus Torvalds else 17141da177e4SLinus Torvalds goto copcsr; 17151da177e4SLinus Torvalds 17163f7cac41SRalf Baechle } else 17171da177e4SLinus Torvalds return SIGILL; 17181da177e4SLinus Torvalds break; 17191da177e4SLinus Torvalds } 17201da177e4SLinus Torvalds break; 17211da177e4SLinus Torvalds } 17221da177e4SLinus Torvalds 17231da177e4SLinus Torvalds case d_fmt: { 17243f7cac41SRalf Baechle union ieee754dp fs, ft; 17251da177e4SLinus Torvalds union { 17262209bcb1SRalf Baechle union ieee754dp(*b) (union ieee754dp, union ieee754dp); 17272209bcb1SRalf Baechle union ieee754dp(*u) (union ieee754dp); 17281da177e4SLinus Torvalds } handler; 17291da177e4SLinus Torvalds 17301da177e4SLinus Torvalds switch (MIPSInst_FUNC(ir)) { 17311da177e4SLinus Torvalds /* binary ops */ 17321da177e4SLinus Torvalds case fadd_op: 17331da177e4SLinus Torvalds handler.b = ieee754dp_add; 17341da177e4SLinus Torvalds goto dcopbop; 17351da177e4SLinus Torvalds case fsub_op: 17361da177e4SLinus Torvalds handler.b = ieee754dp_sub; 17371da177e4SLinus Torvalds goto dcopbop; 17381da177e4SLinus Torvalds case fmul_op: 17391da177e4SLinus Torvalds handler.b = ieee754dp_mul; 17401da177e4SLinus Torvalds goto dcopbop; 17411da177e4SLinus Torvalds case fdiv_op: 17421da177e4SLinus Torvalds handler.b = ieee754dp_div; 17431da177e4SLinus Torvalds goto dcopbop; 17441da177e4SLinus Torvalds 17451da177e4SLinus Torvalds /* unary ops */ 17461da177e4SLinus Torvalds case fsqrt_op: 174708a07904SRalf Baechle if (!cpu_has_mips_2_3_4_5_r) 174808a07904SRalf Baechle return SIGILL; 174908a07904SRalf Baechle 17501da177e4SLinus Torvalds handler.u = ieee754dp_sqrt; 17511da177e4SLinus Torvalds goto dcopuop; 175208a07904SRalf Baechle /* 175308a07904SRalf Baechle * Note that on some MIPS IV implementations such as the 175408a07904SRalf Baechle * R5000 and R8000 the FSQRT and FRECIP instructions do not 175508a07904SRalf Baechle * achieve full IEEE-754 accuracy - however this emulator does. 175608a07904SRalf Baechle */ 17571da177e4SLinus Torvalds case frsqrt_op: 1758e0d32f33SMarkos Chandras if (!cpu_has_mips_4_5_r2_r6) 175908a07904SRalf Baechle return SIGILL; 176008a07904SRalf Baechle 17611da177e4SLinus Torvalds handler.u = fpemu_dp_rsqrt; 17621da177e4SLinus Torvalds goto dcopuop; 17631da177e4SLinus Torvalds case frecip_op: 1764e0d32f33SMarkos Chandras if (!cpu_has_mips_4_5_r2_r6) 176508a07904SRalf Baechle return SIGILL; 176608a07904SRalf Baechle 17671da177e4SLinus Torvalds handler.u = fpemu_dp_recip; 17681da177e4SLinus Torvalds goto dcopuop; 17691da177e4SLinus Torvalds case fmovc_op: 177008a07904SRalf Baechle if (!cpu_has_mips_4_5_r) 177108a07904SRalf Baechle return SIGILL; 177208a07904SRalf Baechle 17731da177e4SLinus Torvalds cond = fpucondbit[MIPSInst_FT(ir) >> 2]; 17741da177e4SLinus Torvalds if (((ctx->fcr31 & cond) != 0) != 17751da177e4SLinus Torvalds ((MIPSInst_FT(ir) & 1) != 0)) 17761da177e4SLinus Torvalds return 0; 17771da177e4SLinus Torvalds DPFROMREG(rv.d, MIPSInst_FS(ir)); 17781da177e4SLinus Torvalds break; 17791da177e4SLinus Torvalds case fmovz_op: 178008a07904SRalf Baechle if (!cpu_has_mips_4_5_r) 178108a07904SRalf Baechle return SIGILL; 178208a07904SRalf Baechle 17831da177e4SLinus Torvalds if (xcp->regs[MIPSInst_FT(ir)] != 0) 17841da177e4SLinus Torvalds return 0; 17851da177e4SLinus Torvalds DPFROMREG(rv.d, MIPSInst_FS(ir)); 17861da177e4SLinus Torvalds break; 17871da177e4SLinus Torvalds case fmovn_op: 178808a07904SRalf Baechle if (!cpu_has_mips_4_5_r) 178908a07904SRalf Baechle return SIGILL; 179008a07904SRalf Baechle 17911da177e4SLinus Torvalds if (xcp->regs[MIPSInst_FT(ir)] == 0) 17921da177e4SLinus Torvalds return 0; 17931da177e4SLinus Torvalds DPFROMREG(rv.d, MIPSInst_FS(ir)); 17941da177e4SLinus Torvalds break; 17951da177e4SLinus Torvalds case fabs_op: 17961da177e4SLinus Torvalds handler.u = ieee754dp_abs; 17971da177e4SLinus Torvalds goto dcopuop; 17981da177e4SLinus Torvalds 17991da177e4SLinus Torvalds case fneg_op: 18001da177e4SLinus Torvalds handler.u = ieee754dp_neg; 18011da177e4SLinus Torvalds goto dcopuop; 18021da177e4SLinus Torvalds 18031da177e4SLinus Torvalds case fmov_op: 18041da177e4SLinus Torvalds /* an easy one */ 18051da177e4SLinus Torvalds DPFROMREG(rv.d, MIPSInst_FS(ir)); 18061da177e4SLinus Torvalds goto copcsr; 18071da177e4SLinus Torvalds 18081da177e4SLinus Torvalds /* binary op on handler */ 18093f7cac41SRalf Baechle dcopbop: 18101da177e4SLinus Torvalds DPFROMREG(fs, MIPSInst_FS(ir)); 18111da177e4SLinus Torvalds DPFROMREG(ft, MIPSInst_FT(ir)); 18121da177e4SLinus Torvalds 18131da177e4SLinus Torvalds rv.d = (*handler.b) (fs, ft); 18141da177e4SLinus Torvalds goto copcsr; 18153f7cac41SRalf Baechle dcopuop: 18161da177e4SLinus Torvalds DPFROMREG(fs, MIPSInst_FS(ir)); 18171da177e4SLinus Torvalds rv.d = (*handler.u) (fs); 18181da177e4SLinus Torvalds goto copcsr; 18191da177e4SLinus Torvalds 18203f7cac41SRalf Baechle /* 18213f7cac41SRalf Baechle * unary conv ops 18223f7cac41SRalf Baechle */ 18233f7cac41SRalf Baechle case fcvts_op: 18241da177e4SLinus Torvalds DPFROMREG(fs, MIPSInst_FS(ir)); 18251da177e4SLinus Torvalds rv.s = ieee754sp_fdp(fs); 18261da177e4SLinus Torvalds rfmt = s_fmt; 18271da177e4SLinus Torvalds goto copcsr; 18283f7cac41SRalf Baechle 18291da177e4SLinus Torvalds case fcvtd_op: 18301da177e4SLinus Torvalds return SIGILL; /* not defined */ 18311da177e4SLinus Torvalds 18323f7cac41SRalf Baechle case fcvtw_op: 18331da177e4SLinus Torvalds DPFROMREG(fs, MIPSInst_FS(ir)); 18341da177e4SLinus Torvalds rv.w = ieee754dp_tint(fs); /* wrong */ 18351da177e4SLinus Torvalds rfmt = w_fmt; 18361da177e4SLinus Torvalds goto copcsr; 18371da177e4SLinus Torvalds 18381da177e4SLinus Torvalds case fround_op: 18391da177e4SLinus Torvalds case ftrunc_op: 18401da177e4SLinus Torvalds case fceil_op: 18413f7cac41SRalf Baechle case ffloor_op: 184208a07904SRalf Baechle if (!cpu_has_mips_2_3_4_5_r) 184308a07904SRalf Baechle return SIGILL; 184408a07904SRalf Baechle 18453f7cac41SRalf Baechle oldrm = ieee754_csr.rm; 18461da177e4SLinus Torvalds DPFROMREG(fs, MIPSInst_FS(ir)); 1847*2cfcf8a8SMaciej W. Rozycki ieee754_csr.rm = MIPSInst_FUNC(ir); 18481da177e4SLinus Torvalds rv.w = ieee754dp_tint(fs); 18491da177e4SLinus Torvalds ieee754_csr.rm = oldrm; 18501da177e4SLinus Torvalds rfmt = w_fmt; 18511da177e4SLinus Torvalds goto copcsr; 18521da177e4SLinus Torvalds 18533f7cac41SRalf Baechle case fcvtl_op: 185408a07904SRalf Baechle if (!cpu_has_mips_3_4_5 && !cpu_has_mips64) 185508a07904SRalf Baechle return SIGILL; 185608a07904SRalf Baechle 18571da177e4SLinus Torvalds DPFROMREG(fs, MIPSInst_FS(ir)); 18581da177e4SLinus Torvalds rv.l = ieee754dp_tlong(fs); 18591da177e4SLinus Torvalds rfmt = l_fmt; 18601da177e4SLinus Torvalds goto copcsr; 18611da177e4SLinus Torvalds 18621da177e4SLinus Torvalds case froundl_op: 18631da177e4SLinus Torvalds case ftruncl_op: 18641da177e4SLinus Torvalds case fceill_op: 18653f7cac41SRalf Baechle case ffloorl_op: 186608a07904SRalf Baechle if (!cpu_has_mips_3_4_5 && !cpu_has_mips64) 186708a07904SRalf Baechle return SIGILL; 186808a07904SRalf Baechle 18693f7cac41SRalf Baechle oldrm = ieee754_csr.rm; 18701da177e4SLinus Torvalds DPFROMREG(fs, MIPSInst_FS(ir)); 1871*2cfcf8a8SMaciej W. Rozycki ieee754_csr.rm = MIPSInst_FUNC(ir); 18721da177e4SLinus Torvalds rv.l = ieee754dp_tlong(fs); 18731da177e4SLinus Torvalds ieee754_csr.rm = oldrm; 18741da177e4SLinus Torvalds rfmt = l_fmt; 18751da177e4SLinus Torvalds goto copcsr; 18761da177e4SLinus Torvalds 18771da177e4SLinus Torvalds default: 18781da177e4SLinus Torvalds if (MIPSInst_FUNC(ir) >= fcmp_op) { 18791da177e4SLinus Torvalds unsigned cmpop = MIPSInst_FUNC(ir) - fcmp_op; 18802209bcb1SRalf Baechle union ieee754dp fs, ft; 18811da177e4SLinus Torvalds 18821da177e4SLinus Torvalds DPFROMREG(fs, MIPSInst_FS(ir)); 18831da177e4SLinus Torvalds DPFROMREG(ft, MIPSInst_FT(ir)); 18841da177e4SLinus Torvalds rv.w = ieee754dp_cmp(fs, ft, 18851da177e4SLinus Torvalds cmptab[cmpop & 0x7], cmpop & 0x8); 18861da177e4SLinus Torvalds rfmt = -1; 18871da177e4SLinus Torvalds if ((cmpop & 0x8) 18881da177e4SLinus Torvalds && 18891da177e4SLinus Torvalds ieee754_cxtest 18901da177e4SLinus Torvalds (IEEE754_INVALID_OPERATION)) 18911da177e4SLinus Torvalds rcsr = FPU_CSR_INV_X | FPU_CSR_INV_S; 18921da177e4SLinus Torvalds else 18931da177e4SLinus Torvalds goto copcsr; 18941da177e4SLinus Torvalds 18951da177e4SLinus Torvalds } 18961da177e4SLinus Torvalds else { 18971da177e4SLinus Torvalds return SIGILL; 18981da177e4SLinus Torvalds } 18991da177e4SLinus Torvalds break; 19001da177e4SLinus Torvalds } 19011da177e4SLinus Torvalds break; 19021da177e4SLinus Torvalds 19033f7cac41SRalf Baechle case w_fmt: 19041da177e4SLinus Torvalds switch (MIPSInst_FUNC(ir)) { 19051da177e4SLinus Torvalds case fcvts_op: 19061da177e4SLinus Torvalds /* convert word to single precision real */ 19071da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 19081da177e4SLinus Torvalds rv.s = ieee754sp_fint(fs.bits); 19091da177e4SLinus Torvalds rfmt = s_fmt; 19101da177e4SLinus Torvalds goto copcsr; 19111da177e4SLinus Torvalds case fcvtd_op: 19121da177e4SLinus Torvalds /* convert word to double precision real */ 19131da177e4SLinus Torvalds SPFROMREG(fs, MIPSInst_FS(ir)); 19141da177e4SLinus Torvalds rv.d = ieee754dp_fint(fs.bits); 19151da177e4SLinus Torvalds rfmt = d_fmt; 19161da177e4SLinus Torvalds goto copcsr; 19171da177e4SLinus Torvalds default: 19181da177e4SLinus Torvalds return SIGILL; 19191da177e4SLinus Torvalds } 19201da177e4SLinus Torvalds break; 19211da177e4SLinus Torvalds } 19221da177e4SLinus Torvalds 19233f7cac41SRalf Baechle case l_fmt: 192408a07904SRalf Baechle 192508a07904SRalf Baechle if (!cpu_has_mips_3_4_5 && !cpu_has_mips64) 192608a07904SRalf Baechle return SIGILL; 192708a07904SRalf Baechle 1928bbd426f5SPaul Burton DIFROMREG(bits, MIPSInst_FS(ir)); 1929bbd426f5SPaul Burton 19301da177e4SLinus Torvalds switch (MIPSInst_FUNC(ir)) { 19311da177e4SLinus Torvalds case fcvts_op: 19321da177e4SLinus Torvalds /* convert long to single precision real */ 1933bbd426f5SPaul Burton rv.s = ieee754sp_flong(bits); 19341da177e4SLinus Torvalds rfmt = s_fmt; 19351da177e4SLinus Torvalds goto copcsr; 19361da177e4SLinus Torvalds case fcvtd_op: 19371da177e4SLinus Torvalds /* convert long to double precision real */ 1938bbd426f5SPaul Burton rv.d = ieee754dp_flong(bits); 19391da177e4SLinus Torvalds rfmt = d_fmt; 19401da177e4SLinus Torvalds goto copcsr; 19411da177e4SLinus Torvalds default: 19421da177e4SLinus Torvalds return SIGILL; 19431da177e4SLinus Torvalds } 19441da177e4SLinus Torvalds break; 19451da177e4SLinus Torvalds 19461da177e4SLinus Torvalds default: 19471da177e4SLinus Torvalds return SIGILL; 19481da177e4SLinus Torvalds } 19491da177e4SLinus Torvalds 19501da177e4SLinus Torvalds /* 19511da177e4SLinus Torvalds * Update the fpu CSR register for this operation. 19521da177e4SLinus Torvalds * If an exception is required, generate a tidy SIGFPE exception, 19531da177e4SLinus Torvalds * without updating the result register. 19541da177e4SLinus Torvalds * Note: cause exception bits do not accumulate, they are rewritten 19551da177e4SLinus Torvalds * for each op; only the flag/sticky bits accumulate. 19561da177e4SLinus Torvalds */ 19571da177e4SLinus Torvalds ctx->fcr31 = (ctx->fcr31 & ~FPU_CSR_ALL_X) | rcsr; 19581da177e4SLinus Torvalds if ((ctx->fcr31 >> 5) & ctx->fcr31 & FPU_CSR_ALL_E) { 19593f7cac41SRalf Baechle /*printk ("SIGFPE: FPU csr = %08x\n",ctx->fcr31); */ 19601da177e4SLinus Torvalds return SIGFPE; 19611da177e4SLinus Torvalds } 19621da177e4SLinus Torvalds 19631da177e4SLinus Torvalds /* 19641da177e4SLinus Torvalds * Now we can safely write the result back to the register file. 19651da177e4SLinus Torvalds */ 19661da177e4SLinus Torvalds switch (rfmt) { 196708a07904SRalf Baechle case -1: 196808a07904SRalf Baechle 196908a07904SRalf Baechle if (cpu_has_mips_4_5_r) 1970c3b9b945SRob Kendrick cbit = fpucondbit[MIPSInst_FD(ir) >> 2]; 19711da177e4SLinus Torvalds else 197208a07904SRalf Baechle cbit = FPU_CSR_COND; 197308a07904SRalf Baechle if (rv.w) 197408a07904SRalf Baechle ctx->fcr31 |= cbit; 197508a07904SRalf Baechle else 197608a07904SRalf Baechle ctx->fcr31 &= ~cbit; 19771da177e4SLinus Torvalds break; 197808a07904SRalf Baechle 19791da177e4SLinus Torvalds case d_fmt: 19801da177e4SLinus Torvalds DPTOREG(rv.d, MIPSInst_FD(ir)); 19811da177e4SLinus Torvalds break; 19821da177e4SLinus Torvalds case s_fmt: 19831da177e4SLinus Torvalds SPTOREG(rv.s, MIPSInst_FD(ir)); 19841da177e4SLinus Torvalds break; 19851da177e4SLinus Torvalds case w_fmt: 19861da177e4SLinus Torvalds SITOREG(rv.w, MIPSInst_FD(ir)); 19871da177e4SLinus Torvalds break; 19881da177e4SLinus Torvalds case l_fmt: 198908a07904SRalf Baechle if (!cpu_has_mips_3_4_5 && !cpu_has_mips64) 199008a07904SRalf Baechle return SIGILL; 199108a07904SRalf Baechle 19921da177e4SLinus Torvalds DITOREG(rv.l, MIPSInst_FD(ir)); 19931da177e4SLinus Torvalds break; 19941da177e4SLinus Torvalds default: 19951da177e4SLinus Torvalds return SIGILL; 19961da177e4SLinus Torvalds } 19971da177e4SLinus Torvalds 19981da177e4SLinus Torvalds return 0; 19991da177e4SLinus Torvalds } 20001da177e4SLinus Torvalds 2001e04582b7SAtsushi Nemoto int fpu_emulator_cop1Handler(struct pt_regs *xcp, struct mips_fpu_struct *ctx, 2002515b029dSDavid Daney int has_fpu, void *__user *fault_addr) 20031da177e4SLinus Torvalds { 2004333d1f67SRalf Baechle unsigned long oldepc, prevepc; 2005102cedc3SLeonid Yegoshin struct mm_decoded_insn dec_insn; 2006102cedc3SLeonid Yegoshin u16 instr[4]; 2007102cedc3SLeonid Yegoshin u16 *instr_ptr; 20081da177e4SLinus Torvalds int sig = 0; 20091da177e4SLinus Torvalds 20101da177e4SLinus Torvalds oldepc = xcp->cp0_epc; 20111da177e4SLinus Torvalds do { 20121da177e4SLinus Torvalds prevepc = xcp->cp0_epc; 20131da177e4SLinus Torvalds 2014102cedc3SLeonid Yegoshin if (get_isa16_mode(prevepc) && cpu_has_mmips) { 2015102cedc3SLeonid Yegoshin /* 2016102cedc3SLeonid Yegoshin * Get next 2 microMIPS instructions and convert them 2017102cedc3SLeonid Yegoshin * into 32-bit instructions. 2018102cedc3SLeonid Yegoshin */ 2019102cedc3SLeonid Yegoshin if ((get_user(instr[0], (u16 __user *)msk_isa16_mode(xcp->cp0_epc))) || 2020102cedc3SLeonid Yegoshin (get_user(instr[1], (u16 __user *)msk_isa16_mode(xcp->cp0_epc + 2))) || 2021102cedc3SLeonid Yegoshin (get_user(instr[2], (u16 __user *)msk_isa16_mode(xcp->cp0_epc + 4))) || 2022102cedc3SLeonid Yegoshin (get_user(instr[3], (u16 __user *)msk_isa16_mode(xcp->cp0_epc + 6)))) { 2023b6ee75edSDavid Daney MIPS_FPU_EMU_INC_STATS(errors); 20241da177e4SLinus Torvalds return SIGBUS; 20251da177e4SLinus Torvalds } 2026102cedc3SLeonid Yegoshin instr_ptr = instr; 2027102cedc3SLeonid Yegoshin 2028102cedc3SLeonid Yegoshin /* Get first instruction. */ 2029102cedc3SLeonid Yegoshin if (mm_insn_16bit(*instr_ptr)) { 2030102cedc3SLeonid Yegoshin /* Duplicate the half-word. */ 2031102cedc3SLeonid Yegoshin dec_insn.insn = (*instr_ptr << 16) | 2032102cedc3SLeonid Yegoshin (*instr_ptr); 2033102cedc3SLeonid Yegoshin /* 16-bit instruction. */ 2034102cedc3SLeonid Yegoshin dec_insn.pc_inc = 2; 2035102cedc3SLeonid Yegoshin instr_ptr += 1; 2036102cedc3SLeonid Yegoshin } else { 2037102cedc3SLeonid Yegoshin dec_insn.insn = (*instr_ptr << 16) | 2038102cedc3SLeonid Yegoshin *(instr_ptr+1); 2039102cedc3SLeonid Yegoshin /* 32-bit instruction. */ 2040102cedc3SLeonid Yegoshin dec_insn.pc_inc = 4; 2041102cedc3SLeonid Yegoshin instr_ptr += 2; 2042515b029dSDavid Daney } 2043102cedc3SLeonid Yegoshin /* Get second instruction. */ 2044102cedc3SLeonid Yegoshin if (mm_insn_16bit(*instr_ptr)) { 2045102cedc3SLeonid Yegoshin /* Duplicate the half-word. */ 2046102cedc3SLeonid Yegoshin dec_insn.next_insn = (*instr_ptr << 16) | 2047102cedc3SLeonid Yegoshin (*instr_ptr); 2048102cedc3SLeonid Yegoshin /* 16-bit instruction. */ 2049102cedc3SLeonid Yegoshin dec_insn.next_pc_inc = 2; 2050102cedc3SLeonid Yegoshin } else { 2051102cedc3SLeonid Yegoshin dec_insn.next_insn = (*instr_ptr << 16) | 2052102cedc3SLeonid Yegoshin *(instr_ptr+1); 2053102cedc3SLeonid Yegoshin /* 32-bit instruction. */ 2054102cedc3SLeonid Yegoshin dec_insn.next_pc_inc = 4; 2055102cedc3SLeonid Yegoshin } 2056102cedc3SLeonid Yegoshin dec_insn.micro_mips_mode = 1; 2057102cedc3SLeonid Yegoshin } else { 2058102cedc3SLeonid Yegoshin if ((get_user(dec_insn.insn, 2059102cedc3SLeonid Yegoshin (mips_instruction __user *) xcp->cp0_epc)) || 2060102cedc3SLeonid Yegoshin (get_user(dec_insn.next_insn, 2061102cedc3SLeonid Yegoshin (mips_instruction __user *)(xcp->cp0_epc+4)))) { 2062102cedc3SLeonid Yegoshin MIPS_FPU_EMU_INC_STATS(errors); 2063102cedc3SLeonid Yegoshin return SIGBUS; 2064102cedc3SLeonid Yegoshin } 2065102cedc3SLeonid Yegoshin dec_insn.pc_inc = 4; 2066102cedc3SLeonid Yegoshin dec_insn.next_pc_inc = 4; 2067102cedc3SLeonid Yegoshin dec_insn.micro_mips_mode = 0; 2068102cedc3SLeonid Yegoshin } 2069102cedc3SLeonid Yegoshin 2070102cedc3SLeonid Yegoshin if ((dec_insn.insn == 0) || 2071102cedc3SLeonid Yegoshin ((dec_insn.pc_inc == 2) && 2072102cedc3SLeonid Yegoshin ((dec_insn.insn & 0xffff) == MM_NOP16))) 2073102cedc3SLeonid Yegoshin xcp->cp0_epc += dec_insn.pc_inc; /* Skip NOPs */ 20741da177e4SLinus Torvalds else { 2075cd21dfcfSRalf Baechle /* 2076*2cfcf8a8SMaciej W. Rozycki * The 'ieee754_csr' is an alias of ctx->fcr31. 2077*2cfcf8a8SMaciej W. Rozycki * No need to copy ctx->fcr31 to ieee754_csr. 2078cd21dfcfSRalf Baechle */ 2079102cedc3SLeonid Yegoshin sig = cop1Emulate(xcp, ctx, dec_insn, fault_addr); 20801da177e4SLinus Torvalds } 20811da177e4SLinus Torvalds 2082e04582b7SAtsushi Nemoto if (has_fpu) 20831da177e4SLinus Torvalds break; 20841da177e4SLinus Torvalds if (sig) 20851da177e4SLinus Torvalds break; 20861da177e4SLinus Torvalds 20871da177e4SLinus Torvalds cond_resched(); 20881da177e4SLinus Torvalds } while (xcp->cp0_epc > prevepc); 20891da177e4SLinus Torvalds 20901da177e4SLinus Torvalds /* SIGILL indicates a non-fpu instruction */ 20911da177e4SLinus Torvalds if (sig == SIGILL && xcp->cp0_epc != oldepc) 20923f7cac41SRalf Baechle /* but if EPC has advanced, then ignore it */ 20931da177e4SLinus Torvalds sig = 0; 20941da177e4SLinus Torvalds 20951da177e4SLinus Torvalds return sig; 20961da177e4SLinus Torvalds } 2097