xref: /linux/arch/mips/include/asm/mach-au1x00/au1xxx_dbdma.h (revision f26e8817b235d8764363bffcc9cbfc61867371f2)
1384740dcSRalf Baechle /*
2384740dcSRalf Baechle  *
3384740dcSRalf Baechle  * BRIEF MODULE DESCRIPTION
4384740dcSRalf Baechle  *	Include file for Alchemy Semiconductor's Au1550 Descriptor
5384740dcSRalf Baechle  *	Based DMA Controller.
6384740dcSRalf Baechle  *
7384740dcSRalf Baechle  * Copyright 2004 Embedded Edge, LLC
8384740dcSRalf Baechle  *	dan@embeddededge.com
9384740dcSRalf Baechle  *
10384740dcSRalf Baechle  *  This program is free software; you can redistribute  it and/or modify it
11384740dcSRalf Baechle  *  under  the terms of  the GNU General  Public License as published by the
12384740dcSRalf Baechle  *  Free Software Foundation;  either version 2 of the  License, or (at your
13384740dcSRalf Baechle  *  option) any later version.
14384740dcSRalf Baechle  *
15384740dcSRalf Baechle  *  THIS  SOFTWARE  IS PROVIDED   ``AS  IS'' AND   ANY  EXPRESS OR IMPLIED
16384740dcSRalf Baechle  *  WARRANTIES,   INCLUDING, BUT NOT  LIMITED  TO, THE IMPLIED WARRANTIES OF
17384740dcSRalf Baechle  *  MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN
18384740dcSRalf Baechle  *  NO  EVENT  SHALL   THE AUTHOR  BE    LIABLE FOR ANY   DIRECT, INDIRECT,
19384740dcSRalf Baechle  *  INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20384740dcSRalf Baechle  *  NOT LIMITED   TO, PROCUREMENT OF  SUBSTITUTE GOODS  OR SERVICES; LOSS OF
21384740dcSRalf Baechle  *  USE, DATA,  OR PROFITS; OR  BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
22384740dcSRalf Baechle  *  ANY THEORY OF LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT
23384740dcSRalf Baechle  *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24384740dcSRalf Baechle  *  THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25384740dcSRalf Baechle  *
26384740dcSRalf Baechle  *  You should have received a copy of the  GNU General Public License along
27384740dcSRalf Baechle  *  with this program; if not, write  to the Free Software Foundation, Inc.,
28384740dcSRalf Baechle  *  675 Mass Ave, Cambridge, MA 02139, USA.
29384740dcSRalf Baechle  */
30384740dcSRalf Baechle 
31384740dcSRalf Baechle /*
32384740dcSRalf Baechle  * Specifics for the Au1xxx Descriptor-Based DMA Controller,
33384740dcSRalf Baechle  * first seen in the AU1550 part.
34384740dcSRalf Baechle  */
35384740dcSRalf Baechle #ifndef _AU1000_DBDMA_H_
36384740dcSRalf Baechle #define _AU1000_DBDMA_H_
37384740dcSRalf Baechle 
38384740dcSRalf Baechle #ifndef _LANGUAGE_ASSEMBLY
39384740dcSRalf Baechle 
40384740dcSRalf Baechle typedef volatile struct dbdma_global {
41384740dcSRalf Baechle 	u32	ddma_config;
42384740dcSRalf Baechle 	u32	ddma_intstat;
43384740dcSRalf Baechle 	u32	ddma_throttle;
44384740dcSRalf Baechle 	u32	ddma_inten;
45384740dcSRalf Baechle } dbdma_global_t;
46384740dcSRalf Baechle 
47384740dcSRalf Baechle /* General Configuration. */
48384740dcSRalf Baechle #define DDMA_CONFIG_AF		(1 << 2)
49384740dcSRalf Baechle #define DDMA_CONFIG_AH		(1 << 1)
50384740dcSRalf Baechle #define DDMA_CONFIG_AL		(1 << 0)
51384740dcSRalf Baechle 
52384740dcSRalf Baechle #define DDMA_THROTTLE_EN	(1 << 31)
53384740dcSRalf Baechle 
54384740dcSRalf Baechle /* The structure of a DMA Channel. */
55384740dcSRalf Baechle typedef volatile struct au1xxx_dma_channel {
56384740dcSRalf Baechle 	u32	ddma_cfg;	/* See below */
57384740dcSRalf Baechle 	u32	ddma_desptr;	/* 32-byte aligned pointer to descriptor */
58384740dcSRalf Baechle 	u32	ddma_statptr;	/* word aligned pointer to status word */
59384740dcSRalf Baechle 	u32	ddma_dbell;	/* A write activates channel operation */
60384740dcSRalf Baechle 	u32	ddma_irq;	/* If bit 0 set, interrupt pending */
61384740dcSRalf Baechle 	u32	ddma_stat;	/* See below */
62384740dcSRalf Baechle 	u32	ddma_bytecnt;	/* Byte count, valid only when chan idle */
63384740dcSRalf Baechle 	/* Remainder, up to the 256 byte boundary, is reserved. */
64384740dcSRalf Baechle } au1x_dma_chan_t;
65384740dcSRalf Baechle 
66384740dcSRalf Baechle #define DDMA_CFG_SED	(1 << 9)	/* source DMA level/edge detect */
67384740dcSRalf Baechle #define DDMA_CFG_SP	(1 << 8)	/* source DMA polarity */
68384740dcSRalf Baechle #define DDMA_CFG_DED	(1 << 7)	/* destination DMA level/edge detect */
69384740dcSRalf Baechle #define DDMA_CFG_DP	(1 << 6)	/* destination DMA polarity */
70384740dcSRalf Baechle #define DDMA_CFG_SYNC	(1 << 5)	/* Sync static bus controller */
71384740dcSRalf Baechle #define DDMA_CFG_PPR	(1 << 4)	/* PCI posted read/write control */
72384740dcSRalf Baechle #define DDMA_CFG_DFN	(1 << 3)	/* Descriptor fetch non-coherent */
73384740dcSRalf Baechle #define DDMA_CFG_SBE	(1 << 2)	/* Source big endian */
74384740dcSRalf Baechle #define DDMA_CFG_DBE	(1 << 1)	/* Destination big endian */
75384740dcSRalf Baechle #define DDMA_CFG_EN	(1 << 0)	/* Channel enable */
76384740dcSRalf Baechle 
77384740dcSRalf Baechle /*
78384740dcSRalf Baechle  * Always set when descriptor processing done, regardless of
79384740dcSRalf Baechle  * interrupt enable state.  Reflected in global intstat, don't
80384740dcSRalf Baechle  * clear this until global intstat is read/used.
81384740dcSRalf Baechle  */
82384740dcSRalf Baechle #define DDMA_IRQ_IN	(1 << 0)
83384740dcSRalf Baechle 
84384740dcSRalf Baechle #define DDMA_STAT_DB	(1 << 2)	/* Doorbell pushed */
85384740dcSRalf Baechle #define DDMA_STAT_V	(1 << 1)	/* Descriptor valid */
86384740dcSRalf Baechle #define DDMA_STAT_H	(1 << 0)	/* Channel Halted */
87384740dcSRalf Baechle 
88384740dcSRalf Baechle /*
89384740dcSRalf Baechle  * "Standard" DDMA Descriptor.
90384740dcSRalf Baechle  * Must be 32-byte aligned.
91384740dcSRalf Baechle  */
92384740dcSRalf Baechle typedef volatile struct au1xxx_ddma_desc {
93384740dcSRalf Baechle 	u32	dscr_cmd0;		/* See below */
94384740dcSRalf Baechle 	u32	dscr_cmd1;		/* See below */
95384740dcSRalf Baechle 	u32	dscr_source0;		/* source phys address */
96384740dcSRalf Baechle 	u32	dscr_source1;		/* See below */
97384740dcSRalf Baechle 	u32	dscr_dest0;		/* Destination address */
98384740dcSRalf Baechle 	u32	dscr_dest1;		/* See below */
99384740dcSRalf Baechle 	u32	dscr_stat;		/* completion status */
100384740dcSRalf Baechle 	u32	dscr_nxtptr;		/* Next descriptor pointer (mostly) */
101384740dcSRalf Baechle 	/*
102384740dcSRalf Baechle 	 * First 32 bytes are HW specific!!!
103*4939788eSRalf Baechle 	 * Let's have some SW data following -- make sure it's 32 bytes.
104384740dcSRalf Baechle 	 */
105384740dcSRalf Baechle 	u32	sw_status;
106384740dcSRalf Baechle 	u32	sw_context;
107384740dcSRalf Baechle 	u32	sw_reserved[6];
108384740dcSRalf Baechle } au1x_ddma_desc_t;
109384740dcSRalf Baechle 
110384740dcSRalf Baechle #define DSCR_CMD0_V		(1 << 31)	/* Descriptor valid */
111384740dcSRalf Baechle #define DSCR_CMD0_MEM		(1 << 30)	/* mem-mem transfer */
112384740dcSRalf Baechle #define DSCR_CMD0_SID_MASK	(0x1f << 25)	/* Source ID */
113384740dcSRalf Baechle #define DSCR_CMD0_DID_MASK	(0x1f << 20)	/* Destination ID */
114384740dcSRalf Baechle #define DSCR_CMD0_SW_MASK	(0x3 << 18)	/* Source Width */
115384740dcSRalf Baechle #define DSCR_CMD0_DW_MASK	(0x3 << 16)	/* Destination Width */
116384740dcSRalf Baechle #define DSCR_CMD0_ARB		(0x1 << 15)	/* Set for Hi Pri */
117384740dcSRalf Baechle #define DSCR_CMD0_DT_MASK	(0x3 << 13)	/* Descriptor Type */
118384740dcSRalf Baechle #define DSCR_CMD0_SN		(0x1 << 12)	/* Source non-coherent */
119384740dcSRalf Baechle #define DSCR_CMD0_DN		(0x1 << 11)	/* Destination non-coherent */
120384740dcSRalf Baechle #define DSCR_CMD0_SM		(0x1 << 10)	/* Stride mode */
121384740dcSRalf Baechle #define DSCR_CMD0_IE		(0x1 << 8)	/* Interrupt Enable */
122384740dcSRalf Baechle #define DSCR_CMD0_SP		(0x1 << 4)	/* Status pointer select */
123384740dcSRalf Baechle #define DSCR_CMD0_CV		(0x1 << 2)	/* Clear Valid when done */
124384740dcSRalf Baechle #define DSCR_CMD0_ST_MASK	(0x3 << 0)	/* Status instruction */
125384740dcSRalf Baechle 
126384740dcSRalf Baechle #define SW_STATUS_INUSE		(1 << 0)
127384740dcSRalf Baechle 
128384740dcSRalf Baechle /* Command 0 device IDs. */
129f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_UART0_TX	0
130f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_UART0_RX	1
131f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_UART3_TX	2
132f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_UART3_RX	3
133f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_DMA_REQ0	4
134f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_DMA_REQ1	5
135f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_DMA_REQ2	6
136f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_DMA_REQ3	7
137f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_USBDEV_RX0	8
138f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_USBDEV_TX0	9
139f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_USBDEV_TX1	10
140f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_USBDEV_TX2	11
141f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_USBDEV_RX3	12
142f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_USBDEV_RX4	13
143f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_PSC0_TX	14
144f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_PSC0_RX	15
145f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_PSC1_TX	16
146f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_PSC1_RX	17
147f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_PSC2_TX	18
148f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_PSC2_RX	19
149f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_PSC3_TX	20
150f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_PSC3_RX	21
151f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_PCI_WRITE	22
152f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_NAND_FLASH	23
153f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_MAC0_RX	24
154f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_MAC0_TX	25
155f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_MAC1_RX	26
156f2e442fdSManuel Lauss #define AU1550_DSCR_CMD0_MAC1_TX	27
157384740dcSRalf Baechle 
158f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_UART0_TX	0
159f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_UART0_RX	1
160f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_UART1_TX	2
161f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_UART1_RX	3
162f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_DMA_REQ0	4
163f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_DMA_REQ1	5
164f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_MAE_BE		6
165f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_MAE_FE		7
166f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_SDMS_TX0	8
167f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_SDMS_RX0	9
168f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_SDMS_TX1	10
169f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_SDMS_RX1	11
170f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_AES_TX		13
171f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_AES_RX		12
172f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_PSC0_TX	14
173f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_PSC0_RX	15
174f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_PSC1_TX	16
175f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_PSC1_RX	17
176f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_CIM_RXA	18
177f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_CIM_RXB	19
178f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_CIM_RXC	20
179f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_MAE_BOTH	21
180f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_LCD		22
181f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_NAND_FLASH	23
182f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_PSC0_SYNC	24
183f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_PSC1_SYNC	25
184f2e442fdSManuel Lauss #define AU1200_DSCR_CMD0_CIM_SYNC	26
185384740dcSRalf Baechle 
186809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_UART0_TX      0
187809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_UART0_RX      1
188809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_UART1_TX      2
189809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_UART1_RX      3
190809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_UART2_TX      4
191809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_UART2_RX      5
192809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_UART3_TX      6
193809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_UART3_RX      7
194809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_SDMS_TX0      8
195809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_SDMS_RX0      9
196809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_SDMS_TX1      10
197809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_SDMS_RX1      11
198809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_AES_TX	       12
199809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_AES_RX	       13
200809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_PSC0_TX       14
201809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_PSC0_RX       15
202809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_PSC1_TX       16
203809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_PSC1_RX       17
204809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_PSC2_TX       18
205809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_PSC2_RX       19
206809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_PSC3_TX       20
207809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_PSC3_RX       21
208809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_LCD	       22
209809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_NAND_FLASH    23
210809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_SDMS_TX2      24
211809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_SDMS_RX2      25
212809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_CIM_SYNC      26
213809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_UDMA	       27
214809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_DMA_REQ0      28
215809f36c6SManuel Lauss #define AU1300_DSCR_CMD0_DMA_REQ1      29
216809f36c6SManuel Lauss 
217384740dcSRalf Baechle #define DSCR_CMD0_THROTTLE	30
218384740dcSRalf Baechle #define DSCR_CMD0_ALWAYS	31
219384740dcSRalf Baechle #define DSCR_NDEV_IDS		32
220384740dcSRalf Baechle /* This macro is used to find/create custom device types */
221384740dcSRalf Baechle #define DSCR_DEV2CUSTOM_ID(x, d) (((((x) & 0xFFFF) << 8) | 0x32000000) | \
222384740dcSRalf Baechle 				  ((d) & 0xFF))
223384740dcSRalf Baechle #define DSCR_CUSTOM2DEV_ID(x)	((x) & 0xFF)
224384740dcSRalf Baechle 
225384740dcSRalf Baechle #define DSCR_CMD0_SID(x)	(((x) & 0x1f) << 25)
226384740dcSRalf Baechle #define DSCR_CMD0_DID(x)	(((x) & 0x1f) << 20)
227384740dcSRalf Baechle 
228384740dcSRalf Baechle /* Source/Destination transfer width. */
229384740dcSRalf Baechle #define DSCR_CMD0_BYTE		0
230384740dcSRalf Baechle #define DSCR_CMD0_HALFWORD	1
231384740dcSRalf Baechle #define DSCR_CMD0_WORD		2
232384740dcSRalf Baechle 
233384740dcSRalf Baechle #define DSCR_CMD0_SW(x)		(((x) & 0x3) << 18)
234384740dcSRalf Baechle #define DSCR_CMD0_DW(x)		(((x) & 0x3) << 16)
235384740dcSRalf Baechle 
236384740dcSRalf Baechle /* DDMA Descriptor Type. */
237384740dcSRalf Baechle #define DSCR_CMD0_STANDARD	0
238384740dcSRalf Baechle #define DSCR_CMD0_LITERAL	1
239384740dcSRalf Baechle #define DSCR_CMD0_CMP_BRANCH	2
240384740dcSRalf Baechle 
241384740dcSRalf Baechle #define DSCR_CMD0_DT(x)		(((x) & 0x3) << 13)
242384740dcSRalf Baechle 
243384740dcSRalf Baechle /* Status Instruction. */
244384740dcSRalf Baechle #define DSCR_CMD0_ST_NOCHANGE	0	/* Don't change */
245384740dcSRalf Baechle #define DSCR_CMD0_ST_CURRENT	1	/* Write current status */
246384740dcSRalf Baechle #define DSCR_CMD0_ST_CMD0	2	/* Write cmd0 with V cleared */
247384740dcSRalf Baechle #define DSCR_CMD0_ST_BYTECNT	3	/* Write remaining byte count */
248384740dcSRalf Baechle 
249384740dcSRalf Baechle #define DSCR_CMD0_ST(x)		(((x) & 0x3) << 0)
250384740dcSRalf Baechle 
251384740dcSRalf Baechle /* Descriptor Command 1. */
252384740dcSRalf Baechle #define DSCR_CMD1_SUPTR_MASK	(0xf << 28)	/* upper 4 bits of src addr */
253384740dcSRalf Baechle #define DSCR_CMD1_DUPTR_MASK	(0xf << 24)	/* upper 4 bits of dest addr */
254384740dcSRalf Baechle #define DSCR_CMD1_FL_MASK	(0x3 << 22)	/* Flag bits */
255384740dcSRalf Baechle #define DSCR_CMD1_BC_MASK	(0x3fffff)	/* Byte count */
256384740dcSRalf Baechle 
257384740dcSRalf Baechle /* Flag description. */
258384740dcSRalf Baechle #define DSCR_CMD1_FL_MEM_STRIDE0	0
259384740dcSRalf Baechle #define DSCR_CMD1_FL_MEM_STRIDE1	1
260384740dcSRalf Baechle #define DSCR_CMD1_FL_MEM_STRIDE2	2
261384740dcSRalf Baechle 
262384740dcSRalf Baechle #define DSCR_CMD1_FL(x)		(((x) & 0x3) << 22)
263384740dcSRalf Baechle 
264384740dcSRalf Baechle /* Source1, 1-dimensional stride. */
265384740dcSRalf Baechle #define DSCR_SRC1_STS_MASK	(3 << 30)	/* Src xfer size */
266384740dcSRalf Baechle #define DSCR_SRC1_SAM_MASK	(3 << 28)	/* Src xfer movement */
267384740dcSRalf Baechle #define DSCR_SRC1_SB_MASK	(0x3fff << 14)	/* Block size */
268384740dcSRalf Baechle #define DSCR_SRC1_SB(x)		(((x) & 0x3fff) << 14)
269384740dcSRalf Baechle #define DSCR_SRC1_SS_MASK	(0x3fff << 0)	/* Stride */
270384740dcSRalf Baechle #define DSCR_SRC1_SS(x)		(((x) & 0x3fff) << 0)
271384740dcSRalf Baechle 
272384740dcSRalf Baechle /* Dest1, 1-dimensional stride. */
273384740dcSRalf Baechle #define DSCR_DEST1_DTS_MASK	(3 << 30)	/* Dest xfer size */
274384740dcSRalf Baechle #define DSCR_DEST1_DAM_MASK	(3 << 28)	/* Dest xfer movement */
275384740dcSRalf Baechle #define DSCR_DEST1_DB_MASK	(0x3fff << 14)	/* Block size */
276384740dcSRalf Baechle #define DSCR_DEST1_DB(x)	(((x) & 0x3fff) << 14)
277384740dcSRalf Baechle #define DSCR_DEST1_DS_MASK	(0x3fff << 0)	/* Stride */
278384740dcSRalf Baechle #define DSCR_DEST1_DS(x)	(((x) & 0x3fff) << 0)
279384740dcSRalf Baechle 
280384740dcSRalf Baechle #define DSCR_xTS_SIZE1		0
281384740dcSRalf Baechle #define DSCR_xTS_SIZE2		1
282384740dcSRalf Baechle #define DSCR_xTS_SIZE4		2
283384740dcSRalf Baechle #define DSCR_xTS_SIZE8		3
284384740dcSRalf Baechle #define DSCR_SRC1_STS(x)	(((x) & 3) << 30)
285384740dcSRalf Baechle #define DSCR_DEST1_DTS(x)	(((x) & 3) << 30)
286384740dcSRalf Baechle 
287384740dcSRalf Baechle #define DSCR_xAM_INCREMENT	0
288384740dcSRalf Baechle #define DSCR_xAM_DECREMENT	1
289384740dcSRalf Baechle #define DSCR_xAM_STATIC		2
290384740dcSRalf Baechle #define DSCR_xAM_BURST		3
291384740dcSRalf Baechle #define DSCR_SRC1_SAM(x)	(((x) & 3) << 28)
292384740dcSRalf Baechle #define DSCR_DEST1_DAM(x)	(((x) & 3) << 28)
293384740dcSRalf Baechle 
294384740dcSRalf Baechle /* The next descriptor pointer. */
295384740dcSRalf Baechle #define DSCR_NXTPTR_MASK	(0x07ffffff)
296384740dcSRalf Baechle #define DSCR_NXTPTR(x)		((x) >> 5)
297384740dcSRalf Baechle #define DSCR_GET_NXTPTR(x)	((x) << 5)
298384740dcSRalf Baechle #define DSCR_NXTPTR_MS		(1 << 27)
299384740dcSRalf Baechle 
300384740dcSRalf Baechle /* The number of DBDMA channels. */
301384740dcSRalf Baechle #define NUM_DBDMA_CHANS 16
302384740dcSRalf Baechle 
303384740dcSRalf Baechle /*
304384740dcSRalf Baechle  * DDMA API definitions
305384740dcSRalf Baechle  * FIXME: may not fit to this header file
306384740dcSRalf Baechle  */
307384740dcSRalf Baechle typedef struct dbdma_device_table {
308384740dcSRalf Baechle 	u32	dev_id;
309384740dcSRalf Baechle 	u32	dev_flags;
310384740dcSRalf Baechle 	u32	dev_tsize;
311384740dcSRalf Baechle 	u32	dev_devwidth;
312384740dcSRalf Baechle 	u32	dev_physaddr;		/* If FIFO */
313384740dcSRalf Baechle 	u32	dev_intlevel;
314384740dcSRalf Baechle 	u32	dev_intpolarity;
315384740dcSRalf Baechle } dbdev_tab_t;
316384740dcSRalf Baechle 
317384740dcSRalf Baechle 
318384740dcSRalf Baechle typedef struct dbdma_chan_config {
319384740dcSRalf Baechle 	spinlock_t	lock;
320384740dcSRalf Baechle 
321384740dcSRalf Baechle 	u32			chan_flags;
322384740dcSRalf Baechle 	u32			chan_index;
323384740dcSRalf Baechle 	dbdev_tab_t		*chan_src;
324384740dcSRalf Baechle 	dbdev_tab_t		*chan_dest;
325384740dcSRalf Baechle 	au1x_dma_chan_t		*chan_ptr;
326384740dcSRalf Baechle 	au1x_ddma_desc_t	*chan_desc_base;
32722f4bb68SManuel Lauss 	u32			cdb_membase; /* kmalloc base of above */
328384740dcSRalf Baechle 	au1x_ddma_desc_t	*get_ptr, *put_ptr, *cur_ptr;
329384740dcSRalf Baechle 	void			*chan_callparam;
330384740dcSRalf Baechle 	void			(*chan_callback)(int, void *);
331384740dcSRalf Baechle } chan_tab_t;
332384740dcSRalf Baechle 
333384740dcSRalf Baechle #define DEV_FLAGS_INUSE		(1 << 0)
334384740dcSRalf Baechle #define DEV_FLAGS_ANYUSE	(1 << 1)
335384740dcSRalf Baechle #define DEV_FLAGS_OUT		(1 << 2)
336384740dcSRalf Baechle #define DEV_FLAGS_IN		(1 << 3)
337384740dcSRalf Baechle #define DEV_FLAGS_BURSTABLE	(1 << 4)
338384740dcSRalf Baechle #define DEV_FLAGS_SYNC		(1 << 5)
339384740dcSRalf Baechle /* end DDMA API definitions */
340384740dcSRalf Baechle 
341384740dcSRalf Baechle /*
342384740dcSRalf Baechle  * External functions for drivers to use.
343384740dcSRalf Baechle  * Use this to allocate a DBDMA channel.  The device IDs are one of
344384740dcSRalf Baechle  * the DSCR_CMD0 devices IDs, which is usually redefined to a more
345384740dcSRalf Baechle  * meaningful name.  The 'callback' is called during DMA completion
346384740dcSRalf Baechle  * interrupt.
347384740dcSRalf Baechle  */
348384740dcSRalf Baechle extern u32 au1xxx_dbdma_chan_alloc(u32 srcid, u32 destid,
349384740dcSRalf Baechle 				   void (*callback)(int, void *),
350384740dcSRalf Baechle 				   void *callparam);
351384740dcSRalf Baechle 
352384740dcSRalf Baechle #define DBDMA_MEM_CHAN	DSCR_CMD0_ALWAYS
353384740dcSRalf Baechle 
354384740dcSRalf Baechle /* Set the device width of an in/out FIFO. */
355384740dcSRalf Baechle u32 au1xxx_dbdma_set_devwidth(u32 chanid, int bits);
356384740dcSRalf Baechle 
357384740dcSRalf Baechle /* Allocate a ring of descriptors for DBDMA. */
358384740dcSRalf Baechle u32 au1xxx_dbdma_ring_alloc(u32 chanid, int entries);
359384740dcSRalf Baechle 
360384740dcSRalf Baechle /* Put buffers on source/destination descriptors. */
361963accbcSManuel Lauss u32 au1xxx_dbdma_put_source(u32 chanid, dma_addr_t buf, int nbytes, u32 flags);
362963accbcSManuel Lauss u32 au1xxx_dbdma_put_dest(u32 chanid, dma_addr_t buf, int nbytes, u32 flags);
363384740dcSRalf Baechle 
364384740dcSRalf Baechle /* Get a buffer from the destination descriptor. */
365384740dcSRalf Baechle u32 au1xxx_dbdma_get_dest(u32 chanid, void **buf, int *nbytes);
366384740dcSRalf Baechle 
367384740dcSRalf Baechle void au1xxx_dbdma_stop(u32 chanid);
368384740dcSRalf Baechle void au1xxx_dbdma_start(u32 chanid);
369384740dcSRalf Baechle void au1xxx_dbdma_reset(u32 chanid);
370384740dcSRalf Baechle u32 au1xxx_get_dma_residue(u32 chanid);
371384740dcSRalf Baechle 
372384740dcSRalf Baechle void au1xxx_dbdma_chan_free(u32 chanid);
373384740dcSRalf Baechle void au1xxx_dbdma_dump(u32 chanid);
374384740dcSRalf Baechle 
375384740dcSRalf Baechle u32 au1xxx_dbdma_put_dscr(u32 chanid, au1x_ddma_desc_t *dscr);
376384740dcSRalf Baechle 
377384740dcSRalf Baechle u32 au1xxx_ddma_add_device(dbdev_tab_t *dev);
378384740dcSRalf Baechle extern void au1xxx_ddma_del_device(u32 devid);
379384740dcSRalf Baechle void *au1xxx_ddma_get_nextptr_virt(au1x_ddma_desc_t *dp);
380ac15dad0SManuel Lauss 
381384740dcSRalf Baechle /*
382384740dcSRalf Baechle  *	Flags for the put_source/put_dest functions.
383384740dcSRalf Baechle  */
384384740dcSRalf Baechle #define DDMA_FLAGS_IE	(1 << 0)
385384740dcSRalf Baechle #define DDMA_FLAGS_NOIE (1 << 1)
386384740dcSRalf Baechle 
387384740dcSRalf Baechle #endif /* _LANGUAGE_ASSEMBLY */
388384740dcSRalf Baechle #endif /* _AU1000_DBDMA_H_ */
389