xref: /linux/arch/mips/include/asm/mach-ath79/ar71xx_regs.h (revision fdfbcf4705e0b01d90112d6cfa5deec6484ec11b)
1d4a67d9dSGabor Juhos /*
2d4a67d9dSGabor Juhos  *  Atheros AR71XX/AR724X/AR913X SoC register definitions
3d4a67d9dSGabor Juhos  *
4d4a67d9dSGabor Juhos  *  Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
5d4a67d9dSGabor Juhos  *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6d4a67d9dSGabor Juhos  *
7d4a67d9dSGabor Juhos  *  Parts of this file are based on Atheros' 2.6.15 BSP
8d4a67d9dSGabor Juhos  *
9d4a67d9dSGabor Juhos  *  This program is free software; you can redistribute it and/or modify it
10d4a67d9dSGabor Juhos  *  under the terms of the GNU General Public License version 2 as published
11d4a67d9dSGabor Juhos  *  by the Free Software Foundation.
12d4a67d9dSGabor Juhos  */
13d4a67d9dSGabor Juhos 
14d4a67d9dSGabor Juhos #ifndef __ASM_MACH_AR71XX_REGS_H
15d4a67d9dSGabor Juhos #define __ASM_MACH_AR71XX_REGS_H
16d4a67d9dSGabor Juhos 
17d4a67d9dSGabor Juhos #include <linux/types.h>
18d4a67d9dSGabor Juhos #include <linux/init.h>
19d4a67d9dSGabor Juhos #include <linux/io.h>
20d4a67d9dSGabor Juhos #include <linux/bitops.h>
21d4a67d9dSGabor Juhos 
22d4a67d9dSGabor Juhos #define AR71XX_APB_BASE		0x18000000
237e98aa46SGabor Juhos #define AR71XX_EHCI_BASE	0x1b000000
247e98aa46SGabor Juhos #define AR71XX_EHCI_SIZE	0x1000
257e98aa46SGabor Juhos #define AR71XX_OHCI_BASE	0x1c000000
267e98aa46SGabor Juhos #define AR71XX_OHCI_SIZE	0x1000
2768a1d316SGabor Juhos #define AR71XX_SPI_BASE		0x1f000000
2868a1d316SGabor Juhos #define AR71XX_SPI_SIZE		0x01000000
29d4a67d9dSGabor Juhos 
30d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_BASE	(AR71XX_APB_BASE + 0x00000000)
31d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_SIZE	0x100
32d4a67d9dSGabor Juhos #define AR71XX_UART_BASE	(AR71XX_APB_BASE + 0x00020000)
33d4a67d9dSGabor Juhos #define AR71XX_UART_SIZE	0x100
347e98aa46SGabor Juhos #define AR71XX_USB_CTRL_BASE	(AR71XX_APB_BASE + 0x00030000)
357e98aa46SGabor Juhos #define AR71XX_USB_CTRL_SIZE	0x100
366eae43c5SGabor Juhos #define AR71XX_GPIO_BASE        (AR71XX_APB_BASE + 0x00040000)
376eae43c5SGabor Juhos #define AR71XX_GPIO_SIZE        0x100
38d4a67d9dSGabor Juhos #define AR71XX_PLL_BASE		(AR71XX_APB_BASE + 0x00050000)
39d4a67d9dSGabor Juhos #define AR71XX_PLL_SIZE		0x100
40d4a67d9dSGabor Juhos #define AR71XX_RESET_BASE	(AR71XX_APB_BASE + 0x00060000)
41d4a67d9dSGabor Juhos #define AR71XX_RESET_SIZE	0x100
42d4a67d9dSGabor Juhos 
437e98aa46SGabor Juhos #define AR7240_USB_CTRL_BASE	(AR71XX_APB_BASE + 0x00030000)
447e98aa46SGabor Juhos #define AR7240_USB_CTRL_SIZE	0x100
457e98aa46SGabor Juhos #define AR7240_OHCI_BASE	0x1b000000
467e98aa46SGabor Juhos #define AR7240_OHCI_SIZE	0x1000
477e98aa46SGabor Juhos 
487e98aa46SGabor Juhos #define AR724X_EHCI_BASE	0x1b000000
497e98aa46SGabor Juhos #define AR724X_EHCI_SIZE	0x1000
507e98aa46SGabor Juhos 
517e98aa46SGabor Juhos #define AR913X_EHCI_BASE	0x1b000000
527e98aa46SGabor Juhos #define AR913X_EHCI_SIZE	0x1000
53f5b35d0bSGabor Juhos #define AR913X_WMAC_BASE	(AR71XX_APB_BASE + 0x000C0000)
54f5b35d0bSGabor Juhos #define AR913X_WMAC_SIZE	0x30000
55f5b35d0bSGabor Juhos 
560bd3acdfSGabor Juhos #define AR933X_UART_BASE	(AR71XX_APB_BASE + 0x00020000)
570bd3acdfSGabor Juhos #define AR933X_UART_SIZE	0x14
580bd3acdfSGabor Juhos 
59d4a67d9dSGabor Juhos /*
60d4a67d9dSGabor Juhos  * DDR_CTRL block
61d4a67d9dSGabor Juhos  */
62d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN0		0x7c
63d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN1		0x80
64d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN2		0x84
65d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN3		0x88
66d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN4		0x8c
67d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN5		0x90
68d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN6		0x94
69d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN7		0x98
70d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE0	0x9c
71d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE1	0xa0
72d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_USB	0xa4
73d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_PCI	0xa8
74d4a67d9dSGabor Juhos 
75d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE0	0x7c
76d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE1	0x80
77d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_USB	0x84
78d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_PCIE	0x88
79d4a67d9dSGabor Juhos 
80d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE0	0x7c
81d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE1	0x80
82d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_USB	0x84
83d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_WMAC	0x88
84d4a67d9dSGabor Juhos 
8554eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE0	0x7c
8654eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE1	0x80
8754eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_USB	0x84
8854eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_WMAC	0x88
8954eed4c7SGabor Juhos 
90d4a67d9dSGabor Juhos /*
91d4a67d9dSGabor Juhos  * PLL block
92d4a67d9dSGabor Juhos  */
93d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_CPU_CONFIG	0x00
94d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_SEC_CONFIG	0x04
95d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH0_INT_CLOCK	0x10
96d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH1_INT_CLOCK	0x14
97d4a67d9dSGabor Juhos 
98d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_SHIFT		3
99d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_MASK		0x1f
100d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_SHIFT		16
101d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_MASK		0x3
102d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_SHIFT		18
103d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_MASK		0x3
104d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_SHIFT		20
105d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_MASK		0x7
106d4a67d9dSGabor Juhos 
107d4a67d9dSGabor Juhos #define AR724X_PLL_REG_CPU_CONFIG	0x00
108d4a67d9dSGabor Juhos #define AR724X_PLL_REG_PCIE_CONFIG	0x18
109d4a67d9dSGabor Juhos 
110d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_SHIFT		0
111d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_MASK		0x3ff
112d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_SHIFT	10
113d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_MASK		0xf
114d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_SHIFT		19
115d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_MASK		0x1
116d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_SHIFT		22
117d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_MASK		0x3
118d4a67d9dSGabor Juhos 
119d4a67d9dSGabor Juhos #define AR913X_PLL_REG_CPU_CONFIG	0x00
120d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH_CONFIG	0x04
121d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH0_INT_CLOCK	0x14
122d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH1_INT_CLOCK	0x18
123d4a67d9dSGabor Juhos 
124d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_SHIFT		0
125d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_MASK		0x3ff
126d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_SHIFT		22
127d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_MASK		0x3
128d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_SHIFT		19
129d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_MASK		0x1
130d4a67d9dSGabor Juhos 
13104225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REG	0x00
13204225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_REG	0x08
13304225e1dSGabor Juhos 
13404225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT	10
13504225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_MASK		0x3f
13604225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT	16
13704225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK	0x1f
13804225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT	23
13904225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK	0x7
14004225e1dSGabor Juhos 
14104225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_BYPASS		BIT(2)
14204225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT	5
14304225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK	0x3
14404225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT	10
14504225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK	0x3
14604225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT	15
14704225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK	0x7
14804225e1dSGabor Juhos 
149d4a67d9dSGabor Juhos /*
1507e98aa46SGabor Juhos  * USB_CONFIG block
1517e98aa46SGabor Juhos  */
1527e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_FLADJ	0x00
1537e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_CONFIG	0x04
1547e98aa46SGabor Juhos 
1557e98aa46SGabor Juhos /*
156d4a67d9dSGabor Juhos  * RESET block
157d4a67d9dSGabor Juhos  */
158d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER			0x00
159d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER_RELOAD		0x04
160d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG_CTRL		0x08
161d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG			0x0c
162d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_STATUS	0x10
163d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_ENABLE	0x14
164d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_STATUS		0x18
165d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_ENABLE		0x1c
166d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_GLOBAL_INT_STATUS	0x20
167d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_RESET_MODULE		0x24
168d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC_CTRL		0x2c
169d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC0			0x30
170d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC1			0x34
171d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_REV_ID			0x90
172d4a67d9dSGabor Juhos 
173d4a67d9dSGabor Juhos #define AR913X_RESET_REG_GLOBAL_INT_STATUS	0x18
174d4a67d9dSGabor Juhos #define AR913X_RESET_REG_RESET_MODULE		0x1c
175d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERF_CTRL		0x20
176d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC0			0x24
177d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC1			0x28
178d4a67d9dSGabor Juhos 
179d4a67d9dSGabor Juhos #define AR724X_RESET_REG_RESET_MODULE		0x1c
180d4a67d9dSGabor Juhos 
1817ee15d8aSGabor Juhos #define AR933X_RESET_REG_RESET_MODULE		0x1c
18204225e1dSGabor Juhos #define AR933X_RESET_REG_BOOTSTRAP		0xac
18304225e1dSGabor Juhos 
184d2b4ac1eSGabor Juhos #define MISC_INT_ETHSW			BIT(12)
185d2b4ac1eSGabor Juhos #define MISC_INT_TIMER4			BIT(10)
186d2b4ac1eSGabor Juhos #define MISC_INT_TIMER3			BIT(9)
187d2b4ac1eSGabor Juhos #define MISC_INT_TIMER2			BIT(8)
188d4a67d9dSGabor Juhos #define MISC_INT_DMA			BIT(7)
189d4a67d9dSGabor Juhos #define MISC_INT_OHCI			BIT(6)
190d4a67d9dSGabor Juhos #define MISC_INT_PERFC			BIT(5)
191d4a67d9dSGabor Juhos #define MISC_INT_WDOG			BIT(4)
192d4a67d9dSGabor Juhos #define MISC_INT_UART			BIT(3)
193d4a67d9dSGabor Juhos #define MISC_INT_GPIO			BIT(2)
194d4a67d9dSGabor Juhos #define MISC_INT_ERROR			BIT(1)
195d4a67d9dSGabor Juhos #define MISC_INT_TIMER			BIT(0)
196d4a67d9dSGabor Juhos 
197d4a67d9dSGabor Juhos #define AR71XX_RESET_EXTERNAL		BIT(28)
198d4a67d9dSGabor Juhos #define AR71XX_RESET_FULL_CHIP		BIT(24)
199d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_NMI		BIT(21)
200d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_COLD		BIT(20)
201d4a67d9dSGabor Juhos #define AR71XX_RESET_DMA		BIT(19)
202d4a67d9dSGabor Juhos #define AR71XX_RESET_SLIC		BIT(18)
203d4a67d9dSGabor Juhos #define AR71XX_RESET_STEREO		BIT(17)
204d4a67d9dSGabor Juhos #define AR71XX_RESET_DDR		BIT(16)
205d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_MAC		BIT(13)
206d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_PHY		BIT(12)
207d4a67d9dSGabor Juhos #define AR71XX_RESET_USBSUS_OVERRIDE	BIT(10)
208d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_MAC		BIT(9)
209d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_PHY		BIT(8)
210d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_OHCI_DLL	BIT(6)
211d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_HOST		BIT(5)
212d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_PHY		BIT(4)
213d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_BUS		BIT(1)
214d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_CORE		BIT(0)
215d4a67d9dSGabor Juhos 
2167e98aa46SGabor Juhos #define AR7240_RESET_USB_HOST		BIT(5)
2177e98aa46SGabor Juhos #define AR7240_RESET_OHCI_DLL		BIT(3)
2187e98aa46SGabor Juhos 
219d4a67d9dSGabor Juhos #define AR724X_RESET_GE1_MDIO		BIT(23)
220d4a67d9dSGabor Juhos #define AR724X_RESET_GE0_MDIO		BIT(22)
221d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY_SERIAL	BIT(10)
222d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY		BIT(7)
223d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE		BIT(6)
2247e98aa46SGabor Juhos #define AR724X_RESET_USB_HOST		BIT(5)
2257e98aa46SGabor Juhos #define AR724X_RESET_USB_PHY		BIT(4)
2267e98aa46SGabor Juhos #define AR724X_RESET_USBSUS_OVERRIDE	BIT(3)
227d4a67d9dSGabor Juhos 
228d4a67d9dSGabor Juhos #define AR913X_RESET_AMBA2WMAC		BIT(22)
2297e98aa46SGabor Juhos #define AR913X_RESET_USBSUS_OVERRIDE	BIT(10)
2307e98aa46SGabor Juhos #define AR913X_RESET_USB_HOST		BIT(5)
2317e98aa46SGabor Juhos #define AR913X_RESET_USB_PHY		BIT(4)
232d4a67d9dSGabor Juhos 
23304225e1dSGabor Juhos #define AR933X_BOOTSTRAP_REF_CLK_40	BIT(0)
23404225e1dSGabor Juhos 
235d4a67d9dSGabor Juhos #define REV_ID_MAJOR_MASK		0xfff0
236d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR71XX		0x00a0
237d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR913X		0x00b0
238d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7240		0x00c0
239d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7241		0x0100
240d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7242		0x1100
2416d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9330		0x0110
2426d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9331		0x1110
243d4a67d9dSGabor Juhos 
244d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_MASK	0x3
245d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7130	0x0
246d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7141	0x1
247d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7161	0x2
248d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_MASK	0x3
249d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_SHIFT	2
250d4a67d9dSGabor Juhos 
251d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_MASK	0x3
252d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9130	0x0
253d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9132	0x1
254d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_MASK	0x3
255d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_SHIFT	2
256d4a67d9dSGabor Juhos 
2576d1c8fdeSGabor Juhos #define AR933X_REV_ID_REVISION_MASK	0x3
2586d1c8fdeSGabor Juhos 
259d4a67d9dSGabor Juhos #define AR724X_REV_ID_REVISION_MASK	0x3
260d4a67d9dSGabor Juhos 
261d4a67d9dSGabor Juhos /*
262d4a67d9dSGabor Juhos  * SPI block
263d4a67d9dSGabor Juhos  */
264d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_FS	0x00	/* Function Select */
265d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_CTRL	0x04	/* SPI Control */
266d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_IOC	0x08	/* SPI I/O Control */
267d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_RDS	0x0c	/* Read Data Shift */
268d4a67d9dSGabor Juhos 
269d4a67d9dSGabor Juhos #define AR71XX_SPI_FS_GPIO	BIT(0)	/* Enable GPIO mode */
270d4a67d9dSGabor Juhos 
271d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_RD	BIT(6)	/* Remap Disable */
272d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_DIV_MASK 0x3f
273d4a67d9dSGabor Juhos 
274d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_DO	BIT(0)	/* Data Out pin */
275d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CLK	BIT(8)	/* CLK pin */
276d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS(n)	BIT(16 + (n))
277d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS0	AR71XX_SPI_IOC_CS(0)
278d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS1	AR71XX_SPI_IOC_CS(1)
279d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS2	AR71XX_SPI_IOC_CS(2)
280d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS_ALL	(AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
281d4a67d9dSGabor Juhos 				 AR71XX_SPI_IOC_CS2)
282d4a67d9dSGabor Juhos 
2836eae43c5SGabor Juhos /*
2846eae43c5SGabor Juhos  * GPIO block
2856eae43c5SGabor Juhos  */
2866eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OE		0x00
2876eae43c5SGabor Juhos #define AR71XX_GPIO_REG_IN		0x04
2886eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OUT		0x08
2896eae43c5SGabor Juhos #define AR71XX_GPIO_REG_SET		0x0c
2906eae43c5SGabor Juhos #define AR71XX_GPIO_REG_CLEAR		0x10
2916eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_MODE	0x14
2926eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_TYPE	0x18
2936eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_POLARITY	0x1c
2946eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_PENDING	0x20
2956eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_ENABLE	0x24
2966eae43c5SGabor Juhos #define AR71XX_GPIO_REG_FUNC		0x28
2976eae43c5SGabor Juhos 
2986eae43c5SGabor Juhos #define AR71XX_GPIO_COUNT		16
2996eae43c5SGabor Juhos #define AR724X_GPIO_COUNT		18
3006eae43c5SGabor Juhos #define AR913X_GPIO_COUNT		22
301*fdfbcf47SGabor Juhos #define AR933X_GPIO_COUNT		30
3026eae43c5SGabor Juhos 
303d4a67d9dSGabor Juhos #endif /* __ASM_MACH_AR71XX_REGS_H */
304