1d4a67d9dSGabor Juhos /* 2d4a67d9dSGabor Juhos * Atheros AR71XX/AR724X/AR913X SoC register definitions 3d4a67d9dSGabor Juhos * 4703327ddSGabor Juhos * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com> 5d4a67d9dSGabor Juhos * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org> 6d4a67d9dSGabor Juhos * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org> 7d4a67d9dSGabor Juhos * 8703327ddSGabor Juhos * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP 9d4a67d9dSGabor Juhos * 10d4a67d9dSGabor Juhos * This program is free software; you can redistribute it and/or modify it 11d4a67d9dSGabor Juhos * under the terms of the GNU General Public License version 2 as published 12d4a67d9dSGabor Juhos * by the Free Software Foundation. 13d4a67d9dSGabor Juhos */ 14d4a67d9dSGabor Juhos 15d4a67d9dSGabor Juhos #ifndef __ASM_MACH_AR71XX_REGS_H 16d4a67d9dSGabor Juhos #define __ASM_MACH_AR71XX_REGS_H 17d4a67d9dSGabor Juhos 18d4a67d9dSGabor Juhos #include <linux/types.h> 19d4a67d9dSGabor Juhos #include <linux/init.h> 20d4a67d9dSGabor Juhos #include <linux/io.h> 21d4a67d9dSGabor Juhos #include <linux/bitops.h> 22d4a67d9dSGabor Juhos 23d4a67d9dSGabor Juhos #define AR71XX_APB_BASE 0x18000000 247e98aa46SGabor Juhos #define AR71XX_EHCI_BASE 0x1b000000 257e98aa46SGabor Juhos #define AR71XX_EHCI_SIZE 0x1000 267e98aa46SGabor Juhos #define AR71XX_OHCI_BASE 0x1c000000 277e98aa46SGabor Juhos #define AR71XX_OHCI_SIZE 0x1000 2868a1d316SGabor Juhos #define AR71XX_SPI_BASE 0x1f000000 2968a1d316SGabor Juhos #define AR71XX_SPI_SIZE 0x01000000 30d4a67d9dSGabor Juhos 31d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000) 32d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_SIZE 0x100 33d4a67d9dSGabor Juhos #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000) 34d4a67d9dSGabor Juhos #define AR71XX_UART_SIZE 0x100 357e98aa46SGabor Juhos #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000) 367e98aa46SGabor Juhos #define AR71XX_USB_CTRL_SIZE 0x100 376eae43c5SGabor Juhos #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000) 386eae43c5SGabor Juhos #define AR71XX_GPIO_SIZE 0x100 39d4a67d9dSGabor Juhos #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000) 40d4a67d9dSGabor Juhos #define AR71XX_PLL_SIZE 0x100 41d4a67d9dSGabor Juhos #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000) 42d4a67d9dSGabor Juhos #define AR71XX_RESET_SIZE 0x100 43d4a67d9dSGabor Juhos 44ad4ce92eSGabor Juhos #define AR71XX_PCI_MEM_BASE 0x10000000 45ad4ce92eSGabor Juhos #define AR71XX_PCI_MEM_SIZE 0x07000000 46ad4ce92eSGabor Juhos 47ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN0_OFFS 0x10000000 48ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN1_OFFS 0x11000000 49ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN2_OFFS 0x12000000 50ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN3_OFFS 0x13000000 51ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN4_OFFS 0x14000000 52ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN5_OFFS 0x15000000 53ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN6_OFFS 0x16000000 54ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN7_OFFS 0x07000000 55ad4ce92eSGabor Juhos 56ad4ce92eSGabor Juhos #define AR71XX_PCI_CFG_BASE \ 57ad4ce92eSGabor Juhos (AR71XX_PCI_MEM_BASE + AR71XX_PCI_WIN7_OFFS + 0x10000) 58ad4ce92eSGabor Juhos #define AR71XX_PCI_CFG_SIZE 0x100 59ad4ce92eSGabor Juhos 607e98aa46SGabor Juhos #define AR7240_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000) 617e98aa46SGabor Juhos #define AR7240_USB_CTRL_SIZE 0x100 627e98aa46SGabor Juhos #define AR7240_OHCI_BASE 0x1b000000 637e98aa46SGabor Juhos #define AR7240_OHCI_SIZE 0x1000 647e98aa46SGabor Juhos 65ad4ce92eSGabor Juhos #define AR724X_PCI_MEM_BASE 0x10000000 66ad4ce92eSGabor Juhos #define AR724X_PCI_MEM_SIZE 0x04000000 67ad4ce92eSGabor Juhos 68ad4ce92eSGabor Juhos #define AR724X_PCI_CFG_BASE 0x14000000 69ad4ce92eSGabor Juhos #define AR724X_PCI_CFG_SIZE 0x1000 7012401fc2SGabor Juhos #define AR724X_PCI_CRP_BASE (AR71XX_APB_BASE + 0x000c0000) 7112401fc2SGabor Juhos #define AR724X_PCI_CRP_SIZE 0x1000 72ad4ce92eSGabor Juhos #define AR724X_PCI_CTRL_BASE (AR71XX_APB_BASE + 0x000f0000) 73ad4ce92eSGabor Juhos #define AR724X_PCI_CTRL_SIZE 0x100 74ad4ce92eSGabor Juhos 757e98aa46SGabor Juhos #define AR724X_EHCI_BASE 0x1b000000 767e98aa46SGabor Juhos #define AR724X_EHCI_SIZE 0x1000 777e98aa46SGabor Juhos 787e98aa46SGabor Juhos #define AR913X_EHCI_BASE 0x1b000000 797e98aa46SGabor Juhos #define AR913X_EHCI_SIZE 0x1000 80f5b35d0bSGabor Juhos #define AR913X_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000) 81f5b35d0bSGabor Juhos #define AR913X_WMAC_SIZE 0x30000 82f5b35d0bSGabor Juhos 830bd3acdfSGabor Juhos #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000) 840bd3acdfSGabor Juhos #define AR933X_UART_SIZE 0x14 8534cfcd26SGabor Juhos #define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000) 8634cfcd26SGabor Juhos #define AR933X_WMAC_SIZE 0x20000 87c279b775SGabor Juhos #define AR933X_EHCI_BASE 0x1b000000 88c279b775SGabor Juhos #define AR933X_EHCI_SIZE 0x1000 89c279b775SGabor Juhos 90574d6e70SGabor Juhos #define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000) 91574d6e70SGabor Juhos #define AR934X_WMAC_SIZE 0x20000 9200ffed58SGabor Juhos #define AR934X_EHCI_BASE 0x1b000000 9300ffed58SGabor Juhos #define AR934X_EHCI_SIZE 0x200 9497541ccfSGabor Juhos #define AR934X_SRIF_BASE (AR71XX_APB_BASE + 0x00116000) 9597541ccfSGabor Juhos #define AR934X_SRIF_SIZE 0x1000 96574d6e70SGabor Juhos 97*e9c0d0aaSGabor Juhos #define QCA955X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000) 98*e9c0d0aaSGabor Juhos #define QCA955X_WMAC_SIZE 0x20000 99*e9c0d0aaSGabor Juhos 100d4a67d9dSGabor Juhos /* 101d4a67d9dSGabor Juhos * DDR_CTRL block 102d4a67d9dSGabor Juhos */ 103d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN0 0x7c 104d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN1 0x80 105d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN2 0x84 106d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN3 0x88 107d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN4 0x8c 108d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN5 0x90 109d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN6 0x94 110d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN7 0x98 111d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE0 0x9c 112d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE1 0xa0 113d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_USB 0xa4 114d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_PCI 0xa8 115d4a67d9dSGabor Juhos 116d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE0 0x7c 117d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE1 0x80 118d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_USB 0x84 119d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_PCIE 0x88 120d4a67d9dSGabor Juhos 121d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE0 0x7c 122d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE1 0x80 123d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_USB 0x84 124d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_WMAC 0x88 125d4a67d9dSGabor Juhos 12654eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE0 0x7c 12754eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE1 0x80 12854eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_USB 0x84 12954eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_WMAC 0x88 13054eed4c7SGabor Juhos 131fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_GE0 0x9c 132fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_GE1 0xa0 133fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_USB 0xa4 134fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_PCIE 0xa8 135fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_WMAC 0xac 136fce5cc6eSGabor Juhos 137d4a67d9dSGabor Juhos /* 138d4a67d9dSGabor Juhos * PLL block 139d4a67d9dSGabor Juhos */ 140d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_CPU_CONFIG 0x00 141d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_SEC_CONFIG 0x04 142d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10 143d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14 144d4a67d9dSGabor Juhos 145d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_SHIFT 3 146d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_MASK 0x1f 147d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_SHIFT 16 148d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_MASK 0x3 149d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_SHIFT 18 150d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_MASK 0x3 151d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_SHIFT 20 152d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_MASK 0x7 153d4a67d9dSGabor Juhos 154d4a67d9dSGabor Juhos #define AR724X_PLL_REG_CPU_CONFIG 0x00 155d4a67d9dSGabor Juhos #define AR724X_PLL_REG_PCIE_CONFIG 0x18 156d4a67d9dSGabor Juhos 157d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_SHIFT 0 158d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_MASK 0x3ff 159d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_SHIFT 10 160d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_MASK 0xf 161d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_SHIFT 19 162d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_MASK 0x1 163d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_SHIFT 22 164d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_MASK 0x3 165d4a67d9dSGabor Juhos 166d4a67d9dSGabor Juhos #define AR913X_PLL_REG_CPU_CONFIG 0x00 167d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH_CONFIG 0x04 168d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14 169d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH1_INT_CLOCK 0x18 170d4a67d9dSGabor Juhos 171d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_SHIFT 0 172d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_MASK 0x3ff 173d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_SHIFT 22 174d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_MASK 0x3 175d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_SHIFT 19 176d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_MASK 0x1 177d4a67d9dSGabor Juhos 17804225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REG 0x00 17904225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_REG 0x08 18004225e1dSGabor Juhos 18104225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT 10 18204225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_MASK 0x3f 18304225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT 16 18404225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f 18504225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT 23 18604225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7 18704225e1dSGabor Juhos 18804225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_BYPASS BIT(2) 18904225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT 5 19004225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK 0x3 19104225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT 10 19204225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK 0x3 19304225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT 15 19404225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK 0x7 19504225e1dSGabor Juhos 1968889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_REG 0x00 1978889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_REG 0x04 1988889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_REG 0x08 1998889612bSGabor Juhos 2008889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT 0 2018889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f 2028889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NINT_SHIFT 6 2038889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NINT_MASK 0x3f 2048889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT 12 2058889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f 2068889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19 2078889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3 2088889612bSGabor Juhos 2098889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT 0 2108889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff 2118889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NINT_SHIFT 10 2128889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NINT_MASK 0x3f 2138889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT 16 2148889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f 2158889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23 2168889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7 2178889612bSGabor Juhos 2188889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS BIT(2) 2198889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS BIT(3) 2208889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS BIT(4) 2218889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT 5 2228889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK 0x1f 2238889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT 10 2248889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK 0x1f 2258889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT 15 2268889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK 0x1f 2278889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20) 2288889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21) 2298889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24) 2308889612bSGabor Juhos 23141583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_REG 0x00 23241583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_REG 0x04 23341583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_REG 0x08 23441583c05SGabor Juhos 23541583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT 0 23641583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f 23741583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_NINT_SHIFT 6 23841583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_NINT_MASK 0x3f 23941583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT 12 24041583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f 24141583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19 24241583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3 24341583c05SGabor Juhos 24441583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT 0 24541583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff 24641583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_NINT_SHIFT 10 24741583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_NINT_MASK 0x3f 24841583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT 16 24941583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f 25041583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23 25141583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7 25241583c05SGabor Juhos 25341583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS BIT(2) 25441583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS BIT(3) 25541583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS BIT(4) 25641583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT 5 25741583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK 0x1f 25841583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT 10 25941583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK 0x1f 26041583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT 15 26141583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK 0x1f 26241583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20) 26341583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21) 26441583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24) 26541583c05SGabor Juhos 266d4a67d9dSGabor Juhos /* 2677e98aa46SGabor Juhos * USB_CONFIG block 2687e98aa46SGabor Juhos */ 2697e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_FLADJ 0x00 2707e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_CONFIG 0x04 2717e98aa46SGabor Juhos 2727e98aa46SGabor Juhos /* 273d4a67d9dSGabor Juhos * RESET block 274d4a67d9dSGabor Juhos */ 275d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER 0x00 276d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER_RELOAD 0x04 277d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG_CTRL 0x08 278d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG 0x0c 279d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10 280d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14 281d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18 282d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c 283d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20 284d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_RESET_MODULE 0x24 285d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC_CTRL 0x2c 286d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC0 0x30 287d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC1 0x34 288d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_REV_ID 0x90 289d4a67d9dSGabor Juhos 290d4a67d9dSGabor Juhos #define AR913X_RESET_REG_GLOBAL_INT_STATUS 0x18 291d4a67d9dSGabor Juhos #define AR913X_RESET_REG_RESET_MODULE 0x1c 292d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERF_CTRL 0x20 293d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC0 0x24 294d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC1 0x28 295d4a67d9dSGabor Juhos 296d4a67d9dSGabor Juhos #define AR724X_RESET_REG_RESET_MODULE 0x1c 297d4a67d9dSGabor Juhos 2987ee15d8aSGabor Juhos #define AR933X_RESET_REG_RESET_MODULE 0x1c 29904225e1dSGabor Juhos #define AR933X_RESET_REG_BOOTSTRAP 0xac 30004225e1dSGabor Juhos 30142184768SGabor Juhos #define AR934X_RESET_REG_RESET_MODULE 0x1c 3028889612bSGabor Juhos #define AR934X_RESET_REG_BOOTSTRAP 0xb0 303fce5cc6eSGabor Juhos #define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS 0xac 3048889612bSGabor Juhos 3057d4c2af9SGabor Juhos #define QCA955X_RESET_REG_RESET_MODULE 0x1c 30641583c05SGabor Juhos #define QCA955X_RESET_REG_BOOTSTRAP 0xb0 30753330332SGabor Juhos #define QCA955X_RESET_REG_EXT_INT_STATUS 0xac 30841583c05SGabor Juhos 309d2b4ac1eSGabor Juhos #define MISC_INT_ETHSW BIT(12) 310d2b4ac1eSGabor Juhos #define MISC_INT_TIMER4 BIT(10) 311d2b4ac1eSGabor Juhos #define MISC_INT_TIMER3 BIT(9) 312d2b4ac1eSGabor Juhos #define MISC_INT_TIMER2 BIT(8) 313d4a67d9dSGabor Juhos #define MISC_INT_DMA BIT(7) 314d4a67d9dSGabor Juhos #define MISC_INT_OHCI BIT(6) 315d4a67d9dSGabor Juhos #define MISC_INT_PERFC BIT(5) 316d4a67d9dSGabor Juhos #define MISC_INT_WDOG BIT(4) 317d4a67d9dSGabor Juhos #define MISC_INT_UART BIT(3) 318d4a67d9dSGabor Juhos #define MISC_INT_GPIO BIT(2) 319d4a67d9dSGabor Juhos #define MISC_INT_ERROR BIT(1) 320d4a67d9dSGabor Juhos #define MISC_INT_TIMER BIT(0) 321d4a67d9dSGabor Juhos 322d4a67d9dSGabor Juhos #define AR71XX_RESET_EXTERNAL BIT(28) 323d4a67d9dSGabor Juhos #define AR71XX_RESET_FULL_CHIP BIT(24) 324d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_NMI BIT(21) 325d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_COLD BIT(20) 326d4a67d9dSGabor Juhos #define AR71XX_RESET_DMA BIT(19) 327d4a67d9dSGabor Juhos #define AR71XX_RESET_SLIC BIT(18) 328d4a67d9dSGabor Juhos #define AR71XX_RESET_STEREO BIT(17) 329d4a67d9dSGabor Juhos #define AR71XX_RESET_DDR BIT(16) 330d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_MAC BIT(13) 331d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_PHY BIT(12) 332d4a67d9dSGabor Juhos #define AR71XX_RESET_USBSUS_OVERRIDE BIT(10) 333d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_MAC BIT(9) 334d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_PHY BIT(8) 335d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_OHCI_DLL BIT(6) 336d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_HOST BIT(5) 337d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_PHY BIT(4) 338d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_BUS BIT(1) 339d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_CORE BIT(0) 340d4a67d9dSGabor Juhos 3417e98aa46SGabor Juhos #define AR7240_RESET_USB_HOST BIT(5) 3427e98aa46SGabor Juhos #define AR7240_RESET_OHCI_DLL BIT(3) 3437e98aa46SGabor Juhos 344d4a67d9dSGabor Juhos #define AR724X_RESET_GE1_MDIO BIT(23) 345d4a67d9dSGabor Juhos #define AR724X_RESET_GE0_MDIO BIT(22) 346d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10) 347d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY BIT(7) 348d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE BIT(6) 3497e98aa46SGabor Juhos #define AR724X_RESET_USB_HOST BIT(5) 3507e98aa46SGabor Juhos #define AR724X_RESET_USB_PHY BIT(4) 3517e98aa46SGabor Juhos #define AR724X_RESET_USBSUS_OVERRIDE BIT(3) 352d4a67d9dSGabor Juhos 353d4a67d9dSGabor Juhos #define AR913X_RESET_AMBA2WMAC BIT(22) 3547e98aa46SGabor Juhos #define AR913X_RESET_USBSUS_OVERRIDE BIT(10) 3557e98aa46SGabor Juhos #define AR913X_RESET_USB_HOST BIT(5) 3567e98aa46SGabor Juhos #define AR913X_RESET_USB_PHY BIT(4) 357d4a67d9dSGabor Juhos 35834cfcd26SGabor Juhos #define AR933X_RESET_WMAC BIT(11) 359c279b775SGabor Juhos #define AR933X_RESET_USB_HOST BIT(5) 360c279b775SGabor Juhos #define AR933X_RESET_USB_PHY BIT(4) 361c279b775SGabor Juhos #define AR933X_RESET_USBSUS_OVERRIDE BIT(3) 362c279b775SGabor Juhos 36300ffed58SGabor Juhos #define AR934X_RESET_USB_PHY_ANALOG BIT(11) 36400ffed58SGabor Juhos #define AR934X_RESET_USB_HOST BIT(5) 36500ffed58SGabor Juhos #define AR934X_RESET_USB_PHY BIT(4) 36600ffed58SGabor Juhos #define AR934X_RESET_USBSUS_OVERRIDE BIT(3) 36700ffed58SGabor Juhos 36804225e1dSGabor Juhos #define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0) 36904225e1dSGabor Juhos 3708889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23) 3718889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION7 BIT(22) 3728889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION6 BIT(21) 3738889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION5 BIT(20) 3748889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION4 BIT(19) 3758889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION3 BIT(18) 3768889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION2 BIT(17) 3778889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION1 BIT(16) 3788889612bSGabor Juhos #define AR934X_BOOTSTRAP_USB_MODE_DEVICE BIT(7) 3798889612bSGabor Juhos #define AR934X_BOOTSTRAP_PCIE_RC BIT(6) 3808889612bSGabor Juhos #define AR934X_BOOTSTRAP_EJTAG_MODE BIT(5) 3818889612bSGabor Juhos #define AR934X_BOOTSTRAP_REF_CLK_40 BIT(4) 3828889612bSGabor Juhos #define AR934X_BOOTSTRAP_BOOT_FROM_SPI BIT(2) 3838889612bSGabor Juhos #define AR934X_BOOTSTRAP_SDRAM_DISABLED BIT(1) 3848889612bSGabor Juhos #define AR934X_BOOTSTRAP_DDR1 BIT(0) 3858889612bSGabor Juhos 38641583c05SGabor Juhos #define QCA955X_BOOTSTRAP_REF_CLK_40 BIT(4) 38741583c05SGabor Juhos 388fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_MISC BIT(0) 389fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_TX BIT(1) 390fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_RXLP BIT(2) 391fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_RXHP BIT(3) 392fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC BIT(4) 393fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC0 BIT(5) 394fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC1 BIT(6) 395fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC2 BIT(7) 396fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC3 BIT(8) 397fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_ALL \ 398fce5cc6eSGabor Juhos (AR934X_PCIE_WMAC_INT_WMAC_MISC | AR934X_PCIE_WMAC_INT_WMAC_TX | \ 399fce5cc6eSGabor Juhos AR934X_PCIE_WMAC_INT_WMAC_RXLP | AR934X_PCIE_WMAC_INT_WMAC_RXHP) 400fce5cc6eSGabor Juhos 401fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_ALL \ 402fce5cc6eSGabor Juhos (AR934X_PCIE_WMAC_INT_PCIE_RC | AR934X_PCIE_WMAC_INT_PCIE_RC0 | \ 403fce5cc6eSGabor Juhos AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \ 404fce5cc6eSGabor Juhos AR934X_PCIE_WMAC_INT_PCIE_RC3) 405fce5cc6eSGabor Juhos 40653330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_MISC BIT(0) 40753330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_TX BIT(1) 40853330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_RXLP BIT(2) 40953330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_RXHP BIT(3) 41053330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1 BIT(4) 41153330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_INT0 BIT(5) 41253330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_INT1 BIT(6) 41353330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_INT2 BIT(7) 41453330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_INT3 BIT(8) 41553330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2 BIT(12) 41653330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_INT0 BIT(13) 41753330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_INT1 BIT(14) 41853330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_INT2 BIT(15) 41953330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_INT3 BIT(16) 42053330332SGabor Juhos #define QCA955X_EXT_INT_USB1 BIT(24) 42153330332SGabor Juhos #define QCA955X_EXT_INT_USB2 BIT(28) 42253330332SGabor Juhos 42353330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_ALL \ 42453330332SGabor Juhos (QCA955X_EXT_INT_WMAC_MISC | QCA955X_EXT_INT_WMAC_TX | \ 42553330332SGabor Juhos QCA955X_EXT_INT_WMAC_RXLP | QCA955X_EXT_INT_WMAC_RXHP) 42653330332SGabor Juhos 42753330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_ALL \ 42853330332SGabor Juhos (QCA955X_EXT_INT_PCIE_RC1 | QCA955X_EXT_INT_PCIE_RC1_INT0 | \ 42953330332SGabor Juhos QCA955X_EXT_INT_PCIE_RC1_INT1 | QCA955X_EXT_INT_PCIE_RC1_INT2 | \ 43053330332SGabor Juhos QCA955X_EXT_INT_PCIE_RC1_INT3) 43153330332SGabor Juhos 43253330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_ALL \ 43353330332SGabor Juhos (QCA955X_EXT_INT_PCIE_RC2 | QCA955X_EXT_INT_PCIE_RC2_INT0 | \ 43453330332SGabor Juhos QCA955X_EXT_INT_PCIE_RC2_INT1 | QCA955X_EXT_INT_PCIE_RC2_INT2 | \ 43553330332SGabor Juhos QCA955X_EXT_INT_PCIE_RC2_INT3) 43653330332SGabor Juhos 437d4a67d9dSGabor Juhos #define REV_ID_MAJOR_MASK 0xfff0 438d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR71XX 0x00a0 439d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR913X 0x00b0 440d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7240 0x00c0 441d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7241 0x0100 442d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7242 0x1100 4436d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9330 0x0110 4446d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9331 0x1110 445703327ddSGabor Juhos #define REV_ID_MAJOR_AR9341 0x0120 446703327ddSGabor Juhos #define REV_ID_MAJOR_AR9342 0x1120 447703327ddSGabor Juhos #define REV_ID_MAJOR_AR9344 0x2120 44890898779SGabor Juhos #define REV_ID_MAJOR_QCA9556 0x0130 44990898779SGabor Juhos #define REV_ID_MAJOR_QCA9558 0x1130 450d4a67d9dSGabor Juhos 451d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_MASK 0x3 452d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7130 0x0 453d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7141 0x1 454d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7161 0x2 455d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_MASK 0x3 456d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_SHIFT 2 457d4a67d9dSGabor Juhos 458d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_MASK 0x3 459d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9130 0x0 460d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9132 0x1 461d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_MASK 0x3 462d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_SHIFT 2 463d4a67d9dSGabor Juhos 4646d1c8fdeSGabor Juhos #define AR933X_REV_ID_REVISION_MASK 0x3 4656d1c8fdeSGabor Juhos 466d4a67d9dSGabor Juhos #define AR724X_REV_ID_REVISION_MASK 0x3 467d4a67d9dSGabor Juhos 468d8411466SGabor Juhos #define AR934X_REV_ID_REVISION_MASK 0xf 469d8411466SGabor Juhos 4702e6c91e3SGabor Juhos #define QCA955X_REV_ID_REVISION_MASK 0xf 4712e6c91e3SGabor Juhos 472d4a67d9dSGabor Juhos /* 473d4a67d9dSGabor Juhos * SPI block 474d4a67d9dSGabor Juhos */ 475d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_FS 0x00 /* Function Select */ 476d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */ 477d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */ 478d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */ 479d4a67d9dSGabor Juhos 480d4a67d9dSGabor Juhos #define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */ 481d4a67d9dSGabor Juhos 482d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_RD BIT(6) /* Remap Disable */ 483d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_DIV_MASK 0x3f 484d4a67d9dSGabor Juhos 485d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */ 486d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */ 487d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS(n) BIT(16 + (n)) 488d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS0 AR71XX_SPI_IOC_CS(0) 489d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS1 AR71XX_SPI_IOC_CS(1) 490d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS2 AR71XX_SPI_IOC_CS(2) 491d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS_ALL (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \ 492d4a67d9dSGabor Juhos AR71XX_SPI_IOC_CS2) 493d4a67d9dSGabor Juhos 4946eae43c5SGabor Juhos /* 4956eae43c5SGabor Juhos * GPIO block 4966eae43c5SGabor Juhos */ 4976eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OE 0x00 4986eae43c5SGabor Juhos #define AR71XX_GPIO_REG_IN 0x04 4996eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OUT 0x08 5006eae43c5SGabor Juhos #define AR71XX_GPIO_REG_SET 0x0c 5016eae43c5SGabor Juhos #define AR71XX_GPIO_REG_CLEAR 0x10 5026eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_MODE 0x14 5036eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_TYPE 0x18 5046eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_POLARITY 0x1c 5056eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_PENDING 0x20 5066eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_ENABLE 0x24 5076eae43c5SGabor Juhos #define AR71XX_GPIO_REG_FUNC 0x28 5086eae43c5SGabor Juhos 5098838becdSGabor Juhos #define AR934X_GPIO_REG_FUNC 0x6c 5108838becdSGabor Juhos 5116eae43c5SGabor Juhos #define AR71XX_GPIO_COUNT 16 512b4da14abSGabor Juhos #define AR7240_GPIO_COUNT 18 513b4da14abSGabor Juhos #define AR7241_GPIO_COUNT 20 5146eae43c5SGabor Juhos #define AR913X_GPIO_COUNT 22 515fdfbcf47SGabor Juhos #define AR933X_GPIO_COUNT 30 5165b5b544eSGabor Juhos #define AR934X_GPIO_COUNT 23 517f818ca3eSGabor Juhos #define QCA955X_GPIO_COUNT 24 5186eae43c5SGabor Juhos 51997541ccfSGabor Juhos /* 52097541ccfSGabor Juhos * SRIF block 52197541ccfSGabor Juhos */ 52297541ccfSGabor Juhos #define AR934X_SRIF_CPU_DPLL1_REG 0x1c0 52397541ccfSGabor Juhos #define AR934X_SRIF_CPU_DPLL2_REG 0x1c4 52497541ccfSGabor Juhos #define AR934X_SRIF_CPU_DPLL3_REG 0x1c8 52597541ccfSGabor Juhos 52697541ccfSGabor Juhos #define AR934X_SRIF_DDR_DPLL1_REG 0x240 52797541ccfSGabor Juhos #define AR934X_SRIF_DDR_DPLL2_REG 0x244 52897541ccfSGabor Juhos #define AR934X_SRIF_DDR_DPLL3_REG 0x248 52997541ccfSGabor Juhos 53097541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_REFDIV_SHIFT 27 53197541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_REFDIV_MASK 0x1f 53297541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_NINT_SHIFT 18 53397541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_NINT_MASK 0x1ff 53497541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_NFRAC_MASK 0x0003ffff 53597541ccfSGabor Juhos 53697541ccfSGabor Juhos #define AR934X_SRIF_DPLL2_LOCAL_PLL BIT(30) 53797541ccfSGabor Juhos #define AR934X_SRIF_DPLL2_OUTDIV_SHIFT 13 53897541ccfSGabor Juhos #define AR934X_SRIF_DPLL2_OUTDIV_MASK 0x7 53997541ccfSGabor Juhos 540d4a67d9dSGabor Juhos #endif /* __ASM_MACH_AR71XX_REGS_H */ 541