1d4a67d9dSGabor Juhos /* 2d4a67d9dSGabor Juhos * Atheros AR71XX/AR724X/AR913X SoC register definitions 3d4a67d9dSGabor Juhos * 4d4a67d9dSGabor Juhos * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org> 5d4a67d9dSGabor Juhos * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org> 6d4a67d9dSGabor Juhos * 7d4a67d9dSGabor Juhos * Parts of this file are based on Atheros' 2.6.15 BSP 8d4a67d9dSGabor Juhos * 9d4a67d9dSGabor Juhos * This program is free software; you can redistribute it and/or modify it 10d4a67d9dSGabor Juhos * under the terms of the GNU General Public License version 2 as published 11d4a67d9dSGabor Juhos * by the Free Software Foundation. 12d4a67d9dSGabor Juhos */ 13d4a67d9dSGabor Juhos 14d4a67d9dSGabor Juhos #ifndef __ASM_MACH_AR71XX_REGS_H 15d4a67d9dSGabor Juhos #define __ASM_MACH_AR71XX_REGS_H 16d4a67d9dSGabor Juhos 17d4a67d9dSGabor Juhos #include <linux/types.h> 18d4a67d9dSGabor Juhos #include <linux/init.h> 19d4a67d9dSGabor Juhos #include <linux/io.h> 20d4a67d9dSGabor Juhos #include <linux/bitops.h> 21d4a67d9dSGabor Juhos 22d4a67d9dSGabor Juhos #define AR71XX_APB_BASE 0x18000000 237e98aa46SGabor Juhos #define AR71XX_EHCI_BASE 0x1b000000 247e98aa46SGabor Juhos #define AR71XX_EHCI_SIZE 0x1000 257e98aa46SGabor Juhos #define AR71XX_OHCI_BASE 0x1c000000 267e98aa46SGabor Juhos #define AR71XX_OHCI_SIZE 0x1000 2768a1d316SGabor Juhos #define AR71XX_SPI_BASE 0x1f000000 2868a1d316SGabor Juhos #define AR71XX_SPI_SIZE 0x01000000 29d4a67d9dSGabor Juhos 30d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000) 31d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_SIZE 0x100 32d4a67d9dSGabor Juhos #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000) 33d4a67d9dSGabor Juhos #define AR71XX_UART_SIZE 0x100 347e98aa46SGabor Juhos #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000) 357e98aa46SGabor Juhos #define AR71XX_USB_CTRL_SIZE 0x100 366eae43c5SGabor Juhos #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000) 376eae43c5SGabor Juhos #define AR71XX_GPIO_SIZE 0x100 38d4a67d9dSGabor Juhos #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000) 39d4a67d9dSGabor Juhos #define AR71XX_PLL_SIZE 0x100 40d4a67d9dSGabor Juhos #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000) 41d4a67d9dSGabor Juhos #define AR71XX_RESET_SIZE 0x100 42d4a67d9dSGabor Juhos 437e98aa46SGabor Juhos #define AR7240_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000) 447e98aa46SGabor Juhos #define AR7240_USB_CTRL_SIZE 0x100 457e98aa46SGabor Juhos #define AR7240_OHCI_BASE 0x1b000000 467e98aa46SGabor Juhos #define AR7240_OHCI_SIZE 0x1000 477e98aa46SGabor Juhos 487e98aa46SGabor Juhos #define AR724X_EHCI_BASE 0x1b000000 497e98aa46SGabor Juhos #define AR724X_EHCI_SIZE 0x1000 507e98aa46SGabor Juhos 517e98aa46SGabor Juhos #define AR913X_EHCI_BASE 0x1b000000 527e98aa46SGabor Juhos #define AR913X_EHCI_SIZE 0x1000 53f5b35d0bSGabor Juhos #define AR913X_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000) 54f5b35d0bSGabor Juhos #define AR913X_WMAC_SIZE 0x30000 55f5b35d0bSGabor Juhos 560bd3acdfSGabor Juhos #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000) 570bd3acdfSGabor Juhos #define AR933X_UART_SIZE 0x14 580bd3acdfSGabor Juhos 59d4a67d9dSGabor Juhos /* 60d4a67d9dSGabor Juhos * DDR_CTRL block 61d4a67d9dSGabor Juhos */ 62d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN0 0x7c 63d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN1 0x80 64d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN2 0x84 65d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN3 0x88 66d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN4 0x8c 67d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN5 0x90 68d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN6 0x94 69d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN7 0x98 70d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE0 0x9c 71d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE1 0xa0 72d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_USB 0xa4 73d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_PCI 0xa8 74d4a67d9dSGabor Juhos 75d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE0 0x7c 76d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE1 0x80 77d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_USB 0x84 78d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_PCIE 0x88 79d4a67d9dSGabor Juhos 80d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE0 0x7c 81d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE1 0x80 82d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_USB 0x84 83d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_WMAC 0x88 84d4a67d9dSGabor Juhos 85d4a67d9dSGabor Juhos /* 86d4a67d9dSGabor Juhos * PLL block 87d4a67d9dSGabor Juhos */ 88d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_CPU_CONFIG 0x00 89d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_SEC_CONFIG 0x04 90d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10 91d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14 92d4a67d9dSGabor Juhos 93d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_SHIFT 3 94d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_MASK 0x1f 95d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_SHIFT 16 96d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_MASK 0x3 97d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_SHIFT 18 98d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_MASK 0x3 99d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_SHIFT 20 100d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_MASK 0x7 101d4a67d9dSGabor Juhos 102d4a67d9dSGabor Juhos #define AR724X_PLL_REG_CPU_CONFIG 0x00 103d4a67d9dSGabor Juhos #define AR724X_PLL_REG_PCIE_CONFIG 0x18 104d4a67d9dSGabor Juhos 105d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_SHIFT 0 106d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_MASK 0x3ff 107d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_SHIFT 10 108d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_MASK 0xf 109d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_SHIFT 19 110d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_MASK 0x1 111d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_SHIFT 22 112d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_MASK 0x3 113d4a67d9dSGabor Juhos 114d4a67d9dSGabor Juhos #define AR913X_PLL_REG_CPU_CONFIG 0x00 115d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH_CONFIG 0x04 116d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14 117d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH1_INT_CLOCK 0x18 118d4a67d9dSGabor Juhos 119d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_SHIFT 0 120d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_MASK 0x3ff 121d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_SHIFT 22 122d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_MASK 0x3 123d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_SHIFT 19 124d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_MASK 0x1 125d4a67d9dSGabor Juhos 12604225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REG 0x00 12704225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_REG 0x08 12804225e1dSGabor Juhos 12904225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT 10 13004225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_MASK 0x3f 13104225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT 16 13204225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f 13304225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT 23 13404225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7 13504225e1dSGabor Juhos 13604225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_BYPASS BIT(2) 13704225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT 5 13804225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK 0x3 13904225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT 10 14004225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK 0x3 14104225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT 15 14204225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK 0x7 14304225e1dSGabor Juhos 144d4a67d9dSGabor Juhos /* 1457e98aa46SGabor Juhos * USB_CONFIG block 1467e98aa46SGabor Juhos */ 1477e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_FLADJ 0x00 1487e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_CONFIG 0x04 1497e98aa46SGabor Juhos 1507e98aa46SGabor Juhos /* 151d4a67d9dSGabor Juhos * RESET block 152d4a67d9dSGabor Juhos */ 153d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER 0x00 154d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER_RELOAD 0x04 155d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG_CTRL 0x08 156d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG 0x0c 157d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10 158d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14 159d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18 160d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c 161d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20 162d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_RESET_MODULE 0x24 163d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC_CTRL 0x2c 164d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC0 0x30 165d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC1 0x34 166d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_REV_ID 0x90 167d4a67d9dSGabor Juhos 168d4a67d9dSGabor Juhos #define AR913X_RESET_REG_GLOBAL_INT_STATUS 0x18 169d4a67d9dSGabor Juhos #define AR913X_RESET_REG_RESET_MODULE 0x1c 170d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERF_CTRL 0x20 171d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC0 0x24 172d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC1 0x28 173d4a67d9dSGabor Juhos 174d4a67d9dSGabor Juhos #define AR724X_RESET_REG_RESET_MODULE 0x1c 175d4a67d9dSGabor Juhos 176*7ee15d8aSGabor Juhos #define AR933X_RESET_REG_RESET_MODULE 0x1c 17704225e1dSGabor Juhos #define AR933X_RESET_REG_BOOTSTRAP 0xac 17804225e1dSGabor Juhos 179d2b4ac1eSGabor Juhos #define MISC_INT_ETHSW BIT(12) 180d2b4ac1eSGabor Juhos #define MISC_INT_TIMER4 BIT(10) 181d2b4ac1eSGabor Juhos #define MISC_INT_TIMER3 BIT(9) 182d2b4ac1eSGabor Juhos #define MISC_INT_TIMER2 BIT(8) 183d4a67d9dSGabor Juhos #define MISC_INT_DMA BIT(7) 184d4a67d9dSGabor Juhos #define MISC_INT_OHCI BIT(6) 185d4a67d9dSGabor Juhos #define MISC_INT_PERFC BIT(5) 186d4a67d9dSGabor Juhos #define MISC_INT_WDOG BIT(4) 187d4a67d9dSGabor Juhos #define MISC_INT_UART BIT(3) 188d4a67d9dSGabor Juhos #define MISC_INT_GPIO BIT(2) 189d4a67d9dSGabor Juhos #define MISC_INT_ERROR BIT(1) 190d4a67d9dSGabor Juhos #define MISC_INT_TIMER BIT(0) 191d4a67d9dSGabor Juhos 192d4a67d9dSGabor Juhos #define AR71XX_RESET_EXTERNAL BIT(28) 193d4a67d9dSGabor Juhos #define AR71XX_RESET_FULL_CHIP BIT(24) 194d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_NMI BIT(21) 195d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_COLD BIT(20) 196d4a67d9dSGabor Juhos #define AR71XX_RESET_DMA BIT(19) 197d4a67d9dSGabor Juhos #define AR71XX_RESET_SLIC BIT(18) 198d4a67d9dSGabor Juhos #define AR71XX_RESET_STEREO BIT(17) 199d4a67d9dSGabor Juhos #define AR71XX_RESET_DDR BIT(16) 200d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_MAC BIT(13) 201d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_PHY BIT(12) 202d4a67d9dSGabor Juhos #define AR71XX_RESET_USBSUS_OVERRIDE BIT(10) 203d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_MAC BIT(9) 204d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_PHY BIT(8) 205d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_OHCI_DLL BIT(6) 206d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_HOST BIT(5) 207d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_PHY BIT(4) 208d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_BUS BIT(1) 209d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_CORE BIT(0) 210d4a67d9dSGabor Juhos 2117e98aa46SGabor Juhos #define AR7240_RESET_USB_HOST BIT(5) 2127e98aa46SGabor Juhos #define AR7240_RESET_OHCI_DLL BIT(3) 2137e98aa46SGabor Juhos 214d4a67d9dSGabor Juhos #define AR724X_RESET_GE1_MDIO BIT(23) 215d4a67d9dSGabor Juhos #define AR724X_RESET_GE0_MDIO BIT(22) 216d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10) 217d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY BIT(7) 218d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE BIT(6) 2197e98aa46SGabor Juhos #define AR724X_RESET_USB_HOST BIT(5) 2207e98aa46SGabor Juhos #define AR724X_RESET_USB_PHY BIT(4) 2217e98aa46SGabor Juhos #define AR724X_RESET_USBSUS_OVERRIDE BIT(3) 222d4a67d9dSGabor Juhos 223d4a67d9dSGabor Juhos #define AR913X_RESET_AMBA2WMAC BIT(22) 2247e98aa46SGabor Juhos #define AR913X_RESET_USBSUS_OVERRIDE BIT(10) 2257e98aa46SGabor Juhos #define AR913X_RESET_USB_HOST BIT(5) 2267e98aa46SGabor Juhos #define AR913X_RESET_USB_PHY BIT(4) 227d4a67d9dSGabor Juhos 22804225e1dSGabor Juhos #define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0) 22904225e1dSGabor Juhos 230d4a67d9dSGabor Juhos #define REV_ID_MAJOR_MASK 0xfff0 231d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR71XX 0x00a0 232d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR913X 0x00b0 233d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7240 0x00c0 234d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7241 0x0100 235d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7242 0x1100 2366d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9330 0x0110 2376d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9331 0x1110 238d4a67d9dSGabor Juhos 239d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_MASK 0x3 240d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7130 0x0 241d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7141 0x1 242d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7161 0x2 243d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_MASK 0x3 244d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_SHIFT 2 245d4a67d9dSGabor Juhos 246d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_MASK 0x3 247d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9130 0x0 248d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9132 0x1 249d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_MASK 0x3 250d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_SHIFT 2 251d4a67d9dSGabor Juhos 2526d1c8fdeSGabor Juhos #define AR933X_REV_ID_REVISION_MASK 0x3 2536d1c8fdeSGabor Juhos 254d4a67d9dSGabor Juhos #define AR724X_REV_ID_REVISION_MASK 0x3 255d4a67d9dSGabor Juhos 256d4a67d9dSGabor Juhos /* 257d4a67d9dSGabor Juhos * SPI block 258d4a67d9dSGabor Juhos */ 259d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_FS 0x00 /* Function Select */ 260d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */ 261d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */ 262d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */ 263d4a67d9dSGabor Juhos 264d4a67d9dSGabor Juhos #define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */ 265d4a67d9dSGabor Juhos 266d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_RD BIT(6) /* Remap Disable */ 267d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_DIV_MASK 0x3f 268d4a67d9dSGabor Juhos 269d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */ 270d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */ 271d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS(n) BIT(16 + (n)) 272d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS0 AR71XX_SPI_IOC_CS(0) 273d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS1 AR71XX_SPI_IOC_CS(1) 274d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS2 AR71XX_SPI_IOC_CS(2) 275d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS_ALL (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \ 276d4a67d9dSGabor Juhos AR71XX_SPI_IOC_CS2) 277d4a67d9dSGabor Juhos 2786eae43c5SGabor Juhos /* 2796eae43c5SGabor Juhos * GPIO block 2806eae43c5SGabor Juhos */ 2816eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OE 0x00 2826eae43c5SGabor Juhos #define AR71XX_GPIO_REG_IN 0x04 2836eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OUT 0x08 2846eae43c5SGabor Juhos #define AR71XX_GPIO_REG_SET 0x0c 2856eae43c5SGabor Juhos #define AR71XX_GPIO_REG_CLEAR 0x10 2866eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_MODE 0x14 2876eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_TYPE 0x18 2886eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_POLARITY 0x1c 2896eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_PENDING 0x20 2906eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_ENABLE 0x24 2916eae43c5SGabor Juhos #define AR71XX_GPIO_REG_FUNC 0x28 2926eae43c5SGabor Juhos 2936eae43c5SGabor Juhos #define AR71XX_GPIO_COUNT 16 2946eae43c5SGabor Juhos #define AR724X_GPIO_COUNT 18 2956eae43c5SGabor Juhos #define AR913X_GPIO_COUNT 22 2966eae43c5SGabor Juhos 297d4a67d9dSGabor Juhos #endif /* __ASM_MACH_AR71XX_REGS_H */ 298