xref: /linux/arch/mips/include/asm/mach-ath79/ar71xx_regs.h (revision 34cfcd26bd34884e9bcbbfae4f87b36e42931c30)
1d4a67d9dSGabor Juhos /*
2d4a67d9dSGabor Juhos  *  Atheros AR71XX/AR724X/AR913X SoC register definitions
3d4a67d9dSGabor Juhos  *
4d4a67d9dSGabor Juhos  *  Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
5d4a67d9dSGabor Juhos  *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6d4a67d9dSGabor Juhos  *
7d4a67d9dSGabor Juhos  *  Parts of this file are based on Atheros' 2.6.15 BSP
8d4a67d9dSGabor Juhos  *
9d4a67d9dSGabor Juhos  *  This program is free software; you can redistribute it and/or modify it
10d4a67d9dSGabor Juhos  *  under the terms of the GNU General Public License version 2 as published
11d4a67d9dSGabor Juhos  *  by the Free Software Foundation.
12d4a67d9dSGabor Juhos  */
13d4a67d9dSGabor Juhos 
14d4a67d9dSGabor Juhos #ifndef __ASM_MACH_AR71XX_REGS_H
15d4a67d9dSGabor Juhos #define __ASM_MACH_AR71XX_REGS_H
16d4a67d9dSGabor Juhos 
17d4a67d9dSGabor Juhos #include <linux/types.h>
18d4a67d9dSGabor Juhos #include <linux/init.h>
19d4a67d9dSGabor Juhos #include <linux/io.h>
20d4a67d9dSGabor Juhos #include <linux/bitops.h>
21d4a67d9dSGabor Juhos 
22d4a67d9dSGabor Juhos #define AR71XX_APB_BASE		0x18000000
237e98aa46SGabor Juhos #define AR71XX_EHCI_BASE	0x1b000000
247e98aa46SGabor Juhos #define AR71XX_EHCI_SIZE	0x1000
257e98aa46SGabor Juhos #define AR71XX_OHCI_BASE	0x1c000000
267e98aa46SGabor Juhos #define AR71XX_OHCI_SIZE	0x1000
2768a1d316SGabor Juhos #define AR71XX_SPI_BASE		0x1f000000
2868a1d316SGabor Juhos #define AR71XX_SPI_SIZE		0x01000000
29d4a67d9dSGabor Juhos 
30d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_BASE	(AR71XX_APB_BASE + 0x00000000)
31d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_SIZE	0x100
32d4a67d9dSGabor Juhos #define AR71XX_UART_BASE	(AR71XX_APB_BASE + 0x00020000)
33d4a67d9dSGabor Juhos #define AR71XX_UART_SIZE	0x100
347e98aa46SGabor Juhos #define AR71XX_USB_CTRL_BASE	(AR71XX_APB_BASE + 0x00030000)
357e98aa46SGabor Juhos #define AR71XX_USB_CTRL_SIZE	0x100
366eae43c5SGabor Juhos #define AR71XX_GPIO_BASE        (AR71XX_APB_BASE + 0x00040000)
376eae43c5SGabor Juhos #define AR71XX_GPIO_SIZE        0x100
38d4a67d9dSGabor Juhos #define AR71XX_PLL_BASE		(AR71XX_APB_BASE + 0x00050000)
39d4a67d9dSGabor Juhos #define AR71XX_PLL_SIZE		0x100
40d4a67d9dSGabor Juhos #define AR71XX_RESET_BASE	(AR71XX_APB_BASE + 0x00060000)
41d4a67d9dSGabor Juhos #define AR71XX_RESET_SIZE	0x100
42d4a67d9dSGabor Juhos 
437e98aa46SGabor Juhos #define AR7240_USB_CTRL_BASE	(AR71XX_APB_BASE + 0x00030000)
447e98aa46SGabor Juhos #define AR7240_USB_CTRL_SIZE	0x100
457e98aa46SGabor Juhos #define AR7240_OHCI_BASE	0x1b000000
467e98aa46SGabor Juhos #define AR7240_OHCI_SIZE	0x1000
477e98aa46SGabor Juhos 
487e98aa46SGabor Juhos #define AR724X_EHCI_BASE	0x1b000000
497e98aa46SGabor Juhos #define AR724X_EHCI_SIZE	0x1000
507e98aa46SGabor Juhos 
517e98aa46SGabor Juhos #define AR913X_EHCI_BASE	0x1b000000
527e98aa46SGabor Juhos #define AR913X_EHCI_SIZE	0x1000
53f5b35d0bSGabor Juhos #define AR913X_WMAC_BASE	(AR71XX_APB_BASE + 0x000C0000)
54f5b35d0bSGabor Juhos #define AR913X_WMAC_SIZE	0x30000
55f5b35d0bSGabor Juhos 
560bd3acdfSGabor Juhos #define AR933X_UART_BASE	(AR71XX_APB_BASE + 0x00020000)
570bd3acdfSGabor Juhos #define AR933X_UART_SIZE	0x14
58*34cfcd26SGabor Juhos #define AR933X_WMAC_BASE	(AR71XX_APB_BASE + 0x00100000)
59*34cfcd26SGabor Juhos #define AR933X_WMAC_SIZE	0x20000
60c279b775SGabor Juhos #define AR933X_EHCI_BASE	0x1b000000
61c279b775SGabor Juhos #define AR933X_EHCI_SIZE	0x1000
62c279b775SGabor Juhos 
63d4a67d9dSGabor Juhos /*
64d4a67d9dSGabor Juhos  * DDR_CTRL block
65d4a67d9dSGabor Juhos  */
66d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN0		0x7c
67d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN1		0x80
68d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN2		0x84
69d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN3		0x88
70d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN4		0x8c
71d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN5		0x90
72d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN6		0x94
73d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN7		0x98
74d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE0	0x9c
75d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE1	0xa0
76d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_USB	0xa4
77d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_PCI	0xa8
78d4a67d9dSGabor Juhos 
79d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE0	0x7c
80d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE1	0x80
81d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_USB	0x84
82d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_PCIE	0x88
83d4a67d9dSGabor Juhos 
84d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE0	0x7c
85d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE1	0x80
86d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_USB	0x84
87d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_WMAC	0x88
88d4a67d9dSGabor Juhos 
8954eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE0	0x7c
9054eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE1	0x80
9154eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_USB	0x84
9254eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_WMAC	0x88
9354eed4c7SGabor Juhos 
94d4a67d9dSGabor Juhos /*
95d4a67d9dSGabor Juhos  * PLL block
96d4a67d9dSGabor Juhos  */
97d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_CPU_CONFIG	0x00
98d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_SEC_CONFIG	0x04
99d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH0_INT_CLOCK	0x10
100d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH1_INT_CLOCK	0x14
101d4a67d9dSGabor Juhos 
102d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_SHIFT		3
103d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_MASK		0x1f
104d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_SHIFT		16
105d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_MASK		0x3
106d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_SHIFT		18
107d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_MASK		0x3
108d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_SHIFT		20
109d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_MASK		0x7
110d4a67d9dSGabor Juhos 
111d4a67d9dSGabor Juhos #define AR724X_PLL_REG_CPU_CONFIG	0x00
112d4a67d9dSGabor Juhos #define AR724X_PLL_REG_PCIE_CONFIG	0x18
113d4a67d9dSGabor Juhos 
114d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_SHIFT		0
115d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_MASK		0x3ff
116d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_SHIFT	10
117d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_MASK		0xf
118d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_SHIFT		19
119d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_MASK		0x1
120d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_SHIFT		22
121d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_MASK		0x3
122d4a67d9dSGabor Juhos 
123d4a67d9dSGabor Juhos #define AR913X_PLL_REG_CPU_CONFIG	0x00
124d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH_CONFIG	0x04
125d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH0_INT_CLOCK	0x14
126d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH1_INT_CLOCK	0x18
127d4a67d9dSGabor Juhos 
128d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_SHIFT		0
129d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_MASK		0x3ff
130d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_SHIFT		22
131d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_MASK		0x3
132d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_SHIFT		19
133d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_MASK		0x1
134d4a67d9dSGabor Juhos 
13504225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REG	0x00
13604225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_REG	0x08
13704225e1dSGabor Juhos 
13804225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT	10
13904225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_MASK		0x3f
14004225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT	16
14104225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK	0x1f
14204225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT	23
14304225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK	0x7
14404225e1dSGabor Juhos 
14504225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_BYPASS		BIT(2)
14604225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT	5
14704225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK	0x3
14804225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT	10
14904225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK	0x3
15004225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT	15
15104225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK	0x7
15204225e1dSGabor Juhos 
153d4a67d9dSGabor Juhos /*
1547e98aa46SGabor Juhos  * USB_CONFIG block
1557e98aa46SGabor Juhos  */
1567e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_FLADJ	0x00
1577e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_CONFIG	0x04
1587e98aa46SGabor Juhos 
1597e98aa46SGabor Juhos /*
160d4a67d9dSGabor Juhos  * RESET block
161d4a67d9dSGabor Juhos  */
162d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER			0x00
163d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER_RELOAD		0x04
164d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG_CTRL		0x08
165d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG			0x0c
166d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_STATUS	0x10
167d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_ENABLE	0x14
168d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_STATUS		0x18
169d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_ENABLE		0x1c
170d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_GLOBAL_INT_STATUS	0x20
171d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_RESET_MODULE		0x24
172d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC_CTRL		0x2c
173d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC0			0x30
174d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC1			0x34
175d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_REV_ID			0x90
176d4a67d9dSGabor Juhos 
177d4a67d9dSGabor Juhos #define AR913X_RESET_REG_GLOBAL_INT_STATUS	0x18
178d4a67d9dSGabor Juhos #define AR913X_RESET_REG_RESET_MODULE		0x1c
179d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERF_CTRL		0x20
180d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC0			0x24
181d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC1			0x28
182d4a67d9dSGabor Juhos 
183d4a67d9dSGabor Juhos #define AR724X_RESET_REG_RESET_MODULE		0x1c
184d4a67d9dSGabor Juhos 
1857ee15d8aSGabor Juhos #define AR933X_RESET_REG_RESET_MODULE		0x1c
18604225e1dSGabor Juhos #define AR933X_RESET_REG_BOOTSTRAP		0xac
18704225e1dSGabor Juhos 
188d2b4ac1eSGabor Juhos #define MISC_INT_ETHSW			BIT(12)
189d2b4ac1eSGabor Juhos #define MISC_INT_TIMER4			BIT(10)
190d2b4ac1eSGabor Juhos #define MISC_INT_TIMER3			BIT(9)
191d2b4ac1eSGabor Juhos #define MISC_INT_TIMER2			BIT(8)
192d4a67d9dSGabor Juhos #define MISC_INT_DMA			BIT(7)
193d4a67d9dSGabor Juhos #define MISC_INT_OHCI			BIT(6)
194d4a67d9dSGabor Juhos #define MISC_INT_PERFC			BIT(5)
195d4a67d9dSGabor Juhos #define MISC_INT_WDOG			BIT(4)
196d4a67d9dSGabor Juhos #define MISC_INT_UART			BIT(3)
197d4a67d9dSGabor Juhos #define MISC_INT_GPIO			BIT(2)
198d4a67d9dSGabor Juhos #define MISC_INT_ERROR			BIT(1)
199d4a67d9dSGabor Juhos #define MISC_INT_TIMER			BIT(0)
200d4a67d9dSGabor Juhos 
201d4a67d9dSGabor Juhos #define AR71XX_RESET_EXTERNAL		BIT(28)
202d4a67d9dSGabor Juhos #define AR71XX_RESET_FULL_CHIP		BIT(24)
203d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_NMI		BIT(21)
204d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_COLD		BIT(20)
205d4a67d9dSGabor Juhos #define AR71XX_RESET_DMA		BIT(19)
206d4a67d9dSGabor Juhos #define AR71XX_RESET_SLIC		BIT(18)
207d4a67d9dSGabor Juhos #define AR71XX_RESET_STEREO		BIT(17)
208d4a67d9dSGabor Juhos #define AR71XX_RESET_DDR		BIT(16)
209d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_MAC		BIT(13)
210d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_PHY		BIT(12)
211d4a67d9dSGabor Juhos #define AR71XX_RESET_USBSUS_OVERRIDE	BIT(10)
212d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_MAC		BIT(9)
213d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_PHY		BIT(8)
214d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_OHCI_DLL	BIT(6)
215d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_HOST		BIT(5)
216d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_PHY		BIT(4)
217d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_BUS		BIT(1)
218d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_CORE		BIT(0)
219d4a67d9dSGabor Juhos 
2207e98aa46SGabor Juhos #define AR7240_RESET_USB_HOST		BIT(5)
2217e98aa46SGabor Juhos #define AR7240_RESET_OHCI_DLL		BIT(3)
2227e98aa46SGabor Juhos 
223d4a67d9dSGabor Juhos #define AR724X_RESET_GE1_MDIO		BIT(23)
224d4a67d9dSGabor Juhos #define AR724X_RESET_GE0_MDIO		BIT(22)
225d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY_SERIAL	BIT(10)
226d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY		BIT(7)
227d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE		BIT(6)
2287e98aa46SGabor Juhos #define AR724X_RESET_USB_HOST		BIT(5)
2297e98aa46SGabor Juhos #define AR724X_RESET_USB_PHY		BIT(4)
2307e98aa46SGabor Juhos #define AR724X_RESET_USBSUS_OVERRIDE	BIT(3)
231d4a67d9dSGabor Juhos 
232d4a67d9dSGabor Juhos #define AR913X_RESET_AMBA2WMAC		BIT(22)
2337e98aa46SGabor Juhos #define AR913X_RESET_USBSUS_OVERRIDE	BIT(10)
2347e98aa46SGabor Juhos #define AR913X_RESET_USB_HOST		BIT(5)
2357e98aa46SGabor Juhos #define AR913X_RESET_USB_PHY		BIT(4)
236d4a67d9dSGabor Juhos 
237*34cfcd26SGabor Juhos #define AR933X_RESET_WMAC		BIT(11)
238c279b775SGabor Juhos #define AR933X_RESET_USB_HOST		BIT(5)
239c279b775SGabor Juhos #define AR933X_RESET_USB_PHY		BIT(4)
240c279b775SGabor Juhos #define AR933X_RESET_USBSUS_OVERRIDE	BIT(3)
241c279b775SGabor Juhos 
24204225e1dSGabor Juhos #define AR933X_BOOTSTRAP_REF_CLK_40	BIT(0)
24304225e1dSGabor Juhos 
244d4a67d9dSGabor Juhos #define REV_ID_MAJOR_MASK		0xfff0
245d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR71XX		0x00a0
246d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR913X		0x00b0
247d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7240		0x00c0
248d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7241		0x0100
249d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7242		0x1100
2506d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9330		0x0110
2516d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9331		0x1110
252d4a67d9dSGabor Juhos 
253d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_MASK	0x3
254d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7130	0x0
255d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7141	0x1
256d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7161	0x2
257d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_MASK	0x3
258d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_SHIFT	2
259d4a67d9dSGabor Juhos 
260d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_MASK	0x3
261d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9130	0x0
262d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9132	0x1
263d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_MASK	0x3
264d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_SHIFT	2
265d4a67d9dSGabor Juhos 
2666d1c8fdeSGabor Juhos #define AR933X_REV_ID_REVISION_MASK	0x3
2676d1c8fdeSGabor Juhos 
268d4a67d9dSGabor Juhos #define AR724X_REV_ID_REVISION_MASK	0x3
269d4a67d9dSGabor Juhos 
270d4a67d9dSGabor Juhos /*
271d4a67d9dSGabor Juhos  * SPI block
272d4a67d9dSGabor Juhos  */
273d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_FS	0x00	/* Function Select */
274d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_CTRL	0x04	/* SPI Control */
275d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_IOC	0x08	/* SPI I/O Control */
276d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_RDS	0x0c	/* Read Data Shift */
277d4a67d9dSGabor Juhos 
278d4a67d9dSGabor Juhos #define AR71XX_SPI_FS_GPIO	BIT(0)	/* Enable GPIO mode */
279d4a67d9dSGabor Juhos 
280d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_RD	BIT(6)	/* Remap Disable */
281d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_DIV_MASK 0x3f
282d4a67d9dSGabor Juhos 
283d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_DO	BIT(0)	/* Data Out pin */
284d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CLK	BIT(8)	/* CLK pin */
285d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS(n)	BIT(16 + (n))
286d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS0	AR71XX_SPI_IOC_CS(0)
287d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS1	AR71XX_SPI_IOC_CS(1)
288d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS2	AR71XX_SPI_IOC_CS(2)
289d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS_ALL	(AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
290d4a67d9dSGabor Juhos 				 AR71XX_SPI_IOC_CS2)
291d4a67d9dSGabor Juhos 
2926eae43c5SGabor Juhos /*
2936eae43c5SGabor Juhos  * GPIO block
2946eae43c5SGabor Juhos  */
2956eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OE		0x00
2966eae43c5SGabor Juhos #define AR71XX_GPIO_REG_IN		0x04
2976eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OUT		0x08
2986eae43c5SGabor Juhos #define AR71XX_GPIO_REG_SET		0x0c
2996eae43c5SGabor Juhos #define AR71XX_GPIO_REG_CLEAR		0x10
3006eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_MODE	0x14
3016eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_TYPE	0x18
3026eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_POLARITY	0x1c
3036eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_PENDING	0x20
3046eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_ENABLE	0x24
3056eae43c5SGabor Juhos #define AR71XX_GPIO_REG_FUNC		0x28
3066eae43c5SGabor Juhos 
3076eae43c5SGabor Juhos #define AR71XX_GPIO_COUNT		16
3086eae43c5SGabor Juhos #define AR724X_GPIO_COUNT		18
3096eae43c5SGabor Juhos #define AR913X_GPIO_COUNT		22
310fdfbcf47SGabor Juhos #define AR933X_GPIO_COUNT		30
3116eae43c5SGabor Juhos 
312d4a67d9dSGabor Juhos #endif /* __ASM_MACH_AR71XX_REGS_H */
313