xref: /linux/arch/mips/include/asm/mach-ath79/ar71xx_regs.h (revision 12401fc28d40aa5bf8bda6991a96b6d7a3dae3ac)
1d4a67d9dSGabor Juhos /*
2d4a67d9dSGabor Juhos  *  Atheros AR71XX/AR724X/AR913X SoC register definitions
3d4a67d9dSGabor Juhos  *
4703327ddSGabor Juhos  *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
5d4a67d9dSGabor Juhos  *  Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
6d4a67d9dSGabor Juhos  *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7d4a67d9dSGabor Juhos  *
8703327ddSGabor Juhos  *  Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
9d4a67d9dSGabor Juhos  *
10d4a67d9dSGabor Juhos  *  This program is free software; you can redistribute it and/or modify it
11d4a67d9dSGabor Juhos  *  under the terms of the GNU General Public License version 2 as published
12d4a67d9dSGabor Juhos  *  by the Free Software Foundation.
13d4a67d9dSGabor Juhos  */
14d4a67d9dSGabor Juhos 
15d4a67d9dSGabor Juhos #ifndef __ASM_MACH_AR71XX_REGS_H
16d4a67d9dSGabor Juhos #define __ASM_MACH_AR71XX_REGS_H
17d4a67d9dSGabor Juhos 
18d4a67d9dSGabor Juhos #include <linux/types.h>
19d4a67d9dSGabor Juhos #include <linux/init.h>
20d4a67d9dSGabor Juhos #include <linux/io.h>
21d4a67d9dSGabor Juhos #include <linux/bitops.h>
22d4a67d9dSGabor Juhos 
23d4a67d9dSGabor Juhos #define AR71XX_APB_BASE		0x18000000
247e98aa46SGabor Juhos #define AR71XX_EHCI_BASE	0x1b000000
257e98aa46SGabor Juhos #define AR71XX_EHCI_SIZE	0x1000
267e98aa46SGabor Juhos #define AR71XX_OHCI_BASE	0x1c000000
277e98aa46SGabor Juhos #define AR71XX_OHCI_SIZE	0x1000
2868a1d316SGabor Juhos #define AR71XX_SPI_BASE		0x1f000000
2968a1d316SGabor Juhos #define AR71XX_SPI_SIZE		0x01000000
30d4a67d9dSGabor Juhos 
31d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_BASE	(AR71XX_APB_BASE + 0x00000000)
32d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_SIZE	0x100
33d4a67d9dSGabor Juhos #define AR71XX_UART_BASE	(AR71XX_APB_BASE + 0x00020000)
34d4a67d9dSGabor Juhos #define AR71XX_UART_SIZE	0x100
357e98aa46SGabor Juhos #define AR71XX_USB_CTRL_BASE	(AR71XX_APB_BASE + 0x00030000)
367e98aa46SGabor Juhos #define AR71XX_USB_CTRL_SIZE	0x100
376eae43c5SGabor Juhos #define AR71XX_GPIO_BASE        (AR71XX_APB_BASE + 0x00040000)
386eae43c5SGabor Juhos #define AR71XX_GPIO_SIZE        0x100
39d4a67d9dSGabor Juhos #define AR71XX_PLL_BASE		(AR71XX_APB_BASE + 0x00050000)
40d4a67d9dSGabor Juhos #define AR71XX_PLL_SIZE		0x100
41d4a67d9dSGabor Juhos #define AR71XX_RESET_BASE	(AR71XX_APB_BASE + 0x00060000)
42d4a67d9dSGabor Juhos #define AR71XX_RESET_SIZE	0x100
43d4a67d9dSGabor Juhos 
44ad4ce92eSGabor Juhos #define AR71XX_PCI_MEM_BASE	0x10000000
45ad4ce92eSGabor Juhos #define AR71XX_PCI_MEM_SIZE	0x07000000
46ad4ce92eSGabor Juhos 
47ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN0_OFFS	0x10000000
48ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN1_OFFS	0x11000000
49ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN2_OFFS	0x12000000
50ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN3_OFFS	0x13000000
51ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN4_OFFS	0x14000000
52ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN5_OFFS	0x15000000
53ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN6_OFFS	0x16000000
54ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN7_OFFS	0x07000000
55ad4ce92eSGabor Juhos 
56ad4ce92eSGabor Juhos #define AR71XX_PCI_CFG_BASE	\
57ad4ce92eSGabor Juhos 	(AR71XX_PCI_MEM_BASE + AR71XX_PCI_WIN7_OFFS + 0x10000)
58ad4ce92eSGabor Juhos #define AR71XX_PCI_CFG_SIZE	0x100
59ad4ce92eSGabor Juhos 
607e98aa46SGabor Juhos #define AR7240_USB_CTRL_BASE	(AR71XX_APB_BASE + 0x00030000)
617e98aa46SGabor Juhos #define AR7240_USB_CTRL_SIZE	0x100
627e98aa46SGabor Juhos #define AR7240_OHCI_BASE	0x1b000000
637e98aa46SGabor Juhos #define AR7240_OHCI_SIZE	0x1000
647e98aa46SGabor Juhos 
65ad4ce92eSGabor Juhos #define AR724X_PCI_MEM_BASE	0x10000000
66ad4ce92eSGabor Juhos #define AR724X_PCI_MEM_SIZE	0x04000000
67ad4ce92eSGabor Juhos 
68ad4ce92eSGabor Juhos #define AR724X_PCI_CFG_BASE	0x14000000
69ad4ce92eSGabor Juhos #define AR724X_PCI_CFG_SIZE	0x1000
70*12401fc2SGabor Juhos #define AR724X_PCI_CRP_BASE	(AR71XX_APB_BASE + 0x000c0000)
71*12401fc2SGabor Juhos #define AR724X_PCI_CRP_SIZE	0x1000
72ad4ce92eSGabor Juhos #define AR724X_PCI_CTRL_BASE	(AR71XX_APB_BASE + 0x000f0000)
73ad4ce92eSGabor Juhos #define AR724X_PCI_CTRL_SIZE	0x100
74ad4ce92eSGabor Juhos 
757e98aa46SGabor Juhos #define AR724X_EHCI_BASE	0x1b000000
767e98aa46SGabor Juhos #define AR724X_EHCI_SIZE	0x1000
777e98aa46SGabor Juhos 
787e98aa46SGabor Juhos #define AR913X_EHCI_BASE	0x1b000000
797e98aa46SGabor Juhos #define AR913X_EHCI_SIZE	0x1000
80f5b35d0bSGabor Juhos #define AR913X_WMAC_BASE	(AR71XX_APB_BASE + 0x000C0000)
81f5b35d0bSGabor Juhos #define AR913X_WMAC_SIZE	0x30000
82f5b35d0bSGabor Juhos 
830bd3acdfSGabor Juhos #define AR933X_UART_BASE	(AR71XX_APB_BASE + 0x00020000)
840bd3acdfSGabor Juhos #define AR933X_UART_SIZE	0x14
8534cfcd26SGabor Juhos #define AR933X_WMAC_BASE	(AR71XX_APB_BASE + 0x00100000)
8634cfcd26SGabor Juhos #define AR933X_WMAC_SIZE	0x20000
87c279b775SGabor Juhos #define AR933X_EHCI_BASE	0x1b000000
88c279b775SGabor Juhos #define AR933X_EHCI_SIZE	0x1000
89c279b775SGabor Juhos 
90574d6e70SGabor Juhos #define AR934X_WMAC_BASE	(AR71XX_APB_BASE + 0x00100000)
91574d6e70SGabor Juhos #define AR934X_WMAC_SIZE	0x20000
9200ffed58SGabor Juhos #define AR934X_EHCI_BASE	0x1b000000
9300ffed58SGabor Juhos #define AR934X_EHCI_SIZE	0x200
9497541ccfSGabor Juhos #define AR934X_SRIF_BASE	(AR71XX_APB_BASE + 0x00116000)
9597541ccfSGabor Juhos #define AR934X_SRIF_SIZE	0x1000
96574d6e70SGabor Juhos 
97d4a67d9dSGabor Juhos /*
98d4a67d9dSGabor Juhos  * DDR_CTRL block
99d4a67d9dSGabor Juhos  */
100d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN0		0x7c
101d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN1		0x80
102d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN2		0x84
103d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN3		0x88
104d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN4		0x8c
105d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN5		0x90
106d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN6		0x94
107d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN7		0x98
108d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE0	0x9c
109d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE1	0xa0
110d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_USB	0xa4
111d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_PCI	0xa8
112d4a67d9dSGabor Juhos 
113d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE0	0x7c
114d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE1	0x80
115d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_USB	0x84
116d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_PCIE	0x88
117d4a67d9dSGabor Juhos 
118d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE0	0x7c
119d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE1	0x80
120d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_USB	0x84
121d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_WMAC	0x88
122d4a67d9dSGabor Juhos 
12354eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE0	0x7c
12454eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE1	0x80
12554eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_USB	0x84
12654eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_WMAC	0x88
12754eed4c7SGabor Juhos 
128fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_GE0	0x9c
129fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_GE1	0xa0
130fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_USB	0xa4
131fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_PCIE	0xa8
132fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_WMAC	0xac
133fce5cc6eSGabor Juhos 
134d4a67d9dSGabor Juhos /*
135d4a67d9dSGabor Juhos  * PLL block
136d4a67d9dSGabor Juhos  */
137d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_CPU_CONFIG	0x00
138d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_SEC_CONFIG	0x04
139d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH0_INT_CLOCK	0x10
140d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH1_INT_CLOCK	0x14
141d4a67d9dSGabor Juhos 
142d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_SHIFT		3
143d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_MASK		0x1f
144d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_SHIFT		16
145d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_MASK		0x3
146d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_SHIFT		18
147d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_MASK		0x3
148d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_SHIFT		20
149d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_MASK		0x7
150d4a67d9dSGabor Juhos 
151d4a67d9dSGabor Juhos #define AR724X_PLL_REG_CPU_CONFIG	0x00
152d4a67d9dSGabor Juhos #define AR724X_PLL_REG_PCIE_CONFIG	0x18
153d4a67d9dSGabor Juhos 
154d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_SHIFT		0
155d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_MASK		0x3ff
156d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_SHIFT	10
157d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_MASK		0xf
158d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_SHIFT		19
159d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_MASK		0x1
160d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_SHIFT		22
161d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_MASK		0x3
162d4a67d9dSGabor Juhos 
163d4a67d9dSGabor Juhos #define AR913X_PLL_REG_CPU_CONFIG	0x00
164d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH_CONFIG	0x04
165d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH0_INT_CLOCK	0x14
166d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH1_INT_CLOCK	0x18
167d4a67d9dSGabor Juhos 
168d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_SHIFT		0
169d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_MASK		0x3ff
170d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_SHIFT		22
171d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_MASK		0x3
172d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_SHIFT		19
173d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_MASK		0x1
174d4a67d9dSGabor Juhos 
17504225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REG	0x00
17604225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_REG	0x08
17704225e1dSGabor Juhos 
17804225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT	10
17904225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_MASK		0x3f
18004225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT	16
18104225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK	0x1f
18204225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT	23
18304225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK	0x7
18404225e1dSGabor Juhos 
18504225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_BYPASS		BIT(2)
18604225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT	5
18704225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK	0x3
18804225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT	10
18904225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK	0x3
19004225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT	15
19104225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK	0x7
19204225e1dSGabor Juhos 
1938889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_REG		0x00
1948889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_REG		0x04
1958889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_REG		0x08
1968889612bSGabor Juhos 
1978889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT	0
1988889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NFRAC_MASK	0x3f
1998889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NINT_SHIFT	6
2008889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NINT_MASK		0x3f
2018889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT	12
2028889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_REFDIV_MASK	0x1f
2038889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT	19
2048889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_OUTDIV_MASK	0x3
2058889612bSGabor Juhos 
2068889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT	0
2078889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NFRAC_MASK	0x3ff
2088889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NINT_SHIFT	10
2098889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NINT_MASK		0x3f
2108889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT	16
2118889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_REFDIV_MASK	0x1f
2128889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT	23
2138889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_OUTDIV_MASK	0x7
2148889612bSGabor Juhos 
2158889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS	BIT(2)
2168889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS	BIT(3)
2178889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS	BIT(4)
2188889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT	5
2198889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK	0x1f
2208889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT	10
2218889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK	0x1f
2228889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT	15
2238889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK	0x1f
2248889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL	BIT(20)
2258889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL	BIT(21)
2268889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL	BIT(24)
2278889612bSGabor Juhos 
228d4a67d9dSGabor Juhos /*
2297e98aa46SGabor Juhos  * USB_CONFIG block
2307e98aa46SGabor Juhos  */
2317e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_FLADJ	0x00
2327e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_CONFIG	0x04
2337e98aa46SGabor Juhos 
2347e98aa46SGabor Juhos /*
235d4a67d9dSGabor Juhos  * RESET block
236d4a67d9dSGabor Juhos  */
237d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER			0x00
238d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER_RELOAD		0x04
239d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG_CTRL		0x08
240d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG			0x0c
241d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_STATUS	0x10
242d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_ENABLE	0x14
243d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_STATUS		0x18
244d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_ENABLE		0x1c
245d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_GLOBAL_INT_STATUS	0x20
246d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_RESET_MODULE		0x24
247d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC_CTRL		0x2c
248d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC0			0x30
249d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC1			0x34
250d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_REV_ID			0x90
251d4a67d9dSGabor Juhos 
252d4a67d9dSGabor Juhos #define AR913X_RESET_REG_GLOBAL_INT_STATUS	0x18
253d4a67d9dSGabor Juhos #define AR913X_RESET_REG_RESET_MODULE		0x1c
254d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERF_CTRL		0x20
255d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC0			0x24
256d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC1			0x28
257d4a67d9dSGabor Juhos 
258d4a67d9dSGabor Juhos #define AR724X_RESET_REG_RESET_MODULE		0x1c
259d4a67d9dSGabor Juhos 
2607ee15d8aSGabor Juhos #define AR933X_RESET_REG_RESET_MODULE		0x1c
26104225e1dSGabor Juhos #define AR933X_RESET_REG_BOOTSTRAP		0xac
26204225e1dSGabor Juhos 
26342184768SGabor Juhos #define AR934X_RESET_REG_RESET_MODULE		0x1c
2648889612bSGabor Juhos #define AR934X_RESET_REG_BOOTSTRAP		0xb0
265fce5cc6eSGabor Juhos #define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS	0xac
2668889612bSGabor Juhos 
267d2b4ac1eSGabor Juhos #define MISC_INT_ETHSW			BIT(12)
268d2b4ac1eSGabor Juhos #define MISC_INT_TIMER4			BIT(10)
269d2b4ac1eSGabor Juhos #define MISC_INT_TIMER3			BIT(9)
270d2b4ac1eSGabor Juhos #define MISC_INT_TIMER2			BIT(8)
271d4a67d9dSGabor Juhos #define MISC_INT_DMA			BIT(7)
272d4a67d9dSGabor Juhos #define MISC_INT_OHCI			BIT(6)
273d4a67d9dSGabor Juhos #define MISC_INT_PERFC			BIT(5)
274d4a67d9dSGabor Juhos #define MISC_INT_WDOG			BIT(4)
275d4a67d9dSGabor Juhos #define MISC_INT_UART			BIT(3)
276d4a67d9dSGabor Juhos #define MISC_INT_GPIO			BIT(2)
277d4a67d9dSGabor Juhos #define MISC_INT_ERROR			BIT(1)
278d4a67d9dSGabor Juhos #define MISC_INT_TIMER			BIT(0)
279d4a67d9dSGabor Juhos 
280d4a67d9dSGabor Juhos #define AR71XX_RESET_EXTERNAL		BIT(28)
281d4a67d9dSGabor Juhos #define AR71XX_RESET_FULL_CHIP		BIT(24)
282d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_NMI		BIT(21)
283d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_COLD		BIT(20)
284d4a67d9dSGabor Juhos #define AR71XX_RESET_DMA		BIT(19)
285d4a67d9dSGabor Juhos #define AR71XX_RESET_SLIC		BIT(18)
286d4a67d9dSGabor Juhos #define AR71XX_RESET_STEREO		BIT(17)
287d4a67d9dSGabor Juhos #define AR71XX_RESET_DDR		BIT(16)
288d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_MAC		BIT(13)
289d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_PHY		BIT(12)
290d4a67d9dSGabor Juhos #define AR71XX_RESET_USBSUS_OVERRIDE	BIT(10)
291d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_MAC		BIT(9)
292d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_PHY		BIT(8)
293d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_OHCI_DLL	BIT(6)
294d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_HOST		BIT(5)
295d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_PHY		BIT(4)
296d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_BUS		BIT(1)
297d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_CORE		BIT(0)
298d4a67d9dSGabor Juhos 
2997e98aa46SGabor Juhos #define AR7240_RESET_USB_HOST		BIT(5)
3007e98aa46SGabor Juhos #define AR7240_RESET_OHCI_DLL		BIT(3)
3017e98aa46SGabor Juhos 
302d4a67d9dSGabor Juhos #define AR724X_RESET_GE1_MDIO		BIT(23)
303d4a67d9dSGabor Juhos #define AR724X_RESET_GE0_MDIO		BIT(22)
304d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY_SERIAL	BIT(10)
305d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY		BIT(7)
306d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE		BIT(6)
3077e98aa46SGabor Juhos #define AR724X_RESET_USB_HOST		BIT(5)
3087e98aa46SGabor Juhos #define AR724X_RESET_USB_PHY		BIT(4)
3097e98aa46SGabor Juhos #define AR724X_RESET_USBSUS_OVERRIDE	BIT(3)
310d4a67d9dSGabor Juhos 
311d4a67d9dSGabor Juhos #define AR913X_RESET_AMBA2WMAC		BIT(22)
3127e98aa46SGabor Juhos #define AR913X_RESET_USBSUS_OVERRIDE	BIT(10)
3137e98aa46SGabor Juhos #define AR913X_RESET_USB_HOST		BIT(5)
3147e98aa46SGabor Juhos #define AR913X_RESET_USB_PHY		BIT(4)
315d4a67d9dSGabor Juhos 
31634cfcd26SGabor Juhos #define AR933X_RESET_WMAC		BIT(11)
317c279b775SGabor Juhos #define AR933X_RESET_USB_HOST		BIT(5)
318c279b775SGabor Juhos #define AR933X_RESET_USB_PHY		BIT(4)
319c279b775SGabor Juhos #define AR933X_RESET_USBSUS_OVERRIDE	BIT(3)
320c279b775SGabor Juhos 
32100ffed58SGabor Juhos #define AR934X_RESET_USB_PHY_ANALOG	BIT(11)
32200ffed58SGabor Juhos #define AR934X_RESET_USB_HOST		BIT(5)
32300ffed58SGabor Juhos #define AR934X_RESET_USB_PHY		BIT(4)
32400ffed58SGabor Juhos #define AR934X_RESET_USBSUS_OVERRIDE	BIT(3)
32500ffed58SGabor Juhos 
32604225e1dSGabor Juhos #define AR933X_BOOTSTRAP_REF_CLK_40	BIT(0)
32704225e1dSGabor Juhos 
3288889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION8	BIT(23)
3298889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION7	BIT(22)
3308889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION6	BIT(21)
3318889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION5	BIT(20)
3328889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION4	BIT(19)
3338889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION3	BIT(18)
3348889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION2	BIT(17)
3358889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION1	BIT(16)
3368889612bSGabor Juhos #define AR934X_BOOTSTRAP_USB_MODE_DEVICE BIT(7)
3378889612bSGabor Juhos #define AR934X_BOOTSTRAP_PCIE_RC	BIT(6)
3388889612bSGabor Juhos #define AR934X_BOOTSTRAP_EJTAG_MODE	BIT(5)
3398889612bSGabor Juhos #define AR934X_BOOTSTRAP_REF_CLK_40	BIT(4)
3408889612bSGabor Juhos #define AR934X_BOOTSTRAP_BOOT_FROM_SPI	BIT(2)
3418889612bSGabor Juhos #define AR934X_BOOTSTRAP_SDRAM_DISABLED	BIT(1)
3428889612bSGabor Juhos #define AR934X_BOOTSTRAP_DDR1		BIT(0)
3438889612bSGabor Juhos 
344fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_MISC		BIT(0)
345fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_TX		BIT(1)
346fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_RXLP		BIT(2)
347fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_RXHP		BIT(3)
348fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC		BIT(4)
349fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC0		BIT(5)
350fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC1		BIT(6)
351fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC2		BIT(7)
352fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC3		BIT(8)
353fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_ALL \
354fce5cc6eSGabor Juhos 	(AR934X_PCIE_WMAC_INT_WMAC_MISC | AR934X_PCIE_WMAC_INT_WMAC_TX | \
355fce5cc6eSGabor Juhos 	 AR934X_PCIE_WMAC_INT_WMAC_RXLP | AR934X_PCIE_WMAC_INT_WMAC_RXHP)
356fce5cc6eSGabor Juhos 
357fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_ALL \
358fce5cc6eSGabor Juhos 	(AR934X_PCIE_WMAC_INT_PCIE_RC | AR934X_PCIE_WMAC_INT_PCIE_RC0 | \
359fce5cc6eSGabor Juhos 	 AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \
360fce5cc6eSGabor Juhos 	 AR934X_PCIE_WMAC_INT_PCIE_RC3)
361fce5cc6eSGabor Juhos 
362d4a67d9dSGabor Juhos #define REV_ID_MAJOR_MASK		0xfff0
363d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR71XX		0x00a0
364d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR913X		0x00b0
365d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7240		0x00c0
366d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7241		0x0100
367d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7242		0x1100
3686d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9330		0x0110
3696d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9331		0x1110
370703327ddSGabor Juhos #define REV_ID_MAJOR_AR9341		0x0120
371703327ddSGabor Juhos #define REV_ID_MAJOR_AR9342		0x1120
372703327ddSGabor Juhos #define REV_ID_MAJOR_AR9344		0x2120
373d4a67d9dSGabor Juhos 
374d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_MASK	0x3
375d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7130	0x0
376d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7141	0x1
377d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7161	0x2
378d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_MASK	0x3
379d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_SHIFT	2
380d4a67d9dSGabor Juhos 
381d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_MASK	0x3
382d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9130	0x0
383d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9132	0x1
384d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_MASK	0x3
385d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_SHIFT	2
386d4a67d9dSGabor Juhos 
3876d1c8fdeSGabor Juhos #define AR933X_REV_ID_REVISION_MASK	0x3
3886d1c8fdeSGabor Juhos 
389d4a67d9dSGabor Juhos #define AR724X_REV_ID_REVISION_MASK	0x3
390d4a67d9dSGabor Juhos 
391d8411466SGabor Juhos #define AR934X_REV_ID_REVISION_MASK     0xf
392d8411466SGabor Juhos 
393d4a67d9dSGabor Juhos /*
394d4a67d9dSGabor Juhos  * SPI block
395d4a67d9dSGabor Juhos  */
396d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_FS	0x00	/* Function Select */
397d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_CTRL	0x04	/* SPI Control */
398d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_IOC	0x08	/* SPI I/O Control */
399d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_RDS	0x0c	/* Read Data Shift */
400d4a67d9dSGabor Juhos 
401d4a67d9dSGabor Juhos #define AR71XX_SPI_FS_GPIO	BIT(0)	/* Enable GPIO mode */
402d4a67d9dSGabor Juhos 
403d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_RD	BIT(6)	/* Remap Disable */
404d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_DIV_MASK 0x3f
405d4a67d9dSGabor Juhos 
406d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_DO	BIT(0)	/* Data Out pin */
407d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CLK	BIT(8)	/* CLK pin */
408d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS(n)	BIT(16 + (n))
409d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS0	AR71XX_SPI_IOC_CS(0)
410d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS1	AR71XX_SPI_IOC_CS(1)
411d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS2	AR71XX_SPI_IOC_CS(2)
412d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS_ALL	(AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
413d4a67d9dSGabor Juhos 				 AR71XX_SPI_IOC_CS2)
414d4a67d9dSGabor Juhos 
4156eae43c5SGabor Juhos /*
4166eae43c5SGabor Juhos  * GPIO block
4176eae43c5SGabor Juhos  */
4186eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OE		0x00
4196eae43c5SGabor Juhos #define AR71XX_GPIO_REG_IN		0x04
4206eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OUT		0x08
4216eae43c5SGabor Juhos #define AR71XX_GPIO_REG_SET		0x0c
4226eae43c5SGabor Juhos #define AR71XX_GPIO_REG_CLEAR		0x10
4236eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_MODE	0x14
4246eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_TYPE	0x18
4256eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_POLARITY	0x1c
4266eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_PENDING	0x20
4276eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_ENABLE	0x24
4286eae43c5SGabor Juhos #define AR71XX_GPIO_REG_FUNC		0x28
4296eae43c5SGabor Juhos 
4308838becdSGabor Juhos #define AR934X_GPIO_REG_FUNC		0x6c
4318838becdSGabor Juhos 
4326eae43c5SGabor Juhos #define AR71XX_GPIO_COUNT		16
433b4da14abSGabor Juhos #define AR7240_GPIO_COUNT		18
434b4da14abSGabor Juhos #define AR7241_GPIO_COUNT		20
4356eae43c5SGabor Juhos #define AR913X_GPIO_COUNT		22
436fdfbcf47SGabor Juhos #define AR933X_GPIO_COUNT		30
4375b5b544eSGabor Juhos #define AR934X_GPIO_COUNT		23
4386eae43c5SGabor Juhos 
43997541ccfSGabor Juhos /*
44097541ccfSGabor Juhos  * SRIF block
44197541ccfSGabor Juhos  */
44297541ccfSGabor Juhos #define AR934X_SRIF_CPU_DPLL1_REG	0x1c0
44397541ccfSGabor Juhos #define AR934X_SRIF_CPU_DPLL2_REG	0x1c4
44497541ccfSGabor Juhos #define AR934X_SRIF_CPU_DPLL3_REG	0x1c8
44597541ccfSGabor Juhos 
44697541ccfSGabor Juhos #define AR934X_SRIF_DDR_DPLL1_REG	0x240
44797541ccfSGabor Juhos #define AR934X_SRIF_DDR_DPLL2_REG	0x244
44897541ccfSGabor Juhos #define AR934X_SRIF_DDR_DPLL3_REG	0x248
44997541ccfSGabor Juhos 
45097541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_REFDIV_SHIFT	27
45197541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_REFDIV_MASK	0x1f
45297541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_NINT_SHIFT	18
45397541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_NINT_MASK	0x1ff
45497541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_NFRAC_MASK	0x0003ffff
45597541ccfSGabor Juhos 
45697541ccfSGabor Juhos #define AR934X_SRIF_DPLL2_LOCAL_PLL	BIT(30)
45797541ccfSGabor Juhos #define AR934X_SRIF_DPLL2_OUTDIV_SHIFT	13
45897541ccfSGabor Juhos #define AR934X_SRIF_DPLL2_OUTDIV_MASK	0x7
45997541ccfSGabor Juhos 
460d4a67d9dSGabor Juhos #endif /* __ASM_MACH_AR71XX_REGS_H */
461