1d4a67d9dSGabor Juhos /* 2d4a67d9dSGabor Juhos * Atheros AR71XX/AR724X/AR913X SoC register definitions 3d4a67d9dSGabor Juhos * 4703327ddSGabor Juhos * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com> 5d4a67d9dSGabor Juhos * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org> 6d4a67d9dSGabor Juhos * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org> 7d4a67d9dSGabor Juhos * 8703327ddSGabor Juhos * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP 9d4a67d9dSGabor Juhos * 10d4a67d9dSGabor Juhos * This program is free software; you can redistribute it and/or modify it 11d4a67d9dSGabor Juhos * under the terms of the GNU General Public License version 2 as published 12d4a67d9dSGabor Juhos * by the Free Software Foundation. 13d4a67d9dSGabor Juhos */ 14d4a67d9dSGabor Juhos 15d4a67d9dSGabor Juhos #ifndef __ASM_MACH_AR71XX_REGS_H 16d4a67d9dSGabor Juhos #define __ASM_MACH_AR71XX_REGS_H 17d4a67d9dSGabor Juhos 18d4a67d9dSGabor Juhos #include <linux/types.h> 19d4a67d9dSGabor Juhos #include <linux/init.h> 20d4a67d9dSGabor Juhos #include <linux/io.h> 21d4a67d9dSGabor Juhos #include <linux/bitops.h> 22d4a67d9dSGabor Juhos 23d4a67d9dSGabor Juhos #define AR71XX_APB_BASE 0x18000000 247e98aa46SGabor Juhos #define AR71XX_EHCI_BASE 0x1b000000 257e98aa46SGabor Juhos #define AR71XX_EHCI_SIZE 0x1000 267e98aa46SGabor Juhos #define AR71XX_OHCI_BASE 0x1c000000 277e98aa46SGabor Juhos #define AR71XX_OHCI_SIZE 0x1000 2868a1d316SGabor Juhos #define AR71XX_SPI_BASE 0x1f000000 2968a1d316SGabor Juhos #define AR71XX_SPI_SIZE 0x01000000 30d4a67d9dSGabor Juhos 31d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000) 32d4a67d9dSGabor Juhos #define AR71XX_DDR_CTRL_SIZE 0x100 33d4a67d9dSGabor Juhos #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000) 34d4a67d9dSGabor Juhos #define AR71XX_UART_SIZE 0x100 357e98aa46SGabor Juhos #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000) 367e98aa46SGabor Juhos #define AR71XX_USB_CTRL_SIZE 0x100 376eae43c5SGabor Juhos #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000) 386eae43c5SGabor Juhos #define AR71XX_GPIO_SIZE 0x100 39d4a67d9dSGabor Juhos #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000) 40d4a67d9dSGabor Juhos #define AR71XX_PLL_SIZE 0x100 41d4a67d9dSGabor Juhos #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000) 42d4a67d9dSGabor Juhos #define AR71XX_RESET_SIZE 0x100 43d4a67d9dSGabor Juhos 44ad4ce92eSGabor Juhos #define AR71XX_PCI_MEM_BASE 0x10000000 45ad4ce92eSGabor Juhos #define AR71XX_PCI_MEM_SIZE 0x07000000 46ad4ce92eSGabor Juhos 47ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN0_OFFS 0x10000000 48ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN1_OFFS 0x11000000 49ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN2_OFFS 0x12000000 50ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN3_OFFS 0x13000000 51ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN4_OFFS 0x14000000 52ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN5_OFFS 0x15000000 53ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN6_OFFS 0x16000000 54ad4ce92eSGabor Juhos #define AR71XX_PCI_WIN7_OFFS 0x07000000 55ad4ce92eSGabor Juhos 56ad4ce92eSGabor Juhos #define AR71XX_PCI_CFG_BASE \ 57ad4ce92eSGabor Juhos (AR71XX_PCI_MEM_BASE + AR71XX_PCI_WIN7_OFFS + 0x10000) 58ad4ce92eSGabor Juhos #define AR71XX_PCI_CFG_SIZE 0x100 59ad4ce92eSGabor Juhos 607e98aa46SGabor Juhos #define AR7240_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000) 617e98aa46SGabor Juhos #define AR7240_USB_CTRL_SIZE 0x100 627e98aa46SGabor Juhos #define AR7240_OHCI_BASE 0x1b000000 637e98aa46SGabor Juhos #define AR7240_OHCI_SIZE 0x1000 647e98aa46SGabor Juhos 65ad4ce92eSGabor Juhos #define AR724X_PCI_MEM_BASE 0x10000000 66ad4ce92eSGabor Juhos #define AR724X_PCI_MEM_SIZE 0x04000000 67ad4ce92eSGabor Juhos 68ad4ce92eSGabor Juhos #define AR724X_PCI_CFG_BASE 0x14000000 69ad4ce92eSGabor Juhos #define AR724X_PCI_CFG_SIZE 0x1000 7012401fc2SGabor Juhos #define AR724X_PCI_CRP_BASE (AR71XX_APB_BASE + 0x000c0000) 7112401fc2SGabor Juhos #define AR724X_PCI_CRP_SIZE 0x1000 72ad4ce92eSGabor Juhos #define AR724X_PCI_CTRL_BASE (AR71XX_APB_BASE + 0x000f0000) 73ad4ce92eSGabor Juhos #define AR724X_PCI_CTRL_SIZE 0x100 74ad4ce92eSGabor Juhos 757e98aa46SGabor Juhos #define AR724X_EHCI_BASE 0x1b000000 767e98aa46SGabor Juhos #define AR724X_EHCI_SIZE 0x1000 777e98aa46SGabor Juhos 787e98aa46SGabor Juhos #define AR913X_EHCI_BASE 0x1b000000 797e98aa46SGabor Juhos #define AR913X_EHCI_SIZE 0x1000 80f5b35d0bSGabor Juhos #define AR913X_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000) 81f5b35d0bSGabor Juhos #define AR913X_WMAC_SIZE 0x30000 82f5b35d0bSGabor Juhos 830bd3acdfSGabor Juhos #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000) 840bd3acdfSGabor Juhos #define AR933X_UART_SIZE 0x14 8534cfcd26SGabor Juhos #define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000) 8634cfcd26SGabor Juhos #define AR933X_WMAC_SIZE 0x20000 87c279b775SGabor Juhos #define AR933X_EHCI_BASE 0x1b000000 88c279b775SGabor Juhos #define AR933X_EHCI_SIZE 0x1000 89c279b775SGabor Juhos 90574d6e70SGabor Juhos #define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000) 91574d6e70SGabor Juhos #define AR934X_WMAC_SIZE 0x20000 9200ffed58SGabor Juhos #define AR934X_EHCI_BASE 0x1b000000 9300ffed58SGabor Juhos #define AR934X_EHCI_SIZE 0x200 9497541ccfSGabor Juhos #define AR934X_SRIF_BASE (AR71XX_APB_BASE + 0x00116000) 9597541ccfSGabor Juhos #define AR934X_SRIF_SIZE 0x1000 96574d6e70SGabor Juhos 97*0a5f3b1cSGabor Juhos #define QCA955X_PCI_MEM_BASE0 0x10000000 98*0a5f3b1cSGabor Juhos #define QCA955X_PCI_MEM_BASE1 0x12000000 99*0a5f3b1cSGabor Juhos #define QCA955X_PCI_MEM_SIZE 0x02000000 100*0a5f3b1cSGabor Juhos #define QCA955X_PCI_CFG_BASE0 0x14000000 101*0a5f3b1cSGabor Juhos #define QCA955X_PCI_CFG_BASE1 0x16000000 102*0a5f3b1cSGabor Juhos #define QCA955X_PCI_CFG_SIZE 0x1000 103*0a5f3b1cSGabor Juhos #define QCA955X_PCI_CRP_BASE0 (AR71XX_APB_BASE + 0x000c0000) 104*0a5f3b1cSGabor Juhos #define QCA955X_PCI_CRP_BASE1 (AR71XX_APB_BASE + 0x00250000) 105*0a5f3b1cSGabor Juhos #define QCA955X_PCI_CRP_SIZE 0x1000 106*0a5f3b1cSGabor Juhos #define QCA955X_PCI_CTRL_BASE0 (AR71XX_APB_BASE + 0x000f0000) 107*0a5f3b1cSGabor Juhos #define QCA955X_PCI_CTRL_BASE1 (AR71XX_APB_BASE + 0x00280000) 108*0a5f3b1cSGabor Juhos #define QCA955X_PCI_CTRL_SIZE 0x100 109*0a5f3b1cSGabor Juhos 110e9c0d0aaSGabor Juhos #define QCA955X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000) 111e9c0d0aaSGabor Juhos #define QCA955X_WMAC_SIZE 0x20000 112e9c0d0aaSGabor Juhos 113d4a67d9dSGabor Juhos /* 114d4a67d9dSGabor Juhos * DDR_CTRL block 115d4a67d9dSGabor Juhos */ 116d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN0 0x7c 117d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN1 0x80 118d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN2 0x84 119d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN3 0x88 120d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN4 0x8c 121d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN5 0x90 122d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN6 0x94 123d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_PCI_WIN7 0x98 124d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE0 0x9c 125d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_GE1 0xa0 126d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_USB 0xa4 127d4a67d9dSGabor Juhos #define AR71XX_DDR_REG_FLUSH_PCI 0xa8 128d4a67d9dSGabor Juhos 129d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE0 0x7c 130d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_GE1 0x80 131d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_USB 0x84 132d4a67d9dSGabor Juhos #define AR724X_DDR_REG_FLUSH_PCIE 0x88 133d4a67d9dSGabor Juhos 134d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE0 0x7c 135d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_GE1 0x80 136d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_USB 0x84 137d4a67d9dSGabor Juhos #define AR913X_DDR_REG_FLUSH_WMAC 0x88 138d4a67d9dSGabor Juhos 13954eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE0 0x7c 14054eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_GE1 0x80 14154eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_USB 0x84 14254eed4c7SGabor Juhos #define AR933X_DDR_REG_FLUSH_WMAC 0x88 14354eed4c7SGabor Juhos 144fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_GE0 0x9c 145fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_GE1 0xa0 146fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_USB 0xa4 147fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_PCIE 0xa8 148fce5cc6eSGabor Juhos #define AR934X_DDR_REG_FLUSH_WMAC 0xac 149fce5cc6eSGabor Juhos 150d4a67d9dSGabor Juhos /* 151d4a67d9dSGabor Juhos * PLL block 152d4a67d9dSGabor Juhos */ 153d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_CPU_CONFIG 0x00 154d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_SEC_CONFIG 0x04 155d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10 156d4a67d9dSGabor Juhos #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14 157d4a67d9dSGabor Juhos 158d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_SHIFT 3 159d4a67d9dSGabor Juhos #define AR71XX_PLL_DIV_MASK 0x1f 160d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_SHIFT 16 161d4a67d9dSGabor Juhos #define AR71XX_CPU_DIV_MASK 0x3 162d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_SHIFT 18 163d4a67d9dSGabor Juhos #define AR71XX_DDR_DIV_MASK 0x3 164d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_SHIFT 20 165d4a67d9dSGabor Juhos #define AR71XX_AHB_DIV_MASK 0x7 166d4a67d9dSGabor Juhos 167d4a67d9dSGabor Juhos #define AR724X_PLL_REG_CPU_CONFIG 0x00 168d4a67d9dSGabor Juhos #define AR724X_PLL_REG_PCIE_CONFIG 0x18 169d4a67d9dSGabor Juhos 170d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_SHIFT 0 171d4a67d9dSGabor Juhos #define AR724X_PLL_DIV_MASK 0x3ff 172d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_SHIFT 10 173d4a67d9dSGabor Juhos #define AR724X_PLL_REF_DIV_MASK 0xf 174d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_SHIFT 19 175d4a67d9dSGabor Juhos #define AR724X_AHB_DIV_MASK 0x1 176d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_SHIFT 22 177d4a67d9dSGabor Juhos #define AR724X_DDR_DIV_MASK 0x3 178d4a67d9dSGabor Juhos 179d4a67d9dSGabor Juhos #define AR913X_PLL_REG_CPU_CONFIG 0x00 180d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH_CONFIG 0x04 181d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14 182d4a67d9dSGabor Juhos #define AR913X_PLL_REG_ETH1_INT_CLOCK 0x18 183d4a67d9dSGabor Juhos 184d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_SHIFT 0 185d4a67d9dSGabor Juhos #define AR913X_PLL_DIV_MASK 0x3ff 186d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_SHIFT 22 187d4a67d9dSGabor Juhos #define AR913X_DDR_DIV_MASK 0x3 188d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_SHIFT 19 189d4a67d9dSGabor Juhos #define AR913X_AHB_DIV_MASK 0x1 190d4a67d9dSGabor Juhos 19104225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REG 0x00 19204225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_REG 0x08 19304225e1dSGabor Juhos 19404225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT 10 19504225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_NINT_MASK 0x3f 19604225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT 16 19704225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f 19804225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT 23 19904225e1dSGabor Juhos #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7 20004225e1dSGabor Juhos 20104225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_BYPASS BIT(2) 20204225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT 5 20304225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK 0x3 20404225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT 10 20504225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK 0x3 20604225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT 15 20704225e1dSGabor Juhos #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK 0x7 20804225e1dSGabor Juhos 2098889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_REG 0x00 2108889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_REG 0x04 2118889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_REG 0x08 2128889612bSGabor Juhos 2138889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT 0 2148889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f 2158889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NINT_SHIFT 6 2168889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_NINT_MASK 0x3f 2178889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT 12 2188889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f 2198889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19 2208889612bSGabor Juhos #define AR934X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3 2218889612bSGabor Juhos 2228889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT 0 2238889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff 2248889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NINT_SHIFT 10 2258889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_NINT_MASK 0x3f 2268889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT 16 2278889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f 2288889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23 2298889612bSGabor Juhos #define AR934X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7 2308889612bSGabor Juhos 2318889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS BIT(2) 2328889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS BIT(3) 2338889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS BIT(4) 2348889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT 5 2358889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK 0x1f 2368889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT 10 2378889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK 0x1f 2388889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT 15 2398889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK 0x1f 2408889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20) 2418889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21) 2428889612bSGabor Juhos #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24) 2438889612bSGabor Juhos 24441583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_REG 0x00 24541583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_REG 0x04 24641583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_REG 0x08 24741583c05SGabor Juhos 24841583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT 0 24941583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f 25041583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_NINT_SHIFT 6 25141583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_NINT_MASK 0x3f 25241583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT 12 25341583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f 25441583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19 25541583c05SGabor Juhos #define QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3 25641583c05SGabor Juhos 25741583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT 0 25841583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff 25941583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_NINT_SHIFT 10 26041583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_NINT_MASK 0x3f 26141583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT 16 26241583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f 26341583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23 26441583c05SGabor Juhos #define QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7 26541583c05SGabor Juhos 26641583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS BIT(2) 26741583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS BIT(3) 26841583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS BIT(4) 26941583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT 5 27041583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK 0x1f 27141583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT 10 27241583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK 0x1f 27341583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT 15 27441583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK 0x1f 27541583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20) 27641583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21) 27741583c05SGabor Juhos #define QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24) 27841583c05SGabor Juhos 279d4a67d9dSGabor Juhos /* 2807e98aa46SGabor Juhos * USB_CONFIG block 2817e98aa46SGabor Juhos */ 2827e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_FLADJ 0x00 2837e98aa46SGabor Juhos #define AR71XX_USB_CTRL_REG_CONFIG 0x04 2847e98aa46SGabor Juhos 2857e98aa46SGabor Juhos /* 286d4a67d9dSGabor Juhos * RESET block 287d4a67d9dSGabor Juhos */ 288d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER 0x00 289d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_TIMER_RELOAD 0x04 290d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG_CTRL 0x08 291d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_WDOG 0x0c 292d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10 293d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14 294d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18 295d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c 296d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20 297d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_RESET_MODULE 0x24 298d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC_CTRL 0x2c 299d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC0 0x30 300d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_PERFC1 0x34 301d4a67d9dSGabor Juhos #define AR71XX_RESET_REG_REV_ID 0x90 302d4a67d9dSGabor Juhos 303d4a67d9dSGabor Juhos #define AR913X_RESET_REG_GLOBAL_INT_STATUS 0x18 304d4a67d9dSGabor Juhos #define AR913X_RESET_REG_RESET_MODULE 0x1c 305d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERF_CTRL 0x20 306d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC0 0x24 307d4a67d9dSGabor Juhos #define AR913X_RESET_REG_PERFC1 0x28 308d4a67d9dSGabor Juhos 309d4a67d9dSGabor Juhos #define AR724X_RESET_REG_RESET_MODULE 0x1c 310d4a67d9dSGabor Juhos 3117ee15d8aSGabor Juhos #define AR933X_RESET_REG_RESET_MODULE 0x1c 31204225e1dSGabor Juhos #define AR933X_RESET_REG_BOOTSTRAP 0xac 31304225e1dSGabor Juhos 31442184768SGabor Juhos #define AR934X_RESET_REG_RESET_MODULE 0x1c 3158889612bSGabor Juhos #define AR934X_RESET_REG_BOOTSTRAP 0xb0 316fce5cc6eSGabor Juhos #define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS 0xac 3178889612bSGabor Juhos 3187d4c2af9SGabor Juhos #define QCA955X_RESET_REG_RESET_MODULE 0x1c 31941583c05SGabor Juhos #define QCA955X_RESET_REG_BOOTSTRAP 0xb0 32053330332SGabor Juhos #define QCA955X_RESET_REG_EXT_INT_STATUS 0xac 32141583c05SGabor Juhos 322d2b4ac1eSGabor Juhos #define MISC_INT_ETHSW BIT(12) 323d2b4ac1eSGabor Juhos #define MISC_INT_TIMER4 BIT(10) 324d2b4ac1eSGabor Juhos #define MISC_INT_TIMER3 BIT(9) 325d2b4ac1eSGabor Juhos #define MISC_INT_TIMER2 BIT(8) 326d4a67d9dSGabor Juhos #define MISC_INT_DMA BIT(7) 327d4a67d9dSGabor Juhos #define MISC_INT_OHCI BIT(6) 328d4a67d9dSGabor Juhos #define MISC_INT_PERFC BIT(5) 329d4a67d9dSGabor Juhos #define MISC_INT_WDOG BIT(4) 330d4a67d9dSGabor Juhos #define MISC_INT_UART BIT(3) 331d4a67d9dSGabor Juhos #define MISC_INT_GPIO BIT(2) 332d4a67d9dSGabor Juhos #define MISC_INT_ERROR BIT(1) 333d4a67d9dSGabor Juhos #define MISC_INT_TIMER BIT(0) 334d4a67d9dSGabor Juhos 335d4a67d9dSGabor Juhos #define AR71XX_RESET_EXTERNAL BIT(28) 336d4a67d9dSGabor Juhos #define AR71XX_RESET_FULL_CHIP BIT(24) 337d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_NMI BIT(21) 338d4a67d9dSGabor Juhos #define AR71XX_RESET_CPU_COLD BIT(20) 339d4a67d9dSGabor Juhos #define AR71XX_RESET_DMA BIT(19) 340d4a67d9dSGabor Juhos #define AR71XX_RESET_SLIC BIT(18) 341d4a67d9dSGabor Juhos #define AR71XX_RESET_STEREO BIT(17) 342d4a67d9dSGabor Juhos #define AR71XX_RESET_DDR BIT(16) 343d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_MAC BIT(13) 344d4a67d9dSGabor Juhos #define AR71XX_RESET_GE1_PHY BIT(12) 345d4a67d9dSGabor Juhos #define AR71XX_RESET_USBSUS_OVERRIDE BIT(10) 346d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_MAC BIT(9) 347d4a67d9dSGabor Juhos #define AR71XX_RESET_GE0_PHY BIT(8) 348d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_OHCI_DLL BIT(6) 349d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_HOST BIT(5) 350d4a67d9dSGabor Juhos #define AR71XX_RESET_USB_PHY BIT(4) 351d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_BUS BIT(1) 352d4a67d9dSGabor Juhos #define AR71XX_RESET_PCI_CORE BIT(0) 353d4a67d9dSGabor Juhos 3547e98aa46SGabor Juhos #define AR7240_RESET_USB_HOST BIT(5) 3557e98aa46SGabor Juhos #define AR7240_RESET_OHCI_DLL BIT(3) 3567e98aa46SGabor Juhos 357d4a67d9dSGabor Juhos #define AR724X_RESET_GE1_MDIO BIT(23) 358d4a67d9dSGabor Juhos #define AR724X_RESET_GE0_MDIO BIT(22) 359d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10) 360d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE_PHY BIT(7) 361d4a67d9dSGabor Juhos #define AR724X_RESET_PCIE BIT(6) 3627e98aa46SGabor Juhos #define AR724X_RESET_USB_HOST BIT(5) 3637e98aa46SGabor Juhos #define AR724X_RESET_USB_PHY BIT(4) 3647e98aa46SGabor Juhos #define AR724X_RESET_USBSUS_OVERRIDE BIT(3) 365d4a67d9dSGabor Juhos 366d4a67d9dSGabor Juhos #define AR913X_RESET_AMBA2WMAC BIT(22) 3677e98aa46SGabor Juhos #define AR913X_RESET_USBSUS_OVERRIDE BIT(10) 3687e98aa46SGabor Juhos #define AR913X_RESET_USB_HOST BIT(5) 3697e98aa46SGabor Juhos #define AR913X_RESET_USB_PHY BIT(4) 370d4a67d9dSGabor Juhos 37134cfcd26SGabor Juhos #define AR933X_RESET_WMAC BIT(11) 372c279b775SGabor Juhos #define AR933X_RESET_USB_HOST BIT(5) 373c279b775SGabor Juhos #define AR933X_RESET_USB_PHY BIT(4) 374c279b775SGabor Juhos #define AR933X_RESET_USBSUS_OVERRIDE BIT(3) 375c279b775SGabor Juhos 37600ffed58SGabor Juhos #define AR934X_RESET_USB_PHY_ANALOG BIT(11) 37700ffed58SGabor Juhos #define AR934X_RESET_USB_HOST BIT(5) 37800ffed58SGabor Juhos #define AR934X_RESET_USB_PHY BIT(4) 37900ffed58SGabor Juhos #define AR934X_RESET_USBSUS_OVERRIDE BIT(3) 38000ffed58SGabor Juhos 38104225e1dSGabor Juhos #define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0) 38204225e1dSGabor Juhos 3838889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23) 3848889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION7 BIT(22) 3858889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION6 BIT(21) 3868889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION5 BIT(20) 3878889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION4 BIT(19) 3888889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION3 BIT(18) 3898889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION2 BIT(17) 3908889612bSGabor Juhos #define AR934X_BOOTSTRAP_SW_OPTION1 BIT(16) 3918889612bSGabor Juhos #define AR934X_BOOTSTRAP_USB_MODE_DEVICE BIT(7) 3928889612bSGabor Juhos #define AR934X_BOOTSTRAP_PCIE_RC BIT(6) 3938889612bSGabor Juhos #define AR934X_BOOTSTRAP_EJTAG_MODE BIT(5) 3948889612bSGabor Juhos #define AR934X_BOOTSTRAP_REF_CLK_40 BIT(4) 3958889612bSGabor Juhos #define AR934X_BOOTSTRAP_BOOT_FROM_SPI BIT(2) 3968889612bSGabor Juhos #define AR934X_BOOTSTRAP_SDRAM_DISABLED BIT(1) 3978889612bSGabor Juhos #define AR934X_BOOTSTRAP_DDR1 BIT(0) 3988889612bSGabor Juhos 39941583c05SGabor Juhos #define QCA955X_BOOTSTRAP_REF_CLK_40 BIT(4) 40041583c05SGabor Juhos 401fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_MISC BIT(0) 402fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_TX BIT(1) 403fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_RXLP BIT(2) 404fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_RXHP BIT(3) 405fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC BIT(4) 406fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC0 BIT(5) 407fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC1 BIT(6) 408fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC2 BIT(7) 409fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_RC3 BIT(8) 410fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_WMAC_ALL \ 411fce5cc6eSGabor Juhos (AR934X_PCIE_WMAC_INT_WMAC_MISC | AR934X_PCIE_WMAC_INT_WMAC_TX | \ 412fce5cc6eSGabor Juhos AR934X_PCIE_WMAC_INT_WMAC_RXLP | AR934X_PCIE_WMAC_INT_WMAC_RXHP) 413fce5cc6eSGabor Juhos 414fce5cc6eSGabor Juhos #define AR934X_PCIE_WMAC_INT_PCIE_ALL \ 415fce5cc6eSGabor Juhos (AR934X_PCIE_WMAC_INT_PCIE_RC | AR934X_PCIE_WMAC_INT_PCIE_RC0 | \ 416fce5cc6eSGabor Juhos AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \ 417fce5cc6eSGabor Juhos AR934X_PCIE_WMAC_INT_PCIE_RC3) 418fce5cc6eSGabor Juhos 41953330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_MISC BIT(0) 42053330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_TX BIT(1) 42153330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_RXLP BIT(2) 42253330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_RXHP BIT(3) 42353330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1 BIT(4) 42453330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_INT0 BIT(5) 42553330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_INT1 BIT(6) 42653330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_INT2 BIT(7) 42753330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_INT3 BIT(8) 42853330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2 BIT(12) 42953330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_INT0 BIT(13) 43053330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_INT1 BIT(14) 43153330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_INT2 BIT(15) 43253330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_INT3 BIT(16) 43353330332SGabor Juhos #define QCA955X_EXT_INT_USB1 BIT(24) 43453330332SGabor Juhos #define QCA955X_EXT_INT_USB2 BIT(28) 43553330332SGabor Juhos 43653330332SGabor Juhos #define QCA955X_EXT_INT_WMAC_ALL \ 43753330332SGabor Juhos (QCA955X_EXT_INT_WMAC_MISC | QCA955X_EXT_INT_WMAC_TX | \ 43853330332SGabor Juhos QCA955X_EXT_INT_WMAC_RXLP | QCA955X_EXT_INT_WMAC_RXHP) 43953330332SGabor Juhos 44053330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC1_ALL \ 44153330332SGabor Juhos (QCA955X_EXT_INT_PCIE_RC1 | QCA955X_EXT_INT_PCIE_RC1_INT0 | \ 44253330332SGabor Juhos QCA955X_EXT_INT_PCIE_RC1_INT1 | QCA955X_EXT_INT_PCIE_RC1_INT2 | \ 44353330332SGabor Juhos QCA955X_EXT_INT_PCIE_RC1_INT3) 44453330332SGabor Juhos 44553330332SGabor Juhos #define QCA955X_EXT_INT_PCIE_RC2_ALL \ 44653330332SGabor Juhos (QCA955X_EXT_INT_PCIE_RC2 | QCA955X_EXT_INT_PCIE_RC2_INT0 | \ 44753330332SGabor Juhos QCA955X_EXT_INT_PCIE_RC2_INT1 | QCA955X_EXT_INT_PCIE_RC2_INT2 | \ 44853330332SGabor Juhos QCA955X_EXT_INT_PCIE_RC2_INT3) 44953330332SGabor Juhos 450d4a67d9dSGabor Juhos #define REV_ID_MAJOR_MASK 0xfff0 451d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR71XX 0x00a0 452d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR913X 0x00b0 453d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7240 0x00c0 454d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7241 0x0100 455d4a67d9dSGabor Juhos #define REV_ID_MAJOR_AR7242 0x1100 4566d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9330 0x0110 4576d1c8fdeSGabor Juhos #define REV_ID_MAJOR_AR9331 0x1110 458703327ddSGabor Juhos #define REV_ID_MAJOR_AR9341 0x0120 459703327ddSGabor Juhos #define REV_ID_MAJOR_AR9342 0x1120 460703327ddSGabor Juhos #define REV_ID_MAJOR_AR9344 0x2120 46190898779SGabor Juhos #define REV_ID_MAJOR_QCA9556 0x0130 46290898779SGabor Juhos #define REV_ID_MAJOR_QCA9558 0x1130 463d4a67d9dSGabor Juhos 464d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_MASK 0x3 465d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7130 0x0 466d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7141 0x1 467d4a67d9dSGabor Juhos #define AR71XX_REV_ID_MINOR_AR7161 0x2 468d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_MASK 0x3 469d4a67d9dSGabor Juhos #define AR71XX_REV_ID_REVISION_SHIFT 2 470d4a67d9dSGabor Juhos 471d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_MASK 0x3 472d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9130 0x0 473d4a67d9dSGabor Juhos #define AR913X_REV_ID_MINOR_AR9132 0x1 474d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_MASK 0x3 475d4a67d9dSGabor Juhos #define AR913X_REV_ID_REVISION_SHIFT 2 476d4a67d9dSGabor Juhos 4776d1c8fdeSGabor Juhos #define AR933X_REV_ID_REVISION_MASK 0x3 4786d1c8fdeSGabor Juhos 479d4a67d9dSGabor Juhos #define AR724X_REV_ID_REVISION_MASK 0x3 480d4a67d9dSGabor Juhos 481d8411466SGabor Juhos #define AR934X_REV_ID_REVISION_MASK 0xf 482d8411466SGabor Juhos 4832e6c91e3SGabor Juhos #define QCA955X_REV_ID_REVISION_MASK 0xf 4842e6c91e3SGabor Juhos 485d4a67d9dSGabor Juhos /* 486d4a67d9dSGabor Juhos * SPI block 487d4a67d9dSGabor Juhos */ 488d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_FS 0x00 /* Function Select */ 489d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */ 490d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */ 491d4a67d9dSGabor Juhos #define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */ 492d4a67d9dSGabor Juhos 493d4a67d9dSGabor Juhos #define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */ 494d4a67d9dSGabor Juhos 495d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_RD BIT(6) /* Remap Disable */ 496d4a67d9dSGabor Juhos #define AR71XX_SPI_CTRL_DIV_MASK 0x3f 497d4a67d9dSGabor Juhos 498d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */ 499d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */ 500d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS(n) BIT(16 + (n)) 501d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS0 AR71XX_SPI_IOC_CS(0) 502d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS1 AR71XX_SPI_IOC_CS(1) 503d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS2 AR71XX_SPI_IOC_CS(2) 504d4a67d9dSGabor Juhos #define AR71XX_SPI_IOC_CS_ALL (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \ 505d4a67d9dSGabor Juhos AR71XX_SPI_IOC_CS2) 506d4a67d9dSGabor Juhos 5076eae43c5SGabor Juhos /* 5086eae43c5SGabor Juhos * GPIO block 5096eae43c5SGabor Juhos */ 5106eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OE 0x00 5116eae43c5SGabor Juhos #define AR71XX_GPIO_REG_IN 0x04 5126eae43c5SGabor Juhos #define AR71XX_GPIO_REG_OUT 0x08 5136eae43c5SGabor Juhos #define AR71XX_GPIO_REG_SET 0x0c 5146eae43c5SGabor Juhos #define AR71XX_GPIO_REG_CLEAR 0x10 5156eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_MODE 0x14 5166eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_TYPE 0x18 5176eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_POLARITY 0x1c 5186eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_PENDING 0x20 5196eae43c5SGabor Juhos #define AR71XX_GPIO_REG_INT_ENABLE 0x24 5206eae43c5SGabor Juhos #define AR71XX_GPIO_REG_FUNC 0x28 5216eae43c5SGabor Juhos 5228838becdSGabor Juhos #define AR934X_GPIO_REG_FUNC 0x6c 5238838becdSGabor Juhos 5246eae43c5SGabor Juhos #define AR71XX_GPIO_COUNT 16 525b4da14abSGabor Juhos #define AR7240_GPIO_COUNT 18 526b4da14abSGabor Juhos #define AR7241_GPIO_COUNT 20 5276eae43c5SGabor Juhos #define AR913X_GPIO_COUNT 22 528fdfbcf47SGabor Juhos #define AR933X_GPIO_COUNT 30 5295b5b544eSGabor Juhos #define AR934X_GPIO_COUNT 23 530f818ca3eSGabor Juhos #define QCA955X_GPIO_COUNT 24 5316eae43c5SGabor Juhos 53297541ccfSGabor Juhos /* 53397541ccfSGabor Juhos * SRIF block 53497541ccfSGabor Juhos */ 53597541ccfSGabor Juhos #define AR934X_SRIF_CPU_DPLL1_REG 0x1c0 53697541ccfSGabor Juhos #define AR934X_SRIF_CPU_DPLL2_REG 0x1c4 53797541ccfSGabor Juhos #define AR934X_SRIF_CPU_DPLL3_REG 0x1c8 53897541ccfSGabor Juhos 53997541ccfSGabor Juhos #define AR934X_SRIF_DDR_DPLL1_REG 0x240 54097541ccfSGabor Juhos #define AR934X_SRIF_DDR_DPLL2_REG 0x244 54197541ccfSGabor Juhos #define AR934X_SRIF_DDR_DPLL3_REG 0x248 54297541ccfSGabor Juhos 54397541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_REFDIV_SHIFT 27 54497541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_REFDIV_MASK 0x1f 54597541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_NINT_SHIFT 18 54697541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_NINT_MASK 0x1ff 54797541ccfSGabor Juhos #define AR934X_SRIF_DPLL1_NFRAC_MASK 0x0003ffff 54897541ccfSGabor Juhos 54997541ccfSGabor Juhos #define AR934X_SRIF_DPLL2_LOCAL_PLL BIT(30) 55097541ccfSGabor Juhos #define AR934X_SRIF_DPLL2_OUTDIV_SHIFT 13 55197541ccfSGabor Juhos #define AR934X_SRIF_DPLL2_OUTDIV_MASK 0x7 55297541ccfSGabor Juhos 553d4a67d9dSGabor Juhos #endif /* __ASM_MACH_AR71XX_REGS_H */ 554