xref: /linux/arch/mips/include/asm/jazzdma.h (revision d538d94f0ca86cfedc892cc427169219acb3c2f7)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * Helpfile for jazzdma.c -- Mips Jazz R4030 DMA controller support
4  */
5 #ifndef _ASM_JAZZDMA_H
6 #define _ASM_JAZZDMA_H
7 
8 /*
9  * Prototypes and macros
10  */
11 extern unsigned long vdma_alloc(unsigned long paddr, unsigned long size);
12 extern int vdma_free(unsigned long laddr);
13 extern int vdma_remap(unsigned long laddr, unsigned long paddr,
14 		      unsigned long size);
15 extern unsigned long vdma_phys2log(unsigned long paddr);
16 extern unsigned long vdma_log2phys(unsigned long laddr);
17 extern void vdma_stats(void);		/* for debugging only */
18 
19 extern void vdma_enable(int channel);
20 extern void vdma_disable(int channel);
21 extern void vdma_set_mode(int channel, int mode);
22 extern void vdma_set_addr(int channel, long addr);
23 extern void vdma_set_count(int channel, int count);
24 extern int vdma_get_residue(int channel);
25 extern int vdma_get_enable(int channel);
26 
27 /*
28  * some definitions used by the driver functions
29  */
30 #define VDMA_PAGESIZE		4096
31 #define VDMA_PGTBL_ENTRIES	4096
32 #define VDMA_PGTBL_SIZE		(sizeof(VDMA_PGTBL_ENTRY) * VDMA_PGTBL_ENTRIES)
33 #define VDMA_PAGE_EMPTY		0xff000000
34 
35 /*
36  * Macros to get page no. and offset of a given address
37  * Note that VDMA_PAGE() works for physical addresses only
38  */
39 #define VDMA_PAGE(a)		((unsigned int)(a) >> 12)
40 #define VDMA_OFFSET(a)		((unsigned int)(a) & (VDMA_PAGESIZE-1))
41 
42 /*
43  * VDMA pagetable entry description
44  */
45 typedef volatile struct VDMA_PGTBL_ENTRY {
46 	unsigned int frame;		/* physical frame no. */
47 	unsigned int owner;		/* owner of this entry (0=free) */
48 } VDMA_PGTBL_ENTRY;
49 
50 
51 /*
52  * DMA channel control registers
53  * in the R4030 MCT_ADR chip
54  */
55 #define JAZZ_R4030_CHNL_MODE	0xE0000100	/* 8 DMA Channel Mode Registers, */
56 						/* 0xE0000100,120,140... */
57 #define JAZZ_R4030_CHNL_ENABLE	0xE0000108	/* 8 DMA Channel Enable Regs, */
58 						/* 0xE0000108,128,148... */
59 #define JAZZ_R4030_CHNL_COUNT	0xE0000110	/* 8 DMA Channel Byte Cnt Regs, */
60 						/* 0xE0000110,130,150... */
61 #define JAZZ_R4030_CHNL_ADDR	0xE0000118	/* 8 DMA Channel Address Regs, */
62 						/* 0xE0000118,138,158... */
63 
64 /* channel enable register bits */
65 
66 #define R4030_CHNL_ENABLE	 (1<<0)
67 #define R4030_CHNL_WRITE	 (1<<1)
68 #define R4030_TC_INTR		 (1<<8)
69 #define R4030_MEM_INTR		 (1<<9)
70 #define R4030_ADDR_INTR		 (1<<10)
71 
72 /*
73  * Channel mode register bits
74  */
75 #define R4030_MODE_ATIME_40	 (0) /* device access time on remote bus */
76 #define R4030_MODE_ATIME_80	 (1)
77 #define R4030_MODE_ATIME_120	 (2)
78 #define R4030_MODE_ATIME_160	 (3)
79 #define R4030_MODE_ATIME_200	 (4)
80 #define R4030_MODE_ATIME_240	 (5)
81 #define R4030_MODE_ATIME_280	 (6)
82 #define R4030_MODE_ATIME_320	 (7)
83 #define R4030_MODE_WIDTH_8	 (1<<3) /* device data bus width */
84 #define R4030_MODE_WIDTH_16	 (2<<3)
85 #define R4030_MODE_WIDTH_32	 (3<<3)
86 #define R4030_MODE_INTR_EN	 (1<<5)
87 #define R4030_MODE_BURST	 (1<<6) /* Rev. 2 only */
88 #define R4030_MODE_FAST_ACK	 (1<<7) /* Rev. 2 only */
89 
90 #endif /* _ASM_JAZZDMA_H */
91