xref: /linux/arch/mips/cavium-octeon/octeon-irq.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
15b3b1688SDavid Daney /*
25b3b1688SDavid Daney  * This file is subject to the terms and conditions of the GNU General Public
35b3b1688SDavid Daney  * License.  See the file "COPYING" in the main directory of this archive
45b3b1688SDavid Daney  * for more details.
55b3b1688SDavid Daney  *
62253e0b9SDavid Daney  * Copyright (C) 2004-2016 Cavium, Inc.
75b3b1688SDavid Daney  */
80c326387SDavid Daney 
964b139f9SDavid Daney #include <linux/of_address.h>
105b3b1688SDavid Daney #include <linux/interrupt.h>
11a0c16582SDavid Daney #include <linux/irqdomain.h>
120c326387SDavid Daney #include <linux/bitops.h>
1364b139f9SDavid Daney #include <linux/of_irq.h>
140c326387SDavid Daney #include <linux/percpu.h>
15a0c16582SDavid Daney #include <linux/slab.h>
160c326387SDavid Daney #include <linux/irq.h>
17631330f5SRalf Baechle #include <linux/smp.h>
18a0c16582SDavid Daney #include <linux/of.h>
195b3b1688SDavid Daney 
205b3b1688SDavid Daney #include <asm/octeon/octeon.h>
2188fd8589SDavid Daney #include <asm/octeon/cvmx-ciu2-defs.h>
22ce210d35SDavid Daney #include <asm/octeon/cvmx-ciu3-defs.h>
235b3b1688SDavid Daney 
240c326387SDavid Daney static DEFINE_PER_CPU(unsigned long, octeon_irq_ciu0_en_mirror);
250c326387SDavid Daney static DEFINE_PER_CPU(unsigned long, octeon_irq_ciu1_en_mirror);
261a7e68f2SDavid Daney static DEFINE_PER_CPU(raw_spinlock_t, octeon_irq_ciu_spinlock);
27ce210d35SDavid Daney static DEFINE_PER_CPU(unsigned int, octeon_irq_ciu3_idt_ip2);
28ce210d35SDavid Daney 
29ce210d35SDavid Daney static DEFINE_PER_CPU(unsigned int, octeon_irq_ciu3_idt_ip3);
30ce210d35SDavid Daney static DEFINE_PER_CPU(struct octeon_ciu3_info *, octeon_ciu3_info);
31ce210d35SDavid Daney #define CIU3_MBOX_PER_CORE 10
32ce210d35SDavid Daney 
33ce210d35SDavid Daney /*
34ce210d35SDavid Daney  * The 8 most significant bits of the intsn identify the interrupt major block.
35ce210d35SDavid Daney  * Each major block might use its own interrupt domain. Thus 256 domains are
36ce210d35SDavid Daney  * needed.
37ce210d35SDavid Daney  */
38ce210d35SDavid Daney #define MAX_CIU3_DOMAINS		256
39ce210d35SDavid Daney 
40ce210d35SDavid Daney typedef irq_hw_number_t (*octeon_ciu3_intsn2hw_t)(struct irq_domain *, unsigned int);
41ce210d35SDavid Daney 
42ce210d35SDavid Daney /* Information for each ciu3 in the system */
43ce210d35SDavid Daney struct octeon_ciu3_info {
44ce210d35SDavid Daney 	u64			ciu3_addr;
45ce210d35SDavid Daney 	int			node;
46ce210d35SDavid Daney 	struct irq_domain	*domain[MAX_CIU3_DOMAINS];
47ce210d35SDavid Daney 	octeon_ciu3_intsn2hw_t	intsn2hw[MAX_CIU3_DOMAINS];
48ce210d35SDavid Daney };
49ce210d35SDavid Daney 
50ce210d35SDavid Daney /* Each ciu3 in the system uses its own data (one ciu3 per node) */
51ce210d35SDavid Daney static struct octeon_ciu3_info	*octeon_ciu3_info_per_node[4];
520c326387SDavid Daney 
5364b139f9SDavid Daney struct octeon_irq_ciu_domain_data {
5464b139f9SDavid Daney 	int num_sum;  /* number of sum registers (2 or 3). */
5564b139f9SDavid Daney };
5664b139f9SDavid Daney 
57ce210d35SDavid Daney /* Register offsets from ciu3_addr */
58ce210d35SDavid Daney #define CIU3_CONST		0x220
59ce210d35SDavid Daney #define CIU3_IDT_CTL(_idt)	((_idt) * 8 + 0x110000)
60ce210d35SDavid Daney #define CIU3_IDT_PP(_idt, _idx)	((_idt) * 32 + (_idx) * 8 + 0x120000)
61ce210d35SDavid Daney #define CIU3_IDT_IO(_idt)	((_idt) * 8 + 0x130000)
62ce210d35SDavid Daney #define CIU3_DEST_PP_INT(_pp_ip) ((_pp_ip) * 8 + 0x200000)
63ce210d35SDavid Daney #define CIU3_DEST_IO_INT(_io)	((_io) * 8 + 0x210000)
64ce210d35SDavid Daney #define CIU3_ISC_CTL(_intsn)	((_intsn) * 8 + 0x80000000)
65ce210d35SDavid Daney #define CIU3_ISC_W1C(_intsn)	((_intsn) * 8 + 0x90000000)
66ce210d35SDavid Daney #define CIU3_ISC_W1S(_intsn)	((_intsn) * 8 + 0xa0000000)
67ce210d35SDavid Daney 
682253e0b9SDavid Daney static __read_mostly int octeon_irq_ciu_to_irq[8][64];
690c326387SDavid Daney 
7064b139f9SDavid Daney struct octeon_ciu_chip_data {
7164b139f9SDavid Daney 	union {
7264b139f9SDavid Daney 		struct {		/* only used for ciu3 */
7364b139f9SDavid Daney 			u64 ciu3_addr;
7464b139f9SDavid Daney 			unsigned int intsn;
7564b139f9SDavid Daney 		};
7664b139f9SDavid Daney 		struct {		/* only used for ciu/ciu2 */
7764b139f9SDavid Daney 			u8 line;
7864b139f9SDavid Daney 			u8 bit;
7964b139f9SDavid Daney 		};
8064b139f9SDavid Daney 	};
81ce210d35SDavid Daney 	int gpio_line;
8264b139f9SDavid Daney 	int current_cpu;	/* Next CPU expected to take this irq */
83ce210d35SDavid Daney 	int ciu_node; /* NUMA node number of the CIU */
840c326387SDavid Daney };
850c326387SDavid Daney 
860c326387SDavid Daney struct octeon_core_chip_data {
870c326387SDavid Daney 	struct mutex core_irq_mutex;
880c326387SDavid Daney 	bool current_en;
890c326387SDavid Daney 	bool desired_en;
900c326387SDavid Daney 	u8 bit;
910c326387SDavid Daney };
920c326387SDavid Daney 
930c326387SDavid Daney #define MIPS_CORE_IRQ_LINES 8
940c326387SDavid Daney 
950c326387SDavid Daney static struct octeon_core_chip_data octeon_irq_core_chip_data[MIPS_CORE_IRQ_LINES];
960c326387SDavid Daney 
octeon_irq_set_ciu_mapping(int irq,int line,int bit,int gpio_line,struct irq_chip * chip,irq_flow_handler_t handler)9764b139f9SDavid Daney static int octeon_irq_set_ciu_mapping(int irq, int line, int bit, int gpio_line,
980c326387SDavid Daney 				      struct irq_chip *chip,
990c326387SDavid Daney 				      irq_flow_handler_t handler)
1000c326387SDavid Daney {
10164b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
10264b139f9SDavid Daney 
10364b139f9SDavid Daney 	cd = kzalloc(sizeof(*cd), GFP_KERNEL);
10464b139f9SDavid Daney 	if (!cd)
10564b139f9SDavid Daney 		return -ENOMEM;
1060c326387SDavid Daney 
1070c326387SDavid Daney 	irq_set_chip_and_handler(irq, chip, handler);
1080c326387SDavid Daney 
10964b139f9SDavid Daney 	cd->line = line;
11064b139f9SDavid Daney 	cd->bit = bit;
11164b139f9SDavid Daney 	cd->gpio_line = gpio_line;
1120c326387SDavid Daney 
11364b139f9SDavid Daney 	irq_set_chip_data(irq, cd);
1140c326387SDavid Daney 	octeon_irq_ciu_to_irq[line][bit] = irq;
11564b139f9SDavid Daney 	return 0;
1160c326387SDavid Daney }
1170c326387SDavid Daney 
octeon_irq_free_cd(struct irq_domain * d,unsigned int irq)11864b139f9SDavid Daney static void octeon_irq_free_cd(struct irq_domain *d, unsigned int irq)
11964b139f9SDavid Daney {
12064b139f9SDavid Daney 	struct irq_data *data = irq_get_irq_data(irq);
12164b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd = irq_data_get_irq_chip_data(data);
12264b139f9SDavid Daney 
12364b139f9SDavid Daney 	irq_set_chip_data(irq, NULL);
12464b139f9SDavid Daney 	kfree(cd);
12564b139f9SDavid Daney }
12664b139f9SDavid Daney 
octeon_irq_force_ciu_mapping(struct irq_domain * domain,int irq,int line,int bit)12764b139f9SDavid Daney static int octeon_irq_force_ciu_mapping(struct irq_domain *domain,
12887161ccdSDavid Daney 					int irq, int line, int bit)
12987161ccdSDavid Daney {
130ba912afbSAlexander Sverdlin 	struct device_node *of_node;
131ba912afbSAlexander Sverdlin 	int ret;
132ba912afbSAlexander Sverdlin 
133ba912afbSAlexander Sverdlin 	of_node = irq_domain_get_of_node(domain);
134ba912afbSAlexander Sverdlin 	if (!of_node)
135ba912afbSAlexander Sverdlin 		return -EINVAL;
136ba912afbSAlexander Sverdlin 	ret = irq_alloc_desc_at(irq, of_node_to_nid(of_node));
137ba912afbSAlexander Sverdlin 	if (ret < 0)
138ba912afbSAlexander Sverdlin 		return ret;
139ba912afbSAlexander Sverdlin 
14064b139f9SDavid Daney 	return irq_domain_associate(domain, irq, line << 6 | bit);
14187161ccdSDavid Daney }
14287161ccdSDavid Daney 
octeon_coreid_for_cpu(int cpu)143cd847b78SDavid Daney static int octeon_coreid_for_cpu(int cpu)
144cd847b78SDavid Daney {
145cd847b78SDavid Daney #ifdef CONFIG_SMP
146cd847b78SDavid Daney 	return cpu_logical_map(cpu);
147cd847b78SDavid Daney #else
148cd847b78SDavid Daney 	return cvmx_get_core_num();
149cd847b78SDavid Daney #endif
150cd847b78SDavid Daney }
151cd847b78SDavid Daney 
octeon_cpu_for_coreid(int coreid)1520c326387SDavid Daney static int octeon_cpu_for_coreid(int coreid)
1535b3b1688SDavid Daney {
1540c326387SDavid Daney #ifdef CONFIG_SMP
1550c326387SDavid Daney 	return cpu_number_map(coreid);
1560c326387SDavid Daney #else
1570c326387SDavid Daney 	return smp_processor_id();
1580c326387SDavid Daney #endif
1590c326387SDavid Daney }
1600c326387SDavid Daney 
octeon_irq_core_ack(struct irq_data * data)1610c326387SDavid Daney static void octeon_irq_core_ack(struct irq_data *data)
1620c326387SDavid Daney {
1630c326387SDavid Daney 	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
1640c326387SDavid Daney 	unsigned int bit = cd->bit;
1650c326387SDavid Daney 
1665b3b1688SDavid Daney 	/*
1675b3b1688SDavid Daney 	 * We don't need to disable IRQs to make these atomic since
1685b3b1688SDavid Daney 	 * they are already disabled earlier in the low level
1695b3b1688SDavid Daney 	 * interrupt code.
1705b3b1688SDavid Daney 	 */
1715b3b1688SDavid Daney 	clear_c0_status(0x100 << bit);
1725b3b1688SDavid Daney 	/* The two user interrupts must be cleared manually. */
1735b3b1688SDavid Daney 	if (bit < 2)
1745b3b1688SDavid Daney 		clear_c0_cause(0x100 << bit);
1755b3b1688SDavid Daney }
1765b3b1688SDavid Daney 
octeon_irq_core_eoi(struct irq_data * data)1770c326387SDavid Daney static void octeon_irq_core_eoi(struct irq_data *data)
1785b3b1688SDavid Daney {
1790c326387SDavid Daney 	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
1800c326387SDavid Daney 
1815b3b1688SDavid Daney 	/*
1825b3b1688SDavid Daney 	 * We don't need to disable IRQs to make these atomic since
1835b3b1688SDavid Daney 	 * they are already disabled earlier in the low level
1845b3b1688SDavid Daney 	 * interrupt code.
1855b3b1688SDavid Daney 	 */
1860c326387SDavid Daney 	set_c0_status(0x100 << cd->bit);
1875b3b1688SDavid Daney }
1885b3b1688SDavid Daney 
octeon_irq_core_set_enable_local(void * arg)1890c326387SDavid Daney static void octeon_irq_core_set_enable_local(void *arg)
1905b3b1688SDavid Daney {
1910c326387SDavid Daney 	struct irq_data *data = arg;
1920c326387SDavid Daney 	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
1930c326387SDavid Daney 	unsigned int mask = 0x100 << cd->bit;
1945b3b1688SDavid Daney 
1955b3b1688SDavid Daney 	/*
1960c326387SDavid Daney 	 * Interrupts are already disabled, so these are atomic.
1975b3b1688SDavid Daney 	 */
1980c326387SDavid Daney 	if (cd->desired_en)
1990c326387SDavid Daney 		set_c0_status(mask);
2000c326387SDavid Daney 	else
2010c326387SDavid Daney 		clear_c0_status(mask);
2020c326387SDavid Daney 
2035b3b1688SDavid Daney }
2045b3b1688SDavid Daney 
octeon_irq_core_disable(struct irq_data * data)2050c326387SDavid Daney static void octeon_irq_core_disable(struct irq_data *data)
2065b3b1688SDavid Daney {
2070c326387SDavid Daney 	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
2080c326387SDavid Daney 	cd->desired_en = false;
2095b3b1688SDavid Daney }
2105b3b1688SDavid Daney 
octeon_irq_core_enable(struct irq_data * data)2110c326387SDavid Daney static void octeon_irq_core_enable(struct irq_data *data)
2125b3b1688SDavid Daney {
2130c326387SDavid Daney 	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
2140c326387SDavid Daney 	cd->desired_en = true;
2150c326387SDavid Daney }
2160c326387SDavid Daney 
octeon_irq_core_bus_lock(struct irq_data * data)2170c326387SDavid Daney static void octeon_irq_core_bus_lock(struct irq_data *data)
2180c326387SDavid Daney {
2190c326387SDavid Daney 	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
2200c326387SDavid Daney 
2210c326387SDavid Daney 	mutex_lock(&cd->core_irq_mutex);
2220c326387SDavid Daney }
2230c326387SDavid Daney 
octeon_irq_core_bus_sync_unlock(struct irq_data * data)2240c326387SDavid Daney static void octeon_irq_core_bus_sync_unlock(struct irq_data *data)
2250c326387SDavid Daney {
2260c326387SDavid Daney 	struct octeon_core_chip_data *cd = irq_data_get_irq_chip_data(data);
2270c326387SDavid Daney 
2280c326387SDavid Daney 	if (cd->desired_en != cd->current_en) {
2290c326387SDavid Daney 		on_each_cpu(octeon_irq_core_set_enable_local, data, 1);
2300c326387SDavid Daney 
2310c326387SDavid Daney 		cd->current_en = cd->desired_en;
2320c326387SDavid Daney 	}
2330c326387SDavid Daney 
2340c326387SDavid Daney 	mutex_unlock(&cd->core_irq_mutex);
2350c326387SDavid Daney }
2360c326387SDavid Daney 
2375b3b1688SDavid Daney static struct irq_chip octeon_irq_chip_core = {
2385b3b1688SDavid Daney 	.name = "Core",
2390c326387SDavid Daney 	.irq_enable = octeon_irq_core_enable,
2400c326387SDavid Daney 	.irq_disable = octeon_irq_core_disable,
2410c326387SDavid Daney 	.irq_ack = octeon_irq_core_ack,
2420c326387SDavid Daney 	.irq_eoi = octeon_irq_core_eoi,
2430c326387SDavid Daney 	.irq_bus_lock = octeon_irq_core_bus_lock,
2440c326387SDavid Daney 	.irq_bus_sync_unlock = octeon_irq_core_bus_sync_unlock,
2450c326387SDavid Daney 
2465b7cd6fdSThomas Gleixner 	.irq_cpu_online = octeon_irq_core_eoi,
2475b7cd6fdSThomas Gleixner 	.irq_cpu_offline = octeon_irq_core_ack,
2485b7cd6fdSThomas Gleixner 	.flags = IRQCHIP_ONOFFLINE_ENABLED,
2495b3b1688SDavid Daney };
2505b3b1688SDavid Daney 
octeon_irq_init_core(void)2510c326387SDavid Daney static void __init octeon_irq_init_core(void)
2520c326387SDavid Daney {
2530c326387SDavid Daney 	int i;
2540c326387SDavid Daney 	int irq;
2550c326387SDavid Daney 	struct octeon_core_chip_data *cd;
2565b3b1688SDavid Daney 
2570c326387SDavid Daney 	for (i = 0; i < MIPS_CORE_IRQ_LINES; i++) {
2580c326387SDavid Daney 		cd = &octeon_irq_core_chip_data[i];
2590c326387SDavid Daney 		cd->current_en = false;
2600c326387SDavid Daney 		cd->desired_en = false;
2610c326387SDavid Daney 		cd->bit = i;
2620c326387SDavid Daney 		mutex_init(&cd->core_irq_mutex);
2630c326387SDavid Daney 
2640c326387SDavid Daney 		irq = OCTEON_IRQ_SW0 + i;
2650c326387SDavid Daney 		irq_set_chip_data(irq, cd);
2660c326387SDavid Daney 		irq_set_chip_and_handler(irq, &octeon_irq_chip_core,
2670c326387SDavid Daney 					 handle_percpu_irq);
2680c326387SDavid Daney 	}
2695b3b1688SDavid Daney }
2705b3b1688SDavid Daney 
next_cpu_for_irq(struct irq_data * data)2710c326387SDavid Daney static int next_cpu_for_irq(struct irq_data *data)
2725aae1fd4SDavid Daney {
2735aae1fd4SDavid Daney 
2745aae1fd4SDavid Daney #ifdef CONFIG_SMP
2750c326387SDavid Daney 	int cpu;
2764d0b8298SSamuel Holland 	const struct cpumask *mask = irq_data_get_affinity_mask(data);
2775c159422SJiang Liu 	int weight = cpumask_weight(mask);
27864b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd = irq_data_get_irq_chip_data(data);
2795aae1fd4SDavid Daney 
2805aae1fd4SDavid Daney 	if (weight > 1) {
28164b139f9SDavid Daney 		cpu = cd->current_cpu;
2825aae1fd4SDavid Daney 		for (;;) {
2835c159422SJiang Liu 			cpu = cpumask_next(cpu, mask);
2845aae1fd4SDavid Daney 			if (cpu >= nr_cpu_ids) {
2855aae1fd4SDavid Daney 				cpu = -1;
2865aae1fd4SDavid Daney 				continue;
2875aae1fd4SDavid Daney 			} else if (cpumask_test_cpu(cpu, cpu_online_mask)) {
2885aae1fd4SDavid Daney 				break;
2895aae1fd4SDavid Daney 			}
2905aae1fd4SDavid Daney 		}
2915aae1fd4SDavid Daney 	} else if (weight == 1) {
2925c159422SJiang Liu 		cpu = cpumask_first(mask);
2935aae1fd4SDavid Daney 	} else {
2940c326387SDavid Daney 		cpu = smp_processor_id();
2955aae1fd4SDavid Daney 	}
29664b139f9SDavid Daney 	cd->current_cpu = cpu;
2970c326387SDavid Daney 	return cpu;
2985aae1fd4SDavid Daney #else
2990c326387SDavid Daney 	return smp_processor_id();
3005aae1fd4SDavid Daney #endif
3015aae1fd4SDavid Daney }
3025aae1fd4SDavid Daney 
octeon_irq_ciu_enable(struct irq_data * data)3030c326387SDavid Daney static void octeon_irq_ciu_enable(struct irq_data *data)
3045b3b1688SDavid Daney {
3050c326387SDavid Daney 	int cpu = next_cpu_for_irq(data);
3060c326387SDavid Daney 	int coreid = octeon_coreid_for_cpu(cpu);
3070c326387SDavid Daney 	unsigned long *pen;
3085aae1fd4SDavid Daney 	unsigned long flags;
30964b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
3101a7e68f2SDavid Daney 	raw_spinlock_t *lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
3115aae1fd4SDavid Daney 
31264b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
3130c326387SDavid Daney 
3141a7e68f2SDavid Daney 	raw_spin_lock_irqsave(lock, flags);
31564b139f9SDavid Daney 	if (cd->line == 0) {
3160c326387SDavid Daney 		pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
31764b139f9SDavid Daney 		__set_bit(cd->bit, pen);
3181a7e68f2SDavid Daney 		/*
3191a7e68f2SDavid Daney 		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
3201a7e68f2SDavid Daney 		 * enabling the irq.
3211a7e68f2SDavid Daney 		 */
3221a7e68f2SDavid Daney 		wmb();
3230c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
3240c326387SDavid Daney 	} else {
3250c326387SDavid Daney 		pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
32664b139f9SDavid Daney 		__set_bit(cd->bit, pen);
3271a7e68f2SDavid Daney 		/*
3281a7e68f2SDavid Daney 		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
3291a7e68f2SDavid Daney 		 * enabling the irq.
3301a7e68f2SDavid Daney 		 */
3311a7e68f2SDavid Daney 		wmb();
3320c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
3330c326387SDavid Daney 	}
3341a7e68f2SDavid Daney 	raw_spin_unlock_irqrestore(lock, flags);
3355aae1fd4SDavid Daney }
3365aae1fd4SDavid Daney 
octeon_irq_ciu_enable_local(struct irq_data * data)3370c326387SDavid Daney static void octeon_irq_ciu_enable_local(struct irq_data *data)
3385aae1fd4SDavid Daney {
3390c326387SDavid Daney 	unsigned long *pen;
3405b3b1688SDavid Daney 	unsigned long flags;
34164b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
34235898716SChristoph Lameter 	raw_spinlock_t *lock = this_cpu_ptr(&octeon_irq_ciu_spinlock);
3435b3b1688SDavid Daney 
34464b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
3450c326387SDavid Daney 
3461a7e68f2SDavid Daney 	raw_spin_lock_irqsave(lock, flags);
34764b139f9SDavid Daney 	if (cd->line == 0) {
34835898716SChristoph Lameter 		pen = this_cpu_ptr(&octeon_irq_ciu0_en_mirror);
34964b139f9SDavid Daney 		__set_bit(cd->bit, pen);
3501a7e68f2SDavid Daney 		/*
3511a7e68f2SDavid Daney 		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
3521a7e68f2SDavid Daney 		 * enabling the irq.
3531a7e68f2SDavid Daney 		 */
3541a7e68f2SDavid Daney 		wmb();
3550c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN0(cvmx_get_core_num() * 2), *pen);
3560c326387SDavid Daney 	} else {
35735898716SChristoph Lameter 		pen = this_cpu_ptr(&octeon_irq_ciu1_en_mirror);
35864b139f9SDavid Daney 		__set_bit(cd->bit, pen);
3591a7e68f2SDavid Daney 		/*
3601a7e68f2SDavid Daney 		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
3611a7e68f2SDavid Daney 		 * enabling the irq.
3621a7e68f2SDavid Daney 		 */
3631a7e68f2SDavid Daney 		wmb();
3640c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN1(cvmx_get_core_num() * 2 + 1), *pen);
3650c326387SDavid Daney 	}
3661a7e68f2SDavid Daney 	raw_spin_unlock_irqrestore(lock, flags);
3675b3b1688SDavid Daney }
3685b3b1688SDavid Daney 
octeon_irq_ciu_disable_local(struct irq_data * data)3690c326387SDavid Daney static void octeon_irq_ciu_disable_local(struct irq_data *data)
3705b3b1688SDavid Daney {
3710c326387SDavid Daney 	unsigned long *pen;
3725b3b1688SDavid Daney 	unsigned long flags;
37364b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
37435898716SChristoph Lameter 	raw_spinlock_t *lock = this_cpu_ptr(&octeon_irq_ciu_spinlock);
3750c326387SDavid Daney 
37664b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
3770c326387SDavid Daney 
3781a7e68f2SDavid Daney 	raw_spin_lock_irqsave(lock, flags);
37964b139f9SDavid Daney 	if (cd->line == 0) {
38035898716SChristoph Lameter 		pen = this_cpu_ptr(&octeon_irq_ciu0_en_mirror);
38164b139f9SDavid Daney 		__clear_bit(cd->bit, pen);
3821a7e68f2SDavid Daney 		/*
3831a7e68f2SDavid Daney 		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
3841a7e68f2SDavid Daney 		 * enabling the irq.
3851a7e68f2SDavid Daney 		 */
3861a7e68f2SDavid Daney 		wmb();
3870c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN0(cvmx_get_core_num() * 2), *pen);
3880c326387SDavid Daney 	} else {
38935898716SChristoph Lameter 		pen = this_cpu_ptr(&octeon_irq_ciu1_en_mirror);
39064b139f9SDavid Daney 		__clear_bit(cd->bit, pen);
3911a7e68f2SDavid Daney 		/*
3921a7e68f2SDavid Daney 		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
3931a7e68f2SDavid Daney 		 * enabling the irq.
3941a7e68f2SDavid Daney 		 */
3951a7e68f2SDavid Daney 		wmb();
3960c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN1(cvmx_get_core_num() * 2 + 1), *pen);
3970c326387SDavid Daney 	}
3981a7e68f2SDavid Daney 	raw_spin_unlock_irqrestore(lock, flags);
3990c326387SDavid Daney }
4000c326387SDavid Daney 
octeon_irq_ciu_disable_all(struct irq_data * data)4010c326387SDavid Daney static void octeon_irq_ciu_disable_all(struct irq_data *data)
4020c326387SDavid Daney {
4030c326387SDavid Daney 	unsigned long flags;
4040c326387SDavid Daney 	unsigned long *pen;
4055b3b1688SDavid Daney 	int cpu;
40664b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
4071a7e68f2SDavid Daney 	raw_spinlock_t *lock;
4080c326387SDavid Daney 
40964b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
4100c326387SDavid Daney 
4115b3b1688SDavid Daney 	for_each_online_cpu(cpu) {
412cd847b78SDavid Daney 		int coreid = octeon_coreid_for_cpu(cpu);
4131a7e68f2SDavid Daney 		lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
41464b139f9SDavid Daney 		if (cd->line == 0)
4150c326387SDavid Daney 			pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
4161a7e68f2SDavid Daney 		else
4170c326387SDavid Daney 			pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
4181a7e68f2SDavid Daney 
4191a7e68f2SDavid Daney 		raw_spin_lock_irqsave(lock, flags);
42064b139f9SDavid Daney 		__clear_bit(cd->bit, pen);
4211a7e68f2SDavid Daney 		/*
4221a7e68f2SDavid Daney 		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
4231a7e68f2SDavid Daney 		 * enabling the irq.
4241a7e68f2SDavid Daney 		 */
4251a7e68f2SDavid Daney 		wmb();
42664b139f9SDavid Daney 		if (cd->line == 0)
4271a7e68f2SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
4281a7e68f2SDavid Daney 		else
4290c326387SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
4301a7e68f2SDavid Daney 		raw_spin_unlock_irqrestore(lock, flags);
4310c326387SDavid Daney 	}
4320c326387SDavid Daney }
4330c326387SDavid Daney 
octeon_irq_ciu_enable_all(struct irq_data * data)4340c326387SDavid Daney static void octeon_irq_ciu_enable_all(struct irq_data *data)
4350c326387SDavid Daney {
4360c326387SDavid Daney 	unsigned long flags;
4370c326387SDavid Daney 	unsigned long *pen;
4380c326387SDavid Daney 	int cpu;
43964b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
4401a7e68f2SDavid Daney 	raw_spinlock_t *lock;
4410c326387SDavid Daney 
44264b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
4430c326387SDavid Daney 
4440c326387SDavid Daney 	for_each_online_cpu(cpu) {
4450c326387SDavid Daney 		int coreid = octeon_coreid_for_cpu(cpu);
4461a7e68f2SDavid Daney 		lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
44764b139f9SDavid Daney 		if (cd->line == 0)
4480c326387SDavid Daney 			pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
4491a7e68f2SDavid Daney 		else
4500c326387SDavid Daney 			pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
4511a7e68f2SDavid Daney 
4521a7e68f2SDavid Daney 		raw_spin_lock_irqsave(lock, flags);
45364b139f9SDavid Daney 		__set_bit(cd->bit, pen);
4541a7e68f2SDavid Daney 		/*
4551a7e68f2SDavid Daney 		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
4561a7e68f2SDavid Daney 		 * enabling the irq.
4571a7e68f2SDavid Daney 		 */
4581a7e68f2SDavid Daney 		wmb();
45964b139f9SDavid Daney 		if (cd->line == 0)
4601a7e68f2SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
4611a7e68f2SDavid Daney 		else
4620c326387SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
4631a7e68f2SDavid Daney 		raw_spin_unlock_irqrestore(lock, flags);
4640c326387SDavid Daney 	}
465cd847b78SDavid Daney }
466cd847b78SDavid Daney 
467cd847b78SDavid Daney /*
4685aae1fd4SDavid Daney  * Enable the irq on the next core in the affinity set for chips that
4695aae1fd4SDavid Daney  * have the EN*_W1{S,C} registers.
470cd847b78SDavid Daney  */
octeon_irq_ciu_enable_v2(struct irq_data * data)4710c326387SDavid Daney static void octeon_irq_ciu_enable_v2(struct irq_data *data)
472cd847b78SDavid Daney {
4730c326387SDavid Daney 	u64 mask;
4740c326387SDavid Daney 	int cpu = next_cpu_for_irq(data);
47564b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
4765aae1fd4SDavid Daney 
47764b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
47864b139f9SDavid Daney 	mask = 1ull << (cd->bit);
4790c326387SDavid Daney 
4800c326387SDavid Daney 	/*
4810c326387SDavid Daney 	 * Called under the desc lock, so these should never get out
4820c326387SDavid Daney 	 * of sync.
4830c326387SDavid Daney 	 */
48464b139f9SDavid Daney 	if (cd->line == 0) {
4850c326387SDavid Daney 		int index = octeon_coreid_for_cpu(cpu) * 2;
48664b139f9SDavid Daney 		set_bit(cd->bit, &per_cpu(octeon_irq_ciu0_en_mirror, cpu));
4875aae1fd4SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
4880c326387SDavid Daney 	} else {
4890c326387SDavid Daney 		int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
49064b139f9SDavid Daney 		set_bit(cd->bit, &per_cpu(octeon_irq_ciu1_en_mirror, cpu));
4910c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
4925aae1fd4SDavid Daney 	}
4935aae1fd4SDavid Daney }
4945aae1fd4SDavid Daney 
4955aae1fd4SDavid Daney /*
49664b139f9SDavid Daney  * Enable the irq in the sum2 registers.
49764b139f9SDavid Daney  */
octeon_irq_ciu_enable_sum2(struct irq_data * data)49864b139f9SDavid Daney static void octeon_irq_ciu_enable_sum2(struct irq_data *data)
49964b139f9SDavid Daney {
50064b139f9SDavid Daney 	u64 mask;
50164b139f9SDavid Daney 	int cpu = next_cpu_for_irq(data);
50264b139f9SDavid Daney 	int index = octeon_coreid_for_cpu(cpu);
50364b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
50464b139f9SDavid Daney 
50564b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
50664b139f9SDavid Daney 	mask = 1ull << (cd->bit);
50764b139f9SDavid Daney 
50864b139f9SDavid Daney 	cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1S(index), mask);
50964b139f9SDavid Daney }
51064b139f9SDavid Daney 
51164b139f9SDavid Daney /*
51264b139f9SDavid Daney  * Disable the irq in the sum2 registers.
51364b139f9SDavid Daney  */
octeon_irq_ciu_disable_local_sum2(struct irq_data * data)51464b139f9SDavid Daney static void octeon_irq_ciu_disable_local_sum2(struct irq_data *data)
51564b139f9SDavid Daney {
51664b139f9SDavid Daney 	u64 mask;
51764b139f9SDavid Daney 	int cpu = next_cpu_for_irq(data);
51864b139f9SDavid Daney 	int index = octeon_coreid_for_cpu(cpu);
51964b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
52064b139f9SDavid Daney 
52164b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
52264b139f9SDavid Daney 	mask = 1ull << (cd->bit);
52364b139f9SDavid Daney 
52464b139f9SDavid Daney 	cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1C(index), mask);
52564b139f9SDavid Daney }
52664b139f9SDavid Daney 
octeon_irq_ciu_ack_sum2(struct irq_data * data)52764b139f9SDavid Daney static void octeon_irq_ciu_ack_sum2(struct irq_data *data)
52864b139f9SDavid Daney {
52964b139f9SDavid Daney 	u64 mask;
53064b139f9SDavid Daney 	int cpu = next_cpu_for_irq(data);
53164b139f9SDavid Daney 	int index = octeon_coreid_for_cpu(cpu);
53264b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
53364b139f9SDavid Daney 
53464b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
53564b139f9SDavid Daney 	mask = 1ull << (cd->bit);
53664b139f9SDavid Daney 
53764b139f9SDavid Daney 	cvmx_write_csr(CVMX_CIU_SUM2_PPX_IP4(index), mask);
53864b139f9SDavid Daney }
53964b139f9SDavid Daney 
octeon_irq_ciu_disable_all_sum2(struct irq_data * data)54064b139f9SDavid Daney static void octeon_irq_ciu_disable_all_sum2(struct irq_data *data)
54164b139f9SDavid Daney {
54264b139f9SDavid Daney 	int cpu;
54364b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
54464b139f9SDavid Daney 	u64 mask;
54564b139f9SDavid Daney 
54664b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
54764b139f9SDavid Daney 	mask = 1ull << (cd->bit);
54864b139f9SDavid Daney 
54964b139f9SDavid Daney 	for_each_online_cpu(cpu) {
55064b139f9SDavid Daney 		int coreid = octeon_coreid_for_cpu(cpu);
55164b139f9SDavid Daney 
55264b139f9SDavid Daney 		cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1C(coreid), mask);
55364b139f9SDavid Daney 	}
55464b139f9SDavid Daney }
55564b139f9SDavid Daney 
55664b139f9SDavid Daney /*
5575aae1fd4SDavid Daney  * Enable the irq on the current CPU for chips that
5585aae1fd4SDavid Daney  * have the EN*_W1{S,C} registers.
5595aae1fd4SDavid Daney  */
octeon_irq_ciu_enable_local_v2(struct irq_data * data)5600c326387SDavid Daney static void octeon_irq_ciu_enable_local_v2(struct irq_data *data)
5615aae1fd4SDavid Daney {
5620c326387SDavid Daney 	u64 mask;
56364b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
564cd847b78SDavid Daney 
56564b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
56664b139f9SDavid Daney 	mask = 1ull << (cd->bit);
567cd847b78SDavid Daney 
56864b139f9SDavid Daney 	if (cd->line == 0) {
569cd847b78SDavid Daney 		int index = cvmx_get_core_num() * 2;
57064b139f9SDavid Daney 		set_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu0_en_mirror));
5710c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
5720c326387SDavid Daney 	} else {
5730c326387SDavid Daney 		int index = cvmx_get_core_num() * 2 + 1;
57464b139f9SDavid Daney 		set_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu1_en_mirror));
5750c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
5760c326387SDavid Daney 	}
57786568dc4SDavid Daney }
57886568dc4SDavid Daney 
octeon_irq_ciu_disable_local_v2(struct irq_data * data)5790c326387SDavid Daney static void octeon_irq_ciu_disable_local_v2(struct irq_data *data)
5800c326387SDavid Daney {
5810c326387SDavid Daney 	u64 mask;
58264b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
5830c326387SDavid Daney 
58464b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
58564b139f9SDavid Daney 	mask = 1ull << (cd->bit);
5860c326387SDavid Daney 
58764b139f9SDavid Daney 	if (cd->line == 0) {
5880c326387SDavid Daney 		int index = cvmx_get_core_num() * 2;
58964b139f9SDavid Daney 		clear_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu0_en_mirror));
5905aae1fd4SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask);
5910c326387SDavid Daney 	} else {
5920c326387SDavid Daney 		int index = cvmx_get_core_num() * 2 + 1;
59364b139f9SDavid Daney 		clear_bit(cd->bit, this_cpu_ptr(&octeon_irq_ciu1_en_mirror));
5940c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask);
5950c326387SDavid Daney 	}
59686568dc4SDavid Daney }
59786568dc4SDavid Daney 
59886568dc4SDavid Daney /*
5990c326387SDavid Daney  * Write to the W1C bit in CVMX_CIU_INTX_SUM0 to clear the irq.
600dbb103b2SDavid Daney  */
octeon_irq_ciu_ack(struct irq_data * data)6010c326387SDavid Daney static void octeon_irq_ciu_ack(struct irq_data *data)
602dbb103b2SDavid Daney {
6030c326387SDavid Daney 	u64 mask;
60464b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
605dbb103b2SDavid Daney 
60664b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
60764b139f9SDavid Daney 	mask = 1ull << (cd->bit);
6080c326387SDavid Daney 
60964b139f9SDavid Daney 	if (cd->line == 0) {
6100c326387SDavid Daney 		int index = cvmx_get_core_num() * 2;
6110c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INTX_SUM0(index), mask);
6120c326387SDavid Daney 	} else {
6130c326387SDavid Daney 		cvmx_write_csr(CVMX_CIU_INT_SUM1, mask);
6140c326387SDavid Daney 	}
615dbb103b2SDavid Daney }
616dbb103b2SDavid Daney 
617dbb103b2SDavid Daney /*
618cd847b78SDavid Daney  * Disable the irq on the all cores for chips that have the EN*_W1{S,C}
619cd847b78SDavid Daney  * registers.
620cd847b78SDavid Daney  */
octeon_irq_ciu_disable_all_v2(struct irq_data * data)6210c326387SDavid Daney static void octeon_irq_ciu_disable_all_v2(struct irq_data *data)
622cd847b78SDavid Daney {
623cd847b78SDavid Daney 	int cpu;
6240c326387SDavid Daney 	u64 mask;
62564b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
6260c326387SDavid Daney 
62764b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
62864b139f9SDavid Daney 	mask = 1ull << (cd->bit);
6290c326387SDavid Daney 
63064b139f9SDavid Daney 	if (cd->line == 0) {
631cd847b78SDavid Daney 		for_each_online_cpu(cpu) {
6320c326387SDavid Daney 			int index = octeon_coreid_for_cpu(cpu) * 2;
63364b139f9SDavid Daney 			clear_bit(cd->bit,
63464b139f9SDavid Daney 				&per_cpu(octeon_irq_ciu0_en_mirror, cpu));
635cd847b78SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask);
636cd847b78SDavid Daney 		}
6370c326387SDavid Daney 	} else {
6380c326387SDavid Daney 		for_each_online_cpu(cpu) {
6390c326387SDavid Daney 			int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
64064b139f9SDavid Daney 			clear_bit(cd->bit,
64164b139f9SDavid Daney 				&per_cpu(octeon_irq_ciu1_en_mirror, cpu));
6420c326387SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask);
6430c326387SDavid Daney 		}
6440c326387SDavid Daney 	}
6455b3b1688SDavid Daney }
6465b3b1688SDavid Daney 
6470c326387SDavid Daney /*
6480c326387SDavid Daney  * Enable the irq on the all cores for chips that have the EN*_W1{S,C}
6490c326387SDavid Daney  * registers.
6500c326387SDavid Daney  */
octeon_irq_ciu_enable_all_v2(struct irq_data * data)6510c326387SDavid Daney static void octeon_irq_ciu_enable_all_v2(struct irq_data *data)
6525b3b1688SDavid Daney {
6535b3b1688SDavid Daney 	int cpu;
6540c326387SDavid Daney 	u64 mask;
65564b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
6560c326387SDavid Daney 
65764b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
65864b139f9SDavid Daney 	mask = 1ull << (cd->bit);
6590c326387SDavid Daney 
66064b139f9SDavid Daney 	if (cd->line == 0) {
6610c326387SDavid Daney 		for_each_online_cpu(cpu) {
6620c326387SDavid Daney 			int index = octeon_coreid_for_cpu(cpu) * 2;
66364b139f9SDavid Daney 			set_bit(cd->bit,
66464b139f9SDavid Daney 				&per_cpu(octeon_irq_ciu0_en_mirror, cpu));
6650c326387SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
6660c326387SDavid Daney 		}
6670c326387SDavid Daney 	} else {
6680c326387SDavid Daney 		for_each_online_cpu(cpu) {
6690c326387SDavid Daney 			int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
67064b139f9SDavid Daney 			set_bit(cd->bit,
67164b139f9SDavid Daney 				&per_cpu(octeon_irq_ciu1_en_mirror, cpu));
6720c326387SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
6730c326387SDavid Daney 		}
6740c326387SDavid Daney 	}
6750c326387SDavid Daney }
6760c326387SDavid Daney 
octeon_irq_ciu_set_type(struct irq_data * data,unsigned int t)677ce210d35SDavid Daney static int octeon_irq_ciu_set_type(struct irq_data *data, unsigned int t)
678ce210d35SDavid Daney {
679ce210d35SDavid Daney 	irqd_set_trigger_type(data, t);
680ce210d35SDavid Daney 
681ce210d35SDavid Daney 	if (t & IRQ_TYPE_EDGE_BOTH)
682ce210d35SDavid Daney 		irq_set_handler_locked(data, handle_edge_irq);
683ce210d35SDavid Daney 	else
684ce210d35SDavid Daney 		irq_set_handler_locked(data, handle_level_irq);
685ce210d35SDavid Daney 
686ce210d35SDavid Daney 	return IRQ_SET_MASK_OK;
687ce210d35SDavid Daney }
688ce210d35SDavid Daney 
octeon_irq_gpio_setup(struct irq_data * data)6896d1ab4c2SDavid Daney static void octeon_irq_gpio_setup(struct irq_data *data)
6906d1ab4c2SDavid Daney {
6916d1ab4c2SDavid Daney 	union cvmx_gpio_bit_cfgx cfg;
69264b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
6936d1ab4c2SDavid Daney 	u32 t = irqd_get_trigger_type(data);
6946d1ab4c2SDavid Daney 
69564b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
6966d1ab4c2SDavid Daney 
6976d1ab4c2SDavid Daney 	cfg.u64 = 0;
6986d1ab4c2SDavid Daney 	cfg.s.int_en = 1;
6996d1ab4c2SDavid Daney 	cfg.s.int_type = (t & IRQ_TYPE_EDGE_BOTH) != 0;
7006d1ab4c2SDavid Daney 	cfg.s.rx_xor = (t & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING)) != 0;
7016d1ab4c2SDavid Daney 
7026d1ab4c2SDavid Daney 	/* 140 nS glitch filter*/
7036d1ab4c2SDavid Daney 	cfg.s.fil_cnt = 7;
7046d1ab4c2SDavid Daney 	cfg.s.fil_sel = 3;
7056d1ab4c2SDavid Daney 
70664b139f9SDavid Daney 	cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), cfg.u64);
7076d1ab4c2SDavid Daney }
7086d1ab4c2SDavid Daney 
octeon_irq_ciu_enable_gpio_v2(struct irq_data * data)7096d1ab4c2SDavid Daney static void octeon_irq_ciu_enable_gpio_v2(struct irq_data *data)
7106d1ab4c2SDavid Daney {
7116d1ab4c2SDavid Daney 	octeon_irq_gpio_setup(data);
7126d1ab4c2SDavid Daney 	octeon_irq_ciu_enable_v2(data);
7136d1ab4c2SDavid Daney }
7146d1ab4c2SDavid Daney 
octeon_irq_ciu_enable_gpio(struct irq_data * data)7156d1ab4c2SDavid Daney static void octeon_irq_ciu_enable_gpio(struct irq_data *data)
7166d1ab4c2SDavid Daney {
7176d1ab4c2SDavid Daney 	octeon_irq_gpio_setup(data);
7186d1ab4c2SDavid Daney 	octeon_irq_ciu_enable(data);
7196d1ab4c2SDavid Daney }
7206d1ab4c2SDavid Daney 
octeon_irq_ciu_gpio_set_type(struct irq_data * data,unsigned int t)7216d1ab4c2SDavid Daney static int octeon_irq_ciu_gpio_set_type(struct irq_data *data, unsigned int t)
7226d1ab4c2SDavid Daney {
7236d1ab4c2SDavid Daney 	irqd_set_trigger_type(data, t);
7246d1ab4c2SDavid Daney 	octeon_irq_gpio_setup(data);
7256d1ab4c2SDavid Daney 
726490f7548SDavid Daney 	if (t & IRQ_TYPE_EDGE_BOTH)
72756a86c35SThomas Gleixner 		irq_set_handler_locked(data, handle_edge_irq);
72856a86c35SThomas Gleixner 	else
72956a86c35SThomas Gleixner 		irq_set_handler_locked(data, handle_level_irq);
73056a86c35SThomas Gleixner 
7316d1ab4c2SDavid Daney 	return IRQ_SET_MASK_OK;
7326d1ab4c2SDavid Daney }
7336d1ab4c2SDavid Daney 
octeon_irq_ciu_disable_gpio_v2(struct irq_data * data)7346d1ab4c2SDavid Daney static void octeon_irq_ciu_disable_gpio_v2(struct irq_data *data)
7356d1ab4c2SDavid Daney {
73664b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
7376d1ab4c2SDavid Daney 
73864b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
73964b139f9SDavid Daney 	cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), 0);
7406d1ab4c2SDavid Daney 
7416d1ab4c2SDavid Daney 	octeon_irq_ciu_disable_all_v2(data);
7426d1ab4c2SDavid Daney }
7436d1ab4c2SDavid Daney 
octeon_irq_ciu_disable_gpio(struct irq_data * data)7446d1ab4c2SDavid Daney static void octeon_irq_ciu_disable_gpio(struct irq_data *data)
7456d1ab4c2SDavid Daney {
74664b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
7476d1ab4c2SDavid Daney 
74864b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
74964b139f9SDavid Daney 	cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), 0);
7506d1ab4c2SDavid Daney 
7516d1ab4c2SDavid Daney 	octeon_irq_ciu_disable_all(data);
7526d1ab4c2SDavid Daney }
7536d1ab4c2SDavid Daney 
octeon_irq_ciu_gpio_ack(struct irq_data * data)7546d1ab4c2SDavid Daney static void octeon_irq_ciu_gpio_ack(struct irq_data *data)
7556d1ab4c2SDavid Daney {
75664b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
7576d1ab4c2SDavid Daney 	u64 mask;
7586d1ab4c2SDavid Daney 
75964b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
76064b139f9SDavid Daney 	mask = 1ull << (cd->gpio_line);
7616d1ab4c2SDavid Daney 
7626d1ab4c2SDavid Daney 	cvmx_write_csr(CVMX_GPIO_INT_CLR, mask);
7636d1ab4c2SDavid Daney }
7646d1ab4c2SDavid Daney 
7650c326387SDavid Daney #ifdef CONFIG_SMP
7660c326387SDavid Daney 
octeon_irq_cpu_offline_ciu(struct irq_data * data)7670c326387SDavid Daney static void octeon_irq_cpu_offline_ciu(struct irq_data *data)
7680c326387SDavid Daney {
7690c326387SDavid Daney 	int cpu = smp_processor_id();
7700c326387SDavid Daney 	cpumask_t new_affinity;
7714d0b8298SSamuel Holland 	const struct cpumask *mask = irq_data_get_affinity_mask(data);
7720c326387SDavid Daney 
7735c159422SJiang Liu 	if (!cpumask_test_cpu(cpu, mask))
7740c326387SDavid Daney 		return;
7750c326387SDavid Daney 
7765c159422SJiang Liu 	if (cpumask_weight(mask) > 1) {
7770c326387SDavid Daney 		/*
7780c326387SDavid Daney 		 * It has multi CPU affinity, just remove this CPU
7790c326387SDavid Daney 		 * from the affinity set.
7800c326387SDavid Daney 		 */
7815c159422SJiang Liu 		cpumask_copy(&new_affinity, mask);
7820c326387SDavid Daney 		cpumask_clear_cpu(cpu, &new_affinity);
7830c326387SDavid Daney 	} else {
7840c326387SDavid Daney 		/* Otherwise, put it on lowest numbered online CPU. */
7850c326387SDavid Daney 		cpumask_clear(&new_affinity);
7860c326387SDavid Daney 		cpumask_set_cpu(cpumask_first(cpu_online_mask), &new_affinity);
7870c326387SDavid Daney 	}
78801f8fa4fSThomas Gleixner 	irq_set_affinity_locked(data, &new_affinity, false);
7890c326387SDavid Daney }
7900c326387SDavid Daney 
octeon_irq_ciu_set_affinity(struct irq_data * data,const struct cpumask * dest,bool force)7910c326387SDavid Daney static int octeon_irq_ciu_set_affinity(struct irq_data *data,
7920c326387SDavid Daney 				       const struct cpumask *dest, bool force)
7930c326387SDavid Daney {
7940c326387SDavid Daney 	int cpu;
7955b7cd6fdSThomas Gleixner 	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
796b6b74d54SDavid Daney 	unsigned long flags;
79764b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
7981a7e68f2SDavid Daney 	unsigned long *pen;
7991a7e68f2SDavid Daney 	raw_spinlock_t *lock;
8000c326387SDavid Daney 
80164b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
8025b3b1688SDavid Daney 
8035aae1fd4SDavid Daney 	/*
8045aae1fd4SDavid Daney 	 * For non-v2 CIU, we will allow only single CPU affinity.
8055aae1fd4SDavid Daney 	 * This removes the need to do locking in the .ack/.eoi
8065aae1fd4SDavid Daney 	 * functions.
8075aae1fd4SDavid Daney 	 */
8085aae1fd4SDavid Daney 	if (cpumask_weight(dest) != 1)
8095aae1fd4SDavid Daney 		return -EINVAL;
8105aae1fd4SDavid Daney 
8115b7cd6fdSThomas Gleixner 	if (!enable_one)
8120c326387SDavid Daney 		return 0;
8130c326387SDavid Daney 
8141a7e68f2SDavid Daney 
8155b3b1688SDavid Daney 	for_each_online_cpu(cpu) {
816cd847b78SDavid Daney 		int coreid = octeon_coreid_for_cpu(cpu);
8171a7e68f2SDavid Daney 
8181a7e68f2SDavid Daney 		lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
8191a7e68f2SDavid Daney 		raw_spin_lock_irqsave(lock, flags);
8201a7e68f2SDavid Daney 
82164b139f9SDavid Daney 		if (cd->line == 0)
8221a7e68f2SDavid Daney 			pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
8231a7e68f2SDavid Daney 		else
8241a7e68f2SDavid Daney 			pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
8250c326387SDavid Daney 
8265aae1fd4SDavid Daney 		if (cpumask_test_cpu(cpu, dest) && enable_one) {
8277896de7bSNicholas Mc Guire 			enable_one = false;
82864b139f9SDavid Daney 			__set_bit(cd->bit, pen);
8295aae1fd4SDavid Daney 		} else {
83064b139f9SDavid Daney 			__clear_bit(cd->bit, pen);
8315aae1fd4SDavid Daney 		}
8321a7e68f2SDavid Daney 		/*
8331a7e68f2SDavid Daney 		 * Must be visible to octeon_irq_ip{2,3}_ciu() before
8341a7e68f2SDavid Daney 		 * enabling the irq.
8351a7e68f2SDavid Daney 		 */
8361a7e68f2SDavid Daney 		wmb();
8371a7e68f2SDavid Daney 
83864b139f9SDavid Daney 		if (cd->line == 0)
8390c326387SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN0(coreid * 2), *pen);
8401a7e68f2SDavid Daney 		else
8410c326387SDavid Daney 			cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
8421a7e68f2SDavid Daney 
8431a7e68f2SDavid Daney 		raw_spin_unlock_irqrestore(lock, flags);
8440c326387SDavid Daney 	}
845d5dedd45SYinghai Lu 	return 0;
8465b3b1688SDavid Daney }
847cd847b78SDavid Daney 
848cd847b78SDavid Daney /*
849cd847b78SDavid Daney  * Set affinity for the irq for chips that have the EN*_W1{S,C}
850cd847b78SDavid Daney  * registers.
851cd847b78SDavid Daney  */
octeon_irq_ciu_set_affinity_v2(struct irq_data * data,const struct cpumask * dest,bool force)8520c326387SDavid Daney static int octeon_irq_ciu_set_affinity_v2(struct irq_data *data,
8530c326387SDavid Daney 					  const struct cpumask *dest,
8540c326387SDavid Daney 					  bool force)
855cd847b78SDavid Daney {
856cd847b78SDavid Daney 	int cpu;
8575b7cd6fdSThomas Gleixner 	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
8580c326387SDavid Daney 	u64 mask;
85964b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
8605aae1fd4SDavid Daney 
8615b7cd6fdSThomas Gleixner 	if (!enable_one)
8620c326387SDavid Daney 		return 0;
8630c326387SDavid Daney 
86464b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
86564b139f9SDavid Daney 	mask = 1ull << cd->bit;
8660c326387SDavid Daney 
86764b139f9SDavid Daney 	if (cd->line == 0) {
868cd847b78SDavid Daney 		for_each_online_cpu(cpu) {
8690c326387SDavid Daney 			unsigned long *pen = &per_cpu(octeon_irq_ciu0_en_mirror, cpu);
8700c326387SDavid Daney 			int index = octeon_coreid_for_cpu(cpu) * 2;
8715aae1fd4SDavid Daney 			if (cpumask_test_cpu(cpu, dest) && enable_one) {
8725b7cd6fdSThomas Gleixner 				enable_one = false;
87364b139f9SDavid Daney 				set_bit(cd->bit, pen);
874cd847b78SDavid Daney 				cvmx_write_csr(CVMX_CIU_INTX_EN0_W1S(index), mask);
8755aae1fd4SDavid Daney 			} else {
87664b139f9SDavid Daney 				clear_bit(cd->bit, pen);
877cd847b78SDavid Daney 				cvmx_write_csr(CVMX_CIU_INTX_EN0_W1C(index), mask);
878cd847b78SDavid Daney 			}
8795aae1fd4SDavid Daney 		}
8800c326387SDavid Daney 	} else {
8810c326387SDavid Daney 		for_each_online_cpu(cpu) {
8820c326387SDavid Daney 			unsigned long *pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
8830c326387SDavid Daney 			int index = octeon_coreid_for_cpu(cpu) * 2 + 1;
8840c326387SDavid Daney 			if (cpumask_test_cpu(cpu, dest) && enable_one) {
8855b7cd6fdSThomas Gleixner 				enable_one = false;
88664b139f9SDavid Daney 				set_bit(cd->bit, pen);
8870c326387SDavid Daney 				cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(index), mask);
8880c326387SDavid Daney 			} else {
88964b139f9SDavid Daney 				clear_bit(cd->bit, pen);
8900c326387SDavid Daney 				cvmx_write_csr(CVMX_CIU_INTX_EN1_W1C(index), mask);
8910c326387SDavid Daney 			}
8920c326387SDavid Daney 		}
8930c326387SDavid Daney 	}
894cd847b78SDavid Daney 	return 0;
895cd847b78SDavid Daney }
89664b139f9SDavid Daney 
octeon_irq_ciu_set_affinity_sum2(struct irq_data * data,const struct cpumask * dest,bool force)89764b139f9SDavid Daney static int octeon_irq_ciu_set_affinity_sum2(struct irq_data *data,
89864b139f9SDavid Daney 					    const struct cpumask *dest,
89964b139f9SDavid Daney 					    bool force)
90064b139f9SDavid Daney {
90164b139f9SDavid Daney 	int cpu;
90264b139f9SDavid Daney 	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
90364b139f9SDavid Daney 	u64 mask;
90464b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
90564b139f9SDavid Daney 
90664b139f9SDavid Daney 	if (!enable_one)
90764b139f9SDavid Daney 		return 0;
90864b139f9SDavid Daney 
90964b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
91064b139f9SDavid Daney 	mask = 1ull << cd->bit;
91164b139f9SDavid Daney 
91264b139f9SDavid Daney 	for_each_online_cpu(cpu) {
91364b139f9SDavid Daney 		int index = octeon_coreid_for_cpu(cpu);
91464b139f9SDavid Daney 
91564b139f9SDavid Daney 		if (cpumask_test_cpu(cpu, dest) && enable_one) {
91664b139f9SDavid Daney 			enable_one = false;
91764b139f9SDavid Daney 			cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1S(index), mask);
91864b139f9SDavid Daney 		} else {
91964b139f9SDavid Daney 			cvmx_write_csr(CVMX_CIU_EN2_PPX_IP4_W1C(index), mask);
92064b139f9SDavid Daney 		}
92164b139f9SDavid Daney 	}
92264b139f9SDavid Daney 	return 0;
92364b139f9SDavid Daney }
9245b3b1688SDavid Daney #endif
9255b3b1688SDavid Daney 
edge_startup(struct irq_data * data)926ce210d35SDavid Daney static unsigned int edge_startup(struct irq_data *data)
927ce210d35SDavid Daney {
928ce210d35SDavid Daney 	/* ack any pending edge-irq at startup, so there is
929ce210d35SDavid Daney 	 * an _edge_ to fire on when the event reappears.
930ce210d35SDavid Daney 	 */
931ce210d35SDavid Daney 	data->chip->irq_ack(data);
932ce210d35SDavid Daney 	data->chip->irq_enable(data);
933ce210d35SDavid Daney 	return 0;
934ce210d35SDavid Daney }
935ce210d35SDavid Daney 
936cd847b78SDavid Daney /*
937cd847b78SDavid Daney  * Newer octeon chips have support for lockless CIU operation.
938cd847b78SDavid Daney  */
9390c326387SDavid Daney static struct irq_chip octeon_irq_chip_ciu_v2 = {
9400c326387SDavid Daney 	.name = "CIU",
9410c326387SDavid Daney 	.irq_enable = octeon_irq_ciu_enable_v2,
9420c326387SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all_v2,
9432e3ecab1SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local_v2,
9442e3ecab1SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable_v2,
9452e3ecab1SDavid Daney #ifdef CONFIG_SMP
9462e3ecab1SDavid Daney 	.irq_set_affinity = octeon_irq_ciu_set_affinity_v2,
9472e3ecab1SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
9482e3ecab1SDavid Daney #endif
9492e3ecab1SDavid Daney };
9502e3ecab1SDavid Daney 
9512e3ecab1SDavid Daney static struct irq_chip octeon_irq_chip_ciu_v2_edge = {
9522e3ecab1SDavid Daney 	.name = "CIU",
9532e3ecab1SDavid Daney 	.irq_enable = octeon_irq_ciu_enable_v2,
9542e3ecab1SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all_v2,
9550c326387SDavid Daney 	.irq_ack = octeon_irq_ciu_ack,
9560c326387SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local_v2,
9570c326387SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable_v2,
9585b3b1688SDavid Daney #ifdef CONFIG_SMP
9590c326387SDavid Daney 	.irq_set_affinity = octeon_irq_ciu_set_affinity_v2,
9600c326387SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
9610c326387SDavid Daney #endif
9620c326387SDavid Daney };
9630c326387SDavid Daney 
96464b139f9SDavid Daney /*
96564b139f9SDavid Daney  * Newer octeon chips have support for lockless CIU operation.
96664b139f9SDavid Daney  */
96764b139f9SDavid Daney static struct irq_chip octeon_irq_chip_ciu_sum2 = {
96864b139f9SDavid Daney 	.name = "CIU",
96964b139f9SDavid Daney 	.irq_enable = octeon_irq_ciu_enable_sum2,
97064b139f9SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all_sum2,
97164b139f9SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local_sum2,
97264b139f9SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable_sum2,
97364b139f9SDavid Daney #ifdef CONFIG_SMP
97464b139f9SDavid Daney 	.irq_set_affinity = octeon_irq_ciu_set_affinity_sum2,
97564b139f9SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
97664b139f9SDavid Daney #endif
97764b139f9SDavid Daney };
97864b139f9SDavid Daney 
97964b139f9SDavid Daney static struct irq_chip octeon_irq_chip_ciu_sum2_edge = {
98064b139f9SDavid Daney 	.name = "CIU",
98164b139f9SDavid Daney 	.irq_enable = octeon_irq_ciu_enable_sum2,
98264b139f9SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all_sum2,
98364b139f9SDavid Daney 	.irq_ack = octeon_irq_ciu_ack_sum2,
98464b139f9SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local_sum2,
98564b139f9SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable_sum2,
98664b139f9SDavid Daney #ifdef CONFIG_SMP
98764b139f9SDavid Daney 	.irq_set_affinity = octeon_irq_ciu_set_affinity_sum2,
98864b139f9SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
98964b139f9SDavid Daney #endif
99064b139f9SDavid Daney };
99164b139f9SDavid Daney 
9920c326387SDavid Daney static struct irq_chip octeon_irq_chip_ciu = {
9930c326387SDavid Daney 	.name = "CIU",
9940c326387SDavid Daney 	.irq_enable = octeon_irq_ciu_enable,
9950c326387SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all,
9962e3ecab1SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local,
9972e3ecab1SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable,
9982e3ecab1SDavid Daney #ifdef CONFIG_SMP
9992e3ecab1SDavid Daney 	.irq_set_affinity = octeon_irq_ciu_set_affinity,
10002e3ecab1SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
10012e3ecab1SDavid Daney #endif
10022e3ecab1SDavid Daney };
10032e3ecab1SDavid Daney 
10042e3ecab1SDavid Daney static struct irq_chip octeon_irq_chip_ciu_edge = {
10052e3ecab1SDavid Daney 	.name = "CIU",
10062e3ecab1SDavid Daney 	.irq_enable = octeon_irq_ciu_enable,
10072e3ecab1SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all,
10080c326387SDavid Daney 	.irq_ack = octeon_irq_ciu_ack,
10091a7e68f2SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local,
10101a7e68f2SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable,
10110c326387SDavid Daney #ifdef CONFIG_SMP
10120c326387SDavid Daney 	.irq_set_affinity = octeon_irq_ciu_set_affinity,
10130c326387SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
10145b3b1688SDavid Daney #endif
10155b3b1688SDavid Daney };
10165b3b1688SDavid Daney 
10175aae1fd4SDavid Daney /* The mbox versions don't do any affinity or round-robin. */
10180c326387SDavid Daney static struct irq_chip octeon_irq_chip_ciu_mbox_v2 = {
10190c326387SDavid Daney 	.name = "CIU-M",
10200c326387SDavid Daney 	.irq_enable = octeon_irq_ciu_enable_all_v2,
10210c326387SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all_v2,
10220c326387SDavid Daney 	.irq_ack = octeon_irq_ciu_disable_local_v2,
10230c326387SDavid Daney 	.irq_eoi = octeon_irq_ciu_enable_local_v2,
10240c326387SDavid Daney 
10255b7cd6fdSThomas Gleixner 	.irq_cpu_online = octeon_irq_ciu_enable_local_v2,
10265b7cd6fdSThomas Gleixner 	.irq_cpu_offline = octeon_irq_ciu_disable_local_v2,
10275b7cd6fdSThomas Gleixner 	.flags = IRQCHIP_ONOFFLINE_ENABLED,
102886568dc4SDavid Daney };
102986568dc4SDavid Daney 
10300c326387SDavid Daney static struct irq_chip octeon_irq_chip_ciu_mbox = {
10310c326387SDavid Daney 	.name = "CIU-M",
10320c326387SDavid Daney 	.irq_enable = octeon_irq_ciu_enable_all,
10330c326387SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all,
10341a7e68f2SDavid Daney 	.irq_ack = octeon_irq_ciu_disable_local,
10351a7e68f2SDavid Daney 	.irq_eoi = octeon_irq_ciu_enable_local,
10360c326387SDavid Daney 
10375b7cd6fdSThomas Gleixner 	.irq_cpu_online = octeon_irq_ciu_enable_local,
10385b7cd6fdSThomas Gleixner 	.irq_cpu_offline = octeon_irq_ciu_disable_local,
10395b7cd6fdSThomas Gleixner 	.flags = IRQCHIP_ONOFFLINE_ENABLED,
10405aae1fd4SDavid Daney };
10415b3b1688SDavid Daney 
10426d1ab4c2SDavid Daney static struct irq_chip octeon_irq_chip_ciu_gpio_v2 = {
10436d1ab4c2SDavid Daney 	.name = "CIU-GPIO",
10446d1ab4c2SDavid Daney 	.irq_enable = octeon_irq_ciu_enable_gpio_v2,
10456d1ab4c2SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_gpio_v2,
10466d1ab4c2SDavid Daney 	.irq_ack = octeon_irq_ciu_gpio_ack,
10476d1ab4c2SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local_v2,
10486d1ab4c2SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable_v2,
10496d1ab4c2SDavid Daney 	.irq_set_type = octeon_irq_ciu_gpio_set_type,
10506d1ab4c2SDavid Daney #ifdef CONFIG_SMP
10516d1ab4c2SDavid Daney 	.irq_set_affinity = octeon_irq_ciu_set_affinity_v2,
1052cf355704SAlexander Sverdlin 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
10536d1ab4c2SDavid Daney #endif
10546d1ab4c2SDavid Daney 	.flags = IRQCHIP_SET_TYPE_MASKED,
10556d1ab4c2SDavid Daney };
10566d1ab4c2SDavid Daney 
10576d1ab4c2SDavid Daney static struct irq_chip octeon_irq_chip_ciu_gpio = {
10586d1ab4c2SDavid Daney 	.name = "CIU-GPIO",
10596d1ab4c2SDavid Daney 	.irq_enable = octeon_irq_ciu_enable_gpio,
10606d1ab4c2SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_gpio,
10611a7e68f2SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local,
10621a7e68f2SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable,
10636d1ab4c2SDavid Daney 	.irq_ack = octeon_irq_ciu_gpio_ack,
10646d1ab4c2SDavid Daney 	.irq_set_type = octeon_irq_ciu_gpio_set_type,
10656d1ab4c2SDavid Daney #ifdef CONFIG_SMP
10666d1ab4c2SDavid Daney 	.irq_set_affinity = octeon_irq_ciu_set_affinity,
1067cf355704SAlexander Sverdlin 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
10686d1ab4c2SDavid Daney #endif
10696d1ab4c2SDavid Daney 	.flags = IRQCHIP_SET_TYPE_MASKED,
10706d1ab4c2SDavid Daney };
10716d1ab4c2SDavid Daney 
10725b3b1688SDavid Daney /*
10730c326387SDavid Daney  * Watchdog interrupts are special.  They are associated with a single
10740c326387SDavid Daney  * core, so we hardwire the affinity to that core.
10755b3b1688SDavid Daney  */
octeon_irq_ciu_wd_enable(struct irq_data * data)10760c326387SDavid Daney static void octeon_irq_ciu_wd_enable(struct irq_data *data)
10775b3b1688SDavid Daney {
10785b3b1688SDavid Daney 	unsigned long flags;
10790c326387SDavid Daney 	unsigned long *pen;
10800c326387SDavid Daney 	int coreid = data->irq - OCTEON_IRQ_WDOG0;	/* Bit 0-63 of EN1 */
10810c326387SDavid Daney 	int cpu = octeon_cpu_for_coreid(coreid);
10821a7e68f2SDavid Daney 	raw_spinlock_t *lock = &per_cpu(octeon_irq_ciu_spinlock, cpu);
10835b3b1688SDavid Daney 
10841a7e68f2SDavid Daney 	raw_spin_lock_irqsave(lock, flags);
10850c326387SDavid Daney 	pen = &per_cpu(octeon_irq_ciu1_en_mirror, cpu);
10861a7e68f2SDavid Daney 	__set_bit(coreid, pen);
10871a7e68f2SDavid Daney 	/*
10881a7e68f2SDavid Daney 	 * Must be visible to octeon_irq_ip{2,3}_ciu() before enabling
10891a7e68f2SDavid Daney 	 * the irq.
10901a7e68f2SDavid Daney 	 */
10911a7e68f2SDavid Daney 	wmb();
10920c326387SDavid Daney 	cvmx_write_csr(CVMX_CIU_INTX_EN1(coreid * 2 + 1), *pen);
10931a7e68f2SDavid Daney 	raw_spin_unlock_irqrestore(lock, flags);
10945b3b1688SDavid Daney }
10955b3b1688SDavid Daney 
10965aae1fd4SDavid Daney /*
10975aae1fd4SDavid Daney  * Watchdog interrupts are special.  They are associated with a single
10985aae1fd4SDavid Daney  * core, so we hardwire the affinity to that core.
10995aae1fd4SDavid Daney  */
octeon_irq_ciu1_wd_enable_v2(struct irq_data * data)11000c326387SDavid Daney static void octeon_irq_ciu1_wd_enable_v2(struct irq_data *data)
11015aae1fd4SDavid Daney {
11020c326387SDavid Daney 	int coreid = data->irq - OCTEON_IRQ_WDOG0;
11030c326387SDavid Daney 	int cpu = octeon_cpu_for_coreid(coreid);
11045aae1fd4SDavid Daney 
11050c326387SDavid Daney 	set_bit(coreid, &per_cpu(octeon_irq_ciu1_en_mirror, cpu));
11060c326387SDavid Daney 	cvmx_write_csr(CVMX_CIU_INTX_EN1_W1S(coreid * 2 + 1), 1ull << coreid);
11075aae1fd4SDavid Daney }
11085aae1fd4SDavid Daney 
11090c326387SDavid Daney 
11100c326387SDavid Daney static struct irq_chip octeon_irq_chip_ciu_wd_v2 = {
11110c326387SDavid Daney 	.name = "CIU-W",
11120c326387SDavid Daney 	.irq_enable = octeon_irq_ciu1_wd_enable_v2,
11130c326387SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all_v2,
11140c326387SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local_v2,
11150c326387SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable_local_v2,
11160c326387SDavid Daney };
11170c326387SDavid Daney 
11180c326387SDavid Daney static struct irq_chip octeon_irq_chip_ciu_wd = {
11190c326387SDavid Daney 	.name = "CIU-W",
11200c326387SDavid Daney 	.irq_enable = octeon_irq_ciu_wd_enable,
11210c326387SDavid Daney 	.irq_disable = octeon_irq_ciu_disable_all,
11221a7e68f2SDavid Daney 	.irq_mask = octeon_irq_ciu_disable_local,
11231a7e68f2SDavid Daney 	.irq_unmask = octeon_irq_ciu_enable_local,
11240c326387SDavid Daney };
11250c326387SDavid Daney 
octeon_irq_ciu_is_edge(unsigned int line,unsigned int bit)1126a0c16582SDavid Daney static bool octeon_irq_ciu_is_edge(unsigned int line, unsigned int bit)
1127a0c16582SDavid Daney {
1128a0c16582SDavid Daney 	bool edge = false;
1129a0c16582SDavid Daney 
1130a0c16582SDavid Daney 	if (line == 0)
1131a0c16582SDavid Daney 		switch (bit) {
1132a0c16582SDavid Daney 		case 48 ... 49: /* GMX DRP */
1133a0c16582SDavid Daney 		case 50: /* IPD_DRP */
1134a0c16582SDavid Daney 		case 52 ... 55: /* Timers */
1135a0c16582SDavid Daney 		case 58: /* MPI */
1136a0c16582SDavid Daney 			edge = true;
1137a0c16582SDavid Daney 			break;
1138a0c16582SDavid Daney 		default:
1139a0c16582SDavid Daney 			break;
1140a0c16582SDavid Daney 		}
1141a0c16582SDavid Daney 	else /* line == 1 */
1142a0c16582SDavid Daney 		switch (bit) {
1143a0c16582SDavid Daney 		case 47: /* PTP */
1144a0c16582SDavid Daney 			edge = true;
1145a0c16582SDavid Daney 			break;
1146a0c16582SDavid Daney 		default:
1147a0c16582SDavid Daney 			break;
1148a0c16582SDavid Daney 		}
1149a0c16582SDavid Daney 	return edge;
1150a0c16582SDavid Daney }
1151a0c16582SDavid Daney 
1152a0c16582SDavid Daney struct octeon_irq_gpio_domain_data {
1153a0c16582SDavid Daney 	unsigned int base_hwirq;
1154a0c16582SDavid Daney };
1155a0c16582SDavid Daney 
octeon_irq_gpio_xlat(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)1156a0c16582SDavid Daney static int octeon_irq_gpio_xlat(struct irq_domain *d,
1157a0c16582SDavid Daney 				struct device_node *node,
1158a0c16582SDavid Daney 				const u32 *intspec,
1159a0c16582SDavid Daney 				unsigned int intsize,
1160a0c16582SDavid Daney 				unsigned long *out_hwirq,
1161a0c16582SDavid Daney 				unsigned int *out_type)
1162a0c16582SDavid Daney {
1163a0c16582SDavid Daney 	unsigned int type;
1164a0c16582SDavid Daney 	unsigned int pin;
1165a0c16582SDavid Daney 	unsigned int trigger;
1166a0c16582SDavid Daney 
11675d4c9bc7SMarc Zyngier 	if (irq_domain_get_of_node(d) != node)
1168a0c16582SDavid Daney 		return -EINVAL;
1169a0c16582SDavid Daney 
1170a0c16582SDavid Daney 	if (intsize < 2)
1171a0c16582SDavid Daney 		return -EINVAL;
1172a0c16582SDavid Daney 
1173a0c16582SDavid Daney 	pin = intspec[0];
1174a0c16582SDavid Daney 	if (pin >= 16)
1175a0c16582SDavid Daney 		return -EINVAL;
1176a0c16582SDavid Daney 
1177a0c16582SDavid Daney 	trigger = intspec[1];
1178a0c16582SDavid Daney 
1179a0c16582SDavid Daney 	switch (trigger) {
1180a0c16582SDavid Daney 	case 1:
1181a0c16582SDavid Daney 		type = IRQ_TYPE_EDGE_RISING;
1182a0c16582SDavid Daney 		break;
1183a0c16582SDavid Daney 	case 2:
1184a0c16582SDavid Daney 		type = IRQ_TYPE_EDGE_FALLING;
1185a0c16582SDavid Daney 		break;
1186a0c16582SDavid Daney 	case 4:
1187a0c16582SDavid Daney 		type = IRQ_TYPE_LEVEL_HIGH;
1188a0c16582SDavid Daney 		break;
1189a0c16582SDavid Daney 	case 8:
1190a0c16582SDavid Daney 		type = IRQ_TYPE_LEVEL_LOW;
1191a0c16582SDavid Daney 		break;
1192a0c16582SDavid Daney 	default:
11939475e90fSRob Herring 		pr_err("Error: (%pOFn) Invalid irq trigger specification: %x\n",
11949475e90fSRob Herring 		       node,
1195a0c16582SDavid Daney 		       trigger);
1196a0c16582SDavid Daney 		type = IRQ_TYPE_LEVEL_LOW;
1197a0c16582SDavid Daney 		break;
1198a0c16582SDavid Daney 	}
1199a0c16582SDavid Daney 	*out_type = type;
120087161ccdSDavid Daney 	*out_hwirq = pin;
1201a0c16582SDavid Daney 
1202a0c16582SDavid Daney 	return 0;
1203a0c16582SDavid Daney }
1204a0c16582SDavid Daney 
octeon_irq_ciu_xlat(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)1205a0c16582SDavid Daney static int octeon_irq_ciu_xlat(struct irq_domain *d,
1206a0c16582SDavid Daney 			       struct device_node *node,
1207a0c16582SDavid Daney 			       const u32 *intspec,
1208a0c16582SDavid Daney 			       unsigned int intsize,
1209a0c16582SDavid Daney 			       unsigned long *out_hwirq,
1210a0c16582SDavid Daney 			       unsigned int *out_type)
1211a0c16582SDavid Daney {
1212a0c16582SDavid Daney 	unsigned int ciu, bit;
121364b139f9SDavid Daney 	struct octeon_irq_ciu_domain_data *dd = d->host_data;
1214a0c16582SDavid Daney 
1215a0c16582SDavid Daney 	ciu = intspec[0];
1216a0c16582SDavid Daney 	bit = intspec[1];
1217a0c16582SDavid Daney 
121864b139f9SDavid Daney 	if (ciu >= dd->num_sum || bit > 63)
1219a0c16582SDavid Daney 		return -EINVAL;
1220a0c16582SDavid Daney 
1221a0c16582SDavid Daney 	*out_hwirq = (ciu << 6) | bit;
1222a0c16582SDavid Daney 	*out_type = 0;
1223a0c16582SDavid Daney 
1224a0c16582SDavid Daney 	return 0;
1225a0c16582SDavid Daney }
1226a0c16582SDavid Daney 
1227a0c16582SDavid Daney static struct irq_chip *octeon_irq_ciu_chip;
12282e3ecab1SDavid Daney static struct irq_chip *octeon_irq_ciu_chip_edge;
1229a0c16582SDavid Daney static struct irq_chip *octeon_irq_gpio_chip;
1230a0c16582SDavid Daney 
octeon_irq_ciu_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw)1231a0c16582SDavid Daney static int octeon_irq_ciu_map(struct irq_domain *d,
1232a0c16582SDavid Daney 			      unsigned int virq, irq_hw_number_t hw)
1233a0c16582SDavid Daney {
123464b139f9SDavid Daney 	int rv;
1235a0c16582SDavid Daney 	unsigned int line = hw >> 6;
1236a0c16582SDavid Daney 	unsigned int bit = hw & 63;
123764b139f9SDavid Daney 	struct octeon_irq_ciu_domain_data *dd = d->host_data;
1238a0c16582SDavid Daney 
123964b139f9SDavid Daney 	if (line >= dd->num_sum || octeon_irq_ciu_to_irq[line][bit] != 0)
1240a0c16582SDavid Daney 		return -EINVAL;
1241a0c16582SDavid Daney 
124264b139f9SDavid Daney 	if (line == 2) {
1243a0c16582SDavid Daney 		if (octeon_irq_ciu_is_edge(line, bit))
124464b139f9SDavid Daney 			rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0,
124564b139f9SDavid Daney 				&octeon_irq_chip_ciu_sum2_edge,
124664b139f9SDavid Daney 				handle_edge_irq);
124764b139f9SDavid Daney 		else
124864b139f9SDavid Daney 			rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0,
124964b139f9SDavid Daney 				&octeon_irq_chip_ciu_sum2,
125064b139f9SDavid Daney 				handle_level_irq);
125164b139f9SDavid Daney 	} else {
125264b139f9SDavid Daney 		if (octeon_irq_ciu_is_edge(line, bit))
125364b139f9SDavid Daney 			rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0,
12542e3ecab1SDavid Daney 				octeon_irq_ciu_chip_edge,
1255a0c16582SDavid Daney 				handle_edge_irq);
1256a0c16582SDavid Daney 		else
125764b139f9SDavid Daney 			rv = octeon_irq_set_ciu_mapping(virq, line, bit, 0,
1258a0c16582SDavid Daney 				octeon_irq_ciu_chip,
1259a0c16582SDavid Daney 				handle_level_irq);
126064b139f9SDavid Daney 	}
126164b139f9SDavid Daney 	return rv;
1262a0c16582SDavid Daney }
1263a0c16582SDavid Daney 
octeon_irq_gpio_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw)126464b139f9SDavid Daney static int octeon_irq_gpio_map(struct irq_domain *d,
126564b139f9SDavid Daney 			       unsigned int virq, irq_hw_number_t hw)
1266a0c16582SDavid Daney {
126787161ccdSDavid Daney 	struct octeon_irq_gpio_domain_data *gpiod = d->host_data;
126887161ccdSDavid Daney 	unsigned int line, bit;
126964b139f9SDavid Daney 	int r;
1270a0c16582SDavid Daney 
1271d41d547aSAlexander Sverdlin 	line = (hw + gpiod->base_hwirq) >> 6;
1272d41d547aSAlexander Sverdlin 	bit = (hw + gpiod->base_hwirq) & 63;
1273008d0cf1SDan Carpenter 	if (line >= ARRAY_SIZE(octeon_irq_ciu_to_irq) ||
127464b139f9SDavid Daney 		octeon_irq_ciu_to_irq[line][bit] != 0)
1275a0c16582SDavid Daney 		return -EINVAL;
1276a0c16582SDavid Daney 
127756a86c35SThomas Gleixner 	/*
127856a86c35SThomas Gleixner 	 * Default to handle_level_irq. If the DT contains a different
127956a86c35SThomas Gleixner 	 * trigger type, it will call the irq_set_type callback and
128056a86c35SThomas Gleixner 	 * the handler gets updated.
128156a86c35SThomas Gleixner 	 */
128264b139f9SDavid Daney 	r = octeon_irq_set_ciu_mapping(virq, line, bit, hw,
128356a86c35SThomas Gleixner 				       octeon_irq_gpio_chip, handle_level_irq);
128464b139f9SDavid Daney 	return r;
128588fd8589SDavid Daney }
128688fd8589SDavid Daney 
1287b7c8c2c6SRikard Falkeborn static const struct irq_domain_ops octeon_irq_domain_ciu_ops = {
1288a0c16582SDavid Daney 	.map = octeon_irq_ciu_map,
128964b139f9SDavid Daney 	.unmap = octeon_irq_free_cd,
1290a0c16582SDavid Daney 	.xlate = octeon_irq_ciu_xlat,
1291a0c16582SDavid Daney };
1292a0c16582SDavid Daney 
1293b7c8c2c6SRikard Falkeborn static const struct irq_domain_ops octeon_irq_domain_gpio_ops = {
1294a0c16582SDavid Daney 	.map = octeon_irq_gpio_map,
129564b139f9SDavid Daney 	.unmap = octeon_irq_free_cd,
1296a0c16582SDavid Daney 	.xlate = octeon_irq_gpio_xlat,
1297a0c16582SDavid Daney };
1298a0c16582SDavid Daney 
octeon_irq_ip2_ciu(void)12991a7e68f2SDavid Daney static void octeon_irq_ip2_ciu(void)
1300cd847b78SDavid Daney {
13010c326387SDavid Daney 	const unsigned long core_id = cvmx_get_core_num();
13020c326387SDavid Daney 	u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INTX_SUM0(core_id * 2));
13030c326387SDavid Daney 
130435898716SChristoph Lameter 	ciu_sum &= __this_cpu_read(octeon_irq_ciu0_en_mirror);
13050c326387SDavid Daney 	if (likely(ciu_sum)) {
13060c326387SDavid Daney 		int bit = fls64(ciu_sum) - 1;
13070c326387SDavid Daney 		int irq = octeon_irq_ciu_to_irq[0][bit];
13080c326387SDavid Daney 		if (likely(irq))
13090c326387SDavid Daney 			do_IRQ(irq);
13100c326387SDavid Daney 		else
13110c326387SDavid Daney 			spurious_interrupt();
13125aae1fd4SDavid Daney 	} else {
13130c326387SDavid Daney 		spurious_interrupt();
1314cd847b78SDavid Daney 	}
13155aae1fd4SDavid Daney }
13165b3b1688SDavid Daney 
octeon_irq_ip3_ciu(void)13171a7e68f2SDavid Daney static void octeon_irq_ip3_ciu(void)
13180c326387SDavid Daney {
13190c326387SDavid Daney 	u64 ciu_sum = cvmx_read_csr(CVMX_CIU_INT_SUM1);
13200c326387SDavid Daney 
132135898716SChristoph Lameter 	ciu_sum &= __this_cpu_read(octeon_irq_ciu1_en_mirror);
13220c326387SDavid Daney 	if (likely(ciu_sum)) {
13230c326387SDavid Daney 		int bit = fls64(ciu_sum) - 1;
13240c326387SDavid Daney 		int irq = octeon_irq_ciu_to_irq[1][bit];
13250c326387SDavid Daney 		if (likely(irq))
13260c326387SDavid Daney 			do_IRQ(irq);
13270c326387SDavid Daney 		else
13280c326387SDavid Daney 			spurious_interrupt();
13290c326387SDavid Daney 	} else {
13300c326387SDavid Daney 		spurious_interrupt();
13310c326387SDavid Daney 	}
13320c326387SDavid Daney }
13330c326387SDavid Daney 
octeon_irq_ip4_ciu(void)133464b139f9SDavid Daney static void octeon_irq_ip4_ciu(void)
133564b139f9SDavid Daney {
133664b139f9SDavid Daney 	int coreid = cvmx_get_core_num();
133764b139f9SDavid Daney 	u64 ciu_sum = cvmx_read_csr(CVMX_CIU_SUM2_PPX_IP4(coreid));
133864b139f9SDavid Daney 	u64 ciu_en = cvmx_read_csr(CVMX_CIU_EN2_PPX_IP4(coreid));
133964b139f9SDavid Daney 
134064b139f9SDavid Daney 	ciu_sum &= ciu_en;
134164b139f9SDavid Daney 	if (likely(ciu_sum)) {
134264b139f9SDavid Daney 		int bit = fls64(ciu_sum) - 1;
134364b139f9SDavid Daney 		int irq = octeon_irq_ciu_to_irq[2][bit];
134464b139f9SDavid Daney 
134564b139f9SDavid Daney 		if (likely(irq))
134664b139f9SDavid Daney 			do_IRQ(irq);
134764b139f9SDavid Daney 		else
134864b139f9SDavid Daney 			spurious_interrupt();
134964b139f9SDavid Daney 	} else {
135064b139f9SDavid Daney 		spurious_interrupt();
135164b139f9SDavid Daney 	}
135264b139f9SDavid Daney }
135364b139f9SDavid Daney 
135488fd8589SDavid Daney static bool octeon_irq_use_ip4;
135588fd8589SDavid Daney 
octeon_irq_local_enable_ip4(void * arg)1356078a55fcSPaul Gortmaker static void octeon_irq_local_enable_ip4(void *arg)
135788fd8589SDavid Daney {
135888fd8589SDavid Daney 	set_c0_status(STATUSF_IP4);
135988fd8589SDavid Daney }
136088fd8589SDavid Daney 
octeon_irq_ip4_mask(void)13610c326387SDavid Daney static void octeon_irq_ip4_mask(void)
13620c326387SDavid Daney {
13630c326387SDavid Daney 	clear_c0_status(STATUSF_IP4);
13640c326387SDavid Daney 	spurious_interrupt();
13650c326387SDavid Daney }
13660c326387SDavid Daney 
13670c326387SDavid Daney static void (*octeon_irq_ip2)(void);
13680c326387SDavid Daney static void (*octeon_irq_ip3)(void);
13690c326387SDavid Daney static void (*octeon_irq_ip4)(void);
13700c326387SDavid Daney 
1371078a55fcSPaul Gortmaker void (*octeon_irq_setup_secondary)(void);
13720c326387SDavid Daney 
octeon_irq_set_ip4_handler(octeon_irq_ip4_handler_t h)1373078a55fcSPaul Gortmaker void octeon_irq_set_ip4_handler(octeon_irq_ip4_handler_t h)
137488fd8589SDavid Daney {
137588fd8589SDavid Daney 	octeon_irq_ip4 = h;
137688fd8589SDavid Daney 	octeon_irq_use_ip4 = true;
137788fd8589SDavid Daney 	on_each_cpu(octeon_irq_local_enable_ip4, NULL, 1);
137888fd8589SDavid Daney }
137988fd8589SDavid Daney 
octeon_irq_percpu_enable(void)1380078a55fcSPaul Gortmaker static void octeon_irq_percpu_enable(void)
13810c326387SDavid Daney {
13820c326387SDavid Daney 	irq_cpu_online();
13830c326387SDavid Daney }
13840c326387SDavid Daney 
octeon_irq_init_ciu_percpu(void)1385078a55fcSPaul Gortmaker static void octeon_irq_init_ciu_percpu(void)
13860c326387SDavid Daney {
13870c326387SDavid Daney 	int coreid = cvmx_get_core_num();
13881a7e68f2SDavid Daney 
13891a7e68f2SDavid Daney 
139035898716SChristoph Lameter 	__this_cpu_write(octeon_irq_ciu0_en_mirror, 0);
139135898716SChristoph Lameter 	__this_cpu_write(octeon_irq_ciu1_en_mirror, 0);
13921a7e68f2SDavid Daney 	wmb();
139335898716SChristoph Lameter 	raw_spin_lock_init(this_cpu_ptr(&octeon_irq_ciu_spinlock));
1394cd847b78SDavid Daney 	/*
13950c326387SDavid Daney 	 * Disable All CIU Interrupts. The ones we need will be
13960c326387SDavid Daney 	 * enabled later.  Read the SUM register so we know the write
13970c326387SDavid Daney 	 * completed.
1398cd847b78SDavid Daney 	 */
13990c326387SDavid Daney 	cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2)), 0);
14000c326387SDavid Daney 	cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2 + 1)), 0);
14010c326387SDavid Daney 	cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2)), 0);
14020c326387SDavid Daney 	cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2 + 1)), 0);
14030c326387SDavid Daney 	cvmx_read_csr(CVMX_CIU_INTX_SUM0((coreid * 2)));
14040c326387SDavid Daney }
1405cd847b78SDavid Daney 
octeon_irq_init_ciu2_percpu(void)140688fd8589SDavid Daney static void octeon_irq_init_ciu2_percpu(void)
140788fd8589SDavid Daney {
140888fd8589SDavid Daney 	u64 regx, ipx;
140988fd8589SDavid Daney 	int coreid = cvmx_get_core_num();
141088fd8589SDavid Daney 	u64 base = CVMX_CIU2_EN_PPX_IP2_WRKQ(coreid);
141188fd8589SDavid Daney 
141288fd8589SDavid Daney 	/*
141388fd8589SDavid Daney 	 * Disable All CIU2 Interrupts. The ones we need will be
141488fd8589SDavid Daney 	 * enabled later.  Read the SUM register so we know the write
141588fd8589SDavid Daney 	 * completed.
141688fd8589SDavid Daney 	 *
141788fd8589SDavid Daney 	 * There are 9 registers and 3 IPX levels with strides 0x1000
141894bd83e4SJulia Lawall 	 * and 0x200 respectively.  Use loops to clear them.
141988fd8589SDavid Daney 	 */
142088fd8589SDavid Daney 	for (regx = 0; regx <= 0x8000; regx += 0x1000) {
142188fd8589SDavid Daney 		for (ipx = 0; ipx <= 0x400; ipx += 0x200)
142288fd8589SDavid Daney 			cvmx_write_csr(base + regx + ipx, 0);
142388fd8589SDavid Daney 	}
142488fd8589SDavid Daney 
142588fd8589SDavid Daney 	cvmx_read_csr(CVMX_CIU2_SUM_PPX_IP2(coreid));
142688fd8589SDavid Daney }
142788fd8589SDavid Daney 
octeon_irq_setup_secondary_ciu(void)1428078a55fcSPaul Gortmaker static void octeon_irq_setup_secondary_ciu(void)
14290c326387SDavid Daney {
14300c326387SDavid Daney 	octeon_irq_init_ciu_percpu();
14310c326387SDavid Daney 	octeon_irq_percpu_enable();
14325aae1fd4SDavid Daney 
14330c326387SDavid Daney 	/* Enable the CIU lines */
14340c326387SDavid Daney 	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
143564b139f9SDavid Daney 	if (octeon_irq_use_ip4)
143664b139f9SDavid Daney 		set_c0_status(STATUSF_IP4);
143764b139f9SDavid Daney 	else
14380c326387SDavid Daney 		clear_c0_status(STATUSF_IP4);
14390c326387SDavid Daney }
14400c326387SDavid Daney 
octeon_irq_setup_secondary_ciu2(void)144188fd8589SDavid Daney static void octeon_irq_setup_secondary_ciu2(void)
144288fd8589SDavid Daney {
144388fd8589SDavid Daney 	octeon_irq_init_ciu2_percpu();
144488fd8589SDavid Daney 	octeon_irq_percpu_enable();
144588fd8589SDavid Daney 
144688fd8589SDavid Daney 	/* Enable the CIU lines */
144788fd8589SDavid Daney 	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
144888fd8589SDavid Daney 	if (octeon_irq_use_ip4)
144988fd8589SDavid Daney 		set_c0_status(STATUSF_IP4);
145088fd8589SDavid Daney 	else
145188fd8589SDavid Daney 		clear_c0_status(STATUSF_IP4);
145288fd8589SDavid Daney }
145388fd8589SDavid Daney 
octeon_irq_init_ciu(struct device_node * ciu_node,struct device_node * parent)145464b139f9SDavid Daney static int __init octeon_irq_init_ciu(
145564b139f9SDavid Daney 	struct device_node *ciu_node, struct device_node *parent)
14560c326387SDavid Daney {
14577b490a8aSMenglong Dong 	int i, r;
14580c326387SDavid Daney 	struct irq_chip *chip;
14592e3ecab1SDavid Daney 	struct irq_chip *chip_edge;
14600c326387SDavid Daney 	struct irq_chip *chip_mbox;
14610c326387SDavid Daney 	struct irq_chip *chip_wd;
146287161ccdSDavid Daney 	struct irq_domain *ciu_domain = NULL;
146364b139f9SDavid Daney 	struct octeon_irq_ciu_domain_data *dd;
146464b139f9SDavid Daney 
146564b139f9SDavid Daney 	dd = kzalloc(sizeof(*dd), GFP_KERNEL);
146664b139f9SDavid Daney 	if (!dd)
146764b139f9SDavid Daney 		return -ENOMEM;
14680c326387SDavid Daney 
14690c326387SDavid Daney 	octeon_irq_init_ciu_percpu();
14700c326387SDavid Daney 	octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu;
14710c326387SDavid Daney 
14721a7e68f2SDavid Daney 	octeon_irq_ip2 = octeon_irq_ip2_ciu;
14731a7e68f2SDavid Daney 	octeon_irq_ip3 = octeon_irq_ip3_ciu;
147464b139f9SDavid Daney 	if ((OCTEON_IS_OCTEON2() || OCTEON_IS_OCTEON3())
147564b139f9SDavid Daney 		&& !OCTEON_IS_MODEL(OCTEON_CN63XX)) {
147664b139f9SDavid Daney 		octeon_irq_ip4 =  octeon_irq_ip4_ciu;
147764b139f9SDavid Daney 		dd->num_sum = 3;
147864b139f9SDavid Daney 		octeon_irq_use_ip4 = true;
147964b139f9SDavid Daney 	} else {
148064b139f9SDavid Daney 		octeon_irq_ip4 = octeon_irq_ip4_mask;
148164b139f9SDavid Daney 		dd->num_sum = 2;
148264b139f9SDavid Daney 		octeon_irq_use_ip4 = false;
148364b139f9SDavid Daney 	}
14840c326387SDavid Daney 	if (OCTEON_IS_MODEL(OCTEON_CN58XX_PASS2_X) ||
14850c326387SDavid Daney 	    OCTEON_IS_MODEL(OCTEON_CN56XX_PASS2_X) ||
14860c326387SDavid Daney 	    OCTEON_IS_MODEL(OCTEON_CN52XX_PASS2_X) ||
1487debe6a62SDavid Daney 	    OCTEON_IS_OCTEON2() || OCTEON_IS_OCTEON3()) {
14880c326387SDavid Daney 		chip = &octeon_irq_chip_ciu_v2;
14892e3ecab1SDavid Daney 		chip_edge = &octeon_irq_chip_ciu_v2_edge;
14900c326387SDavid Daney 		chip_mbox = &octeon_irq_chip_ciu_mbox_v2;
14910c326387SDavid Daney 		chip_wd = &octeon_irq_chip_ciu_wd_v2;
1492a0c16582SDavid Daney 		octeon_irq_gpio_chip = &octeon_irq_chip_ciu_gpio_v2;
14930c326387SDavid Daney 	} else {
14940c326387SDavid Daney 		chip = &octeon_irq_chip_ciu;
14952e3ecab1SDavid Daney 		chip_edge = &octeon_irq_chip_ciu_edge;
14960c326387SDavid Daney 		chip_mbox = &octeon_irq_chip_ciu_mbox;
14970c326387SDavid Daney 		chip_wd = &octeon_irq_chip_ciu_wd;
1498a0c16582SDavid Daney 		octeon_irq_gpio_chip = &octeon_irq_chip_ciu_gpio;
14990c326387SDavid Daney 	}
1500a0c16582SDavid Daney 	octeon_irq_ciu_chip = chip;
15012e3ecab1SDavid Daney 	octeon_irq_ciu_chip_edge = chip_edge;
15020c326387SDavid Daney 
15030c326387SDavid Daney 	/* Mips internal */
15040c326387SDavid Daney 	octeon_irq_init_core();
15050c326387SDavid Daney 
150664b139f9SDavid Daney 	ciu_domain = irq_domain_add_tree(
150764b139f9SDavid Daney 		ciu_node, &octeon_irq_domain_ciu_ops, dd);
150864b139f9SDavid Daney 	irq_set_default_host(ciu_domain);
150964b139f9SDavid Daney 
151064b139f9SDavid Daney 	/* CIU_0 */
151164b139f9SDavid Daney 	for (i = 0; i < 16; i++) {
151264b139f9SDavid Daney 		r = octeon_irq_force_ciu_mapping(
151364b139f9SDavid Daney 			ciu_domain, i + OCTEON_IRQ_WORKQ0, 0, i + 0);
151464b139f9SDavid Daney 		if (r)
151564b139f9SDavid Daney 			goto err;
151664b139f9SDavid Daney 	}
151764b139f9SDavid Daney 
151899fbc70fSAlexander Sverdlin 	r = irq_alloc_desc_at(OCTEON_IRQ_MBOX0, -1);
151999fbc70fSAlexander Sverdlin 	if (r < 0) {
152099fbc70fSAlexander Sverdlin 		pr_err("Failed to allocate desc for %s\n", "OCTEON_IRQ_MBOX0");
152199fbc70fSAlexander Sverdlin 		goto err;
152299fbc70fSAlexander Sverdlin 	}
152364b139f9SDavid Daney 	r = octeon_irq_set_ciu_mapping(
152464b139f9SDavid Daney 		OCTEON_IRQ_MBOX0, 0, 32, 0, chip_mbox, handle_percpu_irq);
152564b139f9SDavid Daney 	if (r)
152664b139f9SDavid Daney 		goto err;
152799fbc70fSAlexander Sverdlin 	r = irq_alloc_desc_at(OCTEON_IRQ_MBOX1, -1);
152899fbc70fSAlexander Sverdlin 	if (r < 0) {
152999fbc70fSAlexander Sverdlin 		pr_err("Failed to allocate desc for %s\n", "OCTEON_IRQ_MBOX1");
153099fbc70fSAlexander Sverdlin 		goto err;
153199fbc70fSAlexander Sverdlin 	}
153264b139f9SDavid Daney 	r = octeon_irq_set_ciu_mapping(
153364b139f9SDavid Daney 		OCTEON_IRQ_MBOX1, 0, 33, 0, chip_mbox, handle_percpu_irq);
153464b139f9SDavid Daney 	if (r)
153564b139f9SDavid Daney 		goto err;
153664b139f9SDavid Daney 
153764b139f9SDavid Daney 	for (i = 0; i < 4; i++) {
153864b139f9SDavid Daney 		r = octeon_irq_force_ciu_mapping(
153964b139f9SDavid Daney 			ciu_domain, i + OCTEON_IRQ_PCI_INT0, 0, i + 36);
154064b139f9SDavid Daney 		if (r)
154164b139f9SDavid Daney 			goto err;
154264b139f9SDavid Daney 	}
154364b139f9SDavid Daney 	for (i = 0; i < 4; i++) {
154464b139f9SDavid Daney 		r = octeon_irq_force_ciu_mapping(
154564b139f9SDavid Daney 			ciu_domain, i + OCTEON_IRQ_PCI_MSI0, 0, i + 40);
154664b139f9SDavid Daney 		if (r)
154764b139f9SDavid Daney 			goto err;
154864b139f9SDavid Daney 	}
154964b139f9SDavid Daney 
155064b139f9SDavid Daney 	r = octeon_irq_force_ciu_mapping(ciu_domain, OCTEON_IRQ_TWSI, 0, 45);
155164b139f9SDavid Daney 	if (r)
155264b139f9SDavid Daney 		goto err;
155364b139f9SDavid Daney 
155464b139f9SDavid Daney 	r = octeon_irq_force_ciu_mapping(ciu_domain, OCTEON_IRQ_RML, 0, 46);
155564b139f9SDavid Daney 	if (r)
155664b139f9SDavid Daney 		goto err;
155764b139f9SDavid Daney 
155864b139f9SDavid Daney 	for (i = 0; i < 4; i++) {
155964b139f9SDavid Daney 		r = octeon_irq_force_ciu_mapping(
156064b139f9SDavid Daney 			ciu_domain, i + OCTEON_IRQ_TIMER0, 0, i + 52);
156164b139f9SDavid Daney 		if (r)
156264b139f9SDavid Daney 			goto err;
156364b139f9SDavid Daney 	}
156464b139f9SDavid Daney 
156564b139f9SDavid Daney 	r = octeon_irq_force_ciu_mapping(ciu_domain, OCTEON_IRQ_TWSI2, 0, 59);
156664b139f9SDavid Daney 	if (r)
156764b139f9SDavid Daney 		goto err;
156864b139f9SDavid Daney 
156999fbc70fSAlexander Sverdlin 	r = irq_alloc_descs(OCTEON_IRQ_WDOG0, OCTEON_IRQ_WDOG0, 16, -1);
157099fbc70fSAlexander Sverdlin 	if (r < 0) {
157199fbc70fSAlexander Sverdlin 		pr_err("Failed to allocate desc for %s\n", "OCTEON_IRQ_WDOGx");
157299fbc70fSAlexander Sverdlin 		goto err;
157399fbc70fSAlexander Sverdlin 	}
157464b139f9SDavid Daney 	/* CIU_1 */
157564b139f9SDavid Daney 	for (i = 0; i < 16; i++) {
157664b139f9SDavid Daney 		r = octeon_irq_set_ciu_mapping(
157764b139f9SDavid Daney 			i + OCTEON_IRQ_WDOG0, 1, i + 0, 0, chip_wd,
157864b139f9SDavid Daney 			handle_level_irq);
157964b139f9SDavid Daney 		if (r)
158064b139f9SDavid Daney 			goto err;
158164b139f9SDavid Daney 	}
158264b139f9SDavid Daney 
158364b139f9SDavid Daney 	/* Enable the CIU lines */
158464b139f9SDavid Daney 	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
158564b139f9SDavid Daney 	if (octeon_irq_use_ip4)
158664b139f9SDavid Daney 		set_c0_status(STATUSF_IP4);
158764b139f9SDavid Daney 	else
158864b139f9SDavid Daney 		clear_c0_status(STATUSF_IP4);
158964b139f9SDavid Daney 
159064b139f9SDavid Daney 	return 0;
159164b139f9SDavid Daney err:
159264b139f9SDavid Daney 	return r;
159364b139f9SDavid Daney }
159464b139f9SDavid Daney 
octeon_irq_init_gpio(struct device_node * gpio_node,struct device_node * parent)159564b139f9SDavid Daney static int __init octeon_irq_init_gpio(
159664b139f9SDavid Daney 	struct device_node *gpio_node, struct device_node *parent)
159764b139f9SDavid Daney {
1598a0c16582SDavid Daney 	struct octeon_irq_gpio_domain_data *gpiod;
159964b139f9SDavid Daney 	u32 interrupt_cells;
160064b139f9SDavid Daney 	unsigned int base_hwirq;
160164b139f9SDavid Daney 	int r;
160264b139f9SDavid Daney 
160364b139f9SDavid Daney 	r = of_property_read_u32(parent, "#interrupt-cells", &interrupt_cells);
160464b139f9SDavid Daney 	if (r)
160564b139f9SDavid Daney 		return r;
160664b139f9SDavid Daney 
160764b139f9SDavid Daney 	if (interrupt_cells == 1) {
160864b139f9SDavid Daney 		u32 v;
160964b139f9SDavid Daney 
161064b139f9SDavid Daney 		r = of_property_read_u32_index(gpio_node, "interrupts", 0, &v);
161164b139f9SDavid Daney 		if (r) {
161264b139f9SDavid Daney 			pr_warn("No \"interrupts\" property.\n");
161364b139f9SDavid Daney 			return r;
161464b139f9SDavid Daney 		}
161564b139f9SDavid Daney 		base_hwirq = v;
161664b139f9SDavid Daney 	} else if (interrupt_cells == 2) {
161764b139f9SDavid Daney 		u32 v0, v1;
161864b139f9SDavid Daney 
161964b139f9SDavid Daney 		r = of_property_read_u32_index(gpio_node, "interrupts", 0, &v0);
162064b139f9SDavid Daney 		if (r) {
162164b139f9SDavid Daney 			pr_warn("No \"interrupts\" property.\n");
162264b139f9SDavid Daney 			return r;
162364b139f9SDavid Daney 		}
162464b139f9SDavid Daney 		r = of_property_read_u32_index(gpio_node, "interrupts", 1, &v1);
162564b139f9SDavid Daney 		if (r) {
162664b139f9SDavid Daney 			pr_warn("No \"interrupts\" property.\n");
162764b139f9SDavid Daney 			return r;
162864b139f9SDavid Daney 		}
162964b139f9SDavid Daney 		base_hwirq = (v0 << 6) | v1;
163064b139f9SDavid Daney 	} else {
163164b139f9SDavid Daney 		pr_warn("Bad \"#interrupt-cells\" property: %u\n",
163264b139f9SDavid Daney 			interrupt_cells);
163364b139f9SDavid Daney 		return -EINVAL;
163464b139f9SDavid Daney 	}
1635a0c16582SDavid Daney 
1636a0c16582SDavid Daney 	gpiod = kzalloc(sizeof(*gpiod), GFP_KERNEL);
1637a0c16582SDavid Daney 	if (gpiod) {
1638a0c16582SDavid Daney 		/* gpio domain host_data is the base hwirq number. */
163964b139f9SDavid Daney 		gpiod->base_hwirq = base_hwirq;
164064b139f9SDavid Daney 		irq_domain_add_linear(
164164b139f9SDavid Daney 			gpio_node, 16, &octeon_irq_domain_gpio_ops, gpiod);
164264b139f9SDavid Daney 	} else {
1643a0c16582SDavid Daney 		pr_warn("Cannot allocate memory for GPIO irq_domain.\n");
164464b139f9SDavid Daney 		return -ENOMEM;
16450c326387SDavid Daney 	}
16465aae1fd4SDavid Daney 
16470a900553SSteven J. Hill 	/*
16480a900553SSteven J. Hill 	 * Clear the OF_POPULATED flag that was set by of_irq_init()
16490a900553SSteven J. Hill 	 * so that all GPIO devices will be probed.
16500a900553SSteven J. Hill 	 */
16510a900553SSteven J. Hill 	of_node_clear_flag(gpio_node, OF_POPULATED);
16520a900553SSteven J. Hill 
165364b139f9SDavid Daney 	return 0;
165464b139f9SDavid Daney }
165588fd8589SDavid Daney /*
165688fd8589SDavid Daney  * Watchdog interrupts are special.  They are associated with a single
165788fd8589SDavid Daney  * core, so we hardwire the affinity to that core.
165888fd8589SDavid Daney  */
octeon_irq_ciu2_wd_enable(struct irq_data * data)165988fd8589SDavid Daney static void octeon_irq_ciu2_wd_enable(struct irq_data *data)
166088fd8589SDavid Daney {
166188fd8589SDavid Daney 	u64 mask;
166288fd8589SDavid Daney 	u64 en_addr;
166388fd8589SDavid Daney 	int coreid = data->irq - OCTEON_IRQ_WDOG0;
166464b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
166588fd8589SDavid Daney 
166664b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
166764b139f9SDavid Daney 	mask = 1ull << (cd->bit);
166888fd8589SDavid Daney 
166964b139f9SDavid Daney 	en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(coreid) +
167064b139f9SDavid Daney 		(0x1000ull * cd->line);
167188fd8589SDavid Daney 	cvmx_write_csr(en_addr, mask);
167288fd8589SDavid Daney 
167388fd8589SDavid Daney }
167488fd8589SDavid Daney 
octeon_irq_ciu2_enable(struct irq_data * data)167588fd8589SDavid Daney static void octeon_irq_ciu2_enable(struct irq_data *data)
167688fd8589SDavid Daney {
167788fd8589SDavid Daney 	u64 mask;
167888fd8589SDavid Daney 	u64 en_addr;
167988fd8589SDavid Daney 	int cpu = next_cpu_for_irq(data);
168088fd8589SDavid Daney 	int coreid = octeon_coreid_for_cpu(cpu);
168164b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
168288fd8589SDavid Daney 
168364b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
168464b139f9SDavid Daney 	mask = 1ull << (cd->bit);
168588fd8589SDavid Daney 
168664b139f9SDavid Daney 	en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(coreid) +
168764b139f9SDavid Daney 		(0x1000ull * cd->line);
168888fd8589SDavid Daney 	cvmx_write_csr(en_addr, mask);
168988fd8589SDavid Daney }
169088fd8589SDavid Daney 
octeon_irq_ciu2_enable_local(struct irq_data * data)169188fd8589SDavid Daney static void octeon_irq_ciu2_enable_local(struct irq_data *data)
169288fd8589SDavid Daney {
169388fd8589SDavid Daney 	u64 mask;
169488fd8589SDavid Daney 	u64 en_addr;
169588fd8589SDavid Daney 	int coreid = cvmx_get_core_num();
169664b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
169788fd8589SDavid Daney 
169864b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
169964b139f9SDavid Daney 	mask = 1ull << (cd->bit);
170088fd8589SDavid Daney 
170164b139f9SDavid Daney 	en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(coreid) +
170264b139f9SDavid Daney 		(0x1000ull * cd->line);
170388fd8589SDavid Daney 	cvmx_write_csr(en_addr, mask);
170488fd8589SDavid Daney 
170588fd8589SDavid Daney }
170688fd8589SDavid Daney 
octeon_irq_ciu2_disable_local(struct irq_data * data)170788fd8589SDavid Daney static void octeon_irq_ciu2_disable_local(struct irq_data *data)
170888fd8589SDavid Daney {
170988fd8589SDavid Daney 	u64 mask;
171088fd8589SDavid Daney 	u64 en_addr;
171188fd8589SDavid Daney 	int coreid = cvmx_get_core_num();
171264b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
171388fd8589SDavid Daney 
171464b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
171564b139f9SDavid Daney 	mask = 1ull << (cd->bit);
171688fd8589SDavid Daney 
171764b139f9SDavid Daney 	en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C(coreid) +
171864b139f9SDavid Daney 		(0x1000ull * cd->line);
171988fd8589SDavid Daney 	cvmx_write_csr(en_addr, mask);
172088fd8589SDavid Daney 
172188fd8589SDavid Daney }
172288fd8589SDavid Daney 
octeon_irq_ciu2_ack(struct irq_data * data)172388fd8589SDavid Daney static void octeon_irq_ciu2_ack(struct irq_data *data)
172488fd8589SDavid Daney {
172588fd8589SDavid Daney 	u64 mask;
172688fd8589SDavid Daney 	u64 en_addr;
172788fd8589SDavid Daney 	int coreid = cvmx_get_core_num();
172864b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
172988fd8589SDavid Daney 
173064b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
173164b139f9SDavid Daney 	mask = 1ull << (cd->bit);
173288fd8589SDavid Daney 
173364b139f9SDavid Daney 	en_addr = CVMX_CIU2_RAW_PPX_IP2_WRKQ(coreid) + (0x1000ull * cd->line);
173488fd8589SDavid Daney 	cvmx_write_csr(en_addr, mask);
173588fd8589SDavid Daney 
173688fd8589SDavid Daney }
173788fd8589SDavid Daney 
octeon_irq_ciu2_disable_all(struct irq_data * data)173888fd8589SDavid Daney static void octeon_irq_ciu2_disable_all(struct irq_data *data)
173988fd8589SDavid Daney {
174088fd8589SDavid Daney 	int cpu;
174188fd8589SDavid Daney 	u64 mask;
174264b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
174388fd8589SDavid Daney 
174464b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
174564b139f9SDavid Daney 	mask = 1ull << (cd->bit);
174688fd8589SDavid Daney 
174788fd8589SDavid Daney 	for_each_online_cpu(cpu) {
174864b139f9SDavid Daney 		u64 en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C(
174964b139f9SDavid Daney 			octeon_coreid_for_cpu(cpu)) + (0x1000ull * cd->line);
175088fd8589SDavid Daney 		cvmx_write_csr(en_addr, mask);
175188fd8589SDavid Daney 	}
175288fd8589SDavid Daney }
175388fd8589SDavid Daney 
octeon_irq_ciu2_mbox_enable_all(struct irq_data * data)175488fd8589SDavid Daney static void octeon_irq_ciu2_mbox_enable_all(struct irq_data *data)
175588fd8589SDavid Daney {
175688fd8589SDavid Daney 	int cpu;
175788fd8589SDavid Daney 	u64 mask;
175888fd8589SDavid Daney 
175988fd8589SDavid Daney 	mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0);
176088fd8589SDavid Daney 
176188fd8589SDavid Daney 	for_each_online_cpu(cpu) {
176264b139f9SDavid Daney 		u64 en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1S(
176364b139f9SDavid Daney 			octeon_coreid_for_cpu(cpu));
176488fd8589SDavid Daney 		cvmx_write_csr(en_addr, mask);
176588fd8589SDavid Daney 	}
176688fd8589SDavid Daney }
176788fd8589SDavid Daney 
octeon_irq_ciu2_mbox_disable_all(struct irq_data * data)176888fd8589SDavid Daney static void octeon_irq_ciu2_mbox_disable_all(struct irq_data *data)
176988fd8589SDavid Daney {
177088fd8589SDavid Daney 	int cpu;
177188fd8589SDavid Daney 	u64 mask;
177288fd8589SDavid Daney 
177388fd8589SDavid Daney 	mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0);
177488fd8589SDavid Daney 
177588fd8589SDavid Daney 	for_each_online_cpu(cpu) {
177664b139f9SDavid Daney 		u64 en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1C(
177764b139f9SDavid Daney 			octeon_coreid_for_cpu(cpu));
177888fd8589SDavid Daney 		cvmx_write_csr(en_addr, mask);
177988fd8589SDavid Daney 	}
178088fd8589SDavid Daney }
178188fd8589SDavid Daney 
octeon_irq_ciu2_mbox_enable_local(struct irq_data * data)178288fd8589SDavid Daney static void octeon_irq_ciu2_mbox_enable_local(struct irq_data *data)
178388fd8589SDavid Daney {
178488fd8589SDavid Daney 	u64 mask;
178588fd8589SDavid Daney 	u64 en_addr;
178688fd8589SDavid Daney 	int coreid = cvmx_get_core_num();
178788fd8589SDavid Daney 
178888fd8589SDavid Daney 	mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0);
178988fd8589SDavid Daney 	en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1S(coreid);
179088fd8589SDavid Daney 	cvmx_write_csr(en_addr, mask);
179188fd8589SDavid Daney }
179288fd8589SDavid Daney 
octeon_irq_ciu2_mbox_disable_local(struct irq_data * data)179388fd8589SDavid Daney static void octeon_irq_ciu2_mbox_disable_local(struct irq_data *data)
179488fd8589SDavid Daney {
179588fd8589SDavid Daney 	u64 mask;
179688fd8589SDavid Daney 	u64 en_addr;
179788fd8589SDavid Daney 	int coreid = cvmx_get_core_num();
179888fd8589SDavid Daney 
179988fd8589SDavid Daney 	mask = 1ull << (data->irq - OCTEON_IRQ_MBOX0);
180088fd8589SDavid Daney 	en_addr = CVMX_CIU2_EN_PPX_IP3_MBOX_W1C(coreid);
180188fd8589SDavid Daney 	cvmx_write_csr(en_addr, mask);
180288fd8589SDavid Daney }
180388fd8589SDavid Daney 
180488fd8589SDavid Daney #ifdef CONFIG_SMP
octeon_irq_ciu2_set_affinity(struct irq_data * data,const struct cpumask * dest,bool force)180588fd8589SDavid Daney static int octeon_irq_ciu2_set_affinity(struct irq_data *data,
180688fd8589SDavid Daney 					const struct cpumask *dest, bool force)
180788fd8589SDavid Daney {
180888fd8589SDavid Daney 	int cpu;
180988fd8589SDavid Daney 	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
181088fd8589SDavid Daney 	u64 mask;
181164b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
181288fd8589SDavid Daney 
181388fd8589SDavid Daney 	if (!enable_one)
181488fd8589SDavid Daney 		return 0;
181588fd8589SDavid Daney 
181664b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
181764b139f9SDavid Daney 	mask = 1ull << cd->bit;
181888fd8589SDavid Daney 
181988fd8589SDavid Daney 	for_each_online_cpu(cpu) {
182088fd8589SDavid Daney 		u64 en_addr;
182188fd8589SDavid Daney 		if (cpumask_test_cpu(cpu, dest) && enable_one) {
182288fd8589SDavid Daney 			enable_one = false;
182364b139f9SDavid Daney 			en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1S(
182464b139f9SDavid Daney 				octeon_coreid_for_cpu(cpu)) +
182564b139f9SDavid Daney 				(0x1000ull * cd->line);
182688fd8589SDavid Daney 		} else {
182764b139f9SDavid Daney 			en_addr = CVMX_CIU2_EN_PPX_IP2_WRKQ_W1C(
182864b139f9SDavid Daney 				octeon_coreid_for_cpu(cpu)) +
182964b139f9SDavid Daney 				(0x1000ull * cd->line);
183088fd8589SDavid Daney 		}
183188fd8589SDavid Daney 		cvmx_write_csr(en_addr, mask);
183288fd8589SDavid Daney 	}
183388fd8589SDavid Daney 
183488fd8589SDavid Daney 	return 0;
183588fd8589SDavid Daney }
183688fd8589SDavid Daney #endif
183788fd8589SDavid Daney 
octeon_irq_ciu2_enable_gpio(struct irq_data * data)183888fd8589SDavid Daney static void octeon_irq_ciu2_enable_gpio(struct irq_data *data)
183988fd8589SDavid Daney {
184088fd8589SDavid Daney 	octeon_irq_gpio_setup(data);
184188fd8589SDavid Daney 	octeon_irq_ciu2_enable(data);
184288fd8589SDavid Daney }
184388fd8589SDavid Daney 
octeon_irq_ciu2_disable_gpio(struct irq_data * data)184488fd8589SDavid Daney static void octeon_irq_ciu2_disable_gpio(struct irq_data *data)
184588fd8589SDavid Daney {
184664b139f9SDavid Daney 	struct octeon_ciu_chip_data *cd;
184788fd8589SDavid Daney 
184864b139f9SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
184964b139f9SDavid Daney 
185064b139f9SDavid Daney 	cvmx_write_csr(CVMX_GPIO_BIT_CFGX(cd->gpio_line), 0);
185188fd8589SDavid Daney 
185288fd8589SDavid Daney 	octeon_irq_ciu2_disable_all(data);
185388fd8589SDavid Daney }
185488fd8589SDavid Daney 
185588fd8589SDavid Daney static struct irq_chip octeon_irq_chip_ciu2 = {
185688fd8589SDavid Daney 	.name = "CIU2-E",
185788fd8589SDavid Daney 	.irq_enable = octeon_irq_ciu2_enable,
185888fd8589SDavid Daney 	.irq_disable = octeon_irq_ciu2_disable_all,
18592e3ecab1SDavid Daney 	.irq_mask = octeon_irq_ciu2_disable_local,
18602e3ecab1SDavid Daney 	.irq_unmask = octeon_irq_ciu2_enable,
18612e3ecab1SDavid Daney #ifdef CONFIG_SMP
18622e3ecab1SDavid Daney 	.irq_set_affinity = octeon_irq_ciu2_set_affinity,
18632e3ecab1SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
18642e3ecab1SDavid Daney #endif
18652e3ecab1SDavid Daney };
18662e3ecab1SDavid Daney 
18672e3ecab1SDavid Daney static struct irq_chip octeon_irq_chip_ciu2_edge = {
18682e3ecab1SDavid Daney 	.name = "CIU2-E",
18692e3ecab1SDavid Daney 	.irq_enable = octeon_irq_ciu2_enable,
18702e3ecab1SDavid Daney 	.irq_disable = octeon_irq_ciu2_disable_all,
187188fd8589SDavid Daney 	.irq_ack = octeon_irq_ciu2_ack,
187288fd8589SDavid Daney 	.irq_mask = octeon_irq_ciu2_disable_local,
187388fd8589SDavid Daney 	.irq_unmask = octeon_irq_ciu2_enable,
187488fd8589SDavid Daney #ifdef CONFIG_SMP
187588fd8589SDavid Daney 	.irq_set_affinity = octeon_irq_ciu2_set_affinity,
187688fd8589SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
187788fd8589SDavid Daney #endif
187888fd8589SDavid Daney };
187988fd8589SDavid Daney 
188088fd8589SDavid Daney static struct irq_chip octeon_irq_chip_ciu2_mbox = {
188188fd8589SDavid Daney 	.name = "CIU2-M",
188288fd8589SDavid Daney 	.irq_enable = octeon_irq_ciu2_mbox_enable_all,
188388fd8589SDavid Daney 	.irq_disable = octeon_irq_ciu2_mbox_disable_all,
188488fd8589SDavid Daney 	.irq_ack = octeon_irq_ciu2_mbox_disable_local,
188588fd8589SDavid Daney 	.irq_eoi = octeon_irq_ciu2_mbox_enable_local,
188688fd8589SDavid Daney 
188788fd8589SDavid Daney 	.irq_cpu_online = octeon_irq_ciu2_mbox_enable_local,
188888fd8589SDavid Daney 	.irq_cpu_offline = octeon_irq_ciu2_mbox_disable_local,
188988fd8589SDavid Daney 	.flags = IRQCHIP_ONOFFLINE_ENABLED,
189088fd8589SDavid Daney };
189188fd8589SDavid Daney 
189288fd8589SDavid Daney static struct irq_chip octeon_irq_chip_ciu2_wd = {
189388fd8589SDavid Daney 	.name = "CIU2-W",
189488fd8589SDavid Daney 	.irq_enable = octeon_irq_ciu2_wd_enable,
189588fd8589SDavid Daney 	.irq_disable = octeon_irq_ciu2_disable_all,
189688fd8589SDavid Daney 	.irq_mask = octeon_irq_ciu2_disable_local,
189788fd8589SDavid Daney 	.irq_unmask = octeon_irq_ciu2_enable_local,
189888fd8589SDavid Daney };
189988fd8589SDavid Daney 
190088fd8589SDavid Daney static struct irq_chip octeon_irq_chip_ciu2_gpio = {
190188fd8589SDavid Daney 	.name = "CIU-GPIO",
190288fd8589SDavid Daney 	.irq_enable = octeon_irq_ciu2_enable_gpio,
190388fd8589SDavid Daney 	.irq_disable = octeon_irq_ciu2_disable_gpio,
190488fd8589SDavid Daney 	.irq_ack = octeon_irq_ciu_gpio_ack,
190588fd8589SDavid Daney 	.irq_mask = octeon_irq_ciu2_disable_local,
190688fd8589SDavid Daney 	.irq_unmask = octeon_irq_ciu2_enable,
190788fd8589SDavid Daney 	.irq_set_type = octeon_irq_ciu_gpio_set_type,
190888fd8589SDavid Daney #ifdef CONFIG_SMP
190988fd8589SDavid Daney 	.irq_set_affinity = octeon_irq_ciu2_set_affinity,
191088fd8589SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
191188fd8589SDavid Daney #endif
191288fd8589SDavid Daney 	.flags = IRQCHIP_SET_TYPE_MASKED,
191388fd8589SDavid Daney };
191488fd8589SDavid Daney 
octeon_irq_ciu2_xlat(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)191588fd8589SDavid Daney static int octeon_irq_ciu2_xlat(struct irq_domain *d,
191688fd8589SDavid Daney 				struct device_node *node,
191788fd8589SDavid Daney 				const u32 *intspec,
191888fd8589SDavid Daney 				unsigned int intsize,
191988fd8589SDavid Daney 				unsigned long *out_hwirq,
192088fd8589SDavid Daney 				unsigned int *out_type)
192188fd8589SDavid Daney {
192288fd8589SDavid Daney 	unsigned int ciu, bit;
192388fd8589SDavid Daney 
192488fd8589SDavid Daney 	ciu = intspec[0];
192588fd8589SDavid Daney 	bit = intspec[1];
192688fd8589SDavid Daney 
192788fd8589SDavid Daney 	*out_hwirq = (ciu << 6) | bit;
192888fd8589SDavid Daney 	*out_type = 0;
192988fd8589SDavid Daney 
193088fd8589SDavid Daney 	return 0;
193188fd8589SDavid Daney }
193288fd8589SDavid Daney 
octeon_irq_ciu2_is_edge(unsigned int line,unsigned int bit)193388fd8589SDavid Daney static bool octeon_irq_ciu2_is_edge(unsigned int line, unsigned int bit)
193488fd8589SDavid Daney {
193588fd8589SDavid Daney 	bool edge = false;
193688fd8589SDavid Daney 
193788fd8589SDavid Daney 	if (line == 3) /* MIO */
193888fd8589SDavid Daney 		switch (bit) {
193988fd8589SDavid Daney 		case 2:	 /* IPD_DRP */
194088fd8589SDavid Daney 		case 8 ... 11: /* Timers */
194188fd8589SDavid Daney 		case 48: /* PTP */
194288fd8589SDavid Daney 			edge = true;
194388fd8589SDavid Daney 			break;
194488fd8589SDavid Daney 		default:
194588fd8589SDavid Daney 			break;
194688fd8589SDavid Daney 		}
194788fd8589SDavid Daney 	else if (line == 6) /* PKT */
194888fd8589SDavid Daney 		switch (bit) {
194988fd8589SDavid Daney 		case 52 ... 53: /* ILK_DRP */
195088fd8589SDavid Daney 		case 8 ... 12:	/* GMX_DRP */
195188fd8589SDavid Daney 			edge = true;
195288fd8589SDavid Daney 			break;
195388fd8589SDavid Daney 		default:
195488fd8589SDavid Daney 			break;
195588fd8589SDavid Daney 		}
195688fd8589SDavid Daney 	return edge;
195788fd8589SDavid Daney }
195888fd8589SDavid Daney 
octeon_irq_ciu2_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw)195988fd8589SDavid Daney static int octeon_irq_ciu2_map(struct irq_domain *d,
196088fd8589SDavid Daney 			       unsigned int virq, irq_hw_number_t hw)
196188fd8589SDavid Daney {
196288fd8589SDavid Daney 	unsigned int line = hw >> 6;
196388fd8589SDavid Daney 	unsigned int bit = hw & 63;
196488fd8589SDavid Daney 
19652eddb708SAndreas Herrmann 	/*
19662eddb708SAndreas Herrmann 	 * Don't map irq if it is reserved for GPIO.
19672eddb708SAndreas Herrmann 	 * (Line 7 are the GPIO lines.)
19682eddb708SAndreas Herrmann 	 */
19692eddb708SAndreas Herrmann 	if (line == 7)
19702eddb708SAndreas Herrmann 		return 0;
19712eddb708SAndreas Herrmann 
19722eddb708SAndreas Herrmann 	if (line > 7 || octeon_irq_ciu_to_irq[line][bit] != 0)
197388fd8589SDavid Daney 		return -EINVAL;
197488fd8589SDavid Daney 
197588fd8589SDavid Daney 	if (octeon_irq_ciu2_is_edge(line, bit))
197688fd8589SDavid Daney 		octeon_irq_set_ciu_mapping(virq, line, bit, 0,
19772e3ecab1SDavid Daney 					   &octeon_irq_chip_ciu2_edge,
197888fd8589SDavid Daney 					   handle_edge_irq);
197988fd8589SDavid Daney 	else
198088fd8589SDavid Daney 		octeon_irq_set_ciu_mapping(virq, line, bit, 0,
198188fd8589SDavid Daney 					   &octeon_irq_chip_ciu2,
198288fd8589SDavid Daney 					   handle_level_irq);
198388fd8589SDavid Daney 
198488fd8589SDavid Daney 	return 0;
198588fd8589SDavid Daney }
198688fd8589SDavid Daney 
1987b7c8c2c6SRikard Falkeborn static const struct irq_domain_ops octeon_irq_domain_ciu2_ops = {
198888fd8589SDavid Daney 	.map = octeon_irq_ciu2_map,
198964b139f9SDavid Daney 	.unmap = octeon_irq_free_cd,
199088fd8589SDavid Daney 	.xlate = octeon_irq_ciu2_xlat,
199188fd8589SDavid Daney };
199288fd8589SDavid Daney 
octeon_irq_ciu2(void)199388fd8589SDavid Daney static void octeon_irq_ciu2(void)
199488fd8589SDavid Daney {
199588fd8589SDavid Daney 	int line;
199688fd8589SDavid Daney 	int bit;
199788fd8589SDavid Daney 	int irq;
199888fd8589SDavid Daney 	u64 src_reg, src, sum;
199988fd8589SDavid Daney 	const unsigned long core_id = cvmx_get_core_num();
200088fd8589SDavid Daney 
200188fd8589SDavid Daney 	sum = cvmx_read_csr(CVMX_CIU2_SUM_PPX_IP2(core_id)) & 0xfful;
200288fd8589SDavid Daney 
200388fd8589SDavid Daney 	if (unlikely(!sum))
200488fd8589SDavid Daney 		goto spurious;
200588fd8589SDavid Daney 
200688fd8589SDavid Daney 	line = fls64(sum) - 1;
200788fd8589SDavid Daney 	src_reg = CVMX_CIU2_SRC_PPX_IP2_WRKQ(core_id) + (0x1000 * line);
200888fd8589SDavid Daney 	src = cvmx_read_csr(src_reg);
200988fd8589SDavid Daney 
201088fd8589SDavid Daney 	if (unlikely(!src))
201188fd8589SDavid Daney 		goto spurious;
201288fd8589SDavid Daney 
201388fd8589SDavid Daney 	bit = fls64(src) - 1;
201488fd8589SDavid Daney 	irq = octeon_irq_ciu_to_irq[line][bit];
201588fd8589SDavid Daney 	if (unlikely(!irq))
201688fd8589SDavid Daney 		goto spurious;
201788fd8589SDavid Daney 
201888fd8589SDavid Daney 	do_IRQ(irq);
201988fd8589SDavid Daney 	goto out;
202088fd8589SDavid Daney 
202188fd8589SDavid Daney spurious:
202288fd8589SDavid Daney 	spurious_interrupt();
202388fd8589SDavid Daney out:
202488fd8589SDavid Daney 	/* CN68XX pass 1.x has an errata that accessing the ACK registers
202588fd8589SDavid Daney 		can stop interrupts from propagating */
202688fd8589SDavid Daney 	if (OCTEON_IS_MODEL(OCTEON_CN68XX))
202788fd8589SDavid Daney 		cvmx_read_csr(CVMX_CIU2_INTR_CIU_READY);
202888fd8589SDavid Daney 	else
202988fd8589SDavid Daney 		cvmx_read_csr(CVMX_CIU2_ACK_PPX_IP2(core_id));
203088fd8589SDavid Daney 	return;
203188fd8589SDavid Daney }
203288fd8589SDavid Daney 
octeon_irq_ciu2_mbox(void)203388fd8589SDavid Daney static void octeon_irq_ciu2_mbox(void)
203488fd8589SDavid Daney {
203588fd8589SDavid Daney 	int line;
203688fd8589SDavid Daney 
203788fd8589SDavid Daney 	const unsigned long core_id = cvmx_get_core_num();
203888fd8589SDavid Daney 	u64 sum = cvmx_read_csr(CVMX_CIU2_SUM_PPX_IP3(core_id)) >> 60;
203988fd8589SDavid Daney 
204088fd8589SDavid Daney 	if (unlikely(!sum))
204188fd8589SDavid Daney 		goto spurious;
204288fd8589SDavid Daney 
204388fd8589SDavid Daney 	line = fls64(sum) - 1;
204488fd8589SDavid Daney 
204588fd8589SDavid Daney 	do_IRQ(OCTEON_IRQ_MBOX0 + line);
204688fd8589SDavid Daney 	goto out;
204788fd8589SDavid Daney 
204888fd8589SDavid Daney spurious:
204988fd8589SDavid Daney 	spurious_interrupt();
205088fd8589SDavid Daney out:
205188fd8589SDavid Daney 	/* CN68XX pass 1.x has an errata that accessing the ACK registers
205288fd8589SDavid Daney 		can stop interrupts from propagating */
205388fd8589SDavid Daney 	if (OCTEON_IS_MODEL(OCTEON_CN68XX))
205488fd8589SDavid Daney 		cvmx_read_csr(CVMX_CIU2_INTR_CIU_READY);
205588fd8589SDavid Daney 	else
205688fd8589SDavid Daney 		cvmx_read_csr(CVMX_CIU2_ACK_PPX_IP3(core_id));
205788fd8589SDavid Daney 	return;
205888fd8589SDavid Daney }
205988fd8589SDavid Daney 
octeon_irq_init_ciu2(struct device_node * ciu_node,struct device_node * parent)206064b139f9SDavid Daney static int __init octeon_irq_init_ciu2(
206164b139f9SDavid Daney 	struct device_node *ciu_node, struct device_node *parent)
206288fd8589SDavid Daney {
206364b139f9SDavid Daney 	unsigned int i, r;
206488fd8589SDavid Daney 	struct irq_domain *ciu_domain = NULL;
206588fd8589SDavid Daney 
206688fd8589SDavid Daney 	octeon_irq_init_ciu2_percpu();
206788fd8589SDavid Daney 	octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu2;
206888fd8589SDavid Daney 
206964b139f9SDavid Daney 	octeon_irq_gpio_chip = &octeon_irq_chip_ciu2_gpio;
207088fd8589SDavid Daney 	octeon_irq_ip2 = octeon_irq_ciu2;
207188fd8589SDavid Daney 	octeon_irq_ip3 = octeon_irq_ciu2_mbox;
207288fd8589SDavid Daney 	octeon_irq_ip4 = octeon_irq_ip4_mask;
207388fd8589SDavid Daney 
207488fd8589SDavid Daney 	/* Mips internal */
207588fd8589SDavid Daney 	octeon_irq_init_core();
207688fd8589SDavid Daney 
207764b139f9SDavid Daney 	ciu_domain = irq_domain_add_tree(
207864b139f9SDavid Daney 		ciu_node, &octeon_irq_domain_ciu2_ops, NULL);
2079c9f0f0c0SDavid Daney 	irq_set_default_host(ciu_domain);
208088fd8589SDavid Daney 
208188fd8589SDavid Daney 	/* CUI2 */
208264b139f9SDavid Daney 	for (i = 0; i < 64; i++) {
208364b139f9SDavid Daney 		r = octeon_irq_force_ciu_mapping(
208464b139f9SDavid Daney 			ciu_domain, i + OCTEON_IRQ_WORKQ0, 0, i);
208564b139f9SDavid Daney 		if (r)
208664b139f9SDavid Daney 			goto err;
208764b139f9SDavid Daney 	}
208888fd8589SDavid Daney 
208964b139f9SDavid Daney 	for (i = 0; i < 32; i++) {
209064b139f9SDavid Daney 		r = octeon_irq_set_ciu_mapping(i + OCTEON_IRQ_WDOG0, 1, i, 0,
209188fd8589SDavid Daney 			&octeon_irq_chip_ciu2_wd, handle_level_irq);
209264b139f9SDavid Daney 		if (r)
209364b139f9SDavid Daney 			goto err;
209464b139f9SDavid Daney 	}
209588fd8589SDavid Daney 
209664b139f9SDavid Daney 	for (i = 0; i < 4; i++) {
209764b139f9SDavid Daney 		r = octeon_irq_force_ciu_mapping(
209864b139f9SDavid Daney 			ciu_domain, i + OCTEON_IRQ_TIMER0, 3, i + 8);
209964b139f9SDavid Daney 		if (r)
210064b139f9SDavid Daney 			goto err;
210164b139f9SDavid Daney 	}
210288fd8589SDavid Daney 
210364b139f9SDavid Daney 	for (i = 0; i < 4; i++) {
210464b139f9SDavid Daney 		r = octeon_irq_force_ciu_mapping(
210564b139f9SDavid Daney 			ciu_domain, i + OCTEON_IRQ_PCI_INT0, 4, i);
210664b139f9SDavid Daney 		if (r)
210764b139f9SDavid Daney 			goto err;
210864b139f9SDavid Daney 	}
210988fd8589SDavid Daney 
211064b139f9SDavid Daney 	for (i = 0; i < 4; i++) {
211164b139f9SDavid Daney 		r = octeon_irq_force_ciu_mapping(
211264b139f9SDavid Daney 			ciu_domain, i + OCTEON_IRQ_PCI_MSI0, 4, i + 8);
211364b139f9SDavid Daney 		if (r)
211464b139f9SDavid Daney 			goto err;
211564b139f9SDavid Daney 	}
211688fd8589SDavid Daney 
211788fd8589SDavid Daney 	irq_set_chip_and_handler(OCTEON_IRQ_MBOX0, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq);
211888fd8589SDavid Daney 	irq_set_chip_and_handler(OCTEON_IRQ_MBOX1, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq);
211988fd8589SDavid Daney 	irq_set_chip_and_handler(OCTEON_IRQ_MBOX2, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq);
212088fd8589SDavid Daney 	irq_set_chip_and_handler(OCTEON_IRQ_MBOX3, &octeon_irq_chip_ciu2_mbox, handle_percpu_irq);
212188fd8589SDavid Daney 
212288fd8589SDavid Daney 	/* Enable the CIU lines */
212388fd8589SDavid Daney 	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
212488fd8589SDavid Daney 	clear_c0_status(STATUSF_IP4);
212564b139f9SDavid Daney 	return 0;
212664b139f9SDavid Daney err:
212764b139f9SDavid Daney 	return r;
212888fd8589SDavid Daney }
212988fd8589SDavid Daney 
213064b139f9SDavid Daney struct octeon_irq_cib_host_data {
213164b139f9SDavid Daney 	raw_spinlock_t lock;
213264b139f9SDavid Daney 	u64 raw_reg;
213364b139f9SDavid Daney 	u64 en_reg;
213464b139f9SDavid Daney 	int max_bits;
213564b139f9SDavid Daney };
213664b139f9SDavid Daney 
213764b139f9SDavid Daney struct octeon_irq_cib_chip_data {
213864b139f9SDavid Daney 	struct octeon_irq_cib_host_data *host_data;
213964b139f9SDavid Daney 	int bit;
214064b139f9SDavid Daney };
214164b139f9SDavid Daney 
octeon_irq_cib_enable(struct irq_data * data)214264b139f9SDavid Daney static void octeon_irq_cib_enable(struct irq_data *data)
214364b139f9SDavid Daney {
214464b139f9SDavid Daney 	unsigned long flags;
214564b139f9SDavid Daney 	u64 en;
214664b139f9SDavid Daney 	struct octeon_irq_cib_chip_data *cd = irq_data_get_irq_chip_data(data);
214764b139f9SDavid Daney 	struct octeon_irq_cib_host_data *host_data = cd->host_data;
214864b139f9SDavid Daney 
214964b139f9SDavid Daney 	raw_spin_lock_irqsave(&host_data->lock, flags);
215064b139f9SDavid Daney 	en = cvmx_read_csr(host_data->en_reg);
215164b139f9SDavid Daney 	en |= 1ull << cd->bit;
215264b139f9SDavid Daney 	cvmx_write_csr(host_data->en_reg, en);
215364b139f9SDavid Daney 	raw_spin_unlock_irqrestore(&host_data->lock, flags);
215464b139f9SDavid Daney }
215564b139f9SDavid Daney 
octeon_irq_cib_disable(struct irq_data * data)215664b139f9SDavid Daney static void octeon_irq_cib_disable(struct irq_data *data)
215764b139f9SDavid Daney {
215864b139f9SDavid Daney 	unsigned long flags;
215964b139f9SDavid Daney 	u64 en;
216064b139f9SDavid Daney 	struct octeon_irq_cib_chip_data *cd = irq_data_get_irq_chip_data(data);
216164b139f9SDavid Daney 	struct octeon_irq_cib_host_data *host_data = cd->host_data;
216264b139f9SDavid Daney 
216364b139f9SDavid Daney 	raw_spin_lock_irqsave(&host_data->lock, flags);
216464b139f9SDavid Daney 	en = cvmx_read_csr(host_data->en_reg);
216564b139f9SDavid Daney 	en &= ~(1ull << cd->bit);
216664b139f9SDavid Daney 	cvmx_write_csr(host_data->en_reg, en);
216764b139f9SDavid Daney 	raw_spin_unlock_irqrestore(&host_data->lock, flags);
216864b139f9SDavid Daney }
216964b139f9SDavid Daney 
octeon_irq_cib_set_type(struct irq_data * data,unsigned int t)217064b139f9SDavid Daney static int octeon_irq_cib_set_type(struct irq_data *data, unsigned int t)
217164b139f9SDavid Daney {
217264b139f9SDavid Daney 	irqd_set_trigger_type(data, t);
217364b139f9SDavid Daney 	return IRQ_SET_MASK_OK;
217464b139f9SDavid Daney }
217564b139f9SDavid Daney 
217664b139f9SDavid Daney static struct irq_chip octeon_irq_chip_cib = {
217764b139f9SDavid Daney 	.name = "CIB",
217864b139f9SDavid Daney 	.irq_enable = octeon_irq_cib_enable,
217964b139f9SDavid Daney 	.irq_disable = octeon_irq_cib_disable,
218064b139f9SDavid Daney 	.irq_mask = octeon_irq_cib_disable,
218164b139f9SDavid Daney 	.irq_unmask = octeon_irq_cib_enable,
218264b139f9SDavid Daney 	.irq_set_type = octeon_irq_cib_set_type,
218364b139f9SDavid Daney };
218464b139f9SDavid Daney 
octeon_irq_cib_xlat(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)218564b139f9SDavid Daney static int octeon_irq_cib_xlat(struct irq_domain *d,
218664b139f9SDavid Daney 				   struct device_node *node,
218764b139f9SDavid Daney 				   const u32 *intspec,
218864b139f9SDavid Daney 				   unsigned int intsize,
218964b139f9SDavid Daney 				   unsigned long *out_hwirq,
219064b139f9SDavid Daney 				   unsigned int *out_type)
219164b139f9SDavid Daney {
219264b139f9SDavid Daney 	unsigned int type = 0;
219364b139f9SDavid Daney 
219464b139f9SDavid Daney 	if (intsize == 2)
219564b139f9SDavid Daney 		type = intspec[1];
219664b139f9SDavid Daney 
219764b139f9SDavid Daney 	switch (type) {
219864b139f9SDavid Daney 	case 0: /* unofficial value, but we might as well let it work. */
219964b139f9SDavid Daney 	case 4: /* official value for level triggering. */
220064b139f9SDavid Daney 		*out_type = IRQ_TYPE_LEVEL_HIGH;
220164b139f9SDavid Daney 		break;
220264b139f9SDavid Daney 	case 1: /* official value for edge triggering. */
220364b139f9SDavid Daney 		*out_type = IRQ_TYPE_EDGE_RISING;
220464b139f9SDavid Daney 		break;
220564b139f9SDavid Daney 	default: /* Nothing else is acceptable. */
220664b139f9SDavid Daney 		return -EINVAL;
220764b139f9SDavid Daney 	}
220864b139f9SDavid Daney 
220964b139f9SDavid Daney 	*out_hwirq = intspec[0];
221064b139f9SDavid Daney 
221164b139f9SDavid Daney 	return 0;
221264b139f9SDavid Daney }
221364b139f9SDavid Daney 
octeon_irq_cib_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw)221464b139f9SDavid Daney static int octeon_irq_cib_map(struct irq_domain *d,
221564b139f9SDavid Daney 			      unsigned int virq, irq_hw_number_t hw)
221664b139f9SDavid Daney {
221764b139f9SDavid Daney 	struct octeon_irq_cib_host_data *host_data = d->host_data;
221864b139f9SDavid Daney 	struct octeon_irq_cib_chip_data *cd;
221964b139f9SDavid Daney 
222064b139f9SDavid Daney 	if (hw >= host_data->max_bits) {
2221636e9d23SColin Ian King 		pr_err("ERROR: %s mapping %u is too big!\n",
22225d4c9bc7SMarc Zyngier 		       irq_domain_get_of_node(d)->name, (unsigned)hw);
222364b139f9SDavid Daney 		return -EINVAL;
222464b139f9SDavid Daney 	}
222564b139f9SDavid Daney 
222664b139f9SDavid Daney 	cd = kzalloc(sizeof(*cd), GFP_KERNEL);
2227792a402cSGustavo A. R. Silva 	if (!cd)
2228792a402cSGustavo A. R. Silva 		return -ENOMEM;
2229792a402cSGustavo A. R. Silva 
223064b139f9SDavid Daney 	cd->host_data = host_data;
223164b139f9SDavid Daney 	cd->bit = hw;
223264b139f9SDavid Daney 
223364b139f9SDavid Daney 	irq_set_chip_and_handler(virq, &octeon_irq_chip_cib,
223464b139f9SDavid Daney 				 handle_simple_irq);
223564b139f9SDavid Daney 	irq_set_chip_data(virq, cd);
223664b139f9SDavid Daney 	return 0;
223764b139f9SDavid Daney }
223864b139f9SDavid Daney 
2239b7c8c2c6SRikard Falkeborn static const struct irq_domain_ops octeon_irq_domain_cib_ops = {
224064b139f9SDavid Daney 	.map = octeon_irq_cib_map,
224164b139f9SDavid Daney 	.unmap = octeon_irq_free_cd,
224264b139f9SDavid Daney 	.xlate = octeon_irq_cib_xlat,
224364b139f9SDavid Daney };
224464b139f9SDavid Daney 
224564b139f9SDavid Daney /* Chain to real handler. */
octeon_irq_cib_handler(int my_irq,void * data)224664b139f9SDavid Daney static irqreturn_t octeon_irq_cib_handler(int my_irq, void *data)
224764b139f9SDavid Daney {
224864b139f9SDavid Daney 	u64 en;
224964b139f9SDavid Daney 	u64 raw;
225064b139f9SDavid Daney 	u64 bits;
225164b139f9SDavid Daney 	int i;
225264b139f9SDavid Daney 	int irq;
225364b139f9SDavid Daney 	struct irq_domain *cib_domain = data;
225464b139f9SDavid Daney 	struct octeon_irq_cib_host_data *host_data = cib_domain->host_data;
225564b139f9SDavid Daney 
225664b139f9SDavid Daney 	en = cvmx_read_csr(host_data->en_reg);
225764b139f9SDavid Daney 	raw = cvmx_read_csr(host_data->raw_reg);
225864b139f9SDavid Daney 
225964b139f9SDavid Daney 	bits = en & raw;
226064b139f9SDavid Daney 
226164b139f9SDavid Daney 	for (i = 0; i < host_data->max_bits; i++) {
226264b139f9SDavid Daney 		if ((bits & 1ull << i) == 0)
226364b139f9SDavid Daney 			continue;
226464b139f9SDavid Daney 		irq = irq_find_mapping(cib_domain, i);
226564b139f9SDavid Daney 		if (!irq) {
226664b139f9SDavid Daney 			unsigned long flags;
226764b139f9SDavid Daney 
226864b139f9SDavid Daney 			pr_err("ERROR: CIB bit %d@%llx IRQ unhandled, disabling\n",
226964b139f9SDavid Daney 				i, host_data->raw_reg);
227064b139f9SDavid Daney 			raw_spin_lock_irqsave(&host_data->lock, flags);
227164b139f9SDavid Daney 			en = cvmx_read_csr(host_data->en_reg);
227264b139f9SDavid Daney 			en &= ~(1ull << i);
227364b139f9SDavid Daney 			cvmx_write_csr(host_data->en_reg, en);
227464b139f9SDavid Daney 			cvmx_write_csr(host_data->raw_reg, 1ull << i);
227564b139f9SDavid Daney 			raw_spin_unlock_irqrestore(&host_data->lock, flags);
227664b139f9SDavid Daney 		} else {
227764b139f9SDavid Daney 			struct irq_desc *desc = irq_to_desc(irq);
227864b139f9SDavid Daney 			struct irq_data *irq_data = irq_desc_get_irq_data(desc);
227964b139f9SDavid Daney 			/* If edge, acknowledge the bit we will be sending. */
228064b139f9SDavid Daney 			if (irqd_get_trigger_type(irq_data) &
228164b139f9SDavid Daney 				IRQ_TYPE_EDGE_BOTH)
228264b139f9SDavid Daney 				cvmx_write_csr(host_data->raw_reg, 1ull << i);
2283bd0b9ac4SThomas Gleixner 			generic_handle_irq_desc(desc);
228464b139f9SDavid Daney 		}
228564b139f9SDavid Daney 	}
228664b139f9SDavid Daney 
228764b139f9SDavid Daney 	return IRQ_HANDLED;
228864b139f9SDavid Daney }
228964b139f9SDavid Daney 
octeon_irq_init_cib(struct device_node * ciu_node,struct device_node * parent)229064b139f9SDavid Daney static int __init octeon_irq_init_cib(struct device_node *ciu_node,
229164b139f9SDavid Daney 				      struct device_node *parent)
229264b139f9SDavid Daney {
2293ed6a0b6eSRob Herring 	struct resource res;
229464b139f9SDavid Daney 	u32 val;
229564b139f9SDavid Daney 	struct octeon_irq_cib_host_data *host_data;
229664b139f9SDavid Daney 	int parent_irq;
229764b139f9SDavid Daney 	int r;
229864b139f9SDavid Daney 	struct irq_domain *cib_domain;
229964b139f9SDavid Daney 
230064b139f9SDavid Daney 	parent_irq = irq_of_parse_and_map(ciu_node, 0);
230164b139f9SDavid Daney 	if (!parent_irq) {
23029475e90fSRob Herring 		pr_err("ERROR: Couldn't acquire parent_irq for %pOFn\n",
23039475e90fSRob Herring 			ciu_node);
230464b139f9SDavid Daney 		return -EINVAL;
230564b139f9SDavid Daney 	}
230664b139f9SDavid Daney 
230764b139f9SDavid Daney 	host_data = kzalloc(sizeof(*host_data), GFP_KERNEL);
2308902f4d06SColin Ian King 	if (!host_data)
2309902f4d06SColin Ian King 		return -ENOMEM;
231064b139f9SDavid Daney 	raw_spin_lock_init(&host_data->lock);
231164b139f9SDavid Daney 
2312ed6a0b6eSRob Herring 	r = of_address_to_resource(ciu_node, 0, &res);
2313ed6a0b6eSRob Herring 	if (r) {
23149475e90fSRob Herring 		pr_err("ERROR: Couldn't acquire reg(0) %pOFn\n", ciu_node);
2315ed6a0b6eSRob Herring 		return r;
231664b139f9SDavid Daney 	}
2317ed6a0b6eSRob Herring 	host_data->raw_reg = (u64)phys_to_virt(res.start);
231864b139f9SDavid Daney 
2319ed6a0b6eSRob Herring 	r = of_address_to_resource(ciu_node, 1, &res);
2320ed6a0b6eSRob Herring 	if (r) {
23219475e90fSRob Herring 		pr_err("ERROR: Couldn't acquire reg(1) %pOFn\n", ciu_node);
2322ed6a0b6eSRob Herring 		return r;
232364b139f9SDavid Daney 	}
2324ed6a0b6eSRob Herring 	host_data->en_reg = (u64)phys_to_virt(res.start);
232564b139f9SDavid Daney 
232664b139f9SDavid Daney 	r = of_property_read_u32(ciu_node, "cavium,max-bits", &val);
232764b139f9SDavid Daney 	if (r) {
23289475e90fSRob Herring 		pr_err("ERROR: Couldn't read cavium,max-bits from %pOFn\n",
23299475e90fSRob Herring 			ciu_node);
233064b139f9SDavid Daney 		return r;
233164b139f9SDavid Daney 	}
233264b139f9SDavid Daney 	host_data->max_bits = val;
233364b139f9SDavid Daney 
233464b139f9SDavid Daney 	cib_domain = irq_domain_add_linear(ciu_node, host_data->max_bits,
233564b139f9SDavid Daney 					   &octeon_irq_domain_cib_ops,
233664b139f9SDavid Daney 					   host_data);
233764b139f9SDavid Daney 	if (!cib_domain) {
2338db6775caSJoe Perches 		pr_err("ERROR: Couldn't irq_domain_add_linear()\n");
233964b139f9SDavid Daney 		return -ENOMEM;
234064b139f9SDavid Daney 	}
234164b139f9SDavid Daney 
234264b139f9SDavid Daney 	cvmx_write_csr(host_data->en_reg, 0); /* disable all IRQs */
234364b139f9SDavid Daney 	cvmx_write_csr(host_data->raw_reg, ~0); /* ack any outstanding */
234464b139f9SDavid Daney 
234564b139f9SDavid Daney 	r = request_irq(parent_irq, octeon_irq_cib_handler,
234664b139f9SDavid Daney 			IRQF_NO_THREAD, "cib", cib_domain);
234764b139f9SDavid Daney 	if (r) {
234864b139f9SDavid Daney 		pr_err("request_irq cib failed %d\n", r);
234964b139f9SDavid Daney 		return r;
235064b139f9SDavid Daney 	}
235164b139f9SDavid Daney 	pr_info("CIB interrupt controller probed: %llx %d\n",
235264b139f9SDavid Daney 		host_data->raw_reg, host_data->max_bits);
235364b139f9SDavid Daney 	return 0;
235464b139f9SDavid Daney }
235564b139f9SDavid Daney 
octeon_irq_ciu3_xlat(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)2356ce210d35SDavid Daney int octeon_irq_ciu3_xlat(struct irq_domain *d,
2357ce210d35SDavid Daney 			 struct device_node *node,
2358ce210d35SDavid Daney 			 const u32 *intspec,
2359ce210d35SDavid Daney 			 unsigned int intsize,
2360ce210d35SDavid Daney 			 unsigned long *out_hwirq,
2361ce210d35SDavid Daney 			 unsigned int *out_type)
2362ce210d35SDavid Daney {
2363ce210d35SDavid Daney 	struct octeon_ciu3_info *ciu3_info = d->host_data;
2364ce210d35SDavid Daney 	unsigned int hwirq, type, intsn_major;
2365ce210d35SDavid Daney 	union cvmx_ciu3_iscx_ctl isc;
2366ce210d35SDavid Daney 
2367ce210d35SDavid Daney 	if (intsize < 2)
2368ce210d35SDavid Daney 		return -EINVAL;
2369ce210d35SDavid Daney 	hwirq = intspec[0];
2370ce210d35SDavid Daney 	type = intspec[1];
2371ce210d35SDavid Daney 
2372ce210d35SDavid Daney 	if (hwirq >= (1 << 20))
2373ce210d35SDavid Daney 		return -EINVAL;
2374ce210d35SDavid Daney 
2375ce210d35SDavid Daney 	intsn_major = hwirq >> 12;
2376ce210d35SDavid Daney 	switch (intsn_major) {
2377ce210d35SDavid Daney 	case 0x04: /* Software handled separately. */
2378ce210d35SDavid Daney 		return -EINVAL;
2379ce210d35SDavid Daney 	default:
2380ce210d35SDavid Daney 		break;
2381ce210d35SDavid Daney 	}
2382ce210d35SDavid Daney 
2383ce210d35SDavid Daney 	isc.u64 =  cvmx_read_csr(ciu3_info->ciu3_addr + CIU3_ISC_CTL(hwirq));
2384ce210d35SDavid Daney 	if (!isc.s.imp)
2385ce210d35SDavid Daney 		return -EINVAL;
2386ce210d35SDavid Daney 
2387ce210d35SDavid Daney 	switch (type) {
2388ce210d35SDavid Daney 	case 4: /* official value for level triggering. */
2389ce210d35SDavid Daney 		*out_type = IRQ_TYPE_LEVEL_HIGH;
2390ce210d35SDavid Daney 		break;
2391ce210d35SDavid Daney 	case 0: /* unofficial value, but we might as well let it work. */
2392ce210d35SDavid Daney 	case 1: /* official value for edge triggering. */
2393ce210d35SDavid Daney 		*out_type = IRQ_TYPE_EDGE_RISING;
2394ce210d35SDavid Daney 		break;
2395ce210d35SDavid Daney 	default: /* Nothing else is acceptable. */
2396ce210d35SDavid Daney 		return -EINVAL;
2397ce210d35SDavid Daney 	}
2398ce210d35SDavid Daney 
2399ce210d35SDavid Daney 	*out_hwirq = hwirq;
2400ce210d35SDavid Daney 
2401ce210d35SDavid Daney 	return 0;
2402ce210d35SDavid Daney }
2403ce210d35SDavid Daney 
octeon_irq_ciu3_enable(struct irq_data * data)2404ce210d35SDavid Daney void octeon_irq_ciu3_enable(struct irq_data *data)
2405ce210d35SDavid Daney {
2406ce210d35SDavid Daney 	int cpu;
2407ce210d35SDavid Daney 	union cvmx_ciu3_iscx_ctl isc_ctl;
2408ce210d35SDavid Daney 	union cvmx_ciu3_iscx_w1c isc_w1c;
2409ce210d35SDavid Daney 	u64 isc_ctl_addr;
2410ce210d35SDavid Daney 
2411ce210d35SDavid Daney 	struct octeon_ciu_chip_data *cd;
2412ce210d35SDavid Daney 
2413ce210d35SDavid Daney 	cpu = next_cpu_for_irq(data);
2414ce210d35SDavid Daney 
2415ce210d35SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
2416ce210d35SDavid Daney 
2417ce210d35SDavid Daney 	isc_w1c.u64 = 0;
2418ce210d35SDavid Daney 	isc_w1c.s.en = 1;
2419ce210d35SDavid Daney 	cvmx_write_csr(cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn), isc_w1c.u64);
2420ce210d35SDavid Daney 
2421ce210d35SDavid Daney 	isc_ctl_addr = cd->ciu3_addr + CIU3_ISC_CTL(cd->intsn);
2422ce210d35SDavid Daney 	isc_ctl.u64 = 0;
2423ce210d35SDavid Daney 	isc_ctl.s.en = 1;
2424ce210d35SDavid Daney 	isc_ctl.s.idt = per_cpu(octeon_irq_ciu3_idt_ip2, cpu);
2425ce210d35SDavid Daney 	cvmx_write_csr(isc_ctl_addr, isc_ctl.u64);
2426ce210d35SDavid Daney 	cvmx_read_csr(isc_ctl_addr);
2427ce210d35SDavid Daney }
2428ce210d35SDavid Daney 
octeon_irq_ciu3_disable(struct irq_data * data)2429ce210d35SDavid Daney void octeon_irq_ciu3_disable(struct irq_data *data)
2430ce210d35SDavid Daney {
2431ce210d35SDavid Daney 	u64 isc_ctl_addr;
2432ce210d35SDavid Daney 	union cvmx_ciu3_iscx_w1c isc_w1c;
2433ce210d35SDavid Daney 
2434ce210d35SDavid Daney 	struct octeon_ciu_chip_data *cd;
2435ce210d35SDavid Daney 
2436ce210d35SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
2437ce210d35SDavid Daney 
2438ce210d35SDavid Daney 	isc_w1c.u64 = 0;
2439ce210d35SDavid Daney 	isc_w1c.s.en = 1;
2440ce210d35SDavid Daney 
2441ce210d35SDavid Daney 	isc_ctl_addr = cd->ciu3_addr + CIU3_ISC_CTL(cd->intsn);
2442ce210d35SDavid Daney 	cvmx_write_csr(cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn), isc_w1c.u64);
2443ce210d35SDavid Daney 	cvmx_write_csr(isc_ctl_addr, 0);
2444ce210d35SDavid Daney 	cvmx_read_csr(isc_ctl_addr);
2445ce210d35SDavid Daney }
2446ce210d35SDavid Daney 
octeon_irq_ciu3_ack(struct irq_data * data)2447ce210d35SDavid Daney void octeon_irq_ciu3_ack(struct irq_data *data)
2448ce210d35SDavid Daney {
2449ce210d35SDavid Daney 	u64 isc_w1c_addr;
2450ce210d35SDavid Daney 	union cvmx_ciu3_iscx_w1c isc_w1c;
2451ce210d35SDavid Daney 	struct octeon_ciu_chip_data *cd;
2452ce210d35SDavid Daney 	u32 trigger_type = irqd_get_trigger_type(data);
2453ce210d35SDavid Daney 
2454ce210d35SDavid Daney 	/*
2455ce210d35SDavid Daney 	 * We use a single irq_chip, so we have to do nothing to ack a
2456ce210d35SDavid Daney 	 * level interrupt.
2457ce210d35SDavid Daney 	 */
2458ce210d35SDavid Daney 	if (!(trigger_type & IRQ_TYPE_EDGE_BOTH))
2459ce210d35SDavid Daney 		return;
2460ce210d35SDavid Daney 
2461ce210d35SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
2462ce210d35SDavid Daney 
2463ce210d35SDavid Daney 	isc_w1c.u64 = 0;
2464ce210d35SDavid Daney 	isc_w1c.s.raw = 1;
2465ce210d35SDavid Daney 
2466ce210d35SDavid Daney 	isc_w1c_addr = cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn);
2467ce210d35SDavid Daney 	cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
2468ce210d35SDavid Daney 	cvmx_read_csr(isc_w1c_addr);
2469ce210d35SDavid Daney }
2470ce210d35SDavid Daney 
octeon_irq_ciu3_mask(struct irq_data * data)2471ce210d35SDavid Daney void octeon_irq_ciu3_mask(struct irq_data *data)
2472ce210d35SDavid Daney {
2473ce210d35SDavid Daney 	union cvmx_ciu3_iscx_w1c isc_w1c;
2474ce210d35SDavid Daney 	u64 isc_w1c_addr;
2475ce210d35SDavid Daney 	struct octeon_ciu_chip_data *cd;
2476ce210d35SDavid Daney 
2477ce210d35SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
2478ce210d35SDavid Daney 
2479ce210d35SDavid Daney 	isc_w1c.u64 = 0;
2480ce210d35SDavid Daney 	isc_w1c.s.en = 1;
2481ce210d35SDavid Daney 
2482ce210d35SDavid Daney 	isc_w1c_addr = cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn);
2483ce210d35SDavid Daney 	cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
2484ce210d35SDavid Daney 	cvmx_read_csr(isc_w1c_addr);
2485ce210d35SDavid Daney }
2486ce210d35SDavid Daney 
octeon_irq_ciu3_mask_ack(struct irq_data * data)2487ce210d35SDavid Daney void octeon_irq_ciu3_mask_ack(struct irq_data *data)
2488ce210d35SDavid Daney {
2489ce210d35SDavid Daney 	union cvmx_ciu3_iscx_w1c isc_w1c;
2490ce210d35SDavid Daney 	u64 isc_w1c_addr;
2491ce210d35SDavid Daney 	struct octeon_ciu_chip_data *cd;
2492ce210d35SDavid Daney 	u32 trigger_type = irqd_get_trigger_type(data);
2493ce210d35SDavid Daney 
2494ce210d35SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
2495ce210d35SDavid Daney 
2496ce210d35SDavid Daney 	isc_w1c.u64 = 0;
2497ce210d35SDavid Daney 	isc_w1c.s.en = 1;
2498ce210d35SDavid Daney 
2499ce210d35SDavid Daney 	/*
2500ce210d35SDavid Daney 	 * We use a single irq_chip, so only ack an edge (!level)
2501ce210d35SDavid Daney 	 * interrupt.
2502ce210d35SDavid Daney 	 */
2503ce210d35SDavid Daney 	if (trigger_type & IRQ_TYPE_EDGE_BOTH)
2504ce210d35SDavid Daney 		isc_w1c.s.raw = 1;
2505ce210d35SDavid Daney 
2506ce210d35SDavid Daney 	isc_w1c_addr = cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn);
2507ce210d35SDavid Daney 	cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
2508ce210d35SDavid Daney 	cvmx_read_csr(isc_w1c_addr);
2509ce210d35SDavid Daney }
2510ce210d35SDavid Daney 
2511ce210d35SDavid Daney #ifdef CONFIG_SMP
octeon_irq_ciu3_set_affinity(struct irq_data * data,const struct cpumask * dest,bool force)2512bcb64116SAaro Koskinen static int octeon_irq_ciu3_set_affinity(struct irq_data *data,
2513ce210d35SDavid Daney 					const struct cpumask *dest, bool force)
2514ce210d35SDavid Daney {
2515ce210d35SDavid Daney 	union cvmx_ciu3_iscx_ctl isc_ctl;
2516ce210d35SDavid Daney 	union cvmx_ciu3_iscx_w1c isc_w1c;
2517ce210d35SDavid Daney 	u64 isc_ctl_addr;
2518ce210d35SDavid Daney 	int cpu;
2519ce210d35SDavid Daney 	bool enable_one = !irqd_irq_disabled(data) && !irqd_irq_masked(data);
2520ce210d35SDavid Daney 	struct octeon_ciu_chip_data *cd = irq_data_get_irq_chip_data(data);
2521ce210d35SDavid Daney 
2522ce210d35SDavid Daney 	if (!cpumask_subset(dest, cpumask_of_node(cd->ciu_node)))
2523ce210d35SDavid Daney 		return -EINVAL;
2524ce210d35SDavid Daney 
2525ce210d35SDavid Daney 	if (!enable_one)
2526ce210d35SDavid Daney 		return IRQ_SET_MASK_OK;
2527ce210d35SDavid Daney 
2528ce210d35SDavid Daney 	cd = irq_data_get_irq_chip_data(data);
2529ce210d35SDavid Daney 	cpu = cpumask_first(dest);
2530ce210d35SDavid Daney 	if (cpu >= nr_cpu_ids)
2531ce210d35SDavid Daney 		cpu = smp_processor_id();
2532ce210d35SDavid Daney 	cd->current_cpu = cpu;
2533ce210d35SDavid Daney 
2534ce210d35SDavid Daney 	isc_w1c.u64 = 0;
2535ce210d35SDavid Daney 	isc_w1c.s.en = 1;
2536ce210d35SDavid Daney 	cvmx_write_csr(cd->ciu3_addr + CIU3_ISC_W1C(cd->intsn), isc_w1c.u64);
2537ce210d35SDavid Daney 
2538ce210d35SDavid Daney 	isc_ctl_addr = cd->ciu3_addr + CIU3_ISC_CTL(cd->intsn);
2539ce210d35SDavid Daney 	isc_ctl.u64 = 0;
2540ce210d35SDavid Daney 	isc_ctl.s.en = 1;
2541ce210d35SDavid Daney 	isc_ctl.s.idt = per_cpu(octeon_irq_ciu3_idt_ip2, cpu);
2542ce210d35SDavid Daney 	cvmx_write_csr(isc_ctl_addr, isc_ctl.u64);
2543ce210d35SDavid Daney 	cvmx_read_csr(isc_ctl_addr);
2544ce210d35SDavid Daney 
2545ce210d35SDavid Daney 	return IRQ_SET_MASK_OK;
2546ce210d35SDavid Daney }
2547ce210d35SDavid Daney #endif
2548ce210d35SDavid Daney 
2549ce210d35SDavid Daney static struct irq_chip octeon_irq_chip_ciu3 = {
2550ce210d35SDavid Daney 	.name = "CIU3",
2551ce210d35SDavid Daney 	.irq_startup = edge_startup,
2552ce210d35SDavid Daney 	.irq_enable = octeon_irq_ciu3_enable,
2553ce210d35SDavid Daney 	.irq_disable = octeon_irq_ciu3_disable,
2554ce210d35SDavid Daney 	.irq_ack = octeon_irq_ciu3_ack,
2555ce210d35SDavid Daney 	.irq_mask = octeon_irq_ciu3_mask,
2556ce210d35SDavid Daney 	.irq_mask_ack = octeon_irq_ciu3_mask_ack,
2557ce210d35SDavid Daney 	.irq_unmask = octeon_irq_ciu3_enable,
2558ce210d35SDavid Daney 	.irq_set_type = octeon_irq_ciu_set_type,
2559ce210d35SDavid Daney #ifdef CONFIG_SMP
2560ce210d35SDavid Daney 	.irq_set_affinity = octeon_irq_ciu3_set_affinity,
2561ce210d35SDavid Daney 	.irq_cpu_offline = octeon_irq_cpu_offline_ciu,
2562ce210d35SDavid Daney #endif
2563ce210d35SDavid Daney };
2564ce210d35SDavid Daney 
octeon_irq_ciu3_mapx(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw,struct irq_chip * chip)2565ce210d35SDavid Daney int octeon_irq_ciu3_mapx(struct irq_domain *d, unsigned int virq,
2566ce210d35SDavid Daney 			 irq_hw_number_t hw, struct irq_chip *chip)
2567ce210d35SDavid Daney {
2568ce210d35SDavid Daney 	struct octeon_ciu3_info *ciu3_info = d->host_data;
2569ce210d35SDavid Daney 	struct octeon_ciu_chip_data *cd = kzalloc_node(sizeof(*cd), GFP_KERNEL,
2570ce210d35SDavid Daney 						       ciu3_info->node);
2571ce210d35SDavid Daney 	if (!cd)
2572ce210d35SDavid Daney 		return -ENOMEM;
2573ce210d35SDavid Daney 	cd->intsn = hw;
2574ce210d35SDavid Daney 	cd->current_cpu = -1;
2575ce210d35SDavid Daney 	cd->ciu3_addr = ciu3_info->ciu3_addr;
2576ce210d35SDavid Daney 	cd->ciu_node = ciu3_info->node;
2577ce210d35SDavid Daney 	irq_set_chip_and_handler(virq, chip, handle_edge_irq);
2578ce210d35SDavid Daney 	irq_set_chip_data(virq, cd);
2579ce210d35SDavid Daney 
2580ce210d35SDavid Daney 	return 0;
2581ce210d35SDavid Daney }
2582ce210d35SDavid Daney 
octeon_irq_ciu3_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw)2583ce210d35SDavid Daney static int octeon_irq_ciu3_map(struct irq_domain *d,
2584ce210d35SDavid Daney 			       unsigned int virq, irq_hw_number_t hw)
2585ce210d35SDavid Daney {
2586ce210d35SDavid Daney 	return octeon_irq_ciu3_mapx(d, virq, hw, &octeon_irq_chip_ciu3);
2587ce210d35SDavid Daney }
2588ce210d35SDavid Daney 
2589b7c8c2c6SRikard Falkeborn static const struct irq_domain_ops octeon_dflt_domain_ciu3_ops = {
2590ce210d35SDavid Daney 	.map = octeon_irq_ciu3_map,
2591ce210d35SDavid Daney 	.unmap = octeon_irq_free_cd,
2592ce210d35SDavid Daney 	.xlate = octeon_irq_ciu3_xlat,
2593ce210d35SDavid Daney };
2594ce210d35SDavid Daney 
octeon_irq_ciu3_ip2(void)2595ce210d35SDavid Daney static void octeon_irq_ciu3_ip2(void)
2596ce210d35SDavid Daney {
2597ce210d35SDavid Daney 	union cvmx_ciu3_destx_pp_int dest_pp_int;
2598ce210d35SDavid Daney 	struct octeon_ciu3_info *ciu3_info;
2599ce210d35SDavid Daney 	u64 ciu3_addr;
2600ce210d35SDavid Daney 
2601ce210d35SDavid Daney 	ciu3_info = __this_cpu_read(octeon_ciu3_info);
2602ce210d35SDavid Daney 	ciu3_addr = ciu3_info->ciu3_addr;
2603ce210d35SDavid Daney 
2604ce210d35SDavid Daney 	dest_pp_int.u64 = cvmx_read_csr(ciu3_addr + CIU3_DEST_PP_INT(3 * cvmx_get_local_core_num()));
2605ce210d35SDavid Daney 
2606ce210d35SDavid Daney 	if (likely(dest_pp_int.s.intr)) {
2607ce210d35SDavid Daney 		irq_hw_number_t intsn = dest_pp_int.s.intsn;
2608ce210d35SDavid Daney 		irq_hw_number_t hw;
2609ce210d35SDavid Daney 		struct irq_domain *domain;
2610ce210d35SDavid Daney 		/* Get the domain to use from the major block */
2611ce210d35SDavid Daney 		int block = intsn >> 12;
2612ce210d35SDavid Daney 		int ret;
2613ce210d35SDavid Daney 
2614ce210d35SDavid Daney 		domain = ciu3_info->domain[block];
2615ce210d35SDavid Daney 		if (ciu3_info->intsn2hw[block])
2616ce210d35SDavid Daney 			hw = ciu3_info->intsn2hw[block](domain, intsn);
2617ce210d35SDavid Daney 		else
2618ce210d35SDavid Daney 			hw = intsn;
2619ce210d35SDavid Daney 
2620bab4ff1eSMark Rutland 		irq_enter();
2621bab4ff1eSMark Rutland 		ret = generic_handle_domain_irq(domain, hw);
2622bab4ff1eSMark Rutland 		irq_exit();
2623bab4ff1eSMark Rutland 
2624ce210d35SDavid Daney 		if (ret < 0) {
2625ce210d35SDavid Daney 			union cvmx_ciu3_iscx_w1c isc_w1c;
2626ce210d35SDavid Daney 			u64 isc_w1c_addr = ciu3_addr + CIU3_ISC_W1C(intsn);
2627ce210d35SDavid Daney 
2628ce210d35SDavid Daney 			isc_w1c.u64 = 0;
2629ce210d35SDavid Daney 			isc_w1c.s.en = 1;
2630ce210d35SDavid Daney 			cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
2631ce210d35SDavid Daney 			cvmx_read_csr(isc_w1c_addr);
2632ce210d35SDavid Daney 			spurious_interrupt();
2633ce210d35SDavid Daney 		}
2634ce210d35SDavid Daney 	} else {
2635ce210d35SDavid Daney 		spurious_interrupt();
2636ce210d35SDavid Daney 	}
2637ce210d35SDavid Daney }
2638ce210d35SDavid Daney 
2639ce210d35SDavid Daney /*
2640ce210d35SDavid Daney  * 10 mbox per core starting from zero.
2641ce210d35SDavid Daney  * Base mbox is core * 10
2642ce210d35SDavid Daney  */
octeon_irq_ciu3_base_mbox_intsn(int core)2643ce210d35SDavid Daney static unsigned int octeon_irq_ciu3_base_mbox_intsn(int core)
2644ce210d35SDavid Daney {
2645ce210d35SDavid Daney 	/* SW (mbox) are 0x04 in bits 12..19 */
2646ce210d35SDavid Daney 	return 0x04000 + CIU3_MBOX_PER_CORE * core;
2647ce210d35SDavid Daney }
2648ce210d35SDavid Daney 
octeon_irq_ciu3_mbox_intsn_for_core(int core,unsigned int mbox)2649ce210d35SDavid Daney static unsigned int octeon_irq_ciu3_mbox_intsn_for_core(int core, unsigned int mbox)
2650ce210d35SDavid Daney {
2651ce210d35SDavid Daney 	return octeon_irq_ciu3_base_mbox_intsn(core) + mbox;
2652ce210d35SDavid Daney }
2653ce210d35SDavid Daney 
octeon_irq_ciu3_mbox_intsn_for_cpu(int cpu,unsigned int mbox)2654ce210d35SDavid Daney static unsigned int octeon_irq_ciu3_mbox_intsn_for_cpu(int cpu, unsigned int mbox)
2655ce210d35SDavid Daney {
2656ce210d35SDavid Daney 	int local_core = octeon_coreid_for_cpu(cpu) & 0x3f;
2657ce210d35SDavid Daney 
2658ce210d35SDavid Daney 	return octeon_irq_ciu3_mbox_intsn_for_core(local_core, mbox);
2659ce210d35SDavid Daney }
2660ce210d35SDavid Daney 
octeon_irq_ciu3_mbox(void)2661ce210d35SDavid Daney static void octeon_irq_ciu3_mbox(void)
2662ce210d35SDavid Daney {
2663ce210d35SDavid Daney 	union cvmx_ciu3_destx_pp_int dest_pp_int;
2664ce210d35SDavid Daney 	struct octeon_ciu3_info *ciu3_info;
2665ce210d35SDavid Daney 	u64 ciu3_addr;
2666ce210d35SDavid Daney 	int core = cvmx_get_local_core_num();
2667ce210d35SDavid Daney 
2668ce210d35SDavid Daney 	ciu3_info = __this_cpu_read(octeon_ciu3_info);
2669ce210d35SDavid Daney 	ciu3_addr = ciu3_info->ciu3_addr;
2670ce210d35SDavid Daney 
2671ce210d35SDavid Daney 	dest_pp_int.u64 = cvmx_read_csr(ciu3_addr + CIU3_DEST_PP_INT(1 + 3 * core));
2672ce210d35SDavid Daney 
2673ce210d35SDavid Daney 	if (likely(dest_pp_int.s.intr)) {
2674ce210d35SDavid Daney 		irq_hw_number_t intsn = dest_pp_int.s.intsn;
2675ce210d35SDavid Daney 		int mbox = intsn - octeon_irq_ciu3_base_mbox_intsn(core);
2676ce210d35SDavid Daney 
2677ce210d35SDavid Daney 		if (likely(mbox >= 0 && mbox < CIU3_MBOX_PER_CORE)) {
2678ce210d35SDavid Daney 			do_IRQ(mbox + OCTEON_IRQ_MBOX0);
2679ce210d35SDavid Daney 		} else {
2680ce210d35SDavid Daney 			union cvmx_ciu3_iscx_w1c isc_w1c;
2681ce210d35SDavid Daney 			u64 isc_w1c_addr = ciu3_addr + CIU3_ISC_W1C(intsn);
2682ce210d35SDavid Daney 
2683ce210d35SDavid Daney 			isc_w1c.u64 = 0;
2684ce210d35SDavid Daney 			isc_w1c.s.en = 1;
2685ce210d35SDavid Daney 			cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
2686ce210d35SDavid Daney 			cvmx_read_csr(isc_w1c_addr);
2687ce210d35SDavid Daney 			spurious_interrupt();
2688ce210d35SDavid Daney 		}
2689ce210d35SDavid Daney 	} else {
2690ce210d35SDavid Daney 		spurious_interrupt();
2691ce210d35SDavid Daney 	}
2692ce210d35SDavid Daney }
2693ce210d35SDavid Daney 
octeon_ciu3_mbox_send(int cpu,unsigned int mbox)2694ce210d35SDavid Daney void octeon_ciu3_mbox_send(int cpu, unsigned int mbox)
2695ce210d35SDavid Daney {
2696ce210d35SDavid Daney 	struct octeon_ciu3_info *ciu3_info;
2697ce210d35SDavid Daney 	unsigned int intsn;
2698ce210d35SDavid Daney 	union cvmx_ciu3_iscx_w1s isc_w1s;
2699ce210d35SDavid Daney 	u64 isc_w1s_addr;
2700ce210d35SDavid Daney 
2701ce210d35SDavid Daney 	if (WARN_ON_ONCE(mbox >= CIU3_MBOX_PER_CORE))
2702ce210d35SDavid Daney 		return;
2703ce210d35SDavid Daney 
2704ce210d35SDavid Daney 	intsn = octeon_irq_ciu3_mbox_intsn_for_cpu(cpu, mbox);
2705ce210d35SDavid Daney 	ciu3_info = per_cpu(octeon_ciu3_info, cpu);
2706ce210d35SDavid Daney 	isc_w1s_addr = ciu3_info->ciu3_addr + CIU3_ISC_W1S(intsn);
2707ce210d35SDavid Daney 
2708ce210d35SDavid Daney 	isc_w1s.u64 = 0;
2709ce210d35SDavid Daney 	isc_w1s.s.raw = 1;
2710ce210d35SDavid Daney 
2711ce210d35SDavid Daney 	cvmx_write_csr(isc_w1s_addr, isc_w1s.u64);
2712ce210d35SDavid Daney 	cvmx_read_csr(isc_w1s_addr);
2713ce210d35SDavid Daney }
2714ce210d35SDavid Daney 
octeon_irq_ciu3_mbox_set_enable(struct irq_data * data,int cpu,bool en)2715ce210d35SDavid Daney static void octeon_irq_ciu3_mbox_set_enable(struct irq_data *data, int cpu, bool en)
2716ce210d35SDavid Daney {
2717ce210d35SDavid Daney 	struct octeon_ciu3_info *ciu3_info;
2718ce210d35SDavid Daney 	unsigned int intsn;
2719ce210d35SDavid Daney 	u64 isc_ctl_addr, isc_w1c_addr;
2720ce210d35SDavid Daney 	union cvmx_ciu3_iscx_ctl isc_ctl;
2721ce210d35SDavid Daney 	unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0;
2722ce210d35SDavid Daney 
2723ce210d35SDavid Daney 	intsn = octeon_irq_ciu3_mbox_intsn_for_cpu(cpu, mbox);
2724ce210d35SDavid Daney 	ciu3_info = per_cpu(octeon_ciu3_info, cpu);
2725ce210d35SDavid Daney 	isc_w1c_addr = ciu3_info->ciu3_addr + CIU3_ISC_W1C(intsn);
2726ce210d35SDavid Daney 	isc_ctl_addr = ciu3_info->ciu3_addr + CIU3_ISC_CTL(intsn);
2727ce210d35SDavid Daney 
2728ce210d35SDavid Daney 	isc_ctl.u64 = 0;
2729ce210d35SDavid Daney 	isc_ctl.s.en = 1;
2730ce210d35SDavid Daney 
2731ce210d35SDavid Daney 	cvmx_write_csr(isc_w1c_addr, isc_ctl.u64);
2732ce210d35SDavid Daney 	cvmx_write_csr(isc_ctl_addr, 0);
2733ce210d35SDavid Daney 	if (en) {
2734ce210d35SDavid Daney 		unsigned int idt = per_cpu(octeon_irq_ciu3_idt_ip3, cpu);
2735ce210d35SDavid Daney 
2736ce210d35SDavid Daney 		isc_ctl.u64 = 0;
2737ce210d35SDavid Daney 		isc_ctl.s.en = 1;
2738ce210d35SDavid Daney 		isc_ctl.s.idt = idt;
2739ce210d35SDavid Daney 		cvmx_write_csr(isc_ctl_addr, isc_ctl.u64);
2740ce210d35SDavid Daney 	}
2741ce210d35SDavid Daney 	cvmx_read_csr(isc_ctl_addr);
2742ce210d35SDavid Daney }
2743ce210d35SDavid Daney 
octeon_irq_ciu3_mbox_enable(struct irq_data * data)2744ce210d35SDavid Daney static void octeon_irq_ciu3_mbox_enable(struct irq_data *data)
2745ce210d35SDavid Daney {
2746ce210d35SDavid Daney 	int cpu;
2747ce210d35SDavid Daney 	unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0;
2748ce210d35SDavid Daney 
2749ce210d35SDavid Daney 	WARN_ON(mbox >= CIU3_MBOX_PER_CORE);
2750ce210d35SDavid Daney 
2751ce210d35SDavid Daney 	for_each_online_cpu(cpu)
2752ce210d35SDavid Daney 		octeon_irq_ciu3_mbox_set_enable(data, cpu, true);
2753ce210d35SDavid Daney }
2754ce210d35SDavid Daney 
octeon_irq_ciu3_mbox_disable(struct irq_data * data)2755ce210d35SDavid Daney static void octeon_irq_ciu3_mbox_disable(struct irq_data *data)
2756ce210d35SDavid Daney {
2757ce210d35SDavid Daney 	int cpu;
2758ce210d35SDavid Daney 	unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0;
2759ce210d35SDavid Daney 
2760ce210d35SDavid Daney 	WARN_ON(mbox >= CIU3_MBOX_PER_CORE);
2761ce210d35SDavid Daney 
2762ce210d35SDavid Daney 	for_each_online_cpu(cpu)
2763ce210d35SDavid Daney 		octeon_irq_ciu3_mbox_set_enable(data, cpu, false);
2764ce210d35SDavid Daney }
2765ce210d35SDavid Daney 
octeon_irq_ciu3_mbox_ack(struct irq_data * data)2766ce210d35SDavid Daney static void octeon_irq_ciu3_mbox_ack(struct irq_data *data)
2767ce210d35SDavid Daney {
2768ce210d35SDavid Daney 	struct octeon_ciu3_info *ciu3_info;
2769ce210d35SDavid Daney 	unsigned int intsn;
2770ce210d35SDavid Daney 	u64 isc_w1c_addr;
2771ce210d35SDavid Daney 	union cvmx_ciu3_iscx_w1c isc_w1c;
2772ce210d35SDavid Daney 	unsigned int mbox = data->irq - OCTEON_IRQ_MBOX0;
2773ce210d35SDavid Daney 
2774ce210d35SDavid Daney 	intsn = octeon_irq_ciu3_mbox_intsn_for_core(cvmx_get_local_core_num(), mbox);
2775ce210d35SDavid Daney 
2776ce210d35SDavid Daney 	isc_w1c.u64 = 0;
2777ce210d35SDavid Daney 	isc_w1c.s.raw = 1;
2778ce210d35SDavid Daney 
2779ce210d35SDavid Daney 	ciu3_info = __this_cpu_read(octeon_ciu3_info);
2780ce210d35SDavid Daney 	isc_w1c_addr = ciu3_info->ciu3_addr + CIU3_ISC_W1C(intsn);
2781ce210d35SDavid Daney 	cvmx_write_csr(isc_w1c_addr, isc_w1c.u64);
2782ce210d35SDavid Daney 	cvmx_read_csr(isc_w1c_addr);
2783ce210d35SDavid Daney }
2784ce210d35SDavid Daney 
octeon_irq_ciu3_mbox_cpu_online(struct irq_data * data)2785ce210d35SDavid Daney static void octeon_irq_ciu3_mbox_cpu_online(struct irq_data *data)
2786ce210d35SDavid Daney {
2787ce210d35SDavid Daney 	octeon_irq_ciu3_mbox_set_enable(data, smp_processor_id(), true);
2788ce210d35SDavid Daney }
2789ce210d35SDavid Daney 
octeon_irq_ciu3_mbox_cpu_offline(struct irq_data * data)2790ce210d35SDavid Daney static void octeon_irq_ciu3_mbox_cpu_offline(struct irq_data *data)
2791ce210d35SDavid Daney {
2792ce210d35SDavid Daney 	octeon_irq_ciu3_mbox_set_enable(data, smp_processor_id(), false);
2793ce210d35SDavid Daney }
2794ce210d35SDavid Daney 
octeon_irq_ciu3_alloc_resources(struct octeon_ciu3_info * ciu3_info)2795ce210d35SDavid Daney static int octeon_irq_ciu3_alloc_resources(struct octeon_ciu3_info *ciu3_info)
2796ce210d35SDavid Daney {
2797ce210d35SDavid Daney 	u64 b = ciu3_info->ciu3_addr;
2798ce210d35SDavid Daney 	int idt_ip2, idt_ip3, idt_ip4;
2799ce210d35SDavid Daney 	int unused_idt2;
2800ce210d35SDavid Daney 	int core = cvmx_get_local_core_num();
2801ce210d35SDavid Daney 	int i;
2802ce210d35SDavid Daney 
2803ce210d35SDavid Daney 	__this_cpu_write(octeon_ciu3_info, ciu3_info);
2804ce210d35SDavid Daney 
2805ce210d35SDavid Daney 	/*
2806ce210d35SDavid Daney 	 * 4 idt per core starting from 1 because zero is reserved.
2807ce210d35SDavid Daney 	 * Base idt per core is 4 * core + 1
2808ce210d35SDavid Daney 	 */
2809ce210d35SDavid Daney 	idt_ip2 = core * 4 + 1;
2810ce210d35SDavid Daney 	idt_ip3 = core * 4 + 2;
2811ce210d35SDavid Daney 	idt_ip4 = core * 4 + 3;
2812ce210d35SDavid Daney 	unused_idt2 = core * 4 + 4;
2813ce210d35SDavid Daney 	__this_cpu_write(octeon_irq_ciu3_idt_ip2, idt_ip2);
2814ce210d35SDavid Daney 	__this_cpu_write(octeon_irq_ciu3_idt_ip3, idt_ip3);
2815ce210d35SDavid Daney 
2816ce210d35SDavid Daney 	/* ip2 interrupts for this CPU */
2817ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_CTL(idt_ip2), 0);
2818ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_PP(idt_ip2, 0), 1ull << core);
2819ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_IO(idt_ip2), 0);
2820ce210d35SDavid Daney 
2821ce210d35SDavid Daney 	/* ip3 interrupts for this CPU */
2822ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_CTL(idt_ip3), 1);
2823ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_PP(idt_ip3, 0), 1ull << core);
2824ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_IO(idt_ip3), 0);
2825ce210d35SDavid Daney 
2826ce210d35SDavid Daney 	/* ip4 interrupts for this CPU */
2827ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_CTL(idt_ip4), 2);
2828ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_PP(idt_ip4, 0), 0);
2829ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_IO(idt_ip4), 0);
2830ce210d35SDavid Daney 
2831ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_CTL(unused_idt2), 0);
2832ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_PP(unused_idt2, 0), 0);
2833ce210d35SDavid Daney 	cvmx_write_csr(b + CIU3_IDT_IO(unused_idt2), 0);
2834ce210d35SDavid Daney 
2835ce210d35SDavid Daney 	for (i = 0; i < CIU3_MBOX_PER_CORE; i++) {
2836ce210d35SDavid Daney 		unsigned int intsn = octeon_irq_ciu3_mbox_intsn_for_core(core, i);
2837ce210d35SDavid Daney 
2838ce210d35SDavid Daney 		cvmx_write_csr(b + CIU3_ISC_W1C(intsn), 2);
2839ce210d35SDavid Daney 		cvmx_write_csr(b + CIU3_ISC_CTL(intsn), 0);
2840ce210d35SDavid Daney 	}
2841ce210d35SDavid Daney 
2842ce210d35SDavid Daney 	return 0;
2843ce210d35SDavid Daney }
2844ce210d35SDavid Daney 
octeon_irq_setup_secondary_ciu3(void)2845ce210d35SDavid Daney static void octeon_irq_setup_secondary_ciu3(void)
2846ce210d35SDavid Daney {
2847ce210d35SDavid Daney 	struct octeon_ciu3_info *ciu3_info;
2848ce210d35SDavid Daney 
2849ce210d35SDavid Daney 	ciu3_info = octeon_ciu3_info_per_node[cvmx_get_node_num()];
2850ce210d35SDavid Daney 	octeon_irq_ciu3_alloc_resources(ciu3_info);
2851ce210d35SDavid Daney 	irq_cpu_online();
2852ce210d35SDavid Daney 
2853ce210d35SDavid Daney 	/* Enable the CIU lines */
2854ce210d35SDavid Daney 	set_c0_status(STATUSF_IP3 | STATUSF_IP2);
2855ce210d35SDavid Daney 	if (octeon_irq_use_ip4)
2856ce210d35SDavid Daney 		set_c0_status(STATUSF_IP4);
2857ce210d35SDavid Daney 	else
2858ce210d35SDavid Daney 		clear_c0_status(STATUSF_IP4);
2859ce210d35SDavid Daney }
2860ce210d35SDavid Daney 
2861ce210d35SDavid Daney static struct irq_chip octeon_irq_chip_ciu3_mbox = {
2862ce210d35SDavid Daney 	.name = "CIU3-M",
2863ce210d35SDavid Daney 	.irq_enable = octeon_irq_ciu3_mbox_enable,
2864ce210d35SDavid Daney 	.irq_disable = octeon_irq_ciu3_mbox_disable,
2865ce210d35SDavid Daney 	.irq_ack = octeon_irq_ciu3_mbox_ack,
2866ce210d35SDavid Daney 
2867ce210d35SDavid Daney 	.irq_cpu_online = octeon_irq_ciu3_mbox_cpu_online,
2868ce210d35SDavid Daney 	.irq_cpu_offline = octeon_irq_ciu3_mbox_cpu_offline,
2869ce210d35SDavid Daney 	.flags = IRQCHIP_ONOFFLINE_ENABLED,
2870ce210d35SDavid Daney };
2871ce210d35SDavid Daney 
octeon_irq_init_ciu3(struct device_node * ciu_node,struct device_node * parent)2872ce210d35SDavid Daney static int __init octeon_irq_init_ciu3(struct device_node *ciu_node,
2873ce210d35SDavid Daney 				       struct device_node *parent)
2874ce210d35SDavid Daney {
2875ed6a0b6eSRob Herring 	int i, ret;
2876ce210d35SDavid Daney 	int node;
2877ce210d35SDavid Daney 	struct irq_domain *domain;
2878ce210d35SDavid Daney 	struct octeon_ciu3_info *ciu3_info;
2879ed6a0b6eSRob Herring 	struct resource res;
2880ce210d35SDavid Daney 	u64 base_addr;
2881ce210d35SDavid Daney 	union cvmx_ciu3_const consts;
2882ce210d35SDavid Daney 
2883ce210d35SDavid Daney 	node = 0; /* of_node_to_nid(ciu_node); */
2884ce210d35SDavid Daney 	ciu3_info = kzalloc_node(sizeof(*ciu3_info), GFP_KERNEL, node);
2885ce210d35SDavid Daney 
2886ce210d35SDavid Daney 	if (!ciu3_info)
2887ce210d35SDavid Daney 		return -ENOMEM;
2888ce210d35SDavid Daney 
2889ed6a0b6eSRob Herring 	ret = of_address_to_resource(ciu_node, 0, &res);
2890ed6a0b6eSRob Herring 	if (WARN_ON(ret))
2891ed6a0b6eSRob Herring 		return ret;
2892ce210d35SDavid Daney 
2893*101f26c7SThomas Bogendoerfer 	ciu3_info->ciu3_addr = base_addr = (u64)phys_to_virt(res.start);
2894ce210d35SDavid Daney 	ciu3_info->node = node;
2895ce210d35SDavid Daney 
2896ce210d35SDavid Daney 	consts.u64 = cvmx_read_csr(base_addr + CIU3_CONST);
2897ce210d35SDavid Daney 
2898ce210d35SDavid Daney 	octeon_irq_setup_secondary = octeon_irq_setup_secondary_ciu3;
2899ce210d35SDavid Daney 
2900ce210d35SDavid Daney 	octeon_irq_ip2 = octeon_irq_ciu3_ip2;
2901ce210d35SDavid Daney 	octeon_irq_ip3 = octeon_irq_ciu3_mbox;
2902ce210d35SDavid Daney 	octeon_irq_ip4 = octeon_irq_ip4_mask;
2903ce210d35SDavid Daney 
2904ce210d35SDavid Daney 	if (node == cvmx_get_node_num()) {
2905ce210d35SDavid Daney 		/* Mips internal */
2906ce210d35SDavid Daney 		octeon_irq_init_core();
2907ce210d35SDavid Daney 
2908ce210d35SDavid Daney 		/* Only do per CPU things if it is the CIU of the boot node. */
2909ce210d35SDavid Daney 		i = irq_alloc_descs_from(OCTEON_IRQ_MBOX0, 8, node);
2910ce210d35SDavid Daney 		WARN_ON(i < 0);
2911ce210d35SDavid Daney 
2912ce210d35SDavid Daney 		for (i = 0; i < 8; i++)
2913ce210d35SDavid Daney 			irq_set_chip_and_handler(i + OCTEON_IRQ_MBOX0,
2914ce210d35SDavid Daney 						 &octeon_irq_chip_ciu3_mbox, handle_percpu_irq);
2915ce210d35SDavid Daney 	}
2916ce210d35SDavid Daney 
2917ce210d35SDavid Daney 	/*
2918ce210d35SDavid Daney 	 * Initialize all domains to use the default domain. Specific major
2919ce210d35SDavid Daney 	 * blocks will overwrite the default domain as needed.
2920ce210d35SDavid Daney 	 */
2921ce210d35SDavid Daney 	domain = irq_domain_add_tree(ciu_node, &octeon_dflt_domain_ciu3_ops,
2922ce210d35SDavid Daney 				     ciu3_info);
2923ce210d35SDavid Daney 	for (i = 0; i < MAX_CIU3_DOMAINS; i++)
2924ce210d35SDavid Daney 		ciu3_info->domain[i] = domain;
2925ce210d35SDavid Daney 
2926ce210d35SDavid Daney 	octeon_ciu3_info_per_node[node] = ciu3_info;
2927ce210d35SDavid Daney 
2928ce210d35SDavid Daney 	if (node == cvmx_get_node_num()) {
2929ce210d35SDavid Daney 		/* Only do per CPU things if it is the CIU of the boot node. */
2930ce210d35SDavid Daney 		octeon_irq_ciu3_alloc_resources(ciu3_info);
2931ce210d35SDavid Daney 		if (node == 0)
2932ce210d35SDavid Daney 			irq_set_default_host(domain);
2933ce210d35SDavid Daney 
2934ce210d35SDavid Daney 		octeon_irq_use_ip4 = false;
2935ce210d35SDavid Daney 		/* Enable the CIU lines */
2936ce210d35SDavid Daney 		set_c0_status(STATUSF_IP2 | STATUSF_IP3);
2937ce210d35SDavid Daney 		clear_c0_status(STATUSF_IP4);
2938ce210d35SDavid Daney 	}
2939ce210d35SDavid Daney 
2940ce210d35SDavid Daney 	return 0;
2941ce210d35SDavid Daney }
2942ce210d35SDavid Daney 
294364b139f9SDavid Daney static struct of_device_id ciu_types[] __initdata = {
294464b139f9SDavid Daney 	{.compatible = "cavium,octeon-3860-ciu", .data = octeon_irq_init_ciu},
294564b139f9SDavid Daney 	{.compatible = "cavium,octeon-3860-gpio", .data = octeon_irq_init_gpio},
294664b139f9SDavid Daney 	{.compatible = "cavium,octeon-6880-ciu2", .data = octeon_irq_init_ciu2},
2947ce210d35SDavid Daney 	{.compatible = "cavium,octeon-7890-ciu3", .data = octeon_irq_init_ciu3},
294864b139f9SDavid Daney 	{.compatible = "cavium,octeon-7130-cib", .data = octeon_irq_init_cib},
294964b139f9SDavid Daney 	{}
295064b139f9SDavid Daney };
295164b139f9SDavid Daney 
arch_init_irq(void)29525b3b1688SDavid Daney void __init arch_init_irq(void)
29535b3b1688SDavid Daney {
29545b3b1688SDavid Daney #ifdef CONFIG_SMP
29555b3b1688SDavid Daney 	/* Set the default affinity to the boot cpu. */
29565b3b1688SDavid Daney 	cpumask_clear(irq_default_affinity);
29575b3b1688SDavid Daney 	cpumask_set_cpu(smp_processor_id(), irq_default_affinity);
29585b3b1688SDavid Daney #endif
295964b139f9SDavid Daney 	of_irq_init(ciu_types);
29605b3b1688SDavid Daney }
29615b3b1688SDavid Daney 
plat_irq_dispatch(void)29625b3b1688SDavid Daney asmlinkage void plat_irq_dispatch(void)
29635b3b1688SDavid Daney {
29645b3b1688SDavid Daney 	unsigned long cop0_cause;
29655b3b1688SDavid Daney 	unsigned long cop0_status;
29665b3b1688SDavid Daney 
29675b3b1688SDavid Daney 	while (1) {
29685b3b1688SDavid Daney 		cop0_cause = read_c0_cause();
29695b3b1688SDavid Daney 		cop0_status = read_c0_status();
29705b3b1688SDavid Daney 		cop0_cause &= cop0_status;
29715b3b1688SDavid Daney 		cop0_cause &= ST0_IM;
29725b3b1688SDavid Daney 
297364b139f9SDavid Daney 		if (cop0_cause & STATUSF_IP2)
29740c326387SDavid Daney 			octeon_irq_ip2();
297564b139f9SDavid Daney 		else if (cop0_cause & STATUSF_IP3)
29760c326387SDavid Daney 			octeon_irq_ip3();
297764b139f9SDavid Daney 		else if (cop0_cause & STATUSF_IP4)
29780c326387SDavid Daney 			octeon_irq_ip4();
297964b139f9SDavid Daney 		else if (cop0_cause)
29805b3b1688SDavid Daney 			do_IRQ(fls(cop0_cause) - 9 + MIPS_CPU_IRQ_BASE);
29810c326387SDavid Daney 		else
29825b3b1688SDavid Daney 			break;
29835b3b1688SDavid Daney 	}
29845b3b1688SDavid Daney }
2985773cb77dSRalf Baechle 
2986773cb77dSRalf Baechle #ifdef CONFIG_HOTPLUG_CPU
2987773cb77dSRalf Baechle 
octeon_fixup_irqs(void)298817efb59aSRalf Baechle void octeon_fixup_irqs(void)
2989773cb77dSRalf Baechle {
29900c326387SDavid Daney 	irq_cpu_offline();
2991773cb77dSRalf Baechle }
2992773cb77dSRalf Baechle 
2993773cb77dSRalf Baechle #endif /* CONFIG_HOTPLUG_CPU */
2994ba1fc934SSteven J. Hill 
octeon_irq_get_block_domain(int node,uint8_t block)2995ba1fc934SSteven J. Hill struct irq_domain *octeon_irq_get_block_domain(int node, uint8_t block)
2996ba1fc934SSteven J. Hill {
2997ba1fc934SSteven J. Hill 	struct octeon_ciu3_info *ciu3_info;
2998ba1fc934SSteven J. Hill 
2999ba1fc934SSteven J. Hill 	ciu3_info = octeon_ciu3_info_per_node[node & CVMX_NODE_MASK];
3000ba1fc934SSteven J. Hill 	return ciu3_info->domain[block];
3001ba1fc934SSteven J. Hill }
3002ba1fc934SSteven J. Hill EXPORT_SYMBOL(octeon_irq_get_block_domain);
3003