13b12308fSSergey Ryazanov /* 23b12308fSSergey Ryazanov * This file is subject to the terms and conditions of the GNU General Public 33b12308fSSergey Ryazanov * License. See the file "COPYING" in the main directory of this archive 43b12308fSSergey Ryazanov * for more details. 53b12308fSSergey Ryazanov * 63b12308fSSergey Ryazanov * Copyright (C) 2003 Atheros Communications, Inc., All Rights Reserved. 73b12308fSSergey Ryazanov * Copyright (C) 2006 Imre Kaloz <kaloz@openwrt.org> 83b12308fSSergey Ryazanov * Copyright (C) 2006 Felix Fietkau <nbd@openwrt.org> 93b12308fSSergey Ryazanov */ 103b12308fSSergey Ryazanov 113b12308fSSergey Ryazanov #ifndef __ASM_MACH_ATH25_AR5312_REGS_H 123b12308fSSergey Ryazanov #define __ASM_MACH_ATH25_AR5312_REGS_H 133b12308fSSergey Ryazanov 143b12308fSSergey Ryazanov /* 15*1753e74eSSergey Ryazanov * IRQs 16*1753e74eSSergey Ryazanov */ 17*1753e74eSSergey Ryazanov #define AR5312_IRQ_WLAN0 (MIPS_CPU_IRQ_BASE + 2) /* C0_CAUSE: 0x0400 */ 18*1753e74eSSergey Ryazanov #define AR5312_IRQ_ENET0 (MIPS_CPU_IRQ_BASE + 3) /* C0_CAUSE: 0x0800 */ 19*1753e74eSSergey Ryazanov #define AR5312_IRQ_ENET1 (MIPS_CPU_IRQ_BASE + 4) /* C0_CAUSE: 0x1000 */ 20*1753e74eSSergey Ryazanov #define AR5312_IRQ_WLAN1 (MIPS_CPU_IRQ_BASE + 5) /* C0_CAUSE: 0x2000 */ 21*1753e74eSSergey Ryazanov #define AR5312_IRQ_MISC (MIPS_CPU_IRQ_BASE + 6) /* C0_CAUSE: 0x4000 */ 22*1753e74eSSergey Ryazanov 23*1753e74eSSergey Ryazanov /* 24*1753e74eSSergey Ryazanov * Miscellaneous interrupts, which share IP6. 25*1753e74eSSergey Ryazanov */ 26*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_TIMER 0 27*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_AHB_PROC 1 28*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_AHB_DMA 2 29*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_GPIO 3 30*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_UART0 4 31*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_UART0_DMA 5 32*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_WATCHDOG 6 33*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_LOCAL 7 34*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_SPI 8 35*1753e74eSSergey Ryazanov #define AR5312_MISC_IRQ_COUNT 9 36*1753e74eSSergey Ryazanov 37*1753e74eSSergey Ryazanov /* 383b12308fSSergey Ryazanov * Address Map 393b12308fSSergey Ryazanov * 403b12308fSSergey Ryazanov * The AR5312 supports 2 enet MACS, even though many reference boards only 413b12308fSSergey Ryazanov * actually use 1 of them (i.e. Only MAC 0 is actually connected to an enet 423b12308fSSergey Ryazanov * PHY or PHY switch. The AR2312 supports 1 enet MAC. 433b12308fSSergey Ryazanov */ 443b12308fSSergey Ryazanov #define AR5312_WLAN0_BASE 0x18000000 453b12308fSSergey Ryazanov #define AR5312_ENET0_BASE 0x18100000 463b12308fSSergey Ryazanov #define AR5312_ENET1_BASE 0x18200000 473b12308fSSergey Ryazanov #define AR5312_SDRAMCTL_BASE 0x18300000 483b12308fSSergey Ryazanov #define AR5312_SDRAMCTL_SIZE 0x00000010 493b12308fSSergey Ryazanov #define AR5312_FLASHCTL_BASE 0x18400000 503b12308fSSergey Ryazanov #define AR5312_FLASHCTL_SIZE 0x00000010 513b12308fSSergey Ryazanov #define AR5312_WLAN1_BASE 0x18500000 523b12308fSSergey Ryazanov #define AR5312_UART0_BASE 0x1c000000 /* UART MMR */ 533b12308fSSergey Ryazanov #define AR5312_GPIO_BASE 0x1c002000 543b12308fSSergey Ryazanov #define AR5312_GPIO_SIZE 0x00000010 553b12308fSSergey Ryazanov #define AR5312_RST_BASE 0x1c003000 563b12308fSSergey Ryazanov #define AR5312_RST_SIZE 0x00000100 573b12308fSSergey Ryazanov #define AR5312_FLASH_BASE 0x1e000000 583b12308fSSergey Ryazanov #define AR5312_FLASH_SIZE 0x00800000 593b12308fSSergey Ryazanov 603b12308fSSergey Ryazanov /* 613b12308fSSergey Ryazanov * Need these defines to determine true number of ethernet MACs 623b12308fSSergey Ryazanov */ 633b12308fSSergey Ryazanov #define AR5312_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */ 643b12308fSSergey Ryazanov #define AR5312_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */ 653b12308fSSergey Ryazanov #define AR5312_AR2313_REV8 0x0058 /* AR2313 WMAC (AP43-030) */ 663b12308fSSergey Ryazanov 673b12308fSSergey Ryazanov /* Reset/Timer Block Address Map */ 683b12308fSSergey Ryazanov #define AR5312_TIMER 0x0000 /* countdown timer */ 693b12308fSSergey Ryazanov #define AR5312_RELOAD 0x0004 /* timer reload value */ 703b12308fSSergey Ryazanov #define AR5312_WDT_CTRL 0x0008 /* watchdog cntrl */ 713b12308fSSergey Ryazanov #define AR5312_WDT_TIMER 0x000c /* watchdog timer */ 723b12308fSSergey Ryazanov #define AR5312_ISR 0x0010 /* Intr Status Reg */ 733b12308fSSergey Ryazanov #define AR5312_IMR 0x0014 /* Intr Mask Reg */ 743b12308fSSergey Ryazanov #define AR5312_RESET 0x0020 753b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1 0x0064 763b12308fSSergey Ryazanov #define AR5312_SCRATCH 0x006c 773b12308fSSergey Ryazanov #define AR5312_PROCADDR 0x0070 783b12308fSSergey Ryazanov #define AR5312_PROC1 0x0074 793b12308fSSergey Ryazanov #define AR5312_DMAADDR 0x0078 803b12308fSSergey Ryazanov #define AR5312_DMA1 0x007c 813b12308fSSergey Ryazanov #define AR5312_ENABLE 0x0080 /* interface enb */ 823b12308fSSergey Ryazanov #define AR5312_REV 0x0090 /* revision */ 833b12308fSSergey Ryazanov 843b12308fSSergey Ryazanov /* AR5312_WDT_CTRL register bit field definitions */ 853b12308fSSergey Ryazanov #define AR5312_WDT_CTRL_IGNORE 0x00000000 /* ignore expiration */ 863b12308fSSergey Ryazanov #define AR5312_WDT_CTRL_NMI 0x00000001 873b12308fSSergey Ryazanov #define AR5312_WDT_CTRL_RESET 0x00000002 883b12308fSSergey Ryazanov 893b12308fSSergey Ryazanov /* AR5312_ISR register bit field definitions */ 903b12308fSSergey Ryazanov #define AR5312_ISR_TIMER 0x00000001 913b12308fSSergey Ryazanov #define AR5312_ISR_AHBPROC 0x00000002 923b12308fSSergey Ryazanov #define AR5312_ISR_AHBDMA 0x00000004 933b12308fSSergey Ryazanov #define AR5312_ISR_GPIO 0x00000008 943b12308fSSergey Ryazanov #define AR5312_ISR_UART0 0x00000010 953b12308fSSergey Ryazanov #define AR5312_ISR_UART0DMA 0x00000020 963b12308fSSergey Ryazanov #define AR5312_ISR_WD 0x00000040 973b12308fSSergey Ryazanov #define AR5312_ISR_LOCAL 0x00000080 983b12308fSSergey Ryazanov 993b12308fSSergey Ryazanov /* AR5312_RESET register bit field definitions */ 1003b12308fSSergey Ryazanov #define AR5312_RESET_SYSTEM 0x00000001 /* cold reset full system */ 1013b12308fSSergey Ryazanov #define AR5312_RESET_PROC 0x00000002 /* cold reset MIPS core */ 1023b12308fSSergey Ryazanov #define AR5312_RESET_WLAN0 0x00000004 /* cold reset WLAN MAC/BB */ 1033b12308fSSergey Ryazanov #define AR5312_RESET_EPHY0 0x00000008 /* cold reset ENET0 phy */ 1043b12308fSSergey Ryazanov #define AR5312_RESET_EPHY1 0x00000010 /* cold reset ENET1 phy */ 1053b12308fSSergey Ryazanov #define AR5312_RESET_ENET0 0x00000020 /* cold reset ENET0 MAC */ 1063b12308fSSergey Ryazanov #define AR5312_RESET_ENET1 0x00000040 /* cold reset ENET1 MAC */ 1073b12308fSSergey Ryazanov #define AR5312_RESET_UART0 0x00000100 /* cold reset UART0 */ 1083b12308fSSergey Ryazanov #define AR5312_RESET_WLAN1 0x00000200 /* cold reset WLAN MAC/BB */ 1093b12308fSSergey Ryazanov #define AR5312_RESET_APB 0x00000400 /* cold reset APB ar5312 */ 1103b12308fSSergey Ryazanov #define AR5312_RESET_WARM_PROC 0x00001000 /* warm reset MIPS core */ 1113b12308fSSergey Ryazanov #define AR5312_RESET_WARM_WLAN0_MAC 0x00002000 /* warm reset WLAN0 MAC */ 1123b12308fSSergey Ryazanov #define AR5312_RESET_WARM_WLAN0_BB 0x00004000 /* warm reset WLAN0 BB */ 1133b12308fSSergey Ryazanov #define AR5312_RESET_NMI 0x00010000 /* send an NMI to the CPU */ 1143b12308fSSergey Ryazanov #define AR5312_RESET_WARM_WLAN1_MAC 0x00020000 /* warm reset WLAN1 MAC */ 1153b12308fSSergey Ryazanov #define AR5312_RESET_WARM_WLAN1_BB 0x00040000 /* warm reset WLAN1 BB */ 1163b12308fSSergey Ryazanov #define AR5312_RESET_LOCAL_BUS 0x00080000 /* reset local bus */ 1173b12308fSSergey Ryazanov #define AR5312_RESET_WDOG 0x00100000 /* last reset was a wdt */ 1183b12308fSSergey Ryazanov 1193b12308fSSergey Ryazanov #define AR5312_RESET_WMAC0_BITS (AR5312_RESET_WLAN0 |\ 1203b12308fSSergey Ryazanov AR5312_RESET_WARM_WLAN0_MAC |\ 1213b12308fSSergey Ryazanov AR5312_RESET_WARM_WLAN0_BB) 1223b12308fSSergey Ryazanov 1233b12308fSSergey Ryazanov #define AR5312_RESET_WMAC1_BITS (AR5312_RESET_WLAN1 |\ 1243b12308fSSergey Ryazanov AR5312_RESET_WARM_WLAN1_MAC |\ 1253b12308fSSergey Ryazanov AR5312_RESET_WARM_WLAN1_BB) 1263b12308fSSergey Ryazanov 1273b12308fSSergey Ryazanov /* AR5312_CLOCKCTL1 register bit field definitions */ 1283b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_PREDIVIDE_MASK 0x00000030 1293b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_PREDIVIDE_SHIFT 4 1303b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_MULTIPLIER_MASK 0x00001f00 1313b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_MULTIPLIER_SHIFT 8 1323b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_DOUBLER_MASK 0x00010000 1333b12308fSSergey Ryazanov 1343b12308fSSergey Ryazanov /* Valid for AR5312 and AR2312 */ 1353b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_PREDIVIDE_MASK 0x00000030 1363b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_PREDIVIDE_SHIFT 4 1373b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_MULTIPLIER_MASK 0x00001f00 1383b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_MULTIPLIER_SHIFT 8 1393b12308fSSergey Ryazanov #define AR5312_CLOCKCTL1_DOUBLER_MASK 0x00010000 1403b12308fSSergey Ryazanov 1413b12308fSSergey Ryazanov /* Valid for AR2313 */ 1423b12308fSSergey Ryazanov #define AR2313_CLOCKCTL1_PREDIVIDE_MASK 0x00003000 1433b12308fSSergey Ryazanov #define AR2313_CLOCKCTL1_PREDIVIDE_SHIFT 12 1443b12308fSSergey Ryazanov #define AR2313_CLOCKCTL1_MULTIPLIER_MASK 0x001f0000 1453b12308fSSergey Ryazanov #define AR2313_CLOCKCTL1_MULTIPLIER_SHIFT 16 1463b12308fSSergey Ryazanov #define AR2313_CLOCKCTL1_DOUBLER_MASK 0x00000000 1473b12308fSSergey Ryazanov 1483b12308fSSergey Ryazanov /* AR5312_ENABLE register bit field definitions */ 1493b12308fSSergey Ryazanov #define AR5312_ENABLE_WLAN0 0x00000001 1503b12308fSSergey Ryazanov #define AR5312_ENABLE_ENET0 0x00000002 1513b12308fSSergey Ryazanov #define AR5312_ENABLE_ENET1 0x00000004 1523b12308fSSergey Ryazanov #define AR5312_ENABLE_UART_AND_WLAN1_PIO 0x00000008/* UART & WLAN1 PIO */ 1533b12308fSSergey Ryazanov #define AR5312_ENABLE_WLAN1_DMA 0x00000010/* WLAN1 DMAs */ 1543b12308fSSergey Ryazanov #define AR5312_ENABLE_WLAN1 (AR5312_ENABLE_UART_AND_WLAN1_PIO |\ 1553b12308fSSergey Ryazanov AR5312_ENABLE_WLAN1_DMA) 1563b12308fSSergey Ryazanov 1573b12308fSSergey Ryazanov /* AR5312_REV register bit field definitions */ 1583b12308fSSergey Ryazanov #define AR5312_REV_WMAC_MAJ 0x0000f000 1593b12308fSSergey Ryazanov #define AR5312_REV_WMAC_MAJ_S 12 1603b12308fSSergey Ryazanov #define AR5312_REV_WMAC_MIN 0x00000f00 1613b12308fSSergey Ryazanov #define AR5312_REV_WMAC_MIN_S 8 1623b12308fSSergey Ryazanov #define AR5312_REV_MAJ 0x000000f0 1633b12308fSSergey Ryazanov #define AR5312_REV_MAJ_S 4 1643b12308fSSergey Ryazanov #define AR5312_REV_MIN 0x0000000f 1653b12308fSSergey Ryazanov #define AR5312_REV_MIN_S 0 1663b12308fSSergey Ryazanov #define AR5312_REV_CHIP (AR5312_REV_MAJ|AR5312_REV_MIN) 1673b12308fSSergey Ryazanov 1683b12308fSSergey Ryazanov /* Major revision numbers, bits 7..4 of Revision ID register */ 1693b12308fSSergey Ryazanov #define AR5312_REV_MAJ_AR5312 0x4 1703b12308fSSergey Ryazanov #define AR5312_REV_MAJ_AR2313 0x5 1713b12308fSSergey Ryazanov 1723b12308fSSergey Ryazanov /* Minor revision numbers, bits 3..0 of Revision ID register */ 1733b12308fSSergey Ryazanov #define AR5312_REV_MIN_DUAL 0x0 /* Dual WLAN version */ 1743b12308fSSergey Ryazanov #define AR5312_REV_MIN_SINGLE 0x1 /* Single WLAN version */ 1753b12308fSSergey Ryazanov 1763b12308fSSergey Ryazanov /* 1773b12308fSSergey Ryazanov * ARM Flash Controller -- 3 flash banks with either x8 or x16 devices 1783b12308fSSergey Ryazanov */ 1793b12308fSSergey Ryazanov #define AR5312_FLASHCTL0 0x0000 1803b12308fSSergey Ryazanov #define AR5312_FLASHCTL1 0x0004 1813b12308fSSergey Ryazanov #define AR5312_FLASHCTL2 0x0008 1823b12308fSSergey Ryazanov 1833b12308fSSergey Ryazanov /* AR5312_FLASHCTL register bit field definitions */ 1843b12308fSSergey Ryazanov #define AR5312_FLASHCTL_IDCY 0x0000000f /* Idle cycle turnaround time */ 1853b12308fSSergey Ryazanov #define AR5312_FLASHCTL_IDCY_S 0 1863b12308fSSergey Ryazanov #define AR5312_FLASHCTL_WST1 0x000003e0 /* Wait state 1 */ 1873b12308fSSergey Ryazanov #define AR5312_FLASHCTL_WST1_S 5 1883b12308fSSergey Ryazanov #define AR5312_FLASHCTL_RBLE 0x00000400 /* Read byte lane enable */ 1893b12308fSSergey Ryazanov #define AR5312_FLASHCTL_WST2 0x0000f800 /* Wait state 2 */ 1903b12308fSSergey Ryazanov #define AR5312_FLASHCTL_WST2_S 11 1913b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC 0x00070000 /* Flash addr check (added) */ 1923b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC_S 16 1933b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC_128K 0x00000000 1943b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC_256K 0x00010000 1953b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC_512K 0x00020000 1963b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC_1M 0x00030000 1973b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC_2M 0x00040000 1983b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC_4M 0x00050000 1993b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC_8M 0x00060000 2003b12308fSSergey Ryazanov #define AR5312_FLASHCTL_AC_RES 0x00070000 /* 16MB is not supported */ 2013b12308fSSergey Ryazanov #define AR5312_FLASHCTL_E 0x00080000 /* Flash bank enable (added) */ 2023b12308fSSergey Ryazanov #define AR5312_FLASHCTL_BUSERR 0x01000000 /* Bus transfer error flag */ 2033b12308fSSergey Ryazanov #define AR5312_FLASHCTL_WPERR 0x02000000 /* Write protect error flag */ 2043b12308fSSergey Ryazanov #define AR5312_FLASHCTL_WP 0x04000000 /* Write protect */ 2053b12308fSSergey Ryazanov #define AR5312_FLASHCTL_BM 0x08000000 /* Burst mode */ 2063b12308fSSergey Ryazanov #define AR5312_FLASHCTL_MW 0x30000000 /* Mem width */ 2073b12308fSSergey Ryazanov #define AR5312_FLASHCTL_MW8 0x00000000 /* Mem width x8 */ 2083b12308fSSergey Ryazanov #define AR5312_FLASHCTL_MW16 0x10000000 /* Mem width x16 */ 2093b12308fSSergey Ryazanov #define AR5312_FLASHCTL_MW32 0x20000000 /* Mem width x32 (not supp) */ 2103b12308fSSergey Ryazanov #define AR5312_FLASHCTL_ATNR 0x00000000 /* Access == no retry */ 2113b12308fSSergey Ryazanov #define AR5312_FLASHCTL_ATR 0x80000000 /* Access == retry every */ 2123b12308fSSergey Ryazanov #define AR5312_FLASHCTL_ATR4 0xc0000000 /* Access == retry every 4 */ 2133b12308fSSergey Ryazanov 2143b12308fSSergey Ryazanov /* 2153b12308fSSergey Ryazanov * ARM SDRAM Controller -- just enough to determine memory size 2163b12308fSSergey Ryazanov */ 2173b12308fSSergey Ryazanov #define AR5312_MEM_CFG1 0x0004 2183b12308fSSergey Ryazanov 2193b12308fSSergey Ryazanov #define AR5312_MEM_CFG1_AC0_M 0x00000700 /* bank 0: SDRAM addr check */ 2203b12308fSSergey Ryazanov #define AR5312_MEM_CFG1_AC0_S 8 2213b12308fSSergey Ryazanov #define AR5312_MEM_CFG1_AC1_M 0x00007000 /* bank 1: SDRAM addr check */ 2223b12308fSSergey Ryazanov #define AR5312_MEM_CFG1_AC1_S 12 2233b12308fSSergey Ryazanov 2243b12308fSSergey Ryazanov #endif /* __ASM_MACH_ATH25_AR5312_REGS_H */ 225