1# SPDX-License-Identifier: GPL-2.0 2config MIPS 3 bool 4 default y 5 select ARCH_32BIT_OFF_T if !64BIT 6 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 7 select ARCH_HAS_CPU_CACHE_ALIASING 8 select ARCH_HAS_CPU_FINALIZE_INIT 9 select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000 10 select ARCH_HAS_DEBUG_VIRTUAL if !64BIT 11 select ARCH_HAS_DMA_OPS if MACH_JAZZ 12 select ARCH_HAS_FORTIFY_SOURCE 13 select ARCH_HAS_KCOV 14 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA 15 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 16 select ARCH_HAS_STRNCPY_FROM_USER 17 select ARCH_HAS_STRNLEN_USER 18 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 19 select ARCH_HAS_UBSAN 20 select ARCH_HAS_GCOV_PROFILE_ALL 21 select ARCH_KEEP_MEMBLOCK 22 select ARCH_USE_BUILTIN_BSWAP 23 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 24 select ARCH_USE_MEMTEST 25 select ARCH_USE_QUEUED_RWLOCKS 26 select ARCH_USE_QUEUED_SPINLOCKS 27 select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES 28 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 29 select ARCH_WANT_IPC_PARSE_VERSION 30 select ARCH_WANT_LD_ORPHAN_WARN 31 select BUILDTIME_TABLE_SORT 32 select BUILTIN_DTB_ALL if BUILTIN_DTB 33 select CLONE_BACKWARDS 34 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 35 select CPU_PM if CPU_IDLE || SUSPEND 36 select GENERIC_ATOMIC64 if !64BIT 37 select GENERIC_BUILTIN_DTB if BUILTIN_DTB 38 select GENERIC_CMOS_UPDATE 39 select GENERIC_CPU_AUTOPROBE 40 select GENERIC_GETTIMEOFDAY 41 select GENERIC_IRQ_PROBE 42 select GENERIC_IRQ_SHOW 43 select GENERIC_ISA_DMA if EISA 44 select GENERIC_LIB_ASHLDI3 45 select GENERIC_LIB_ASHRDI3 46 select GENERIC_LIB_CMPDI2 47 select GENERIC_LIB_LSHRDI3 48 select GENERIC_LIB_UCMPDI2 49 select GENERIC_PCI_IOMAP 50 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 51 select GENERIC_SMP_IDLE_THREAD 52 select GENERIC_IDLE_POLL_SETUP 53 select GENERIC_TIME_VSYSCALL 54 select GENERIC_VDSO_DATA_STORE 55 select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 56 select HAS_IOPORT if !NO_IOPORT_MAP || ISA 57 select HAVE_ARCH_COMPILER_H 58 select HAVE_ARCH_JUMP_LABEL 59 select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT 60 select HAVE_ARCH_MMAP_RND_BITS if MMU 61 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 62 select HAVE_ARCH_SECCOMP_FILTER 63 select HAVE_ARCH_TRACEHOOK 64 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 65 select HAVE_ASM_MODVERSIONS 66 select HAVE_CONTEXT_TRACKING_USER 67 select HAVE_TIF_NOHZ 68 select HAVE_C_RECORDMCOUNT 69 select HAVE_DEBUG_KMEMLEAK 70 select HAVE_DEBUG_STACKOVERFLOW 71 select HAVE_DMA_CONTIGUOUS 72 select HAVE_DYNAMIC_FTRACE 73 select HAVE_EBPF_JIT if !CPU_MICROMIPS 74 select HAVE_EXIT_THREAD 75 select HAVE_GUP_FAST 76 select HAVE_FUNCTION_GRAPH_TRACER 77 select HAVE_FUNCTION_TRACER 78 select HAVE_GCC_PLUGINS 79 select HAVE_GENERIC_VDSO 80 select HAVE_IOREMAP_PROT 81 select HAVE_IRQ_EXIT_ON_IRQ_STACK 82 select HAVE_IRQ_TIME_ACCOUNTING 83 select HAVE_KPROBES 84 select HAVE_KRETPROBES 85 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 86 select HAVE_MOD_ARCH_SPECIFIC 87 select HAVE_NMI 88 select HAVE_PAGE_SIZE_4KB if !CPU_LOONGSON2EF && !CPU_LOONGSON64 89 select HAVE_PAGE_SIZE_16KB if !CPU_R3000 90 select HAVE_PAGE_SIZE_64KB if !CPU_R3000 91 select HAVE_PERF_EVENTS 92 select HAVE_PERF_REGS 93 select HAVE_PERF_USER_STACK_DUMP 94 select HAVE_REGS_AND_STACK_ACCESS_API 95 select HAVE_RSEQ 96 select HAVE_SPARSE_SYSCALL_NR 97 select HAVE_STACKPROTECTOR 98 select HAVE_SYSCALL_TRACEPOINTS 99 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 100 select IRQ_FORCED_THREADING 101 select ISA if EISA 102 select LOCK_MM_AND_FIND_VMA 103 select MODULES_USE_ELF_REL if MODULES 104 select MODULES_USE_ELF_RELA if MODULES && 64BIT 105 select PERF_USE_VMALLOC 106 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI 107 select RTC_LIB 108 select SYSCTL_EXCEPTION_TRACE 109 select TRACE_IRQFLAGS_SUPPORT 110 select ARCH_HAS_ELFCORE_COMPAT 111 select HAVE_ARCH_KCSAN if 64BIT 112 113config MIPS_FIXUP_BIGPHYS_ADDR 114 bool 115 116config MIPS_GENERIC 117 bool 118 119config MACH_GENERIC_CORE 120 bool 121 122config MACH_INGENIC 123 bool 124 select SYS_SUPPORTS_32BIT_KERNEL 125 select SYS_SUPPORTS_LITTLE_ENDIAN 126 select SYS_SUPPORTS_ZBOOT 127 select DMA_NONCOHERENT 128 select IRQ_MIPS_CPU 129 select PINCTRL 130 select GPIOLIB 131 select COMMON_CLK 132 select GENERIC_IRQ_CHIP 133 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 134 select USE_OF 135 select CPU_SUPPORTS_CPUFREQ 136 select MIPS_EXTERNAL_TIMER 137 138menu "Machine selection" 139 140choice 141 prompt "System type" 142 default MIPS_GENERIC_KERNEL 143 144config MIPS_GENERIC_KERNEL 145 bool "Generic board-agnostic MIPS kernel" 146 select MIPS_GENERIC 147 select BOOT_RAW 148 select BUILTIN_DTB 149 select CEVT_R4K 150 select CLKSRC_MIPS_GIC 151 select COMMON_CLK 152 select CPU_MIPSR2_IRQ_EI 153 select CPU_MIPSR2_IRQ_VI 154 select CSRC_R4K 155 select DMA_NONCOHERENT 156 select HAVE_PCI 157 select IRQ_MIPS_CPU 158 select MACH_GENERIC_CORE 159 select MIPS_AUTO_PFN_OFFSET 160 select MIPS_CPU_SCACHE 161 select MIPS_GIC 162 select MIPS_L1_CACHE_SHIFT_7 163 select NO_EXCEPT_FILL 164 select PCI_DRIVERS_GENERIC 165 select SMP_UP if SMP 166 select SWAP_IO_SPACE 167 select SYS_HAS_CPU_MIPS32_R1 168 select SYS_HAS_CPU_MIPS32_R2 169 select SYS_HAS_CPU_MIPS32_R5 170 select SYS_HAS_CPU_MIPS32_R6 171 select SYS_HAS_CPU_MIPS64_R1 172 select SYS_HAS_CPU_MIPS64_R2 173 select SYS_HAS_CPU_MIPS64_R5 174 select SYS_HAS_CPU_MIPS64_R6 175 select SYS_SUPPORTS_32BIT_KERNEL 176 select SYS_SUPPORTS_64BIT_KERNEL 177 select SYS_SUPPORTS_BIG_ENDIAN 178 select SYS_SUPPORTS_HIGHMEM 179 select SYS_SUPPORTS_LITTLE_ENDIAN 180 select SYS_SUPPORTS_MICROMIPS 181 select SYS_SUPPORTS_MIPS16 182 select SYS_SUPPORTS_MIPS_CPS 183 select SYS_SUPPORTS_MULTITHREADING 184 select SYS_SUPPORTS_RELOCATABLE 185 select SYS_SUPPORTS_SMARTMIPS 186 select SYS_SUPPORTS_ZBOOT 187 select UHI_BOOT 188 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 189 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 190 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 191 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 192 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 193 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 194 select USE_OF 195 help 196 Select this to build a kernel which aims to support multiple boards, 197 generally using a flattened device tree passed from the bootloader 198 using the boot protocol defined in the UHI (Unified Hosting 199 Interface) specification. 200 201config MIPS_ALCHEMY 202 bool "Alchemy processor based machines" 203 select PHYS_ADDR_T_64BIT 204 select CEVT_R4K 205 select CSRC_R4K 206 select IRQ_MIPS_CPU 207 select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is 208 select MIPS_FIXUP_BIGPHYS_ADDR if PCI 209 select SYS_HAS_CPU_MIPS32_R1 210 select SYS_SUPPORTS_32BIT_KERNEL 211 select SYS_SUPPORTS_APM_EMULATION 212 select GPIOLIB 213 select SYS_SUPPORTS_ZBOOT 214 select COMMON_CLK 215 216config ATH25 217 bool "Atheros AR231x/AR531x SoC support" 218 select CEVT_R4K 219 select CSRC_R4K 220 select DMA_NONCOHERENT 221 select IRQ_MIPS_CPU 222 select IRQ_DOMAIN 223 select SYS_HAS_CPU_MIPS32_R1 224 select SYS_SUPPORTS_BIG_ENDIAN 225 select SYS_SUPPORTS_32BIT_KERNEL 226 select SYS_HAS_EARLY_PRINTK 227 help 228 Support for Atheros AR231x and Atheros AR531x based boards 229 230config ATH79 231 bool "Atheros AR71XX/AR724X/AR913X based boards" 232 select ARCH_HAS_RESET_CONTROLLER 233 select BOOT_RAW 234 select CEVT_R4K 235 select CSRC_R4K 236 select DMA_NONCOHERENT 237 select GPIOLIB 238 select PINCTRL 239 select COMMON_CLK 240 select IRQ_MIPS_CPU 241 select SYS_HAS_CPU_MIPS32_R2 242 select SYS_HAS_EARLY_PRINTK 243 select SYS_SUPPORTS_32BIT_KERNEL 244 select SYS_SUPPORTS_BIG_ENDIAN 245 select SYS_SUPPORTS_MIPS16 246 select SYS_SUPPORTS_ZBOOT_UART_PROM 247 select USE_OF 248 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 249 help 250 Support for the Atheros AR71XX/AR724X/AR913X SoCs. 251 252config BMIPS_GENERIC 253 bool "Broadcom Generic BMIPS kernel" 254 select ARCH_HAS_RESET_CONTROLLER 255 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 256 select BOOT_RAW 257 select NO_EXCEPT_FILL 258 select USE_OF 259 select CEVT_R4K 260 select CSRC_R4K 261 select SYNC_R4K 262 select COMMON_CLK 263 select BCM6345_L1_IRQ 264 select BCM7038_L1_IRQ 265 select BCM7120_L2_IRQ 266 select BRCMSTB_L2_IRQ 267 select IRQ_MIPS_CPU 268 select DMA_NONCOHERENT 269 select SYS_SUPPORTS_32BIT_KERNEL 270 select SYS_SUPPORTS_LITTLE_ENDIAN 271 select SYS_SUPPORTS_BIG_ENDIAN 272 select SYS_SUPPORTS_HIGHMEM 273 select SYS_HAS_CPU_BMIPS32_3300 274 select SYS_HAS_CPU_BMIPS4350 275 select SYS_HAS_CPU_BMIPS4380 276 select SYS_HAS_CPU_BMIPS5000 277 select SWAP_IO_SPACE 278 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 279 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 280 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 281 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 282 select HARDIRQS_SW_RESEND 283 select HAVE_PCI 284 select PCI_DRIVERS_GENERIC 285 select FW_CFE 286 help 287 Build a generic DT-based kernel image that boots on select 288 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 289 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 290 must be set appropriately for your board. 291 292config BCM47XX 293 bool "Broadcom BCM47XX based boards" 294 select BOOT_RAW 295 select CEVT_R4K 296 select CSRC_R4K 297 select DMA_NONCOHERENT 298 select HAVE_PCI 299 select IRQ_MIPS_CPU 300 select SYS_HAS_CPU_MIPS32_R1 301 select NO_EXCEPT_FILL 302 select SYS_SUPPORTS_32BIT_KERNEL 303 select SYS_SUPPORTS_LITTLE_ENDIAN 304 select SYS_SUPPORTS_MIPS16 305 select SYS_SUPPORTS_ZBOOT 306 select SYS_HAS_EARLY_PRINTK 307 select USE_GENERIC_EARLY_PRINTK_8250 308 select GPIOLIB 309 select LEDS_GPIO_REGISTER 310 select BCM47XX_NVRAM 311 select BCM47XX_SPROM 312 select BCM47XX_SSB if !BCM47XX_BCMA 313 help 314 Support for BCM47XX based boards 315 316config BCM63XX 317 bool "Broadcom BCM63XX based boards" 318 select BOOT_RAW 319 select CEVT_R4K 320 select CSRC_R4K 321 select SYNC_R4K 322 select DMA_NONCOHERENT 323 select IRQ_MIPS_CPU 324 select SYS_SUPPORTS_32BIT_KERNEL 325 select SYS_SUPPORTS_BIG_ENDIAN 326 select SYS_HAS_EARLY_PRINTK 327 select SYS_HAS_CPU_BMIPS32_3300 328 select SYS_HAS_CPU_BMIPS4350 329 select SYS_HAS_CPU_BMIPS4380 330 select SWAP_IO_SPACE 331 select GPIOLIB 332 select MIPS_L1_CACHE_SHIFT_4 333 select HAVE_LEGACY_CLK 334 help 335 Support for BCM63XX based boards 336 337config MIPS_COBALT 338 bool "Cobalt Server" 339 select CEVT_R4K 340 select CSRC_R4K 341 select CEVT_GT641XX 342 select DMA_NONCOHERENT 343 select FORCE_PCI 344 select I8253 345 select I8259 346 select IRQ_MIPS_CPU 347 select IRQ_GT641XX 348 select PCI_GT64XXX_PCI0 349 select SYS_HAS_CPU_NEVADA 350 select SYS_HAS_EARLY_PRINTK 351 select SYS_SUPPORTS_32BIT_KERNEL 352 select SYS_SUPPORTS_64BIT_KERNEL 353 select SYS_SUPPORTS_LITTLE_ENDIAN 354 select USE_GENERIC_EARLY_PRINTK_8250 355 356config MACH_DECSTATION 357 bool "DECstations" 358 select BOOT_ELF32 359 select CEVT_DS1287 360 select CEVT_R4K if CPU_R4X00 361 select CSRC_IOASIC 362 select CSRC_R4K if CPU_R4X00 363 select CPU_DADDI_WORKAROUNDS if 64BIT 364 select CPU_R4000_WORKAROUNDS if 64BIT 365 select CPU_R4400_WORKAROUNDS if 64BIT 366 select DMA_NONCOHERENT 367 select NO_IOPORT_MAP 368 select IRQ_MIPS_CPU 369 select SYS_HAS_CPU_R3000 370 select SYS_HAS_CPU_R4X00 371 select SYS_SUPPORTS_32BIT_KERNEL 372 select SYS_SUPPORTS_64BIT_KERNEL 373 select SYS_SUPPORTS_LITTLE_ENDIAN 374 select SYS_SUPPORTS_128HZ 375 select SYS_SUPPORTS_256HZ 376 select SYS_SUPPORTS_1024HZ 377 select MIPS_L1_CACHE_SHIFT_4 378 help 379 This enables support for DEC's MIPS based workstations. For details 380 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 381 DECstation porting pages on <http://decstation.unix-ag.org/>. 382 383 If you have one of the following DECstation Models you definitely 384 want to choose R4xx0 for the CPU Type: 385 386 DECstation 5000/50 387 DECstation 5000/150 388 DECstation 5000/260 389 DECsystem 5900/260 390 391 otherwise choose R3000. 392 393config ECONET 394 bool "EcoNet MIPS family" 395 select BOOT_RAW 396 select CPU_BIG_ENDIAN 397 select DEBUG_ZBOOT if DEBUG_KERNEL 398 select EARLY_PRINTK_8250 399 select ECONET_EN751221_TIMER 400 select SERIAL_8250 401 select SERIAL_OF_PLATFORM 402 select SYS_SUPPORTS_BIG_ENDIAN 403 select SYS_HAS_CPU_MIPS32_R1 404 select SYS_HAS_CPU_MIPS32_R2 405 select SYS_HAS_EARLY_PRINTK 406 select SYS_SUPPORTS_32BIT_KERNEL 407 select SYS_SUPPORTS_MIPS16 408 select SYS_SUPPORTS_ZBOOT_UART16550 409 select USE_GENERIC_EARLY_PRINTK_8250 410 select USE_OF 411 help 412 EcoNet EN75xx MIPS devices are big endian MIPS machines used 413 in XPON (fiber) and DSL applications. They have SPI, PCI, USB, 414 GPIO, and Ethernet, with optional XPON, DSL, and VoIP DSP cores. 415 Don't confuse these with the Airoha ARM devices sometimes referred 416 to as "EcoNet", this family is for MIPS based devices only. 417 418config MACH_JAZZ 419 bool "Jazz family of machines" 420 select ARC_MEMORY 421 select ARC_PROMLIB 422 select ARCH_MIGHT_HAVE_PC_PARPORT 423 select ARCH_MIGHT_HAVE_PC_SERIO 424 select FW_ARC 425 select FW_ARC32 426 select ARCH_MAY_HAVE_PC_FDC 427 select CEVT_R4K 428 select CSRC_R4K 429 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 430 select GENERIC_ISA_DMA 431 select HAVE_PCSPKR_PLATFORM 432 select IRQ_MIPS_CPU 433 select I8253 434 select I8259 435 select ISA 436 select SYS_HAS_CPU_R4X00 437 select SYS_SUPPORTS_32BIT_KERNEL 438 select SYS_SUPPORTS_64BIT_KERNEL 439 select SYS_SUPPORTS_100HZ 440 select SYS_SUPPORTS_LITTLE_ENDIAN 441 help 442 This a family of machines based on the MIPS R4030 chipset which was 443 used by several vendors to build RISC/os and Windows NT workstations. 444 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 445 Olivetti M700-10 workstations. 446 447config MACH_INGENIC_SOC 448 bool "Ingenic SoC based machines" 449 select MIPS_GENERIC 450 select MACH_INGENIC 451 select MACH_GENERIC_CORE 452 select SYS_SUPPORTS_ZBOOT_UART16550 453 select CPU_SUPPORTS_CPUFREQ 454 select MIPS_EXTERNAL_TIMER 455 456config LANTIQ 457 bool "Lantiq based platforms" 458 select DMA_NONCOHERENT 459 select IRQ_MIPS_CPU 460 select CEVT_R4K 461 select CSRC_R4K 462 select NO_EXCEPT_FILL 463 select SYS_HAS_CPU_MIPS32_R1 464 select SYS_HAS_CPU_MIPS32_R2 465 select SYS_SUPPORTS_BIG_ENDIAN 466 select SYS_SUPPORTS_32BIT_KERNEL 467 select SYS_SUPPORTS_MIPS16 468 select SYS_SUPPORTS_MULTITHREADING 469 select SYS_SUPPORTS_VPE_LOADER 470 select SYS_HAS_EARLY_PRINTK 471 select GPIOLIB 472 select SWAP_IO_SPACE 473 select BOOT_RAW 474 select HAVE_LEGACY_CLK 475 select USE_OF 476 select PINCTRL 477 select PINCTRL_LANTIQ 478 select ARCH_HAS_RESET_CONTROLLER 479 select RESET_CONTROLLER 480 481config MACH_LOONGSON32 482 bool "Loongson 32-bit family of machines" 483 select SYS_SUPPORTS_ZBOOT 484 help 485 This enables support for the Loongson-1 family of machines. 486 487 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 488 the Institute of Computing Technology (ICT), Chinese Academy of 489 Sciences (CAS). 490 491config MACH_LOONGSON2EF 492 bool "Loongson-2E/F family of machines" 493 select SYS_SUPPORTS_ZBOOT 494 help 495 This enables the support of early Loongson-2E/F family of machines. 496 497config MACH_LOONGSON64 498 bool "Loongson 64-bit family of machines" 499 select ARCH_DMA_DEFAULT_COHERENT 500 select ARCH_SPARSEMEM_ENABLE 501 select ARCH_MIGHT_HAVE_PC_PARPORT 502 select ARCH_MIGHT_HAVE_PC_SERIO 503 select GENERIC_ISA_DMA_SUPPORT_BROKEN 504 select BOOT_ELF32 505 select BOARD_SCACHE 506 select CSRC_R4K 507 select CEVT_R4K 508 select SYNC_R4K 509 select FORCE_PCI 510 select ISA 511 select I8259 512 select IRQ_MIPS_CPU 513 select NO_EXCEPT_FILL 514 select NR_CPUS_DEFAULT_64 515 select USE_GENERIC_EARLY_PRINTK_8250 516 select PCI_DRIVERS_GENERIC 517 select SYS_HAS_CPU_LOONGSON64 518 select SYS_HAS_EARLY_PRINTK 519 select SYS_SUPPORTS_SMP 520 select SYS_SUPPORTS_HOTPLUG_CPU 521 select SYS_SUPPORTS_NUMA 522 select SYS_SUPPORTS_64BIT_KERNEL 523 select SYS_SUPPORTS_HIGHMEM 524 select SYS_SUPPORTS_LITTLE_ENDIAN 525 select SYS_SUPPORTS_ZBOOT 526 select SYS_SUPPORTS_RELOCATABLE 527 select ZONE_DMA32 528 select COMMON_CLK 529 select USE_OF 530 select BUILTIN_DTB 531 select PCI_HOST_GENERIC 532 help 533 This enables the support of Loongson-2/3 family of machines. 534 535 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 536 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 537 and Loongson-2F which will be removed), developed by the Institute 538 of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 539 540config MIPS_MALTA 541 bool "MIPS Malta board" 542 select ARCH_MAY_HAVE_PC_FDC 543 select ARCH_MIGHT_HAVE_PC_PARPORT 544 select ARCH_MIGHT_HAVE_PC_SERIO 545 select BOOT_ELF32 546 select BOOT_RAW 547 select BUILTIN_DTB 548 select CEVT_R4K 549 select CLKSRC_MIPS_GIC 550 select COMMON_CLK 551 select CSRC_R4K 552 select DMA_NONCOHERENT 553 select GENERIC_ISA_DMA 554 select HAVE_PCSPKR_PLATFORM 555 select HAVE_PCI 556 select I8253 557 select I8259 558 select IRQ_MIPS_CPU 559 select MIPS_BONITO64 560 select MIPS_CPU_SCACHE 561 select MIPS_GIC 562 select MIPS_L1_CACHE_SHIFT_6 563 select MIPS_MSC 564 select PCI_GT64XXX_PCI0 565 select SMP_UP if SMP 566 select SWAP_IO_SPACE 567 select SYS_HAS_CPU_MIPS32_R1 568 select SYS_HAS_CPU_MIPS32_R2 569 select SYS_HAS_CPU_MIPS32_R3_5 570 select SYS_HAS_CPU_MIPS32_R5 571 select SYS_HAS_CPU_MIPS32_R6 572 select SYS_HAS_CPU_MIPS64_R1 573 select SYS_HAS_CPU_MIPS64_R2 574 select SYS_HAS_CPU_MIPS64_R6 575 select SYS_HAS_CPU_NEVADA 576 select SYS_HAS_CPU_RM7000 577 select SYS_SUPPORTS_32BIT_KERNEL 578 select SYS_SUPPORTS_64BIT_KERNEL 579 select SYS_SUPPORTS_BIG_ENDIAN 580 select SYS_SUPPORTS_HIGHMEM 581 select SYS_SUPPORTS_LITTLE_ENDIAN 582 select SYS_SUPPORTS_MICROMIPS 583 select SYS_SUPPORTS_MIPS16 584 select SYS_SUPPORTS_MIPS_CPS 585 select SYS_SUPPORTS_MULTITHREADING 586 select SYS_SUPPORTS_RELOCATABLE 587 select SYS_SUPPORTS_SMARTMIPS 588 select SYS_SUPPORTS_VPE_LOADER 589 select SYS_SUPPORTS_ZBOOT 590 select USE_OF 591 select WAR_ICACHE_REFILLS 592 select ZONE_DMA32 if 64BIT 593 help 594 This enables support for the MIPS Technologies Malta evaluation 595 board. 596 597config MACH_PIC32 598 bool "Microchip PIC32 Family" 599 help 600 This enables support for the Microchip PIC32 family of platforms. 601 602 Microchip PIC32 is a family of general-purpose 32 bit MIPS core 603 microcontrollers. 604 605config EYEQ 606 bool "Mobileye EyeQ SoC" 607 select MACH_GENERIC_CORE 608 select ARM_AMBA 609 select PHYSICAL_START_BOOL 610 select ARCH_SPARSEMEM_DEFAULT if 64BIT 611 select BOOT_RAW 612 select BUILTIN_DTB 613 select CEVT_R4K 614 select CLKSRC_MIPS_GIC 615 select COMMON_CLK 616 select CPU_MIPSR2_IRQ_EI 617 select CPU_MIPSR2_IRQ_VI 618 select CSRC_R4K 619 select DMA_NONCOHERENT 620 select HAVE_PCI 621 select IRQ_MIPS_CPU 622 select MIPS_AUTO_PFN_OFFSET 623 select MIPS_CPU_SCACHE 624 select MIPS_GIC 625 select MIPS_L1_CACHE_SHIFT_7 626 select PCI_DRIVERS_GENERIC 627 select SMP_UP if SMP 628 select SWAP_IO_SPACE 629 select SYS_HAS_CPU_MIPS64_R6 630 select SYS_SUPPORTS_64BIT_KERNEL 631 select SYS_SUPPORTS_HIGHMEM 632 select SYS_SUPPORTS_LITTLE_ENDIAN 633 select SYS_SUPPORTS_MIPS_CPS 634 select SYS_SUPPORTS_RELOCATABLE 635 select SYS_SUPPORTS_ZBOOT 636 select UHI_BOOT 637 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 638 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 639 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 640 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 641 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 642 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 643 select USE_OF 644 select HOTPLUG_PARALLEL if SMP 645 help 646 Select this to build a kernel supporting EyeQ SoC from Mobileye. 647 648 bool 649 650config MACH_NINTENDO64 651 bool "Nintendo 64 console" 652 select CEVT_R4K 653 select CSRC_R4K 654 select SYS_HAS_CPU_R4300 655 select SYS_SUPPORTS_BIG_ENDIAN 656 select SYS_SUPPORTS_ZBOOT 657 select SYS_SUPPORTS_32BIT_KERNEL 658 select SYS_SUPPORTS_64BIT_KERNEL 659 select DMA_NONCOHERENT 660 select IRQ_MIPS_CPU 661 662config RALINK 663 bool "Ralink based machines" 664 select CEVT_R4K 665 select COMMON_CLK 666 select CSRC_R4K 667 select BOOT_RAW 668 select DMA_NONCOHERENT 669 select IRQ_MIPS_CPU 670 select USE_OF 671 select SYS_HAS_CPU_MIPS32_R2 672 select SYS_SUPPORTS_32BIT_KERNEL 673 select SYS_SUPPORTS_LITTLE_ENDIAN 674 select SYS_SUPPORTS_MIPS16 675 select SYS_SUPPORTS_ZBOOT 676 select SYS_HAS_EARLY_PRINTK 677 select ARCH_HAS_RESET_CONTROLLER 678 select RESET_CONTROLLER 679 680config MACH_REALTEK_RTL 681 bool "Realtek RTL838x/RTL839x based machines" 682 select MIPS_GENERIC 683 select MACH_GENERIC_CORE 684 select DMA_NONCOHERENT 685 select IRQ_MIPS_CPU 686 select CSRC_R4K 687 select CEVT_R4K 688 select SYS_HAS_CPU_MIPS32_R1 689 select SYS_HAS_CPU_MIPS32_R2 690 select SYS_SUPPORTS_BIG_ENDIAN 691 select SYS_SUPPORTS_32BIT_KERNEL 692 select SYS_SUPPORTS_MIPS16 693 select SYS_SUPPORTS_MULTITHREADING 694 select SYS_SUPPORTS_VPE_LOADER 695 select BOOT_RAW 696 select PINCTRL 697 select USE_OF 698 select REALTEK_OTTO_TIMER 699 700config SGI_IP22 701 bool "SGI IP22 (Indy/Indigo2)" 702 select ARC_MEMORY 703 select ARC_PROMLIB 704 select FW_ARC 705 select FW_ARC32 706 select ARCH_MIGHT_HAVE_PC_SERIO 707 select BOOT_ELF32 708 select CEVT_R4K 709 select CSRC_R4K 710 select DEFAULT_SGI_PARTITION 711 select DMA_NONCOHERENT 712 select HAVE_EISA 713 select I8253 714 select I8259 715 select IP22_CPU_SCACHE 716 select IRQ_MIPS_CPU 717 select GENERIC_ISA_DMA_SUPPORT_BROKEN 718 select SGI_HAS_I8042 719 select SGI_HAS_INDYDOG 720 select SGI_HAS_HAL2 721 select SGI_HAS_SEEQ 722 select SGI_HAS_WD93 723 select SGI_HAS_ZILOG 724 select SWAP_IO_SPACE 725 select SYS_HAS_CPU_R4X00 726 select SYS_HAS_CPU_R5000 727 select SYS_HAS_EARLY_PRINTK 728 select SYS_SUPPORTS_32BIT_KERNEL 729 select SYS_SUPPORTS_64BIT_KERNEL 730 select SYS_SUPPORTS_BIG_ENDIAN 731 select WAR_R4600_V1_INDEX_ICACHEOP 732 select WAR_R4600_V1_HIT_CACHEOP 733 select WAR_R4600_V2_HIT_CACHEOP 734 select MIPS_L1_CACHE_SHIFT_7 735 help 736 This are the SGI Indy, Challenge S and Indigo2, as well as certain 737 OEM variants like the Tandem CMN B006S. To compile a Linux kernel 738 that runs on these, say Y here. 739 740config SGI_IP27 741 bool "SGI IP27 (Origin200/2000)" 742 select ARCH_HAS_PHYS_TO_DMA 743 select ARCH_SPARSEMEM_ENABLE 744 select FW_ARC 745 select FW_ARC64 746 select ARC_CMDLINE_ONLY 747 select BOOT_ELF64 748 select DEFAULT_SGI_PARTITION 749 select FORCE_PCI 750 select SYS_HAS_EARLY_PRINTK 751 select HAVE_PCI 752 select IRQ_MIPS_CPU 753 select IRQ_DOMAIN_HIERARCHY 754 select NR_CPUS_DEFAULT_64 755 select PCI_DRIVERS_GENERIC 756 select PCI_XTALK_BRIDGE 757 select SYS_HAS_CPU_R10000 758 select SYS_SUPPORTS_64BIT_KERNEL 759 select SYS_SUPPORTS_BIG_ENDIAN 760 select SYS_SUPPORTS_NUMA 761 select SYS_SUPPORTS_SMP 762 select WAR_R10000_LLSC 763 select MIPS_L1_CACHE_SHIFT_7 764 select NUMA 765 help 766 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 767 workstations. To compile a Linux kernel that runs on these, say Y 768 here. 769 770config SGI_IP28 771 bool "SGI IP28 (Indigo2 R10k)" 772 select ARC_MEMORY 773 select ARC_PROMLIB 774 select FW_ARC 775 select FW_ARC64 776 select ARCH_MIGHT_HAVE_PC_SERIO 777 select BOOT_ELF64 778 select CEVT_R4K 779 select CSRC_R4K 780 select DEFAULT_SGI_PARTITION 781 select DMA_NONCOHERENT 782 select GENERIC_ISA_DMA_SUPPORT_BROKEN 783 select IRQ_MIPS_CPU 784 select HAVE_EISA 785 select I8253 786 select I8259 787 select SGI_HAS_I8042 788 select SGI_HAS_INDYDOG 789 select SGI_HAS_HAL2 790 select SGI_HAS_SEEQ 791 select SGI_HAS_WD93 792 select SGI_HAS_ZILOG 793 select SWAP_IO_SPACE 794 select SYS_HAS_CPU_R10000 795 select SYS_HAS_EARLY_PRINTK 796 select SYS_SUPPORTS_64BIT_KERNEL 797 select SYS_SUPPORTS_BIG_ENDIAN 798 select WAR_R10000_LLSC 799 select MIPS_L1_CACHE_SHIFT_7 800 help 801 This is the SGI Indigo2 with R10000 processor. To compile a Linux 802 kernel that runs on these, say Y here. 803 804config SGI_IP30 805 bool "SGI IP30 (Octane/Octane2)" 806 select ARCH_HAS_PHYS_TO_DMA 807 select FW_ARC 808 select FW_ARC64 809 select BOOT_ELF64 810 select CEVT_R4K 811 select CSRC_R4K 812 select FORCE_PCI 813 select SYNC_R4K if SMP 814 select ZONE_DMA32 815 select HAVE_PCI 816 select IRQ_MIPS_CPU 817 select IRQ_DOMAIN_HIERARCHY 818 select PCI_DRIVERS_GENERIC 819 select PCI_XTALK_BRIDGE 820 select SYS_HAS_EARLY_PRINTK 821 select SYS_HAS_CPU_R10000 822 select SYS_SUPPORTS_64BIT_KERNEL 823 select SYS_SUPPORTS_BIG_ENDIAN 824 select SYS_SUPPORTS_SMP 825 select WAR_R10000_LLSC 826 select MIPS_L1_CACHE_SHIFT_7 827 select ARC_MEMORY 828 help 829 These are the SGI Octane and Octane2 graphics workstations. To 830 compile a Linux kernel that runs on these, say Y here. 831 832config SGI_IP32 833 bool "SGI IP32 (O2)" 834 select ARC_MEMORY 835 select ARC_PROMLIB 836 select ARCH_HAS_PHYS_TO_DMA 837 select FW_ARC 838 select FW_ARC32 839 select BOOT_ELF32 840 select CEVT_R4K 841 select CSRC_R4K 842 select DMA_NONCOHERENT 843 select HAVE_PCI 844 select IRQ_MIPS_CPU 845 select R5000_CPU_SCACHE 846 select RM7000_CPU_SCACHE 847 select SYS_HAS_CPU_R5000 848 select SYS_HAS_CPU_R10000 if BROKEN 849 select SYS_HAS_CPU_RM7000 850 select SYS_HAS_CPU_NEVADA 851 select SYS_SUPPORTS_64BIT_KERNEL 852 select SYS_SUPPORTS_BIG_ENDIAN 853 select WAR_ICACHE_REFILLS 854 help 855 If you want this kernel to run on SGI O2 workstation, say Y here. 856 857config SIBYTE_CRHONE 858 bool "Sibyte BCM91125C-CRhone" 859 select BOOT_ELF32 860 select SIBYTE_BCM1125 861 select SWAP_IO_SPACE 862 select SYS_HAS_CPU_SB1 863 select SYS_SUPPORTS_BIG_ENDIAN 864 select SYS_SUPPORTS_HIGHMEM 865 select SYS_SUPPORTS_LITTLE_ENDIAN 866 867config SIBYTE_RHONE 868 bool "Sibyte BCM91125E-Rhone" 869 select BOOT_ELF32 870 select SIBYTE_SB1250 871 select SWAP_IO_SPACE 872 select SYS_HAS_CPU_SB1 873 select SYS_SUPPORTS_BIG_ENDIAN 874 select SYS_SUPPORTS_LITTLE_ENDIAN 875 876config SIBYTE_SWARM 877 bool "Sibyte BCM91250A-SWARM" 878 select BOOT_ELF32 879 select HAVE_PATA_PLATFORM 880 select SIBYTE_SB1250 881 select SWAP_IO_SPACE 882 select SYS_HAS_CPU_SB1 883 select SYS_SUPPORTS_BIG_ENDIAN 884 select SYS_SUPPORTS_HIGHMEM 885 select SYS_SUPPORTS_LITTLE_ENDIAN 886 select ZONE_DMA32 if 64BIT 887 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 888 889config SIBYTE_LITTLESUR 890 bool "Sibyte BCM91250C2-LittleSur" 891 select BOOT_ELF32 892 select HAVE_PATA_PLATFORM 893 select SIBYTE_SB1250 894 select SWAP_IO_SPACE 895 select SYS_HAS_CPU_SB1 896 select SYS_SUPPORTS_BIG_ENDIAN 897 select SYS_SUPPORTS_HIGHMEM 898 select SYS_SUPPORTS_LITTLE_ENDIAN 899 select ZONE_DMA32 if 64BIT 900 901config SIBYTE_SENTOSA 902 bool "Sibyte BCM91250E-Sentosa" 903 select BOOT_ELF32 904 select SIBYTE_SB1250 905 select SWAP_IO_SPACE 906 select SYS_HAS_CPU_SB1 907 select SYS_SUPPORTS_BIG_ENDIAN 908 select SYS_SUPPORTS_LITTLE_ENDIAN 909 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 910 911config SIBYTE_BIGSUR 912 bool "Sibyte BCM91480B-BigSur" 913 select BOOT_ELF32 914 select NR_CPUS_DEFAULT_4 915 select SIBYTE_BCM1x80 916 select SWAP_IO_SPACE 917 select SYS_HAS_CPU_SB1 918 select SYS_SUPPORTS_BIG_ENDIAN 919 select SYS_SUPPORTS_HIGHMEM 920 select SYS_SUPPORTS_LITTLE_ENDIAN 921 select ZONE_DMA32 if 64BIT 922 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 923 924config SNI_RM 925 bool "SNI RM200/300/400" 926 select ARC_MEMORY 927 select ARC_PROMLIB 928 select FW_ARC if CPU_LITTLE_ENDIAN 929 select FW_ARC32 if CPU_LITTLE_ENDIAN 930 select FW_SNIPROM if CPU_BIG_ENDIAN 931 select ARCH_MAY_HAVE_PC_FDC 932 select ARCH_MIGHT_HAVE_PC_PARPORT 933 select ARCH_MIGHT_HAVE_PC_SERIO 934 select BOOT_ELF32 935 select CEVT_R4K 936 select CSRC_R4K 937 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 938 select DMA_NONCOHERENT 939 select GENERIC_ISA_DMA 940 select HAVE_EISA 941 select HAVE_PCSPKR_PLATFORM 942 select HAVE_PCI 943 select IRQ_MIPS_CPU 944 select I8253 945 select I8259 946 select ISA 947 select MIPS_L1_CACHE_SHIFT_6 948 select SWAP_IO_SPACE if CPU_BIG_ENDIAN 949 select SYS_HAS_CPU_R4X00 950 select SYS_HAS_CPU_R5000 951 select SYS_HAS_CPU_R10000 952 select R5000_CPU_SCACHE 953 select SYS_HAS_EARLY_PRINTK 954 select SYS_SUPPORTS_32BIT_KERNEL 955 select SYS_SUPPORTS_64BIT_KERNEL 956 select SYS_SUPPORTS_BIG_ENDIAN 957 select SYS_SUPPORTS_HIGHMEM 958 select SYS_SUPPORTS_LITTLE_ENDIAN 959 select WAR_R4600_V2_HIT_CACHEOP 960 help 961 The SNI RM200/300/400 are MIPS-based machines manufactured by 962 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 963 Technology and now in turn merged with Fujitsu. Say Y here to 964 support this machine type. 965 966config MACH_TX49XX 967 bool "Toshiba TX49 series based machines" 968 select WAR_TX49XX_ICACHE_INDEX_INV 969 970config MIKROTIK_RB532 971 bool "Mikrotik RB532 boards" 972 select CEVT_R4K 973 select CSRC_R4K 974 select DMA_NONCOHERENT 975 select HAVE_PCI 976 select IRQ_MIPS_CPU 977 select SYS_HAS_CPU_MIPS32_R1 978 select SYS_SUPPORTS_32BIT_KERNEL 979 select SYS_SUPPORTS_LITTLE_ENDIAN 980 select SWAP_IO_SPACE 981 select BOOT_RAW 982 select GPIOLIB 983 select MIPS_L1_CACHE_SHIFT_4 984 help 985 Support the Mikrotik(tm) RouterBoard 532 series, 986 based on the IDT RC32434 SoC. 987 988config CAVIUM_OCTEON_SOC 989 bool "Cavium Networks Octeon SoC based boards" 990 select CEVT_R4K 991 select ARCH_HAS_PHYS_TO_DMA 992 select HAVE_RAPIDIO 993 select PHYS_ADDR_T_64BIT 994 select SYS_SUPPORTS_64BIT_KERNEL 995 select SYS_SUPPORTS_BIG_ENDIAN 996 select EDAC_SUPPORT 997 select EDAC_ATOMIC_SCRUB 998 select SYS_SUPPORTS_LITTLE_ENDIAN 999 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 1000 select SYS_HAS_EARLY_PRINTK 1001 select SYS_HAS_CPU_CAVIUM_OCTEON 1002 select HAVE_PCI 1003 select HAVE_PLAT_DELAY 1004 select HAVE_PLAT_FW_INIT_CMDLINE 1005 select HAVE_PLAT_MEMCPY 1006 select ZONE_DMA32 1007 select GPIOLIB 1008 select USE_OF 1009 select ARCH_SPARSEMEM_ENABLE 1010 select SYS_SUPPORTS_SMP 1011 select NR_CPUS_DEFAULT_64 1012 select MIPS_NR_CPU_NR_MAP_1024 1013 select BUILTIN_DTB 1014 select MTD 1015 select MTD_COMPLEX_MAPPINGS 1016 select SWIOTLB 1017 select SYS_SUPPORTS_RELOCATABLE 1018 help 1019 This option supports all of the Octeon reference boards from Cavium 1020 Networks. It builds a kernel that dynamically determines the Octeon 1021 CPU type and supports all known board reference implementations. 1022 Some of the supported boards are: 1023 EBT3000 1024 EBH3000 1025 EBH3100 1026 Thunder 1027 Kodama 1028 Hikari 1029 Say Y here for most Octeon reference boards. 1030 1031endchoice 1032 1033config FIT_IMAGE_FDT_EPM5 1034 bool "Include FDT for Mobileye EyeQ5 development platforms" 1035 depends on MACH_EYEQ5 1036 default n 1037 help 1038 Enable this to include the FDT for the EyeQ5 development platforms 1039 from Mobileye in the FIT kernel image. 1040 This requires u-boot on the platform. 1041 1042source "arch/mips/alchemy/Kconfig" 1043source "arch/mips/ath25/Kconfig" 1044source "arch/mips/ath79/Kconfig" 1045source "arch/mips/bcm47xx/Kconfig" 1046source "arch/mips/bcm63xx/Kconfig" 1047source "arch/mips/bmips/Kconfig" 1048source "arch/mips/econet/Kconfig" 1049source "arch/mips/generic/Kconfig" 1050source "arch/mips/ingenic/Kconfig" 1051source "arch/mips/jazz/Kconfig" 1052source "arch/mips/lantiq/Kconfig" 1053source "arch/mips/mobileye/Kconfig" 1054source "arch/mips/pic32/Kconfig" 1055source "arch/mips/ralink/Kconfig" 1056source "arch/mips/sgi-ip27/Kconfig" 1057source "arch/mips/sibyte/Kconfig" 1058source "arch/mips/txx9/Kconfig" 1059source "arch/mips/cavium-octeon/Kconfig" 1060source "arch/mips/loongson2ef/Kconfig" 1061source "arch/mips/loongson32/Kconfig" 1062source "arch/mips/loongson64/Kconfig" 1063 1064endmenu 1065 1066config GENERIC_HWEIGHT 1067 bool 1068 default y 1069 1070config GENERIC_CALIBRATE_DELAY 1071 bool 1072 default y 1073 1074config SCHED_OMIT_FRAME_POINTER 1075 bool 1076 default y 1077 1078# 1079# Select some configuration options automatically based on user selections. 1080# 1081config FW_ARC 1082 bool 1083 1084config ARCH_MAY_HAVE_PC_FDC 1085 bool 1086 1087config BOOT_RAW 1088 bool 1089 1090config CEVT_BCM1480 1091 bool 1092 1093config CEVT_DS1287 1094 bool 1095 1096config CEVT_GT641XX 1097 bool 1098 1099config CEVT_R4K 1100 bool 1101 1102config CEVT_SB1250 1103 bool 1104 1105config CEVT_TXX9 1106 bool 1107 1108config CSRC_BCM1480 1109 bool 1110 1111config CSRC_IOASIC 1112 bool 1113 1114config CSRC_R4K 1115 select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1116 bool 1117 1118config CSRC_SB1250 1119 bool 1120 1121config MIPS_CLOCK_VSYSCALL 1122 def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1123 1124config GPIO_TXX9 1125 select GPIOLIB 1126 bool 1127 1128config FW_CFE 1129 bool 1130 1131config ARCH_SUPPORTS_UPROBES 1132 def_bool y 1133 1134config DMA_NONCOHERENT 1135 bool 1136 # 1137 # MIPS allows mixing "slightly different" Cacheability and Coherency 1138 # Attribute bits. It is believed that the uncached access through 1139 # KSEG1 and the implementation specific "uncached accelerated" used 1140 # by pgprot_writcombine can be mixed, and the latter sometimes provides 1141 # significant advantages. 1142 # 1143 select ARCH_HAS_SETUP_DMA_OPS 1144 select ARCH_HAS_DMA_WRITE_COMBINE 1145 select ARCH_HAS_DMA_PREP_COHERENT 1146 select ARCH_HAS_SYNC_DMA_FOR_CPU 1147 select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1148 select ARCH_HAS_DMA_SET_UNCACHED 1149 select DMA_NONCOHERENT_MMAP 1150 select NEED_DMA_MAP_STATE 1151 1152config SYS_HAS_EARLY_PRINTK 1153 bool 1154 1155config SYS_SUPPORTS_HOTPLUG_CPU 1156 bool 1157 1158config MIPS_BONITO64 1159 bool 1160 1161config MIPS_MSC 1162 bool 1163 1164config SYNC_R4K 1165 bool 1166 1167config NO_IOPORT_MAP 1168 def_bool n 1169 1170config GENERIC_CSUM 1171 def_bool CPU_NO_LOAD_STORE_LR 1172 1173config GENERIC_ISA_DMA 1174 bool 1175 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1176 select ISA_DMA_API 1177 1178config GENERIC_ISA_DMA_SUPPORT_BROKEN 1179 bool 1180 select GENERIC_ISA_DMA 1181 1182config HAVE_PLAT_DELAY 1183 bool 1184 1185config HAVE_PLAT_FW_INIT_CMDLINE 1186 bool 1187 1188config HAVE_PLAT_MEMCPY 1189 bool 1190 1191config ISA_DMA_API 1192 bool 1193 1194config SYS_SUPPORTS_RELOCATABLE 1195 bool 1196 help 1197 Selected if the platform supports relocating the kernel. 1198 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 1199 to allow access to command line and entropy sources. 1200 1201# 1202# Endianness selection. Sufficiently obscure so many users don't know what to 1203# answer,so we try hard to limit the available choices. Also the use of a 1204# choice statement should be more obvious to the user. 1205# 1206choice 1207 prompt "Endianness selection" 1208 help 1209 Some MIPS machines can be configured for either little or big endian 1210 byte order. These modes require different kernels and a different 1211 Linux distribution. In general there is one preferred byteorder for a 1212 particular system but some systems are just as commonly used in the 1213 one or the other endianness. 1214 1215config CPU_BIG_ENDIAN 1216 bool "Big endian" 1217 depends on SYS_SUPPORTS_BIG_ENDIAN 1218 1219config CPU_LITTLE_ENDIAN 1220 bool "Little endian" 1221 depends on SYS_SUPPORTS_LITTLE_ENDIAN 1222 1223endchoice 1224 1225config EXPORT_UASM 1226 bool 1227 1228config SYS_SUPPORTS_APM_EMULATION 1229 bool 1230 1231config SYS_SUPPORTS_BIG_ENDIAN 1232 bool 1233 1234config SYS_SUPPORTS_LITTLE_ENDIAN 1235 bool 1236 1237config MIPS_HUGE_TLB_SUPPORT 1238 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1239 1240config IRQ_TXX9 1241 bool 1242 1243config IRQ_GT641XX 1244 bool 1245 1246config PCI_GT64XXX_PCI0 1247 bool 1248 1249config PCI_XTALK_BRIDGE 1250 bool 1251 1252config NO_EXCEPT_FILL 1253 bool 1254 1255config MIPS_SPRAM 1256 bool 1257 1258config SWAP_IO_SPACE 1259 bool 1260 1261config SGI_HAS_INDYDOG 1262 bool 1263 1264config SGI_HAS_HAL2 1265 bool 1266 1267config SGI_HAS_SEEQ 1268 bool 1269 1270config SGI_HAS_WD93 1271 bool 1272 1273config SGI_HAS_ZILOG 1274 bool 1275 1276config SGI_HAS_I8042 1277 bool 1278 1279config DEFAULT_SGI_PARTITION 1280 bool 1281 1282config FW_ARC32 1283 bool 1284 1285config FW_SNIPROM 1286 bool 1287 1288config BOOT_ELF32 1289 bool 1290 1291config MIPS_L1_CACHE_SHIFT_4 1292 bool 1293 1294config MIPS_L1_CACHE_SHIFT_5 1295 bool 1296 1297config MIPS_L1_CACHE_SHIFT_6 1298 bool 1299 1300config MIPS_L1_CACHE_SHIFT_7 1301 bool 1302 1303config MIPS_L1_CACHE_SHIFT 1304 int 1305 default "7" if MIPS_L1_CACHE_SHIFT_7 1306 default "6" if MIPS_L1_CACHE_SHIFT_6 1307 default "5" if MIPS_L1_CACHE_SHIFT_5 1308 default "4" if MIPS_L1_CACHE_SHIFT_4 1309 default "5" 1310 1311config ARC_CMDLINE_ONLY 1312 bool 1313 1314config ARC_CONSOLE 1315 bool "ARC console support" 1316 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 1317 1318config ARC_MEMORY 1319 bool 1320 1321config ARC_PROMLIB 1322 bool 1323 1324config FW_ARC64 1325 bool 1326 1327config BOOT_ELF64 1328 bool 1329 1330menu "CPU selection" 1331 1332choice 1333 prompt "CPU type" 1334 default CPU_R4X00 1335 1336config CPU_LOONGSON64 1337 bool "Loongson 64-bit CPU" 1338 depends on SYS_HAS_CPU_LOONGSON64 1339 select ARCH_HAS_PHYS_TO_DMA 1340 select CPU_MIPSR2 1341 select CPU_HAS_PREFETCH 1342 select CPU_SUPPORTS_64BIT_KERNEL 1343 select CPU_SUPPORTS_HIGHMEM 1344 select CPU_SUPPORTS_HUGEPAGES 1345 select CPU_SUPPORTS_MSA 1346 select CPU_SUPPORTS_VZ 1347 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 1348 select CPU_MIPSR2_IRQ_VI 1349 select DMA_NONCOHERENT 1350 select WEAK_ORDERING 1351 select WEAK_REORDERING_BEYOND_LLSC 1352 select MIPS_ASID_BITS_VARIABLE 1353 select MIPS_PGD_C0_CONTEXT 1354 select MIPS_L1_CACHE_SHIFT_6 1355 select MIPS_FP_SUPPORT 1356 select GPIOLIB 1357 select SWIOTLB 1358 help 1359 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1360 cores implements the MIPS64R2 instruction set with many extensions, 1361 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1362 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1363 Loongson-2E/2F is not covered here and will be removed in future. 1364 1365config CPU_LOONGSON2E 1366 bool "Loongson 2E" 1367 depends on SYS_HAS_CPU_LOONGSON2E 1368 select CPU_LOONGSON2EF 1369 help 1370 The Loongson 2E processor implements the MIPS III instruction set 1371 with many extensions. 1372 1373 It has an internal FPGA northbridge, which is compatible to 1374 bonito64. 1375 1376config CPU_LOONGSON2F 1377 bool "Loongson 2F" 1378 depends on SYS_HAS_CPU_LOONGSON2F 1379 select CPU_LOONGSON2EF 1380 help 1381 The Loongson 2F processor implements the MIPS III instruction set 1382 with many extensions. 1383 1384 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 1385 have a similar programming interface with FPGA northbridge used in 1386 Loongson2E. 1387 1388config CPU_LOONGSON1B 1389 bool "Loongson 1B" 1390 depends on SYS_HAS_CPU_LOONGSON1B 1391 select CPU_LOONGSON32 1392 select LEDS_GPIO_REGISTER 1393 help 1394 The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1395 Release 1 instruction set and part of the MIPS32 Release 2 1396 instruction set. 1397 1398config CPU_LOONGSON1C 1399 bool "Loongson 1C" 1400 depends on SYS_HAS_CPU_LOONGSON1C 1401 select CPU_LOONGSON32 1402 select LEDS_GPIO_REGISTER 1403 help 1404 The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1405 Release 1 instruction set and part of the MIPS32 Release 2 1406 instruction set. 1407 1408config CPU_MIPS32_R1 1409 bool "MIPS32 Release 1" 1410 depends on SYS_HAS_CPU_MIPS32_R1 1411 select CPU_HAS_PREFETCH 1412 select CPU_SUPPORTS_32BIT_KERNEL 1413 select CPU_SUPPORTS_HIGHMEM 1414 help 1415 Choose this option to build a kernel for release 1 or later of the 1416 MIPS32 architecture. Most modern embedded systems with a 32-bit 1417 MIPS processor are based on a MIPS32 processor. If you know the 1418 specific type of processor in your system, choose those that one 1419 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 1420 Release 2 of the MIPS32 architecture is available since several 1421 years so chances are you even have a MIPS32 Release 2 processor 1422 in which case you should choose CPU_MIPS32_R2 instead for better 1423 performance. 1424 1425config CPU_MIPS32_R2 1426 bool "MIPS32 Release 2" 1427 depends on SYS_HAS_CPU_MIPS32_R2 1428 select CPU_HAS_PREFETCH 1429 select CPU_SUPPORTS_32BIT_KERNEL 1430 select CPU_SUPPORTS_HIGHMEM 1431 select CPU_SUPPORTS_MSA 1432 help 1433 Choose this option to build a kernel for release 2 or later of the 1434 MIPS32 architecture. Most modern embedded systems with a 32-bit 1435 MIPS processor are based on a MIPS32 processor. If you know the 1436 specific type of processor in your system, choose those that one 1437 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 1438 1439config CPU_MIPS32_R5 1440 bool "MIPS32 Release 5" 1441 depends on SYS_HAS_CPU_MIPS32_R5 1442 select CPU_HAS_PREFETCH 1443 select CPU_SUPPORTS_32BIT_KERNEL 1444 select CPU_SUPPORTS_HIGHMEM 1445 select CPU_SUPPORTS_MSA 1446 select CPU_SUPPORTS_VZ 1447 select MIPS_O32_FP64_SUPPORT 1448 help 1449 Choose this option to build a kernel for release 5 or later of the 1450 MIPS32 architecture. New MIPS processors, starting with the Warrior 1451 family, are based on a MIPS32r5 processor. If you own an older 1452 processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1453 1454config CPU_MIPS32_R6 1455 bool "MIPS32 Release 6" 1456 depends on SYS_HAS_CPU_MIPS32_R6 1457 select CPU_HAS_PREFETCH 1458 select CPU_NO_LOAD_STORE_LR 1459 select CPU_SUPPORTS_32BIT_KERNEL 1460 select CPU_SUPPORTS_HIGHMEM 1461 select CPU_SUPPORTS_MSA 1462 select CPU_SUPPORTS_VZ 1463 select MIPS_O32_FP64_SUPPORT 1464 help 1465 Choose this option to build a kernel for release 6 or later of the 1466 MIPS32 architecture. New MIPS processors, starting with the Warrior 1467 family, are based on a MIPS32r6 processor. If you own an older 1468 processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1469 1470config CPU_MIPS64_R1 1471 bool "MIPS64 Release 1" 1472 depends on SYS_HAS_CPU_MIPS64_R1 1473 select CPU_HAS_PREFETCH 1474 select CPU_SUPPORTS_32BIT_KERNEL 1475 select CPU_SUPPORTS_64BIT_KERNEL 1476 select CPU_SUPPORTS_HIGHMEM 1477 select CPU_SUPPORTS_HUGEPAGES 1478 help 1479 Choose this option to build a kernel for release 1 or later of the 1480 MIPS64 architecture. Many modern embedded systems with a 64-bit 1481 MIPS processor are based on a MIPS64 processor. If you know the 1482 specific type of processor in your system, choose those that one 1483 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 1484 Release 2 of the MIPS64 architecture is available since several 1485 years so chances are you even have a MIPS64 Release 2 processor 1486 in which case you should choose CPU_MIPS64_R2 instead for better 1487 performance. 1488 1489config CPU_MIPS64_R2 1490 bool "MIPS64 Release 2" 1491 depends on SYS_HAS_CPU_MIPS64_R2 1492 select CPU_HAS_PREFETCH 1493 select CPU_SUPPORTS_32BIT_KERNEL 1494 select CPU_SUPPORTS_64BIT_KERNEL 1495 select CPU_SUPPORTS_HIGHMEM 1496 select CPU_SUPPORTS_HUGEPAGES 1497 select CPU_SUPPORTS_MSA 1498 help 1499 Choose this option to build a kernel for release 2 or later of the 1500 MIPS64 architecture. Many modern embedded systems with a 64-bit 1501 MIPS processor are based on a MIPS64 processor. If you know the 1502 specific type of processor in your system, choose those that one 1503 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 1504 1505config CPU_MIPS64_R5 1506 bool "MIPS64 Release 5" 1507 depends on SYS_HAS_CPU_MIPS64_R5 1508 select CPU_HAS_PREFETCH 1509 select CPU_SUPPORTS_32BIT_KERNEL 1510 select CPU_SUPPORTS_64BIT_KERNEL 1511 select CPU_SUPPORTS_HIGHMEM 1512 select CPU_SUPPORTS_HUGEPAGES 1513 select CPU_SUPPORTS_MSA 1514 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1515 select CPU_SUPPORTS_VZ 1516 help 1517 Choose this option to build a kernel for release 5 or later of the 1518 MIPS64 architecture. This is a intermediate MIPS architecture 1519 release partly implementing release 6 features. Though there is no 1520 any hardware known to be based on this release. 1521 1522config CPU_MIPS64_R6 1523 bool "MIPS64 Release 6" 1524 depends on SYS_HAS_CPU_MIPS64_R6 1525 select CPU_HAS_PREFETCH 1526 select CPU_NO_LOAD_STORE_LR 1527 select CPU_SUPPORTS_32BIT_KERNEL 1528 select CPU_SUPPORTS_64BIT_KERNEL 1529 select CPU_SUPPORTS_HIGHMEM 1530 select CPU_SUPPORTS_HUGEPAGES 1531 select CPU_SUPPORTS_MSA 1532 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1533 select CPU_SUPPORTS_VZ 1534 help 1535 Choose this option to build a kernel for release 6 or later of the 1536 MIPS64 architecture. New MIPS processors, starting with the Warrior 1537 family, are based on a MIPS64r6 processor. If you own an older 1538 processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 1539 1540config CPU_P5600 1541 bool "MIPS Warrior P5600" 1542 depends on SYS_HAS_CPU_P5600 1543 select CPU_HAS_PREFETCH 1544 select CPU_SUPPORTS_32BIT_KERNEL 1545 select CPU_SUPPORTS_HIGHMEM 1546 select CPU_SUPPORTS_MSA 1547 select CPU_SUPPORTS_CPUFREQ 1548 select CPU_SUPPORTS_VZ 1549 select CPU_MIPSR2_IRQ_VI 1550 select CPU_MIPSR2_IRQ_EI 1551 select MIPS_O32_FP64_SUPPORT 1552 help 1553 Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1554 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1555 MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1556 level features like up to six P5600 calculation cores, CM2 with L2 1557 cache, IOCU/IOMMU (though might be unused depending on the system- 1558 specific IP core configuration), GIC, CPC, virtualisation module, 1559 eJTAG and PDtrace. 1560 1561config CPU_R3000 1562 bool "R3000" 1563 depends on SYS_HAS_CPU_R3000 1564 select CPU_HAS_WB 1565 select CPU_R3K_TLB 1566 select CPU_SUPPORTS_32BIT_KERNEL 1567 select CPU_SUPPORTS_HIGHMEM 1568 help 1569 Please make sure to pick the right CPU type. Linux/MIPS is not 1570 designed to be generic, i.e. Kernels compiled for R3000 CPUs will 1571 *not* work on R4000 machines and vice versa. However, since most 1572 of the supported machines have an R4000 (or similar) CPU, R4x00 1573 might be a safe bet. If the resulting kernel does not work, 1574 try to recompile with R3000. 1575 1576config CPU_R4300 1577 bool "R4300" 1578 depends on SYS_HAS_CPU_R4300 1579 select CPU_SUPPORTS_32BIT_KERNEL 1580 select CPU_SUPPORTS_64BIT_KERNEL 1581 help 1582 MIPS Technologies R4300-series processors. 1583 1584config CPU_R4X00 1585 bool "R4x00" 1586 depends on SYS_HAS_CPU_R4X00 1587 select CPU_SUPPORTS_32BIT_KERNEL 1588 select CPU_SUPPORTS_64BIT_KERNEL 1589 select CPU_SUPPORTS_HUGEPAGES 1590 help 1591 MIPS Technologies R4000-series processors other than 4300, including 1592 the R4000, R4400, R4600, and 4700. 1593 1594config CPU_TX49XX 1595 bool "R49XX" 1596 depends on SYS_HAS_CPU_TX49XX 1597 select CPU_HAS_PREFETCH 1598 select CPU_SUPPORTS_32BIT_KERNEL 1599 select CPU_SUPPORTS_64BIT_KERNEL 1600 select CPU_SUPPORTS_HUGEPAGES 1601 1602config CPU_R5000 1603 bool "R5000" 1604 depends on SYS_HAS_CPU_R5000 1605 select CPU_SUPPORTS_32BIT_KERNEL 1606 select CPU_SUPPORTS_64BIT_KERNEL 1607 select CPU_SUPPORTS_HUGEPAGES 1608 help 1609 MIPS Technologies R5000-series processors other than the Nevada. 1610 1611config CPU_R5500 1612 bool "R5500" 1613 depends on SYS_HAS_CPU_R5500 1614 select CPU_SUPPORTS_32BIT_KERNEL 1615 select CPU_SUPPORTS_64BIT_KERNEL 1616 select CPU_SUPPORTS_HUGEPAGES 1617 help 1618 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1619 instruction set. 1620 1621config CPU_NEVADA 1622 bool "RM52xx" 1623 depends on SYS_HAS_CPU_NEVADA 1624 select CPU_SUPPORTS_32BIT_KERNEL 1625 select CPU_SUPPORTS_64BIT_KERNEL 1626 select CPU_SUPPORTS_HUGEPAGES 1627 help 1628 QED / PMC-Sierra RM52xx-series ("Nevada") processors. 1629 1630config CPU_R10000 1631 bool "R10000" 1632 depends on SYS_HAS_CPU_R10000 1633 select CPU_HAS_PREFETCH 1634 select CPU_SUPPORTS_32BIT_KERNEL 1635 select CPU_SUPPORTS_64BIT_KERNEL 1636 select CPU_SUPPORTS_HIGHMEM 1637 select CPU_SUPPORTS_HUGEPAGES 1638 help 1639 MIPS Technologies R10000-series processors. 1640 1641config CPU_RM7000 1642 bool "RM7000" 1643 depends on SYS_HAS_CPU_RM7000 1644 select CPU_HAS_PREFETCH 1645 select CPU_SUPPORTS_32BIT_KERNEL 1646 select CPU_SUPPORTS_64BIT_KERNEL 1647 select CPU_SUPPORTS_HIGHMEM 1648 select CPU_SUPPORTS_HUGEPAGES 1649 1650config CPU_SB1 1651 bool "SB1" 1652 depends on SYS_HAS_CPU_SB1 1653 select CPU_SUPPORTS_32BIT_KERNEL 1654 select CPU_SUPPORTS_64BIT_KERNEL 1655 select CPU_SUPPORTS_HIGHMEM 1656 select CPU_SUPPORTS_HUGEPAGES 1657 select WEAK_ORDERING 1658 1659config CPU_CAVIUM_OCTEON 1660 bool "Cavium Octeon processor" 1661 depends on SYS_HAS_CPU_CAVIUM_OCTEON 1662 select CPU_HAS_PREFETCH 1663 select CPU_SUPPORTS_64BIT_KERNEL 1664 select HAVE_PAGE_SIZE_8KB if !MIPS_VA_BITS_48 1665 select HAVE_PAGE_SIZE_32KB if !MIPS_VA_BITS_48 1666 select WEAK_ORDERING 1667 select CPU_SUPPORTS_HIGHMEM 1668 select CPU_SUPPORTS_HUGEPAGES 1669 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1670 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1671 select MIPS_L1_CACHE_SHIFT_7 1672 select CPU_SUPPORTS_VZ 1673 help 1674 The Cavium Octeon processor is a highly integrated chip containing 1675 many ethernet hardware widgets for networking tasks. The processor 1676 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1677 Full details can be found at http://www.caviumnetworks.com. 1678 1679config CPU_BMIPS 1680 bool "Broadcom BMIPS" 1681 depends on SYS_HAS_CPU_BMIPS 1682 select CPU_MIPS32 1683 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1684 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1685 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1686 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1687 select CPU_SUPPORTS_32BIT_KERNEL 1688 select DMA_NONCOHERENT 1689 select IRQ_MIPS_CPU 1690 select SWAP_IO_SPACE 1691 select WEAK_ORDERING 1692 select CPU_SUPPORTS_HIGHMEM 1693 select CPU_HAS_PREFETCH 1694 select CPU_SUPPORTS_CPUFREQ 1695 select MIPS_EXTERNAL_TIMER 1696 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 1697 help 1698 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1699 1700endchoice 1701 1702config LOONGSON3_ENHANCEMENT 1703 bool "New Loongson-3 CPU Enhancements" 1704 default n 1705 depends on CPU_LOONGSON64 1706 help 1707 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 1708 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1709 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 1710 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 1711 Fast TLB refill support, etc. 1712 1713 This option enable those enhancements which are not probed at run 1714 time. If you want a generic kernel to run on all Loongson 3 machines, 1715 please say 'N' here. If you want a high-performance kernel to run on 1716 new Loongson-3 machines only, please say 'Y' here. 1717 1718config CPU_LOONGSON3_WORKAROUNDS 1719 bool "Loongson-3 LLSC Workarounds" 1720 default y if SMP 1721 depends on CPU_LOONGSON64 1722 help 1723 Loongson-3 processors have the llsc issues which require workarounds. 1724 Without workarounds the system may hang unexpectedly. 1725 1726 Say Y, unless you know what you are doing. 1727 1728config CPU_LOONGSON3_CPUCFG_EMULATION 1729 bool "Emulate the CPUCFG instruction on older Loongson cores" 1730 default y 1731 depends on CPU_LOONGSON64 1732 help 1733 Loongson-3A R4 and newer have the CPUCFG instruction available for 1734 userland to query CPU capabilities, much like CPUID on x86. This 1735 option provides emulation of the instruction on older Loongson 1736 cores, back to Loongson-3A1000. 1737 1738 If unsure, please say Y. 1739 1740config CPU_MIPS32_3_5_FEATURES 1741 bool "MIPS32 Release 3.5 Features" 1742 depends on SYS_HAS_CPU_MIPS32_R3_5 1743 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1744 CPU_P5600 1745 help 1746 Choose this option to build a kernel for release 2 or later of the 1747 MIPS32 architecture including features from the 3.5 release such as 1748 support for Enhanced Virtual Addressing (EVA). 1749 1750config CPU_MIPS32_3_5_EVA 1751 bool "Enhanced Virtual Addressing (EVA)" 1752 depends on CPU_MIPS32_3_5_FEATURES 1753 select EVA 1754 default y 1755 help 1756 Choose this option if you want to enable the Enhanced Virtual 1757 Addressing (EVA) on your MIPS32 core (such as proAptiv). 1758 One of its primary benefits is an increase in the maximum size 1759 of lowmem (up to 3GB). If unsure, say 'N' here. 1760 1761config CPU_MIPS32_R5_FEATURES 1762 bool "MIPS32 Release 5 Features" 1763 depends on SYS_HAS_CPU_MIPS32_R5 1764 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1765 help 1766 Choose this option to build a kernel for release 2 or later of the 1767 MIPS32 architecture including features from release 5 such as 1768 support for Extended Physical Addressing (XPA). 1769 1770config CPU_MIPS32_R5_XPA 1771 bool "Extended Physical Addressing (XPA)" 1772 depends on CPU_MIPS32_R5_FEATURES 1773 depends on !EVA 1774 depends on !PAGE_SIZE_4KB 1775 depends on SYS_SUPPORTS_HIGHMEM 1776 select XPA 1777 select HIGHMEM 1778 select PHYS_ADDR_T_64BIT 1779 default n 1780 help 1781 Choose this option if you want to enable the Extended Physical 1782 Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1783 benefit is to increase physical addressing equal to or greater 1784 than 40 bits. Note that this has the side effect of turning on 1785 64-bit addressing which in turn makes the PTEs 64-bit in size. 1786 If unsure, say 'N' here. 1787 1788if CPU_LOONGSON2F 1789config CPU_NOP_WORKAROUNDS 1790 bool 1791 1792config CPU_JUMP_WORKAROUNDS 1793 bool 1794 1795config CPU_LOONGSON2F_WORKAROUNDS 1796 bool "Loongson 2F Workarounds" 1797 default y 1798 select CPU_NOP_WORKAROUNDS 1799 select CPU_JUMP_WORKAROUNDS 1800 help 1801 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1802 require workarounds. Without workarounds the system may hang 1803 unexpectedly. For more information please refer to the gas 1804 -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1805 1806 Loongson 2F03 and later have fixed these issues and no workarounds 1807 are needed. The workarounds have no significant side effect on them 1808 but may decrease the performance of the system so this option should 1809 be disabled unless the kernel is intended to be run on 2F01 or 2F02 1810 systems. 1811 1812 If unsure, please say Y. 1813endif # CPU_LOONGSON2F 1814 1815config SYS_SUPPORTS_ZBOOT 1816 bool 1817 select HAVE_KERNEL_GZIP 1818 select HAVE_KERNEL_BZIP2 1819 select HAVE_KERNEL_LZ4 1820 select HAVE_KERNEL_LZMA 1821 select HAVE_KERNEL_LZO 1822 select HAVE_KERNEL_XZ 1823 select HAVE_KERNEL_ZSTD 1824 1825config SYS_SUPPORTS_ZBOOT_UART16550 1826 bool 1827 select SYS_SUPPORTS_ZBOOT 1828 1829config SYS_SUPPORTS_ZBOOT_UART_PROM 1830 bool 1831 select SYS_SUPPORTS_ZBOOT 1832 1833config CPU_LOONGSON2EF 1834 bool 1835 select CPU_SUPPORTS_32BIT_KERNEL 1836 select CPU_SUPPORTS_64BIT_KERNEL 1837 select CPU_SUPPORTS_HIGHMEM 1838 select CPU_SUPPORTS_HUGEPAGES 1839 1840config CPU_LOONGSON32 1841 bool 1842 select CPU_MIPS32 1843 select CPU_MIPSR2 1844 select CPU_HAS_PREFETCH 1845 select CPU_SUPPORTS_32BIT_KERNEL 1846 select CPU_SUPPORTS_HIGHMEM 1847 select CPU_SUPPORTS_CPUFREQ 1848 1849config CPU_BMIPS32_3300 1850 select SMP_UP if SMP 1851 bool 1852 1853config CPU_BMIPS4350 1854 bool 1855 select SYS_SUPPORTS_SMP 1856 select SYS_SUPPORTS_HOTPLUG_CPU 1857 1858config CPU_BMIPS4380 1859 bool 1860 select MIPS_L1_CACHE_SHIFT_6 1861 select SYS_SUPPORTS_SMP 1862 select SYS_SUPPORTS_HOTPLUG_CPU 1863 select CPU_HAS_RIXI 1864 1865config CPU_BMIPS5000 1866 bool 1867 select MIPS_CPU_SCACHE 1868 select MIPS_L1_CACHE_SHIFT_7 1869 select SYS_SUPPORTS_SMP 1870 select SYS_SUPPORTS_HOTPLUG_CPU 1871 select CPU_HAS_RIXI 1872 1873config SYS_HAS_CPU_LOONGSON64 1874 bool 1875 select CPU_SUPPORTS_CPUFREQ 1876 select CPU_HAS_RIXI 1877 1878config SYS_HAS_CPU_LOONGSON2E 1879 bool 1880 1881config SYS_HAS_CPU_LOONGSON2F 1882 bool 1883 select CPU_SUPPORTS_CPUFREQ 1884 select CPU_SUPPORTS_ADDRWINCFG if 64BIT 1885 1886config SYS_HAS_CPU_LOONGSON1B 1887 bool 1888 1889config SYS_HAS_CPU_LOONGSON1C 1890 bool 1891 1892config SYS_HAS_CPU_MIPS32_R1 1893 bool 1894 1895config SYS_HAS_CPU_MIPS32_R2 1896 bool 1897 1898config SYS_HAS_CPU_MIPS32_R3_5 1899 bool 1900 1901config SYS_HAS_CPU_MIPS32_R5 1902 bool 1903 1904config SYS_HAS_CPU_MIPS32_R6 1905 bool 1906 1907config SYS_HAS_CPU_MIPS64_R1 1908 bool 1909 1910config SYS_HAS_CPU_MIPS64_R2 1911 bool 1912 1913config SYS_HAS_CPU_MIPS64_R5 1914 bool 1915 1916config SYS_HAS_CPU_MIPS64_R6 1917 bool 1918 1919config SYS_HAS_CPU_P5600 1920 bool 1921 1922config SYS_HAS_CPU_R3000 1923 bool 1924 1925config SYS_HAS_CPU_R4300 1926 bool 1927 1928config SYS_HAS_CPU_R4X00 1929 bool 1930 1931config SYS_HAS_CPU_TX49XX 1932 bool 1933 1934config SYS_HAS_CPU_R5000 1935 bool 1936 1937config SYS_HAS_CPU_R5500 1938 bool 1939 1940config SYS_HAS_CPU_NEVADA 1941 bool 1942 1943config SYS_HAS_CPU_R10000 1944 bool 1945 1946config SYS_HAS_CPU_RM7000 1947 bool 1948 1949config SYS_HAS_CPU_SB1 1950 bool 1951 1952config SYS_HAS_CPU_CAVIUM_OCTEON 1953 bool 1954 1955config SYS_HAS_CPU_BMIPS 1956 bool 1957 1958config SYS_HAS_CPU_BMIPS32_3300 1959 bool 1960 select SYS_HAS_CPU_BMIPS 1961 1962config SYS_HAS_CPU_BMIPS4350 1963 bool 1964 select SYS_HAS_CPU_BMIPS 1965 1966config SYS_HAS_CPU_BMIPS4380 1967 bool 1968 select SYS_HAS_CPU_BMIPS 1969 1970config SYS_HAS_CPU_BMIPS5000 1971 bool 1972 select SYS_HAS_CPU_BMIPS 1973 1974# 1975# CPU may reorder R->R, R->W, W->R, W->W 1976# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 1977# 1978config WEAK_ORDERING 1979 bool 1980 1981# 1982# CPU may reorder reads and writes beyond LL/SC 1983# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 1984# 1985config WEAK_REORDERING_BEYOND_LLSC 1986 bool 1987endmenu 1988 1989# 1990# These two indicate any level of the MIPS32 and MIPS64 architecture 1991# 1992config CPU_MIPS32 1993 bool 1994 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 1995 CPU_MIPS32_R6 || CPU_P5600 1996 1997config CPU_MIPS64 1998 bool 1999 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 2000 CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON 2001 2002# 2003# These indicate the revision of the architecture 2004# 2005config CPU_MIPSR1 2006 bool 2007 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 2008 2009config CPU_MIPSR2 2010 bool 2011 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 2012 select CPU_HAS_RIXI 2013 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2014 select MIPS_SPRAM 2015 2016config CPU_MIPSR5 2017 bool 2018 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 2019 select CPU_HAS_RIXI 2020 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2021 select MIPS_SPRAM 2022 2023config CPU_MIPSR6 2024 bool 2025 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 2026 select CPU_HAS_RIXI 2027 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2028 select HAVE_ARCH_BITREVERSE 2029 select MIPS_ASID_BITS_VARIABLE 2030 select MIPS_SPRAM 2031 2032config TARGET_ISA_REV 2033 int 2034 default 1 if CPU_MIPSR1 2035 default 2 if CPU_MIPSR2 2036 default 5 if CPU_MIPSR5 2037 default 6 if CPU_MIPSR6 2038 default 0 2039 help 2040 Reflects the ISA revision being targeted by the kernel build. This 2041 is effectively the Kconfig equivalent of MIPS_ISA_REV. 2042 2043config EVA 2044 bool 2045 2046config XPA 2047 bool 2048 2049config SYS_SUPPORTS_32BIT_KERNEL 2050 bool 2051config SYS_SUPPORTS_64BIT_KERNEL 2052 bool 2053config CPU_SUPPORTS_32BIT_KERNEL 2054 bool 2055config CPU_SUPPORTS_64BIT_KERNEL 2056 bool 2057config CPU_SUPPORTS_CPUFREQ 2058 bool 2059config CPU_SUPPORTS_ADDRWINCFG 2060 bool 2061config CPU_SUPPORTS_HUGEPAGES 2062 bool 2063 depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA)) 2064config CPU_SUPPORTS_VZ 2065 bool 2066config MIPS_PGD_C0_CONTEXT 2067 bool 2068 depends on 64BIT 2069 default y if (CPU_MIPSR2 || CPU_MIPSR6) 2070 2071# 2072# Set to y for ptrace access to watch registers. 2073# 2074config HARDWARE_WATCHPOINTS 2075 bool 2076 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 2077 2078menu "Kernel type" 2079 2080choice 2081 prompt "Kernel code model" 2082 help 2083 You should only select this option if you have a workload that 2084 actually benefits from 64-bit processing or if your machine has 2085 large memory. You will only be presented a single option in this 2086 menu if your system does not support both 32-bit and 64-bit kernels. 2087 2088config 32BIT 2089 bool "32-bit kernel" 2090 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 2091 select TRAD_SIGNALS 2092 help 2093 Select this option if you want to build a 32-bit kernel. 2094 2095config 64BIT 2096 bool "64-bit kernel" 2097 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 2098 help 2099 Select this option if you want to build a 64-bit kernel. 2100 2101endchoice 2102 2103config MIPS_VA_BITS_48 2104 bool "48 bits virtual memory" 2105 depends on 64BIT 2106 help 2107 Support a maximum at least 48 bits of application virtual 2108 memory. Default is 40 bits or less, depending on the CPU. 2109 For page sizes 16k and above, this option results in a small 2110 memory overhead for page tables. For 4k page size, a fourth 2111 level of page tables is added which imposes both a memory 2112 overhead as well as slower TLB fault handling. 2113 2114 If unsure, say N. 2115 2116config ZBOOT_LOAD_ADDRESS 2117 hex "Compressed kernel load address" 2118 default 0xffffffff80400000 if BCM47XX 2119 default 0x0 2120 depends on SYS_SUPPORTS_ZBOOT 2121 help 2122 The address to load compressed kernel, aka vmlinuz. 2123 2124 This is only used if non-zero. 2125 2126config ARCH_FORCE_MAX_ORDER 2127 int "Maximum zone order" 2128 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2129 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2130 default "11" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2131 default "10" 2132 help 2133 The kernel memory allocator divides physically contiguous memory 2134 blocks into "zones", where each zone is a power of two number of 2135 pages. This option selects the largest power of two that the kernel 2136 keeps in the memory allocator. If you need to allocate very large 2137 blocks of physically contiguous memory, then you may need to 2138 increase this value. 2139 2140 The page size is not necessarily 4KB. Keep this in mind 2141 when choosing a value for this option. 2142 2143config BOARD_SCACHE 2144 bool 2145 2146config IP22_CPU_SCACHE 2147 bool 2148 select BOARD_SCACHE 2149 2150# 2151# Support for a MIPS32 / MIPS64 style S-caches 2152# 2153config MIPS_CPU_SCACHE 2154 bool 2155 select BOARD_SCACHE 2156 2157config R5000_CPU_SCACHE 2158 bool 2159 select BOARD_SCACHE 2160 2161config RM7000_CPU_SCACHE 2162 bool 2163 select BOARD_SCACHE 2164 2165config SIBYTE_DMA_PAGEOPS 2166 bool "Use DMA to clear/copy pages" 2167 depends on CPU_SB1 2168 help 2169 Instead of using the CPU to zero and copy pages, use a Data Mover 2170 channel. These DMA channels are otherwise unused by the standard 2171 SiByte Linux port. Seems to give a small performance benefit. 2172 2173config CPU_HAS_PREFETCH 2174 bool 2175 2176config CPU_GENERIC_DUMP_TLB 2177 bool 2178 default y if !CPU_R3000 2179 2180config MIPS_FP_SUPPORT 2181 bool "Floating Point support" if EXPERT 2182 default y 2183 help 2184 Select y to include support for floating point in the kernel 2185 including initialization of FPU hardware, FP context save & restore 2186 and emulation of an FPU where necessary. Without this support any 2187 userland program attempting to use floating point instructions will 2188 receive a SIGILL. 2189 2190 If you know that your userland will not attempt to use floating point 2191 instructions then you can say n here to shrink the kernel a little. 2192 2193 If unsure, say y. 2194 2195config CPU_R2300_FPU 2196 bool 2197 depends on MIPS_FP_SUPPORT 2198 default y if CPU_R3000 2199 2200config CPU_R3K_TLB 2201 bool 2202 2203config CPU_R4K_FPU 2204 bool 2205 depends on MIPS_FP_SUPPORT 2206 default y if !CPU_R2300_FPU 2207 2208config CPU_R4K_CACHE_TLB 2209 bool 2210 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 2211 2212config MIPS_MT_SMP 2213 bool "MIPS MT SMP support (1 TC on each available VPE)" 2214 default y 2215 depends on TARGET_ISA_REV > 0 && TARGET_ISA_REV < 6 2216 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MICROMIPS 2217 select CPU_MIPSR2_IRQ_VI 2218 select CPU_MIPSR2_IRQ_EI 2219 select SYNC_R4K 2220 select MIPS_MT 2221 select SMP 2222 select SMP_UP 2223 select SYS_SUPPORTS_SMP 2224 select SYS_SUPPORTS_SCHED_SMT 2225 select MIPS_PERF_SHARED_TC_COUNTERS 2226 help 2227 This is a kernel model which is known as SMVP. This is supported 2228 on cores with the MT ASE and uses the available VPEs to implement 2229 virtual processors which supports SMP. This is equivalent to the 2230 Intel Hyperthreading feature. For further information go to 2231 <http://www.imgtec.com/mips/mips-multithreading.asp>. 2232 2233config MIPS_MT 2234 bool 2235 2236config SCHED_SMT 2237 bool "SMT (multithreading) scheduler support" 2238 depends on SYS_SUPPORTS_SCHED_SMT 2239 default n 2240 help 2241 SMT scheduler support improves the CPU scheduler's decision making 2242 when dealing with MIPS MT enabled cores at a cost of slightly 2243 increased overhead in some places. If unsure say N here. 2244 2245config SYS_SUPPORTS_SCHED_SMT 2246 bool 2247 2248config SYS_SUPPORTS_MULTITHREADING 2249 bool 2250 2251config MIPS_MT_FPAFF 2252 bool "Dynamic FPU affinity for FP-intensive threads" 2253 default y 2254 depends on MIPS_MT_SMP 2255 2256config MIPSR2_TO_R6_EMULATOR 2257 bool "MIPS R2-to-R6 emulator" 2258 depends on CPU_MIPSR6 2259 depends on MIPS_FP_SUPPORT 2260 default y 2261 help 2262 Choose this option if you want to run non-R6 MIPS userland code. 2263 Even if you say 'Y' here, the emulator will still be disabled by 2264 default. You can enable it using the 'mipsr2emu' kernel option. 2265 The only reason this is a build-time option is to save ~14K from the 2266 final kernel image. 2267 2268config SYS_SUPPORTS_VPE_LOADER 2269 bool 2270 depends on SYS_SUPPORTS_MULTITHREADING 2271 help 2272 Indicates that the platform supports the VPE loader, and provides 2273 physical_memsize. 2274 2275config MIPS_VPE_LOADER 2276 bool "VPE loader support." 2277 depends on SYS_SUPPORTS_VPE_LOADER && MODULES 2278 select CPU_MIPSR2_IRQ_VI 2279 select CPU_MIPSR2_IRQ_EI 2280 select MIPS_MT 2281 help 2282 Includes a loader for loading an elf relocatable object 2283 onto another VPE and running it. 2284 2285config MIPS_VPE_LOADER_MT 2286 bool 2287 default "y" 2288 depends on MIPS_VPE_LOADER 2289 2290config MIPS_VPE_LOADER_TOM 2291 bool "Load VPE program into memory hidden from linux" 2292 depends on MIPS_VPE_LOADER 2293 default y 2294 help 2295 The loader can use memory that is present but has been hidden from 2296 Linux using the kernel command line option "mem=xxMB". It's up to 2297 you to ensure the amount you put in the option and the space your 2298 program requires is less or equal to the amount physically present. 2299 2300config MIPS_VPE_APSP_API 2301 bool "Enable support for AP/SP API (RTLX)" 2302 depends on MIPS_VPE_LOADER 2303 2304config MIPS_VPE_APSP_API_MT 2305 bool 2306 default "y" 2307 depends on MIPS_VPE_APSP_API 2308 2309config MIPS_CPS 2310 bool "MIPS Coherent Processing System support" 2311 depends on SYS_SUPPORTS_MIPS_CPS 2312 select MIPS_CM 2313 select MIPS_CPS_PM if HOTPLUG_CPU 2314 select SMP 2315 select HOTPLUG_SMT if HOTPLUG_PARALLEL 2316 select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU 2317 select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 2318 select SYS_SUPPORTS_HOTPLUG_CPU 2319 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 2320 select SYS_SUPPORTS_SMP 2321 select WEAK_ORDERING 2322 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 2323 help 2324 Select this if you wish to run an SMP kernel across multiple cores 2325 within a MIPS Coherent Processing System. When this option is 2326 enabled the kernel will probe for other cores and boot them with 2327 no external assistance. It is safe to enable this when hardware 2328 support is unavailable. 2329 2330config MIPS_CPS_PM 2331 depends on MIPS_CPS 2332 bool 2333 2334config MIPS_CM 2335 bool 2336 select MIPS_CPC 2337 2338config MIPS_CPC 2339 bool 2340 2341config SB1_PASS_2_WORKAROUNDS 2342 bool 2343 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 2344 default y 2345 2346config SB1_PASS_2_1_WORKAROUNDS 2347 bool 2348 depends on CPU_SB1 && CPU_SB1_PASS_2 2349 default y 2350 2351choice 2352 prompt "SmartMIPS or microMIPS ASE support" 2353 2354config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 2355 bool "None" 2356 help 2357 Select this if you want neither microMIPS nor SmartMIPS support 2358 2359config CPU_HAS_SMARTMIPS 2360 depends on SYS_SUPPORTS_SMARTMIPS 2361 bool "SmartMIPS" 2362 help 2363 SmartMIPS is a extension of the MIPS32 architecture aimed at 2364 increased security at both hardware and software level for 2365 smartcards. Enabling this option will allow proper use of the 2366 SmartMIPS instructions by Linux applications. However a kernel with 2367 this option will not work on a MIPS core without SmartMIPS core. If 2368 you don't know you probably don't have SmartMIPS and should say N 2369 here. 2370 2371config CPU_MICROMIPS 2372 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 2373 bool "microMIPS" 2374 help 2375 When this option is enabled the kernel will be built using the 2376 microMIPS ISA 2377 2378endchoice 2379 2380config CPU_HAS_MSA 2381 bool "Support for the MIPS SIMD Architecture" 2382 depends on CPU_SUPPORTS_MSA 2383 depends on MIPS_FP_SUPPORT 2384 depends on 64BIT || MIPS_O32_FP64_SUPPORT 2385 help 2386 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2387 and a set of SIMD instructions to operate on them. When this option 2388 is enabled the kernel will support allocating & switching MSA 2389 vector register contexts. If you know that your kernel will only be 2390 running on CPUs which do not support MSA or that your userland will 2391 not be making use of it then you may wish to say N here to reduce 2392 the size & complexity of your kernel. 2393 2394 If unsure, say Y. 2395 2396config CPU_HAS_WB 2397 bool 2398 2399config XKS01 2400 bool 2401 2402config CPU_HAS_DIEI 2403 depends on !CPU_DIEI_BROKEN 2404 bool 2405 2406config CPU_DIEI_BROKEN 2407 bool 2408 2409config CPU_HAS_RIXI 2410 bool 2411 2412config CPU_NO_LOAD_STORE_LR 2413 bool 2414 help 2415 CPU lacks support for unaligned load and store instructions: 2416 LWL, LWR, SWL, SWR (Load/store word left/right). 2417 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 2418 systems). 2419 2420# 2421# Vectored interrupt mode is an R2 feature 2422# 2423config CPU_MIPSR2_IRQ_VI 2424 bool 2425 2426# 2427# Extended interrupt mode is an R2 feature 2428# 2429config CPU_MIPSR2_IRQ_EI 2430 bool 2431 2432config CPU_HAS_SYNC 2433 bool 2434 depends on !CPU_R3000 2435 default y 2436 2437# 2438# CPU non-features 2439# 2440 2441# Work around the "daddi" and "daddiu" CPU errata: 2442# 2443# - The `daddi' instruction fails to trap on overflow. 2444# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2445# erratum #23 2446# 2447# - The `daddiu' instruction can produce an incorrect result. 2448# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2449# erratum #41 2450# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum 2451# #15 2452# "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7 2453# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5 2454config CPU_DADDI_WORKAROUNDS 2455 bool 2456 2457# Work around certain R4000 CPU errata (as implemented by GCC): 2458# 2459# - A double-word or a variable shift may give an incorrect result 2460# if executed immediately after starting an integer division: 2461# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2462# erratum #28 2463# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum 2464# #19 2465# 2466# - A double-word or a variable shift may give an incorrect result 2467# if executed while an integer multiplication is in progress: 2468# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2469# errata #16 & #28 2470# 2471# - An integer division may give an incorrect result if started in 2472# a delay slot of a taken branch or a jump: 2473# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2474# erratum #52 2475config CPU_R4000_WORKAROUNDS 2476 bool 2477 select CPU_R4400_WORKAROUNDS 2478 2479# Work around certain R4400 CPU errata (as implemented by GCC): 2480# 2481# - A double-word or a variable shift may give an incorrect result 2482# if executed immediately after starting an integer division: 2483# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10 2484# "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4 2485config CPU_R4400_WORKAROUNDS 2486 bool 2487 2488config CPU_R4X00_BUGS64 2489 bool 2490 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2491 2492config MIPS_ASID_SHIFT 2493 int 2494 default 6 if CPU_R3000 2495 default 0 2496 2497config MIPS_ASID_BITS 2498 int 2499 default 0 if MIPS_ASID_BITS_VARIABLE 2500 default 6 if CPU_R3000 2501 default 8 2502 2503config MIPS_ASID_BITS_VARIABLE 2504 bool 2505 2506# R4600 erratum. Due to the lack of errata information the exact 2507# technical details aren't known. I've experimentally found that disabling 2508# interrupts during indexed I-cache flushes seems to be sufficient to deal 2509# with the issue. 2510config WAR_R4600_V1_INDEX_ICACHEOP 2511 bool 2512 2513# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 2514# 2515# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 2516# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 2517# executed if there is no other dcache activity. If the dcache is 2518# accessed for another instruction immediately preceding when these 2519# cache instructions are executing, it is possible that the dcache 2520# tag match outputs used by these cache instructions will be 2521# incorrect. These cache instructions should be preceded by at least 2522# four instructions that are not any kind of load or store 2523# instruction. 2524# 2525# This is not allowed: lw 2526# nop 2527# nop 2528# nop 2529# cache Hit_Writeback_Invalidate_D 2530# 2531# This is allowed: lw 2532# nop 2533# nop 2534# nop 2535# nop 2536# cache Hit_Writeback_Invalidate_D 2537config WAR_R4600_V1_HIT_CACHEOP 2538 bool 2539 2540# Writeback and invalidate the primary cache dcache before DMA. 2541# 2542# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 2543# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 2544# operate correctly if the internal data cache refill buffer is empty. These 2545# CACHE instructions should be separated from any potential data cache miss 2546# by a load instruction to an uncached address to empty the response buffer." 2547# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 2548# in .pdf format.) 2549config WAR_R4600_V2_HIT_CACHEOP 2550 bool 2551 2552# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 2553# the line which this instruction itself exists, the following 2554# operation is not guaranteed." 2555# 2556# Workaround: do two phase flushing for Index_Invalidate_I 2557config WAR_TX49XX_ICACHE_INDEX_INV 2558 bool 2559 2560# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2561# opposes it being called that) where invalid instructions in the same 2562# I-cache line worth of instructions being fetched may case spurious 2563# exceptions. 2564config WAR_ICACHE_REFILLS 2565 bool 2566 2567# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2568# may cause ll / sc and lld / scd sequences to execute non-atomically. 2569config WAR_R10000_LLSC 2570 bool 2571 2572# 34K core erratum: "Problems Executing the TLBR Instruction" 2573config WAR_MIPS34K_MISSED_ITLB 2574 bool 2575 2576# 2577# - Highmem only makes sense for the 32-bit kernel. 2578# - The current highmem code will only work properly on physically indexed 2579# caches such as R3000, SB1, R7000 or those that look like they're virtually 2580# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 2581# moment we protect the user and offer the highmem option only on machines 2582# where it's known to be safe. This will not offer highmem on a few systems 2583# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 2584# indexed CPUs but we're playing safe. 2585# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2586# know they might have memory configurations that could make use of highmem 2587# support. 2588# 2589config HIGHMEM 2590 bool "High Memory Support" 2591 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2592 select KMAP_LOCAL 2593 2594config CPU_SUPPORTS_HIGHMEM 2595 bool 2596 2597config SYS_SUPPORTS_HIGHMEM 2598 bool 2599 2600config SYS_SUPPORTS_SMARTMIPS 2601 bool 2602 2603config SYS_SUPPORTS_MICROMIPS 2604 bool 2605 2606config SYS_SUPPORTS_MIPS16 2607 bool 2608 help 2609 This option must be set if a kernel might be executed on a MIPS16- 2610 enabled CPU even if MIPS16 is not actually being used. In other 2611 words, it makes the kernel MIPS16-tolerant. 2612 2613config CPU_SUPPORTS_MSA 2614 bool 2615 2616config ARCH_FLATMEM_ENABLE 2617 def_bool y 2618 depends on !NUMA && !CPU_LOONGSON2EF 2619 2620config ARCH_SPARSEMEM_ENABLE 2621 bool 2622 2623config NUMA 2624 bool "NUMA Support" 2625 depends on SYS_SUPPORTS_NUMA 2626 select SMP 2627 select HAVE_SETUP_PER_CPU_AREA 2628 select NEED_PER_CPU_EMBED_FIRST_CHUNK 2629 help 2630 Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2631 Access). This option improves performance on systems with more 2632 than two nodes; on two node systems it is generally better to 2633 leave it disabled; on single node systems leave this option 2634 disabled. 2635 2636config SYS_SUPPORTS_NUMA 2637 bool 2638 2639config RELOCATABLE 2640 bool "Relocatable kernel" 2641 depends on SYS_SUPPORTS_RELOCATABLE 2642 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2643 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2644 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2645 CPU_P5600 || CAVIUM_OCTEON_SOC || \ 2646 CPU_LOONGSON64 2647 select ARCH_VMLINUX_NEEDS_RELOCS 2648 help 2649 This builds a kernel image that retains relocation information 2650 so it can be loaded someplace besides the default 1MB. 2651 The relocations make the kernel binary about 15% larger, 2652 but are discarded at runtime 2653 2654config RELOCATION_TABLE_SIZE 2655 hex "Relocation table size" 2656 depends on RELOCATABLE 2657 range 0x0 0x01000000 2658 default "0x00200000" if CPU_LOONGSON64 2659 default "0x00100000" 2660 help 2661 A table of relocation data will be appended to the kernel binary 2662 and parsed at boot to fix up the relocated kernel. 2663 2664 This option allows the amount of space reserved for the table to be 2665 adjusted, although the default of 1Mb should be ok in most cases. 2666 2667 The build will fail and a valid size suggested if this is too small. 2668 2669 If unsure, leave at the default value. 2670 2671config RANDOMIZE_BASE 2672 bool "Randomize the address of the kernel image" 2673 depends on RELOCATABLE 2674 help 2675 Randomizes the physical and virtual address at which the 2676 kernel image is loaded, as a security feature that 2677 deters exploit attempts relying on knowledge of the location 2678 of kernel internals. 2679 2680 Entropy is generated using any coprocessor 0 registers available. 2681 2682 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2683 2684 If unsure, say N. 2685 2686config RANDOMIZE_BASE_MAX_OFFSET 2687 hex "Maximum kASLR offset" if EXPERT 2688 depends on RANDOMIZE_BASE 2689 range 0x0 0x40000000 if EVA || 64BIT 2690 range 0x0 0x08000000 2691 default "0x01000000" 2692 help 2693 When kASLR is active, this provides the maximum offset that will 2694 be applied to the kernel image. It should be set according to the 2695 amount of physical RAM available in the target system minus 2696 PHYSICAL_START and must be a power of 2. 2697 2698 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2699 EVA or 64-bit. The default is 16Mb. 2700 2701config NODES_SHIFT 2702 int 2703 default "6" 2704 depends on NUMA 2705 2706config HW_PERF_EVENTS 2707 bool "Enable hardware performance counter support for perf events" 2708 depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64) 2709 default y 2710 help 2711 Enable hardware performance counter support for perf events. If 2712 disabled, perf events will use software events only. 2713 2714config DMI 2715 bool "Enable DMI scanning" 2716 depends on MACH_LOONGSON64 2717 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2718 default y 2719 help 2720 Enabled scanning of DMI to identify machine quirks. Say Y 2721 here unless you have verified that your setup is not 2722 affected by entries in the DMI blacklist. Required by PNP 2723 BIOS code. 2724 2725config SMP 2726 bool "Multi-Processing support" 2727 depends on SYS_SUPPORTS_SMP 2728 help 2729 This enables support for systems with more than one CPU. If you have 2730 a system with only one CPU, say N. If you have a system with more 2731 than one CPU, say Y. 2732 2733 If you say N here, the kernel will run on uni- and multiprocessor 2734 machines, but will use only one CPU of a multiprocessor machine. If 2735 you say Y here, the kernel will run on many, but not all, 2736 uniprocessor machines. On a uniprocessor machine, the kernel 2737 will run faster if you say N here. 2738 2739 People using multiprocessor machines who say Y here should also say 2740 Y to "Enhanced Real Time Clock Support", below. 2741 2742 See also the SMP-HOWTO available at 2743 <https://www.tldp.org/docs.html#howto>. 2744 2745 If you don't know what to do here, say N. 2746 2747config HOTPLUG_CPU 2748 bool "Support for hot-pluggable CPUs" 2749 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 2750 help 2751 Say Y here to allow turning CPUs off and on. CPUs can be 2752 controlled through /sys/devices/system/cpu. 2753 (Note: power management support will enable this option 2754 automatically on SMP systems. ) 2755 Say N if you want to disable CPU hotplug. 2756 2757config SMP_UP 2758 bool 2759 2760config SYS_SUPPORTS_MIPS_CPS 2761 bool 2762 2763config SYS_SUPPORTS_SMP 2764 bool 2765 2766config NR_CPUS_DEFAULT_4 2767 bool 2768 2769config NR_CPUS_DEFAULT_8 2770 bool 2771 2772config NR_CPUS_DEFAULT_16 2773 bool 2774 2775config NR_CPUS_DEFAULT_32 2776 bool 2777 2778config NR_CPUS_DEFAULT_64 2779 bool 2780 2781config NR_CPUS 2782 int "Maximum number of CPUs (2-256)" 2783 range 2 256 2784 depends on SMP 2785 default "4" if NR_CPUS_DEFAULT_4 2786 default "8" if NR_CPUS_DEFAULT_8 2787 default "16" if NR_CPUS_DEFAULT_16 2788 default "32" if NR_CPUS_DEFAULT_32 2789 default "64" if NR_CPUS_DEFAULT_64 2790 help 2791 This allows you to specify the maximum number of CPUs which this 2792 kernel will support. The maximum supported value is 32 for 32-bit 2793 kernel and 64 for 64-bit kernels; the minimum value which makes 2794 sense is 1 for Qemu (useful only for kernel debugging purposes) 2795 and 2 for all others. 2796 2797 This is purely to save memory - each supported CPU adds 2798 approximately eight kilobytes to the kernel image. For best 2799 performance should round up your number of processors to the next 2800 power of two. 2801 2802config MIPS_PERF_SHARED_TC_COUNTERS 2803 bool 2804 2805config MIPS_NR_CPU_NR_MAP_1024 2806 bool 2807 2808config MIPS_NR_CPU_NR_MAP 2809 int 2810 depends on SMP 2811 default 1024 if MIPS_NR_CPU_NR_MAP_1024 2812 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 2813 2814# 2815# Timer Interrupt Frequency Configuration 2816# 2817 2818choice 2819 prompt "Timer frequency" 2820 default HZ_250 2821 help 2822 Allows the configuration of the timer frequency. 2823 2824 config HZ_24 2825 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 2826 2827 config HZ_48 2828 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 2829 2830 config HZ_100 2831 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 2832 2833 config HZ_128 2834 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 2835 2836 config HZ_250 2837 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 2838 2839 config HZ_256 2840 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 2841 2842 config HZ_1000 2843 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 2844 2845 config HZ_1024 2846 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 2847 2848endchoice 2849 2850config SYS_SUPPORTS_24HZ 2851 bool 2852 2853config SYS_SUPPORTS_48HZ 2854 bool 2855 2856config SYS_SUPPORTS_100HZ 2857 bool 2858 2859config SYS_SUPPORTS_128HZ 2860 bool 2861 2862config SYS_SUPPORTS_250HZ 2863 bool 2864 2865config SYS_SUPPORTS_256HZ 2866 bool 2867 2868config SYS_SUPPORTS_1000HZ 2869 bool 2870 2871config SYS_SUPPORTS_1024HZ 2872 bool 2873 2874config SYS_SUPPORTS_ARBIT_HZ 2875 bool 2876 default y if !SYS_SUPPORTS_24HZ && \ 2877 !SYS_SUPPORTS_48HZ && \ 2878 !SYS_SUPPORTS_100HZ && \ 2879 !SYS_SUPPORTS_128HZ && \ 2880 !SYS_SUPPORTS_250HZ && \ 2881 !SYS_SUPPORTS_256HZ && \ 2882 !SYS_SUPPORTS_1000HZ && \ 2883 !SYS_SUPPORTS_1024HZ 2884 2885config HZ 2886 int 2887 default 24 if HZ_24 2888 default 48 if HZ_48 2889 default 100 if HZ_100 2890 default 128 if HZ_128 2891 default 250 if HZ_250 2892 default 256 if HZ_256 2893 default 1000 if HZ_1000 2894 default 1024 if HZ_1024 2895 2896config SCHED_HRTICK 2897 def_bool HIGH_RES_TIMERS 2898 2899config ARCH_SUPPORTS_KEXEC 2900 def_bool y 2901 2902config ARCH_SUPPORTS_CRASH_DUMP 2903 def_bool y 2904 2905config ARCH_DEFAULT_CRASH_DUMP 2906 def_bool y 2907 2908config PHYSICAL_START 2909 hex "Physical address where the kernel is loaded" 2910 default "0xffffffff84000000" 2911 depends on CRASH_DUMP 2912 help 2913 This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 2914 If you plan to use kernel for capturing the crash dump change 2915 this value to start of the reserved region (the "X" value as 2916 specified in the "crashkernel=YM@XM" command line boot parameter 2917 passed to the panic-ed kernel). 2918 2919config MIPS_O32_FP64_SUPPORT 2920 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 2921 depends on 32BIT || MIPS32_O32 2922 help 2923 When this is enabled, the kernel will support use of 64-bit floating 2924 point registers with binaries using the O32 ABI along with the 2925 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 2926 32-bit MIPS systems this support is at the cost of increasing the 2927 size and complexity of the compiled FPU emulator. Thus if you are 2928 running a MIPS32 system and know that none of your userland binaries 2929 will require 64-bit floating point, you may wish to reduce the size 2930 of your kernel & potentially improve FP emulation performance by 2931 saying N here. 2932 2933 Although binutils currently supports use of this flag the details 2934 concerning its effect upon the O32 ABI in userland are still being 2935 worked on. In order to avoid userland becoming dependent upon current 2936 behaviour before the details have been finalised, this option should 2937 be considered experimental and only enabled by those working upon 2938 said details. 2939 2940 If unsure, say N. 2941 2942config USE_OF 2943 bool 2944 select OF 2945 select OF_EARLY_FLATTREE 2946 select IRQ_DOMAIN 2947 2948config UHI_BOOT 2949 bool 2950 2951config BUILTIN_DTB 2952 bool 2953 2954choice 2955 prompt "Kernel appended dtb support" 2956 depends on USE_OF 2957 default MIPS_NO_APPENDED_DTB 2958 2959 config MIPS_NO_APPENDED_DTB 2960 bool "None" 2961 help 2962 Do not enable appended dtb support. 2963 2964 config MIPS_ELF_APPENDED_DTB 2965 bool "vmlinux" 2966 help 2967 With this option, the boot code will look for a device tree binary 2968 DTB) included in the vmlinux ELF section .appended_dtb. By default 2969 it is empty and the DTB can be appended using binutils command 2970 objcopy: 2971 2972 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 2973 2974 This is meant as a backward compatibility convenience for those 2975 systems with a bootloader that can't be upgraded to accommodate 2976 the documented boot protocol using a device tree. 2977 2978 config MIPS_RAW_APPENDED_DTB 2979 bool "vmlinux.bin or vmlinuz.bin" 2980 help 2981 With this option, the boot code will look for a device tree binary 2982 DTB) appended to raw vmlinux.bin or vmlinuz.bin. 2983 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 2984 2985 This is meant as a backward compatibility convenience for those 2986 systems with a bootloader that can't be upgraded to accommodate 2987 the documented boot protocol using a device tree. 2988 2989 Beware that there is very little in terms of protection against 2990 this option being confused by leftover garbage in memory that might 2991 look like a DTB header after a reboot if no actual DTB is appended 2992 to vmlinux.bin. Do not leave this option active in a production kernel 2993 if you don't intend to always append a DTB. 2994endchoice 2995 2996choice 2997 prompt "Kernel command line type" 2998 depends on !CMDLINE_OVERRIDE 2999 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 3000 !MACH_LOONGSON64 && !MIPS_MALTA && \ 3001 !CAVIUM_OCTEON_SOC 3002 default MIPS_CMDLINE_FROM_BOOTLOADER 3003 3004 config MIPS_CMDLINE_FROM_DTB 3005 depends on USE_OF 3006 bool "Dtb kernel arguments if available" 3007 3008 config MIPS_CMDLINE_DTB_EXTEND 3009 depends on USE_OF 3010 bool "Extend dtb kernel arguments with bootloader arguments" 3011 3012 config MIPS_CMDLINE_FROM_BOOTLOADER 3013 bool "Bootloader kernel arguments if available" 3014 3015 config MIPS_CMDLINE_BUILTIN_EXTEND 3016 depends on CMDLINE_BOOL 3017 bool "Extend builtin kernel arguments with bootloader arguments" 3018endchoice 3019 3020endmenu 3021 3022config LOCKDEP_SUPPORT 3023 bool 3024 default y 3025 3026config STACKTRACE_SUPPORT 3027 bool 3028 default y 3029 3030config PGTABLE_LEVELS 3031 int 3032 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3033 default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48) 3034 default 2 3035 3036config MIPS_AUTO_PFN_OFFSET 3037 bool 3038 3039menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 3040 3041config PCI_DRIVERS_GENERIC 3042 select PCI_DOMAINS_GENERIC if PCI 3043 bool 3044 3045config PCI_DRIVERS_LEGACY 3046 def_bool !PCI_DRIVERS_GENERIC 3047 select NO_GENERIC_PCI_IOPORT_MAP 3048 select PCI_DOMAINS if PCI 3049 3050# 3051# ISA support is now enabled via select. Too many systems still have the one 3052# or other ISA chip on the board that users don't know about so don't expect 3053# users to choose the right thing ... 3054# 3055config ISA 3056 bool 3057 3058config TC 3059 bool "TURBOchannel support" 3060 depends on MACH_DECSTATION 3061 help 3062 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 3063 processors. TURBOchannel programming specifications are available 3064 at: 3065 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 3066 and: 3067 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 3068 Linux driver support status is documented at: 3069 <http://www.linux-mips.org/wiki/DECstation> 3070 3071config MMU 3072 bool 3073 default y 3074 3075config ARCH_MMAP_RND_BITS_MIN 3076 default 12 if 64BIT 3077 default 8 3078 3079config ARCH_MMAP_RND_BITS_MAX 3080 default 18 if 64BIT 3081 default 15 3082 3083config ARCH_MMAP_RND_COMPAT_BITS_MIN 3084 default 8 3085 3086config ARCH_MMAP_RND_COMPAT_BITS_MAX 3087 default 15 3088 3089config I8253 3090 bool 3091 select CLKSRC_I8253 3092 select CLKEVT_I8253 3093 select MIPS_EXTERNAL_TIMER 3094endmenu 3095 3096config TRAD_SIGNALS 3097 bool 3098 3099config MIPS32_COMPAT 3100 bool 3101 3102config COMPAT 3103 bool 3104 3105config MIPS32_O32 3106 bool "Kernel support for o32 binaries" 3107 depends on 64BIT 3108 select ARCH_WANT_OLD_COMPAT_IPC 3109 select COMPAT 3110 select MIPS32_COMPAT 3111 help 3112 Select this option if you want to run o32 binaries. These are pure 3113 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 3114 existing binaries are in this format. 3115 3116 If unsure, say Y. 3117 3118config MIPS32_N32 3119 bool "Kernel support for n32 binaries" 3120 depends on 64BIT 3121 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 3122 select COMPAT 3123 select MIPS32_COMPAT 3124 help 3125 Select this option if you want to run n32 binaries. These are 3126 64-bit binaries using 32-bit quantities for addressing and certain 3127 data that would normally be 64-bit. They are used in special 3128 cases. 3129 3130 If unsure, say N. 3131 3132config CC_HAS_MNO_BRANCH_LIKELY 3133 def_bool y 3134 depends on $(cc-option,-mno-branch-likely) 3135 3136# https://github.com/llvm/llvm-project/issues/61045 3137config CC_HAS_BROKEN_INLINE_COMPAT_BRANCH 3138 def_bool y if CC_IS_CLANG 3139 3140menu "Power management options" 3141 3142config ARCH_HIBERNATION_POSSIBLE 3143 def_bool y 3144 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3145 3146config ARCH_SUSPEND_POSSIBLE 3147 def_bool y 3148 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3149 3150source "kernel/power/Kconfig" 3151 3152endmenu 3153 3154config MIPS_EXTERNAL_TIMER 3155 bool 3156 3157menu "CPU Power Management" 3158 3159if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 3160source "drivers/cpufreq/Kconfig" 3161endif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 3162 3163source "drivers/cpuidle/Kconfig" 3164 3165endmenu 3166 3167source "arch/mips/kvm/Kconfig" 3168 3169source "arch/mips/vdso/Kconfig" 3170