xref: /linux/arch/mips/Kconfig (revision 3590692a136d75e39cd67b0f23e032669fcdbcd2)
1# SPDX-License-Identifier: GPL-2.0
2config MIPS
3	bool
4	default y
5	select ARCH_32BIT_OFF_T if !64BIT
6	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7	select ARCH_HAS_CPU_CACHE_ALIASING
8	select ARCH_HAS_CPU_FINALIZE_INIT
9	select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000
10	select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
11	select ARCH_HAS_DMA_OPS if MACH_JAZZ
12	select ARCH_HAS_FORTIFY_SOURCE
13	select ARCH_HAS_KCOV
14	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
15	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
16	select ARCH_HAS_STRNCPY_FROM_USER
17	select ARCH_HAS_STRNLEN_USER
18	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
19	select ARCH_HAS_UBSAN
20	select ARCH_HAS_GCOV_PROFILE_ALL
21	select ARCH_KEEP_MEMBLOCK
22	select ARCH_USE_BUILTIN_BSWAP
23	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
24	select ARCH_USE_MEMTEST
25	select ARCH_USE_QUEUED_RWLOCKS
26	select ARCH_USE_QUEUED_SPINLOCKS
27	select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
28	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
29	select ARCH_WANT_IPC_PARSE_VERSION
30	select ARCH_WANT_LD_ORPHAN_WARN
31	select BUILDTIME_TABLE_SORT
32	select BUILTIN_DTB_ALL if BUILTIN_DTB
33	select CLONE_BACKWARDS
34	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
35	select CPU_PM if CPU_IDLE || SUSPEND
36	select GENERIC_ATOMIC64 if !64BIT
37	select GENERIC_BUILTIN_DTB if BUILTIN_DTB
38	select GENERIC_CMOS_UPDATE
39	select GENERIC_CPU_AUTOPROBE
40	select GENERIC_GETTIMEOFDAY
41	select GENERIC_IRQ_PROBE
42	select GENERIC_IRQ_SHOW
43	select GENERIC_ISA_DMA if EISA
44	select GENERIC_LIB_ASHLDI3
45	select GENERIC_LIB_ASHRDI3
46	select GENERIC_LIB_CMPDI2
47	select GENERIC_LIB_LSHRDI3
48	select GENERIC_LIB_UCMPDI2
49	select GENERIC_PCI_IOMAP
50	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
51	select GENERIC_SMP_IDLE_THREAD
52	select GENERIC_IDLE_POLL_SETUP
53	select GENERIC_TIME_VSYSCALL
54	select GENERIC_VDSO_DATA_STORE
55	select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
56	select HAS_IOPORT if !NO_IOPORT_MAP || ISA
57	select HAVE_ARCH_COMPILER_H
58	select HAVE_ARCH_JUMP_LABEL
59	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
60	select HAVE_ARCH_MMAP_RND_BITS if MMU
61	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
62	select HAVE_ARCH_SECCOMP_FILTER
63	select HAVE_ARCH_TRACEHOOK
64	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
65	select HAVE_ASM_MODVERSIONS
66	select HAVE_CONTEXT_TRACKING_USER
67	select HAVE_TIF_NOHZ
68	select HAVE_C_RECORDMCOUNT
69	select HAVE_DEBUG_KMEMLEAK
70	select HAVE_DEBUG_STACKOVERFLOW
71	select HAVE_DMA_CONTIGUOUS
72	select HAVE_DYNAMIC_FTRACE
73	select HAVE_EBPF_JIT if !CPU_MICROMIPS
74	select HAVE_EXIT_THREAD
75	select HAVE_GUP_FAST
76	select HAVE_FTRACE_MCOUNT_RECORD
77	select HAVE_FUNCTION_GRAPH_TRACER
78	select HAVE_FUNCTION_TRACER
79	select HAVE_GCC_PLUGINS
80	select HAVE_GENERIC_VDSO
81	select HAVE_IOREMAP_PROT
82	select HAVE_IRQ_EXIT_ON_IRQ_STACK
83	select HAVE_IRQ_TIME_ACCOUNTING
84	select HAVE_KPROBES
85	select HAVE_KRETPROBES
86	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
87	select HAVE_MOD_ARCH_SPECIFIC
88	select HAVE_NMI
89	select HAVE_PAGE_SIZE_4KB if !CPU_LOONGSON2EF && !CPU_LOONGSON64
90	select HAVE_PAGE_SIZE_16KB if !CPU_R3000
91	select HAVE_PAGE_SIZE_64KB if !CPU_R3000
92	select HAVE_PERF_EVENTS
93	select HAVE_PERF_REGS
94	select HAVE_PERF_USER_STACK_DUMP
95	select HAVE_REGS_AND_STACK_ACCESS_API
96	select HAVE_RSEQ
97	select HAVE_SPARSE_SYSCALL_NR
98	select HAVE_STACKPROTECTOR
99	select HAVE_SYSCALL_TRACEPOINTS
100	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
101	select IRQ_FORCED_THREADING
102	select ISA if EISA
103	select LOCK_MM_AND_FIND_VMA
104	select MODULES_USE_ELF_REL if MODULES
105	select MODULES_USE_ELF_RELA if MODULES && 64BIT
106	select PERF_USE_VMALLOC
107	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
108	select RTC_LIB
109	select SYSCTL_EXCEPTION_TRACE
110	select TRACE_IRQFLAGS_SUPPORT
111	select ARCH_HAS_ELFCORE_COMPAT
112	select HAVE_ARCH_KCSAN if 64BIT
113
114config MIPS_FIXUP_BIGPHYS_ADDR
115	bool
116
117config MIPS_GENERIC
118	bool
119
120config MACH_GENERIC_CORE
121	bool
122
123config MACH_INGENIC
124	bool
125	select SYS_SUPPORTS_32BIT_KERNEL
126	select SYS_SUPPORTS_LITTLE_ENDIAN
127	select SYS_SUPPORTS_ZBOOT
128	select DMA_NONCOHERENT
129	select IRQ_MIPS_CPU
130	select PINCTRL
131	select GPIOLIB
132	select COMMON_CLK
133	select GENERIC_IRQ_CHIP
134	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
135	select USE_OF
136	select CPU_SUPPORTS_CPUFREQ
137	select MIPS_EXTERNAL_TIMER
138
139menu "Machine selection"
140
141choice
142	prompt "System type"
143	default MIPS_GENERIC_KERNEL
144
145config MIPS_GENERIC_KERNEL
146	bool "Generic board-agnostic MIPS kernel"
147	select MIPS_GENERIC
148	select BOOT_RAW
149	select BUILTIN_DTB
150	select CEVT_R4K
151	select CLKSRC_MIPS_GIC
152	select COMMON_CLK
153	select CPU_MIPSR2_IRQ_EI
154	select CPU_MIPSR2_IRQ_VI
155	select CSRC_R4K
156	select DMA_NONCOHERENT
157	select HAVE_PCI
158	select IRQ_MIPS_CPU
159	select MACH_GENERIC_CORE
160	select MIPS_AUTO_PFN_OFFSET
161	select MIPS_CPU_SCACHE
162	select MIPS_GIC
163	select MIPS_L1_CACHE_SHIFT_7
164	select NO_EXCEPT_FILL
165	select PCI_DRIVERS_GENERIC
166	select SMP_UP if SMP
167	select SWAP_IO_SPACE
168	select SYS_HAS_CPU_MIPS32_R1
169	select SYS_HAS_CPU_MIPS32_R2
170	select SYS_HAS_CPU_MIPS32_R5
171	select SYS_HAS_CPU_MIPS32_R6
172	select SYS_HAS_CPU_MIPS64_R1
173	select SYS_HAS_CPU_MIPS64_R2
174	select SYS_HAS_CPU_MIPS64_R5
175	select SYS_HAS_CPU_MIPS64_R6
176	select SYS_SUPPORTS_32BIT_KERNEL
177	select SYS_SUPPORTS_64BIT_KERNEL
178	select SYS_SUPPORTS_BIG_ENDIAN
179	select SYS_SUPPORTS_HIGHMEM
180	select SYS_SUPPORTS_LITTLE_ENDIAN
181	select SYS_SUPPORTS_MICROMIPS
182	select SYS_SUPPORTS_MIPS16
183	select SYS_SUPPORTS_MIPS_CPS
184	select SYS_SUPPORTS_MULTITHREADING
185	select SYS_SUPPORTS_RELOCATABLE
186	select SYS_SUPPORTS_SMARTMIPS
187	select SYS_SUPPORTS_ZBOOT
188	select UHI_BOOT
189	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
190	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
191	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
192	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
193	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
194	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
195	select USE_OF
196	help
197	  Select this to build a kernel which aims to support multiple boards,
198	  generally using a flattened device tree passed from the bootloader
199	  using the boot protocol defined in the UHI (Unified Hosting
200	  Interface) specification.
201
202config MIPS_ALCHEMY
203	bool "Alchemy processor based machines"
204	select PHYS_ADDR_T_64BIT
205	select CEVT_R4K
206	select CSRC_R4K
207	select IRQ_MIPS_CPU
208	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
209	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
210	select SYS_HAS_CPU_MIPS32_R1
211	select SYS_SUPPORTS_32BIT_KERNEL
212	select SYS_SUPPORTS_APM_EMULATION
213	select GPIOLIB
214	select SYS_SUPPORTS_ZBOOT
215	select COMMON_CLK
216
217config ATH25
218	bool "Atheros AR231x/AR531x SoC support"
219	select CEVT_R4K
220	select CSRC_R4K
221	select DMA_NONCOHERENT
222	select IRQ_MIPS_CPU
223	select IRQ_DOMAIN
224	select SYS_HAS_CPU_MIPS32_R1
225	select SYS_SUPPORTS_BIG_ENDIAN
226	select SYS_SUPPORTS_32BIT_KERNEL
227	select SYS_HAS_EARLY_PRINTK
228	help
229	  Support for Atheros AR231x and Atheros AR531x based boards
230
231config ATH79
232	bool "Atheros AR71XX/AR724X/AR913X based boards"
233	select ARCH_HAS_RESET_CONTROLLER
234	select BOOT_RAW
235	select CEVT_R4K
236	select CSRC_R4K
237	select DMA_NONCOHERENT
238	select GPIOLIB
239	select PINCTRL
240	select COMMON_CLK
241	select IRQ_MIPS_CPU
242	select SYS_HAS_CPU_MIPS32_R2
243	select SYS_HAS_EARLY_PRINTK
244	select SYS_SUPPORTS_32BIT_KERNEL
245	select SYS_SUPPORTS_BIG_ENDIAN
246	select SYS_SUPPORTS_MIPS16
247	select SYS_SUPPORTS_ZBOOT_UART_PROM
248	select USE_OF
249	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
250	help
251	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
252
253config BMIPS_GENERIC
254	bool "Broadcom Generic BMIPS kernel"
255	select ARCH_HAS_RESET_CONTROLLER
256	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
257	select BOOT_RAW
258	select NO_EXCEPT_FILL
259	select USE_OF
260	select CEVT_R4K
261	select CSRC_R4K
262	select SYNC_R4K
263	select COMMON_CLK
264	select BCM6345_L1_IRQ
265	select BCM7038_L1_IRQ
266	select BCM7120_L2_IRQ
267	select BRCMSTB_L2_IRQ
268	select IRQ_MIPS_CPU
269	select DMA_NONCOHERENT
270	select SYS_SUPPORTS_32BIT_KERNEL
271	select SYS_SUPPORTS_LITTLE_ENDIAN
272	select SYS_SUPPORTS_BIG_ENDIAN
273	select SYS_SUPPORTS_HIGHMEM
274	select SYS_HAS_CPU_BMIPS32_3300
275	select SYS_HAS_CPU_BMIPS4350
276	select SYS_HAS_CPU_BMIPS4380
277	select SYS_HAS_CPU_BMIPS5000
278	select SWAP_IO_SPACE
279	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
280	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
281	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
282	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
283	select HARDIRQS_SW_RESEND
284	select HAVE_PCI
285	select PCI_DRIVERS_GENERIC
286	select FW_CFE
287	help
288	  Build a generic DT-based kernel image that boots on select
289	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
290	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
291	  must be set appropriately for your board.
292
293config BCM47XX
294	bool "Broadcom BCM47XX based boards"
295	select BOOT_RAW
296	select CEVT_R4K
297	select CSRC_R4K
298	select DMA_NONCOHERENT
299	select HAVE_PCI
300	select IRQ_MIPS_CPU
301	select SYS_HAS_CPU_MIPS32_R1
302	select NO_EXCEPT_FILL
303	select SYS_SUPPORTS_32BIT_KERNEL
304	select SYS_SUPPORTS_LITTLE_ENDIAN
305	select SYS_SUPPORTS_MIPS16
306	select SYS_SUPPORTS_ZBOOT
307	select SYS_HAS_EARLY_PRINTK
308	select USE_GENERIC_EARLY_PRINTK_8250
309	select GPIOLIB
310	select LEDS_GPIO_REGISTER
311	select BCM47XX_NVRAM
312	select BCM47XX_SPROM
313	select BCM47XX_SSB if !BCM47XX_BCMA
314	help
315	  Support for BCM47XX based boards
316
317config BCM63XX
318	bool "Broadcom BCM63XX based boards"
319	select BOOT_RAW
320	select CEVT_R4K
321	select CSRC_R4K
322	select SYNC_R4K
323	select DMA_NONCOHERENT
324	select IRQ_MIPS_CPU
325	select SYS_SUPPORTS_32BIT_KERNEL
326	select SYS_SUPPORTS_BIG_ENDIAN
327	select SYS_HAS_EARLY_PRINTK
328	select SYS_HAS_CPU_BMIPS32_3300
329	select SYS_HAS_CPU_BMIPS4350
330	select SYS_HAS_CPU_BMIPS4380
331	select SWAP_IO_SPACE
332	select GPIOLIB
333	select MIPS_L1_CACHE_SHIFT_4
334	select HAVE_LEGACY_CLK
335	help
336	  Support for BCM63XX based boards
337
338config MIPS_COBALT
339	bool "Cobalt Server"
340	select CEVT_R4K
341	select CSRC_R4K
342	select CEVT_GT641XX
343	select DMA_NONCOHERENT
344	select FORCE_PCI
345	select I8253
346	select I8259
347	select IRQ_MIPS_CPU
348	select IRQ_GT641XX
349	select PCI_GT64XXX_PCI0
350	select SYS_HAS_CPU_NEVADA
351	select SYS_HAS_EARLY_PRINTK
352	select SYS_SUPPORTS_32BIT_KERNEL
353	select SYS_SUPPORTS_64BIT_KERNEL
354	select SYS_SUPPORTS_LITTLE_ENDIAN
355	select USE_GENERIC_EARLY_PRINTK_8250
356
357config MACH_DECSTATION
358	bool "DECstations"
359	select BOOT_ELF32
360	select CEVT_DS1287
361	select CEVT_R4K if CPU_R4X00
362	select CSRC_IOASIC
363	select CSRC_R4K if CPU_R4X00
364	select CPU_DADDI_WORKAROUNDS if 64BIT
365	select CPU_R4000_WORKAROUNDS if 64BIT
366	select CPU_R4400_WORKAROUNDS if 64BIT
367	select DMA_NONCOHERENT
368	select NO_IOPORT_MAP
369	select IRQ_MIPS_CPU
370	select SYS_HAS_CPU_R3000
371	select SYS_HAS_CPU_R4X00
372	select SYS_SUPPORTS_32BIT_KERNEL
373	select SYS_SUPPORTS_64BIT_KERNEL
374	select SYS_SUPPORTS_LITTLE_ENDIAN
375	select SYS_SUPPORTS_128HZ
376	select SYS_SUPPORTS_256HZ
377	select SYS_SUPPORTS_1024HZ
378	select MIPS_L1_CACHE_SHIFT_4
379	help
380	  This enables support for DEC's MIPS based workstations.  For details
381	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
382	  DECstation porting pages on <http://decstation.unix-ag.org/>.
383
384	  If you have one of the following DECstation Models you definitely
385	  want to choose R4xx0 for the CPU Type:
386
387		DECstation 5000/50
388		DECstation 5000/150
389		DECstation 5000/260
390		DECsystem 5900/260
391
392	  otherwise choose R3000.
393
394config MACH_JAZZ
395	bool "Jazz family of machines"
396	select ARC_MEMORY
397	select ARC_PROMLIB
398	select ARCH_MIGHT_HAVE_PC_PARPORT
399	select ARCH_MIGHT_HAVE_PC_SERIO
400	select FW_ARC
401	select FW_ARC32
402	select ARCH_MAY_HAVE_PC_FDC
403	select CEVT_R4K
404	select CSRC_R4K
405	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
406	select GENERIC_ISA_DMA
407	select HAVE_PCSPKR_PLATFORM
408	select IRQ_MIPS_CPU
409	select I8253
410	select I8259
411	select ISA
412	select SYS_HAS_CPU_R4X00
413	select SYS_SUPPORTS_32BIT_KERNEL
414	select SYS_SUPPORTS_64BIT_KERNEL
415	select SYS_SUPPORTS_100HZ
416	select SYS_SUPPORTS_LITTLE_ENDIAN
417	help
418	  This a family of machines based on the MIPS R4030 chipset which was
419	  used by several vendors to build RISC/os and Windows NT workstations.
420	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
421	  Olivetti M700-10 workstations.
422
423config MACH_INGENIC_SOC
424	bool "Ingenic SoC based machines"
425	select MIPS_GENERIC
426	select MACH_INGENIC
427	select MACH_GENERIC_CORE
428	select SYS_SUPPORTS_ZBOOT_UART16550
429	select CPU_SUPPORTS_CPUFREQ
430	select MIPS_EXTERNAL_TIMER
431
432config LANTIQ
433	bool "Lantiq based platforms"
434	select DMA_NONCOHERENT
435	select IRQ_MIPS_CPU
436	select CEVT_R4K
437	select CSRC_R4K
438	select NO_EXCEPT_FILL
439	select SYS_HAS_CPU_MIPS32_R1
440	select SYS_HAS_CPU_MIPS32_R2
441	select SYS_SUPPORTS_BIG_ENDIAN
442	select SYS_SUPPORTS_32BIT_KERNEL
443	select SYS_SUPPORTS_MIPS16
444	select SYS_SUPPORTS_MULTITHREADING
445	select SYS_SUPPORTS_VPE_LOADER
446	select SYS_HAS_EARLY_PRINTK
447	select GPIOLIB
448	select SWAP_IO_SPACE
449	select BOOT_RAW
450	select HAVE_LEGACY_CLK
451	select USE_OF
452	select PINCTRL
453	select PINCTRL_LANTIQ
454	select ARCH_HAS_RESET_CONTROLLER
455	select RESET_CONTROLLER
456
457config MACH_LOONGSON32
458	bool "Loongson 32-bit family of machines"
459	select SYS_SUPPORTS_ZBOOT
460	help
461	  This enables support for the Loongson-1 family of machines.
462
463	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
464	  the Institute of Computing Technology (ICT), Chinese Academy of
465	  Sciences (CAS).
466
467config MACH_LOONGSON2EF
468	bool "Loongson-2E/F family of machines"
469	select SYS_SUPPORTS_ZBOOT
470	help
471	  This enables the support of early Loongson-2E/F family of machines.
472
473config MACH_LOONGSON64
474	bool "Loongson 64-bit family of machines"
475	select ARCH_DMA_DEFAULT_COHERENT
476	select ARCH_SPARSEMEM_ENABLE
477	select ARCH_MIGHT_HAVE_PC_PARPORT
478	select ARCH_MIGHT_HAVE_PC_SERIO
479	select GENERIC_ISA_DMA_SUPPORT_BROKEN
480	select BOOT_ELF32
481	select BOARD_SCACHE
482	select CSRC_R4K
483	select CEVT_R4K
484	select SYNC_R4K
485	select FORCE_PCI
486	select ISA
487	select I8259
488	select IRQ_MIPS_CPU
489	select NO_EXCEPT_FILL
490	select NR_CPUS_DEFAULT_64
491	select USE_GENERIC_EARLY_PRINTK_8250
492	select PCI_DRIVERS_GENERIC
493	select SYS_HAS_CPU_LOONGSON64
494	select SYS_HAS_EARLY_PRINTK
495	select SYS_SUPPORTS_SMP
496	select SYS_SUPPORTS_HOTPLUG_CPU
497	select SYS_SUPPORTS_NUMA
498	select SYS_SUPPORTS_64BIT_KERNEL
499	select SYS_SUPPORTS_HIGHMEM
500	select SYS_SUPPORTS_LITTLE_ENDIAN
501	select SYS_SUPPORTS_ZBOOT
502	select SYS_SUPPORTS_RELOCATABLE
503	select ZONE_DMA32
504	select COMMON_CLK
505	select USE_OF
506	select BUILTIN_DTB
507	select PCI_HOST_GENERIC
508	help
509	  This enables the support of Loongson-2/3 family of machines.
510
511	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
512	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
513	  and Loongson-2F which will be removed), developed by the Institute
514	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
515
516config MIPS_MALTA
517	bool "MIPS Malta board"
518	select ARCH_MAY_HAVE_PC_FDC
519	select ARCH_MIGHT_HAVE_PC_PARPORT
520	select ARCH_MIGHT_HAVE_PC_SERIO
521	select BOOT_ELF32
522	select BOOT_RAW
523	select BUILTIN_DTB
524	select CEVT_R4K
525	select CLKSRC_MIPS_GIC
526	select COMMON_CLK
527	select CSRC_R4K
528	select DMA_NONCOHERENT
529	select GENERIC_ISA_DMA
530	select HAVE_PCSPKR_PLATFORM
531	select HAVE_PCI
532	select I8253
533	select I8259
534	select IRQ_MIPS_CPU
535	select MIPS_BONITO64
536	select MIPS_CPU_SCACHE
537	select MIPS_GIC
538	select MIPS_L1_CACHE_SHIFT_6
539	select MIPS_MSC
540	select PCI_GT64XXX_PCI0
541	select SMP_UP if SMP
542	select SWAP_IO_SPACE
543	select SYS_HAS_CPU_MIPS32_R1
544	select SYS_HAS_CPU_MIPS32_R2
545	select SYS_HAS_CPU_MIPS32_R3_5
546	select SYS_HAS_CPU_MIPS32_R5
547	select SYS_HAS_CPU_MIPS32_R6
548	select SYS_HAS_CPU_MIPS64_R1
549	select SYS_HAS_CPU_MIPS64_R2
550	select SYS_HAS_CPU_MIPS64_R6
551	select SYS_HAS_CPU_NEVADA
552	select SYS_HAS_CPU_RM7000
553	select SYS_SUPPORTS_32BIT_KERNEL
554	select SYS_SUPPORTS_64BIT_KERNEL
555	select SYS_SUPPORTS_BIG_ENDIAN
556	select SYS_SUPPORTS_HIGHMEM
557	select SYS_SUPPORTS_LITTLE_ENDIAN
558	select SYS_SUPPORTS_MICROMIPS
559	select SYS_SUPPORTS_MIPS16
560	select SYS_SUPPORTS_MIPS_CPS
561	select SYS_SUPPORTS_MULTITHREADING
562	select SYS_SUPPORTS_RELOCATABLE
563	select SYS_SUPPORTS_SMARTMIPS
564	select SYS_SUPPORTS_VPE_LOADER
565	select SYS_SUPPORTS_ZBOOT
566	select USE_OF
567	select WAR_ICACHE_REFILLS
568	select ZONE_DMA32 if 64BIT
569	help
570	  This enables support for the MIPS Technologies Malta evaluation
571	  board.
572
573config MACH_PIC32
574	bool "Microchip PIC32 Family"
575	help
576	  This enables support for the Microchip PIC32 family of platforms.
577
578	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
579	  microcontrollers.
580
581config EYEQ
582	bool "Mobileye EyeQ SoC"
583	select MACH_GENERIC_CORE
584	select ARM_AMBA
585	select PHYSICAL_START_BOOL
586	select ARCH_SPARSEMEM_DEFAULT if 64BIT
587	select BOOT_RAW
588	select BUILTIN_DTB
589	select CEVT_R4K
590	select CLKSRC_MIPS_GIC
591	select COMMON_CLK
592	select CPU_MIPSR2_IRQ_EI
593	select CPU_MIPSR2_IRQ_VI
594	select CSRC_R4K
595	select DMA_NONCOHERENT
596	select HAVE_PCI
597	select IRQ_MIPS_CPU
598	select MIPS_AUTO_PFN_OFFSET
599	select MIPS_CPU_SCACHE
600	select MIPS_GIC
601	select MIPS_L1_CACHE_SHIFT_7
602	select PCI_DRIVERS_GENERIC
603	select SMP_UP if SMP
604	select SWAP_IO_SPACE
605	select SYS_HAS_CPU_MIPS64_R6
606	select SYS_SUPPORTS_64BIT_KERNEL
607	select SYS_SUPPORTS_HIGHMEM
608	select SYS_SUPPORTS_LITTLE_ENDIAN
609	select SYS_SUPPORTS_MIPS_CPS
610	select SYS_SUPPORTS_RELOCATABLE
611	select SYS_SUPPORTS_ZBOOT
612	select UHI_BOOT
613	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
614	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
615	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
616	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
617	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
618	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
619	select USE_OF
620	select HOTPLUG_PARALLEL if SMP
621	help
622	  Select this to build a kernel supporting EyeQ SoC from Mobileye.
623
624	bool
625
626config MACH_NINTENDO64
627	bool "Nintendo 64 console"
628	select CEVT_R4K
629	select CSRC_R4K
630	select SYS_HAS_CPU_R4300
631	select SYS_SUPPORTS_BIG_ENDIAN
632	select SYS_SUPPORTS_ZBOOT
633	select SYS_SUPPORTS_32BIT_KERNEL
634	select SYS_SUPPORTS_64BIT_KERNEL
635	select DMA_NONCOHERENT
636	select IRQ_MIPS_CPU
637
638config RALINK
639	bool "Ralink based machines"
640	select CEVT_R4K
641	select COMMON_CLK
642	select CSRC_R4K
643	select BOOT_RAW
644	select DMA_NONCOHERENT
645	select IRQ_MIPS_CPU
646	select USE_OF
647	select SYS_HAS_CPU_MIPS32_R2
648	select SYS_SUPPORTS_32BIT_KERNEL
649	select SYS_SUPPORTS_LITTLE_ENDIAN
650	select SYS_SUPPORTS_MIPS16
651	select SYS_SUPPORTS_ZBOOT
652	select SYS_HAS_EARLY_PRINTK
653	select ARCH_HAS_RESET_CONTROLLER
654	select RESET_CONTROLLER
655
656config MACH_REALTEK_RTL
657	bool "Realtek RTL838x/RTL839x based machines"
658	select MIPS_GENERIC
659	select MACH_GENERIC_CORE
660	select DMA_NONCOHERENT
661	select IRQ_MIPS_CPU
662	select CSRC_R4K
663	select CEVT_R4K
664	select SYS_HAS_CPU_MIPS32_R1
665	select SYS_HAS_CPU_MIPS32_R2
666	select SYS_SUPPORTS_BIG_ENDIAN
667	select SYS_SUPPORTS_32BIT_KERNEL
668	select SYS_SUPPORTS_MIPS16
669	select SYS_SUPPORTS_MULTITHREADING
670	select SYS_SUPPORTS_VPE_LOADER
671	select BOOT_RAW
672	select PINCTRL
673	select USE_OF
674	select REALTEK_OTTO_TIMER
675
676config SGI_IP22
677	bool "SGI IP22 (Indy/Indigo2)"
678	select ARC_MEMORY
679	select ARC_PROMLIB
680	select FW_ARC
681	select FW_ARC32
682	select ARCH_MIGHT_HAVE_PC_SERIO
683	select BOOT_ELF32
684	select CEVT_R4K
685	select CSRC_R4K
686	select DEFAULT_SGI_PARTITION
687	select DMA_NONCOHERENT
688	select HAVE_EISA
689	select I8253
690	select I8259
691	select IP22_CPU_SCACHE
692	select IRQ_MIPS_CPU
693	select GENERIC_ISA_DMA_SUPPORT_BROKEN
694	select SGI_HAS_I8042
695	select SGI_HAS_INDYDOG
696	select SGI_HAS_HAL2
697	select SGI_HAS_SEEQ
698	select SGI_HAS_WD93
699	select SGI_HAS_ZILOG
700	select SWAP_IO_SPACE
701	select SYS_HAS_CPU_R4X00
702	select SYS_HAS_CPU_R5000
703	select SYS_HAS_EARLY_PRINTK
704	select SYS_SUPPORTS_32BIT_KERNEL
705	select SYS_SUPPORTS_64BIT_KERNEL
706	select SYS_SUPPORTS_BIG_ENDIAN
707	select WAR_R4600_V1_INDEX_ICACHEOP
708	select WAR_R4600_V1_HIT_CACHEOP
709	select WAR_R4600_V2_HIT_CACHEOP
710	select MIPS_L1_CACHE_SHIFT_7
711	help
712	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
713	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
714	  that runs on these, say Y here.
715
716config SGI_IP27
717	bool "SGI IP27 (Origin200/2000)"
718	select ARCH_HAS_PHYS_TO_DMA
719	select ARCH_SPARSEMEM_ENABLE
720	select FW_ARC
721	select FW_ARC64
722	select ARC_CMDLINE_ONLY
723	select BOOT_ELF64
724	select DEFAULT_SGI_PARTITION
725	select FORCE_PCI
726	select SYS_HAS_EARLY_PRINTK
727	select HAVE_PCI
728	select IRQ_MIPS_CPU
729	select IRQ_DOMAIN_HIERARCHY
730	select NR_CPUS_DEFAULT_64
731	select PCI_DRIVERS_GENERIC
732	select PCI_XTALK_BRIDGE
733	select SYS_HAS_CPU_R10000
734	select SYS_SUPPORTS_64BIT_KERNEL
735	select SYS_SUPPORTS_BIG_ENDIAN
736	select SYS_SUPPORTS_NUMA
737	select SYS_SUPPORTS_SMP
738	select WAR_R10000_LLSC
739	select MIPS_L1_CACHE_SHIFT_7
740	select NUMA
741	help
742	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
743	  workstations.  To compile a Linux kernel that runs on these, say Y
744	  here.
745
746config SGI_IP28
747	bool "SGI IP28 (Indigo2 R10k)"
748	select ARC_MEMORY
749	select ARC_PROMLIB
750	select FW_ARC
751	select FW_ARC64
752	select ARCH_MIGHT_HAVE_PC_SERIO
753	select BOOT_ELF64
754	select CEVT_R4K
755	select CSRC_R4K
756	select DEFAULT_SGI_PARTITION
757	select DMA_NONCOHERENT
758	select GENERIC_ISA_DMA_SUPPORT_BROKEN
759	select IRQ_MIPS_CPU
760	select HAVE_EISA
761	select I8253
762	select I8259
763	select SGI_HAS_I8042
764	select SGI_HAS_INDYDOG
765	select SGI_HAS_HAL2
766	select SGI_HAS_SEEQ
767	select SGI_HAS_WD93
768	select SGI_HAS_ZILOG
769	select SWAP_IO_SPACE
770	select SYS_HAS_CPU_R10000
771	select SYS_HAS_EARLY_PRINTK
772	select SYS_SUPPORTS_64BIT_KERNEL
773	select SYS_SUPPORTS_BIG_ENDIAN
774	select WAR_R10000_LLSC
775	select MIPS_L1_CACHE_SHIFT_7
776	help
777	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
778	  kernel that runs on these, say Y here.
779
780config SGI_IP30
781	bool "SGI IP30 (Octane/Octane2)"
782	select ARCH_HAS_PHYS_TO_DMA
783	select FW_ARC
784	select FW_ARC64
785	select BOOT_ELF64
786	select CEVT_R4K
787	select CSRC_R4K
788	select FORCE_PCI
789	select SYNC_R4K if SMP
790	select ZONE_DMA32
791	select HAVE_PCI
792	select IRQ_MIPS_CPU
793	select IRQ_DOMAIN_HIERARCHY
794	select PCI_DRIVERS_GENERIC
795	select PCI_XTALK_BRIDGE
796	select SYS_HAS_EARLY_PRINTK
797	select SYS_HAS_CPU_R10000
798	select SYS_SUPPORTS_64BIT_KERNEL
799	select SYS_SUPPORTS_BIG_ENDIAN
800	select SYS_SUPPORTS_SMP
801	select WAR_R10000_LLSC
802	select MIPS_L1_CACHE_SHIFT_7
803	select ARC_MEMORY
804	help
805	  These are the SGI Octane and Octane2 graphics workstations.  To
806	  compile a Linux kernel that runs on these, say Y here.
807
808config SGI_IP32
809	bool "SGI IP32 (O2)"
810	select ARC_MEMORY
811	select ARC_PROMLIB
812	select ARCH_HAS_PHYS_TO_DMA
813	select FW_ARC
814	select FW_ARC32
815	select BOOT_ELF32
816	select CEVT_R4K
817	select CSRC_R4K
818	select DMA_NONCOHERENT
819	select HAVE_PCI
820	select IRQ_MIPS_CPU
821	select R5000_CPU_SCACHE
822	select RM7000_CPU_SCACHE
823	select SYS_HAS_CPU_R5000
824	select SYS_HAS_CPU_R10000 if BROKEN
825	select SYS_HAS_CPU_RM7000
826	select SYS_HAS_CPU_NEVADA
827	select SYS_SUPPORTS_64BIT_KERNEL
828	select SYS_SUPPORTS_BIG_ENDIAN
829	select WAR_ICACHE_REFILLS
830	help
831	  If you want this kernel to run on SGI O2 workstation, say Y here.
832
833config SIBYTE_CRHONE
834	bool "Sibyte BCM91125C-CRhone"
835	select BOOT_ELF32
836	select SIBYTE_BCM1125
837	select SWAP_IO_SPACE
838	select SYS_HAS_CPU_SB1
839	select SYS_SUPPORTS_BIG_ENDIAN
840	select SYS_SUPPORTS_HIGHMEM
841	select SYS_SUPPORTS_LITTLE_ENDIAN
842
843config SIBYTE_RHONE
844	bool "Sibyte BCM91125E-Rhone"
845	select BOOT_ELF32
846	select SIBYTE_SB1250
847	select SWAP_IO_SPACE
848	select SYS_HAS_CPU_SB1
849	select SYS_SUPPORTS_BIG_ENDIAN
850	select SYS_SUPPORTS_LITTLE_ENDIAN
851
852config SIBYTE_SWARM
853	bool "Sibyte BCM91250A-SWARM"
854	select BOOT_ELF32
855	select HAVE_PATA_PLATFORM
856	select SIBYTE_SB1250
857	select SWAP_IO_SPACE
858	select SYS_HAS_CPU_SB1
859	select SYS_SUPPORTS_BIG_ENDIAN
860	select SYS_SUPPORTS_HIGHMEM
861	select SYS_SUPPORTS_LITTLE_ENDIAN
862	select ZONE_DMA32 if 64BIT
863	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
864
865config SIBYTE_LITTLESUR
866	bool "Sibyte BCM91250C2-LittleSur"
867	select BOOT_ELF32
868	select HAVE_PATA_PLATFORM
869	select SIBYTE_SB1250
870	select SWAP_IO_SPACE
871	select SYS_HAS_CPU_SB1
872	select SYS_SUPPORTS_BIG_ENDIAN
873	select SYS_SUPPORTS_HIGHMEM
874	select SYS_SUPPORTS_LITTLE_ENDIAN
875	select ZONE_DMA32 if 64BIT
876
877config SIBYTE_SENTOSA
878	bool "Sibyte BCM91250E-Sentosa"
879	select BOOT_ELF32
880	select SIBYTE_SB1250
881	select SWAP_IO_SPACE
882	select SYS_HAS_CPU_SB1
883	select SYS_SUPPORTS_BIG_ENDIAN
884	select SYS_SUPPORTS_LITTLE_ENDIAN
885	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
886
887config SIBYTE_BIGSUR
888	bool "Sibyte BCM91480B-BigSur"
889	select BOOT_ELF32
890	select NR_CPUS_DEFAULT_4
891	select SIBYTE_BCM1x80
892	select SWAP_IO_SPACE
893	select SYS_HAS_CPU_SB1
894	select SYS_SUPPORTS_BIG_ENDIAN
895	select SYS_SUPPORTS_HIGHMEM
896	select SYS_SUPPORTS_LITTLE_ENDIAN
897	select ZONE_DMA32 if 64BIT
898	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
899
900config SNI_RM
901	bool "SNI RM200/300/400"
902	select ARC_MEMORY
903	select ARC_PROMLIB
904	select FW_ARC if CPU_LITTLE_ENDIAN
905	select FW_ARC32 if CPU_LITTLE_ENDIAN
906	select FW_SNIPROM if CPU_BIG_ENDIAN
907	select ARCH_MAY_HAVE_PC_FDC
908	select ARCH_MIGHT_HAVE_PC_PARPORT
909	select ARCH_MIGHT_HAVE_PC_SERIO
910	select BOOT_ELF32
911	select CEVT_R4K
912	select CSRC_R4K
913	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
914	select DMA_NONCOHERENT
915	select GENERIC_ISA_DMA
916	select HAVE_EISA
917	select HAVE_PCSPKR_PLATFORM
918	select HAVE_PCI
919	select IRQ_MIPS_CPU
920	select I8253
921	select I8259
922	select ISA
923	select MIPS_L1_CACHE_SHIFT_6
924	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
925	select SYS_HAS_CPU_R4X00
926	select SYS_HAS_CPU_R5000
927	select SYS_HAS_CPU_R10000
928	select R5000_CPU_SCACHE
929	select SYS_HAS_EARLY_PRINTK
930	select SYS_SUPPORTS_32BIT_KERNEL
931	select SYS_SUPPORTS_64BIT_KERNEL
932	select SYS_SUPPORTS_BIG_ENDIAN
933	select SYS_SUPPORTS_HIGHMEM
934	select SYS_SUPPORTS_LITTLE_ENDIAN
935	select WAR_R4600_V2_HIT_CACHEOP
936	help
937	  The SNI RM200/300/400 are MIPS-based machines manufactured by
938	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
939	  Technology and now in turn merged with Fujitsu.  Say Y here to
940	  support this machine type.
941
942config MACH_TX49XX
943	bool "Toshiba TX49 series based machines"
944	select WAR_TX49XX_ICACHE_INDEX_INV
945
946config MIKROTIK_RB532
947	bool "Mikrotik RB532 boards"
948	select CEVT_R4K
949	select CSRC_R4K
950	select DMA_NONCOHERENT
951	select HAVE_PCI
952	select IRQ_MIPS_CPU
953	select SYS_HAS_CPU_MIPS32_R1
954	select SYS_SUPPORTS_32BIT_KERNEL
955	select SYS_SUPPORTS_LITTLE_ENDIAN
956	select SWAP_IO_SPACE
957	select BOOT_RAW
958	select GPIOLIB
959	select MIPS_L1_CACHE_SHIFT_4
960	help
961	  Support the Mikrotik(tm) RouterBoard 532 series,
962	  based on the IDT RC32434 SoC.
963
964config CAVIUM_OCTEON_SOC
965	bool "Cavium Networks Octeon SoC based boards"
966	select CEVT_R4K
967	select ARCH_HAS_PHYS_TO_DMA
968	select HAVE_RAPIDIO
969	select PHYS_ADDR_T_64BIT
970	select SYS_SUPPORTS_64BIT_KERNEL
971	select SYS_SUPPORTS_BIG_ENDIAN
972	select EDAC_SUPPORT
973	select EDAC_ATOMIC_SCRUB
974	select SYS_SUPPORTS_LITTLE_ENDIAN
975	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
976	select SYS_HAS_EARLY_PRINTK
977	select SYS_HAS_CPU_CAVIUM_OCTEON
978	select HAVE_PCI
979	select HAVE_PLAT_DELAY
980	select HAVE_PLAT_FW_INIT_CMDLINE
981	select HAVE_PLAT_MEMCPY
982	select ZONE_DMA32
983	select GPIOLIB
984	select USE_OF
985	select ARCH_SPARSEMEM_ENABLE
986	select SYS_SUPPORTS_SMP
987	select NR_CPUS_DEFAULT_64
988	select MIPS_NR_CPU_NR_MAP_1024
989	select BUILTIN_DTB
990	select MTD
991	select MTD_COMPLEX_MAPPINGS
992	select SWIOTLB
993	select SYS_SUPPORTS_RELOCATABLE
994	help
995	  This option supports all of the Octeon reference boards from Cavium
996	  Networks. It builds a kernel that dynamically determines the Octeon
997	  CPU type and supports all known board reference implementations.
998	  Some of the supported boards are:
999		EBT3000
1000		EBH3000
1001		EBH3100
1002		Thunder
1003		Kodama
1004		Hikari
1005	  Say Y here for most Octeon reference boards.
1006
1007endchoice
1008
1009config FIT_IMAGE_FDT_EPM5
1010	bool "Include FDT for Mobileye EyeQ5 development platforms"
1011	depends on MACH_EYEQ5
1012	default n
1013	help
1014	  Enable this to include the FDT for the EyeQ5 development platforms
1015	  from Mobileye in the FIT kernel image.
1016	  This requires u-boot on the platform.
1017
1018source "arch/mips/alchemy/Kconfig"
1019source "arch/mips/ath25/Kconfig"
1020source "arch/mips/ath79/Kconfig"
1021source "arch/mips/bcm47xx/Kconfig"
1022source "arch/mips/bcm63xx/Kconfig"
1023source "arch/mips/bmips/Kconfig"
1024source "arch/mips/generic/Kconfig"
1025source "arch/mips/ingenic/Kconfig"
1026source "arch/mips/jazz/Kconfig"
1027source "arch/mips/lantiq/Kconfig"
1028source "arch/mips/mobileye/Kconfig"
1029source "arch/mips/pic32/Kconfig"
1030source "arch/mips/ralink/Kconfig"
1031source "arch/mips/sgi-ip27/Kconfig"
1032source "arch/mips/sibyte/Kconfig"
1033source "arch/mips/txx9/Kconfig"
1034source "arch/mips/cavium-octeon/Kconfig"
1035source "arch/mips/loongson2ef/Kconfig"
1036source "arch/mips/loongson32/Kconfig"
1037source "arch/mips/loongson64/Kconfig"
1038
1039endmenu
1040
1041config GENERIC_HWEIGHT
1042	bool
1043	default y
1044
1045config GENERIC_CALIBRATE_DELAY
1046	bool
1047	default y
1048
1049config SCHED_OMIT_FRAME_POINTER
1050	bool
1051	default y
1052
1053#
1054# Select some configuration options automatically based on user selections.
1055#
1056config FW_ARC
1057	bool
1058
1059config ARCH_MAY_HAVE_PC_FDC
1060	bool
1061
1062config BOOT_RAW
1063	bool
1064
1065config CEVT_BCM1480
1066	bool
1067
1068config CEVT_DS1287
1069	bool
1070
1071config CEVT_GT641XX
1072	bool
1073
1074config CEVT_R4K
1075	bool
1076
1077config CEVT_SB1250
1078	bool
1079
1080config CEVT_TXX9
1081	bool
1082
1083config CSRC_BCM1480
1084	bool
1085
1086config CSRC_IOASIC
1087	bool
1088
1089config CSRC_R4K
1090	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1091	bool
1092
1093config CSRC_SB1250
1094	bool
1095
1096config MIPS_CLOCK_VSYSCALL
1097	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1098
1099config GPIO_TXX9
1100	select GPIOLIB
1101	bool
1102
1103config FW_CFE
1104	bool
1105
1106config ARCH_SUPPORTS_UPROBES
1107	def_bool y
1108
1109config DMA_NONCOHERENT
1110	bool
1111	#
1112	# MIPS allows mixing "slightly different" Cacheability and Coherency
1113	# Attribute bits.  It is believed that the uncached access through
1114	# KSEG1 and the implementation specific "uncached accelerated" used
1115	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1116	# significant advantages.
1117	#
1118	select ARCH_HAS_SETUP_DMA_OPS
1119	select ARCH_HAS_DMA_WRITE_COMBINE
1120	select ARCH_HAS_DMA_PREP_COHERENT
1121	select ARCH_HAS_SYNC_DMA_FOR_CPU
1122	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1123	select ARCH_HAS_DMA_SET_UNCACHED
1124	select DMA_NONCOHERENT_MMAP
1125	select NEED_DMA_MAP_STATE
1126
1127config SYS_HAS_EARLY_PRINTK
1128	bool
1129
1130config SYS_SUPPORTS_HOTPLUG_CPU
1131	bool
1132
1133config MIPS_BONITO64
1134	bool
1135
1136config MIPS_MSC
1137	bool
1138
1139config SYNC_R4K
1140	bool
1141
1142config NO_IOPORT_MAP
1143	def_bool n
1144
1145config GENERIC_CSUM
1146	def_bool CPU_NO_LOAD_STORE_LR
1147
1148config GENERIC_ISA_DMA
1149	bool
1150	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1151	select ISA_DMA_API
1152
1153config GENERIC_ISA_DMA_SUPPORT_BROKEN
1154	bool
1155	select GENERIC_ISA_DMA
1156
1157config HAVE_PLAT_DELAY
1158	bool
1159
1160config HAVE_PLAT_FW_INIT_CMDLINE
1161	bool
1162
1163config HAVE_PLAT_MEMCPY
1164	bool
1165
1166config ISA_DMA_API
1167	bool
1168
1169config SYS_SUPPORTS_RELOCATABLE
1170	bool
1171	help
1172	  Selected if the platform supports relocating the kernel.
1173	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1174	  to allow access to command line and entropy sources.
1175
1176#
1177# Endianness selection.  Sufficiently obscure so many users don't know what to
1178# answer,so we try hard to limit the available choices.  Also the use of a
1179# choice statement should be more obvious to the user.
1180#
1181choice
1182	prompt "Endianness selection"
1183	help
1184	  Some MIPS machines can be configured for either little or big endian
1185	  byte order. These modes require different kernels and a different
1186	  Linux distribution.  In general there is one preferred byteorder for a
1187	  particular system but some systems are just as commonly used in the
1188	  one or the other endianness.
1189
1190config CPU_BIG_ENDIAN
1191	bool "Big endian"
1192	depends on SYS_SUPPORTS_BIG_ENDIAN
1193
1194config CPU_LITTLE_ENDIAN
1195	bool "Little endian"
1196	depends on SYS_SUPPORTS_LITTLE_ENDIAN
1197
1198endchoice
1199
1200config EXPORT_UASM
1201	bool
1202
1203config SYS_SUPPORTS_APM_EMULATION
1204	bool
1205
1206config SYS_SUPPORTS_BIG_ENDIAN
1207	bool
1208
1209config SYS_SUPPORTS_LITTLE_ENDIAN
1210	bool
1211
1212config MIPS_HUGE_TLB_SUPPORT
1213	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1214
1215config IRQ_TXX9
1216	bool
1217
1218config IRQ_GT641XX
1219	bool
1220
1221config PCI_GT64XXX_PCI0
1222	bool
1223
1224config PCI_XTALK_BRIDGE
1225	bool
1226
1227config NO_EXCEPT_FILL
1228	bool
1229
1230config MIPS_SPRAM
1231	bool
1232
1233config SWAP_IO_SPACE
1234	bool
1235
1236config SGI_HAS_INDYDOG
1237	bool
1238
1239config SGI_HAS_HAL2
1240	bool
1241
1242config SGI_HAS_SEEQ
1243	bool
1244
1245config SGI_HAS_WD93
1246	bool
1247
1248config SGI_HAS_ZILOG
1249	bool
1250
1251config SGI_HAS_I8042
1252	bool
1253
1254config DEFAULT_SGI_PARTITION
1255	bool
1256
1257config FW_ARC32
1258	bool
1259
1260config FW_SNIPROM
1261	bool
1262
1263config BOOT_ELF32
1264	bool
1265
1266config MIPS_L1_CACHE_SHIFT_4
1267	bool
1268
1269config MIPS_L1_CACHE_SHIFT_5
1270	bool
1271
1272config MIPS_L1_CACHE_SHIFT_6
1273	bool
1274
1275config MIPS_L1_CACHE_SHIFT_7
1276	bool
1277
1278config MIPS_L1_CACHE_SHIFT
1279	int
1280	default "7" if MIPS_L1_CACHE_SHIFT_7
1281	default "6" if MIPS_L1_CACHE_SHIFT_6
1282	default "5" if MIPS_L1_CACHE_SHIFT_5
1283	default "4" if MIPS_L1_CACHE_SHIFT_4
1284	default "5"
1285
1286config ARC_CMDLINE_ONLY
1287	bool
1288
1289config ARC_CONSOLE
1290	bool "ARC console support"
1291	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
1292
1293config ARC_MEMORY
1294	bool
1295
1296config ARC_PROMLIB
1297	bool
1298
1299config FW_ARC64
1300	bool
1301
1302config BOOT_ELF64
1303	bool
1304
1305menu "CPU selection"
1306
1307choice
1308	prompt "CPU type"
1309	default CPU_R4X00
1310
1311config CPU_LOONGSON64
1312	bool "Loongson 64-bit CPU"
1313	depends on SYS_HAS_CPU_LOONGSON64
1314	select ARCH_HAS_PHYS_TO_DMA
1315	select CPU_MIPSR2
1316	select CPU_HAS_PREFETCH
1317	select CPU_SUPPORTS_64BIT_KERNEL
1318	select CPU_SUPPORTS_HIGHMEM
1319	select CPU_SUPPORTS_HUGEPAGES
1320	select CPU_SUPPORTS_MSA
1321	select CPU_SUPPORTS_VZ
1322	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1323	select CPU_MIPSR2_IRQ_VI
1324	select DMA_NONCOHERENT
1325	select WEAK_ORDERING
1326	select WEAK_REORDERING_BEYOND_LLSC
1327	select MIPS_ASID_BITS_VARIABLE
1328	select MIPS_PGD_C0_CONTEXT
1329	select MIPS_L1_CACHE_SHIFT_6
1330	select MIPS_FP_SUPPORT
1331	select GPIOLIB
1332	select SWIOTLB
1333	help
1334	  The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1335	  cores implements the MIPS64R2 instruction set with many extensions,
1336	  including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1337	  3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1338	  Loongson-2E/2F is not covered here and will be removed in future.
1339
1340config CPU_LOONGSON2E
1341	bool "Loongson 2E"
1342	depends on SYS_HAS_CPU_LOONGSON2E
1343	select CPU_LOONGSON2EF
1344	help
1345	  The Loongson 2E processor implements the MIPS III instruction set
1346	  with many extensions.
1347
1348	  It has an internal FPGA northbridge, which is compatible to
1349	  bonito64.
1350
1351config CPU_LOONGSON2F
1352	bool "Loongson 2F"
1353	depends on SYS_HAS_CPU_LOONGSON2F
1354	select CPU_LOONGSON2EF
1355	help
1356	  The Loongson 2F processor implements the MIPS III instruction set
1357	  with many extensions.
1358
1359	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1360	  have a similar programming interface with FPGA northbridge used in
1361	  Loongson2E.
1362
1363config CPU_LOONGSON1B
1364	bool "Loongson 1B"
1365	depends on SYS_HAS_CPU_LOONGSON1B
1366	select CPU_LOONGSON32
1367	select LEDS_GPIO_REGISTER
1368	help
1369	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1370	  Release 1 instruction set and part of the MIPS32 Release 2
1371	  instruction set.
1372
1373config CPU_LOONGSON1C
1374	bool "Loongson 1C"
1375	depends on SYS_HAS_CPU_LOONGSON1C
1376	select CPU_LOONGSON32
1377	select LEDS_GPIO_REGISTER
1378	help
1379	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1380	  Release 1 instruction set and part of the MIPS32 Release 2
1381	  instruction set.
1382
1383config CPU_MIPS32_R1
1384	bool "MIPS32 Release 1"
1385	depends on SYS_HAS_CPU_MIPS32_R1
1386	select CPU_HAS_PREFETCH
1387	select CPU_SUPPORTS_32BIT_KERNEL
1388	select CPU_SUPPORTS_HIGHMEM
1389	help
1390	  Choose this option to build a kernel for release 1 or later of the
1391	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
1392	  MIPS processor are based on a MIPS32 processor.  If you know the
1393	  specific type of processor in your system, choose those that one
1394	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1395	  Release 2 of the MIPS32 architecture is available since several
1396	  years so chances are you even have a MIPS32 Release 2 processor
1397	  in which case you should choose CPU_MIPS32_R2 instead for better
1398	  performance.
1399
1400config CPU_MIPS32_R2
1401	bool "MIPS32 Release 2"
1402	depends on SYS_HAS_CPU_MIPS32_R2
1403	select CPU_HAS_PREFETCH
1404	select CPU_SUPPORTS_32BIT_KERNEL
1405	select CPU_SUPPORTS_HIGHMEM
1406	select CPU_SUPPORTS_MSA
1407	help
1408	  Choose this option to build a kernel for release 2 or later of the
1409	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
1410	  MIPS processor are based on a MIPS32 processor.  If you know the
1411	  specific type of processor in your system, choose those that one
1412	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1413
1414config CPU_MIPS32_R5
1415	bool "MIPS32 Release 5"
1416	depends on SYS_HAS_CPU_MIPS32_R5
1417	select CPU_HAS_PREFETCH
1418	select CPU_SUPPORTS_32BIT_KERNEL
1419	select CPU_SUPPORTS_HIGHMEM
1420	select CPU_SUPPORTS_MSA
1421	select CPU_SUPPORTS_VZ
1422	select MIPS_O32_FP64_SUPPORT
1423	help
1424	  Choose this option to build a kernel for release 5 or later of the
1425	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1426	  family, are based on a MIPS32r5 processor. If you own an older
1427	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1428
1429config CPU_MIPS32_R6
1430	bool "MIPS32 Release 6"
1431	depends on SYS_HAS_CPU_MIPS32_R6
1432	select CPU_HAS_PREFETCH
1433	select CPU_NO_LOAD_STORE_LR
1434	select CPU_SUPPORTS_32BIT_KERNEL
1435	select CPU_SUPPORTS_HIGHMEM
1436	select CPU_SUPPORTS_MSA
1437	select CPU_SUPPORTS_VZ
1438	select MIPS_O32_FP64_SUPPORT
1439	help
1440	  Choose this option to build a kernel for release 6 or later of the
1441	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1442	  family, are based on a MIPS32r6 processor. If you own an older
1443	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1444
1445config CPU_MIPS64_R1
1446	bool "MIPS64 Release 1"
1447	depends on SYS_HAS_CPU_MIPS64_R1
1448	select CPU_HAS_PREFETCH
1449	select CPU_SUPPORTS_32BIT_KERNEL
1450	select CPU_SUPPORTS_64BIT_KERNEL
1451	select CPU_SUPPORTS_HIGHMEM
1452	select CPU_SUPPORTS_HUGEPAGES
1453	help
1454	  Choose this option to build a kernel for release 1 or later of the
1455	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
1456	  MIPS processor are based on a MIPS64 processor.  If you know the
1457	  specific type of processor in your system, choose those that one
1458	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1459	  Release 2 of the MIPS64 architecture is available since several
1460	  years so chances are you even have a MIPS64 Release 2 processor
1461	  in which case you should choose CPU_MIPS64_R2 instead for better
1462	  performance.
1463
1464config CPU_MIPS64_R2
1465	bool "MIPS64 Release 2"
1466	depends on SYS_HAS_CPU_MIPS64_R2
1467	select CPU_HAS_PREFETCH
1468	select CPU_SUPPORTS_32BIT_KERNEL
1469	select CPU_SUPPORTS_64BIT_KERNEL
1470	select CPU_SUPPORTS_HIGHMEM
1471	select CPU_SUPPORTS_HUGEPAGES
1472	select CPU_SUPPORTS_MSA
1473	help
1474	  Choose this option to build a kernel for release 2 or later of the
1475	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
1476	  MIPS processor are based on a MIPS64 processor.  If you know the
1477	  specific type of processor in your system, choose those that one
1478	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1479
1480config CPU_MIPS64_R5
1481	bool "MIPS64 Release 5"
1482	depends on SYS_HAS_CPU_MIPS64_R5
1483	select CPU_HAS_PREFETCH
1484	select CPU_SUPPORTS_32BIT_KERNEL
1485	select CPU_SUPPORTS_64BIT_KERNEL
1486	select CPU_SUPPORTS_HIGHMEM
1487	select CPU_SUPPORTS_HUGEPAGES
1488	select CPU_SUPPORTS_MSA
1489	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1490	select CPU_SUPPORTS_VZ
1491	help
1492	  Choose this option to build a kernel for release 5 or later of the
1493	  MIPS64 architecture.  This is a intermediate MIPS architecture
1494	  release partly implementing release 6 features. Though there is no
1495	  any hardware known to be based on this release.
1496
1497config CPU_MIPS64_R6
1498	bool "MIPS64 Release 6"
1499	depends on SYS_HAS_CPU_MIPS64_R6
1500	select CPU_HAS_PREFETCH
1501	select CPU_NO_LOAD_STORE_LR
1502	select CPU_SUPPORTS_32BIT_KERNEL
1503	select CPU_SUPPORTS_64BIT_KERNEL
1504	select CPU_SUPPORTS_HIGHMEM
1505	select CPU_SUPPORTS_HUGEPAGES
1506	select CPU_SUPPORTS_MSA
1507	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1508	select CPU_SUPPORTS_VZ
1509	help
1510	  Choose this option to build a kernel for release 6 or later of the
1511	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
1512	  family, are based on a MIPS64r6 processor. If you own an older
1513	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1514
1515config CPU_P5600
1516	bool "MIPS Warrior P5600"
1517	depends on SYS_HAS_CPU_P5600
1518	select CPU_HAS_PREFETCH
1519	select CPU_SUPPORTS_32BIT_KERNEL
1520	select CPU_SUPPORTS_HIGHMEM
1521	select CPU_SUPPORTS_MSA
1522	select CPU_SUPPORTS_CPUFREQ
1523	select CPU_SUPPORTS_VZ
1524	select CPU_MIPSR2_IRQ_VI
1525	select CPU_MIPSR2_IRQ_EI
1526	select MIPS_O32_FP64_SUPPORT
1527	help
1528	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1529	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1530	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1531	  level features like up to six P5600 calculation cores, CM2 with L2
1532	  cache, IOCU/IOMMU (though might be unused depending on the system-
1533	  specific IP core configuration), GIC, CPC, virtualisation module,
1534	  eJTAG and PDtrace.
1535
1536config CPU_R3000
1537	bool "R3000"
1538	depends on SYS_HAS_CPU_R3000
1539	select CPU_HAS_WB
1540	select CPU_R3K_TLB
1541	select CPU_SUPPORTS_32BIT_KERNEL
1542	select CPU_SUPPORTS_HIGHMEM
1543	help
1544	  Please make sure to pick the right CPU type. Linux/MIPS is not
1545	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1546	  *not* work on R4000 machines and vice versa.  However, since most
1547	  of the supported machines have an R4000 (or similar) CPU, R4x00
1548	  might be a safe bet.  If the resulting kernel does not work,
1549	  try to recompile with R3000.
1550
1551config CPU_R4300
1552	bool "R4300"
1553	depends on SYS_HAS_CPU_R4300
1554	select CPU_SUPPORTS_32BIT_KERNEL
1555	select CPU_SUPPORTS_64BIT_KERNEL
1556	help
1557	  MIPS Technologies R4300-series processors.
1558
1559config CPU_R4X00
1560	bool "R4x00"
1561	depends on SYS_HAS_CPU_R4X00
1562	select CPU_SUPPORTS_32BIT_KERNEL
1563	select CPU_SUPPORTS_64BIT_KERNEL
1564	select CPU_SUPPORTS_HUGEPAGES
1565	help
1566	  MIPS Technologies R4000-series processors other than 4300, including
1567	  the R4000, R4400, R4600, and 4700.
1568
1569config CPU_TX49XX
1570	bool "R49XX"
1571	depends on SYS_HAS_CPU_TX49XX
1572	select CPU_HAS_PREFETCH
1573	select CPU_SUPPORTS_32BIT_KERNEL
1574	select CPU_SUPPORTS_64BIT_KERNEL
1575	select CPU_SUPPORTS_HUGEPAGES
1576
1577config CPU_R5000
1578	bool "R5000"
1579	depends on SYS_HAS_CPU_R5000
1580	select CPU_SUPPORTS_32BIT_KERNEL
1581	select CPU_SUPPORTS_64BIT_KERNEL
1582	select CPU_SUPPORTS_HUGEPAGES
1583	help
1584	  MIPS Technologies R5000-series processors other than the Nevada.
1585
1586config CPU_R5500
1587	bool "R5500"
1588	depends on SYS_HAS_CPU_R5500
1589	select CPU_SUPPORTS_32BIT_KERNEL
1590	select CPU_SUPPORTS_64BIT_KERNEL
1591	select CPU_SUPPORTS_HUGEPAGES
1592	help
1593	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1594	  instruction set.
1595
1596config CPU_NEVADA
1597	bool "RM52xx"
1598	depends on SYS_HAS_CPU_NEVADA
1599	select CPU_SUPPORTS_32BIT_KERNEL
1600	select CPU_SUPPORTS_64BIT_KERNEL
1601	select CPU_SUPPORTS_HUGEPAGES
1602	help
1603	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1604
1605config CPU_R10000
1606	bool "R10000"
1607	depends on SYS_HAS_CPU_R10000
1608	select CPU_HAS_PREFETCH
1609	select CPU_SUPPORTS_32BIT_KERNEL
1610	select CPU_SUPPORTS_64BIT_KERNEL
1611	select CPU_SUPPORTS_HIGHMEM
1612	select CPU_SUPPORTS_HUGEPAGES
1613	help
1614	  MIPS Technologies R10000-series processors.
1615
1616config CPU_RM7000
1617	bool "RM7000"
1618	depends on SYS_HAS_CPU_RM7000
1619	select CPU_HAS_PREFETCH
1620	select CPU_SUPPORTS_32BIT_KERNEL
1621	select CPU_SUPPORTS_64BIT_KERNEL
1622	select CPU_SUPPORTS_HIGHMEM
1623	select CPU_SUPPORTS_HUGEPAGES
1624
1625config CPU_SB1
1626	bool "SB1"
1627	depends on SYS_HAS_CPU_SB1
1628	select CPU_SUPPORTS_32BIT_KERNEL
1629	select CPU_SUPPORTS_64BIT_KERNEL
1630	select CPU_SUPPORTS_HIGHMEM
1631	select CPU_SUPPORTS_HUGEPAGES
1632	select WEAK_ORDERING
1633
1634config CPU_CAVIUM_OCTEON
1635	bool "Cavium Octeon processor"
1636	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1637	select CPU_HAS_PREFETCH
1638	select CPU_SUPPORTS_64BIT_KERNEL
1639	select HAVE_PAGE_SIZE_8KB if !MIPS_VA_BITS_48
1640	select HAVE_PAGE_SIZE_32KB if !MIPS_VA_BITS_48
1641	select WEAK_ORDERING
1642	select CPU_SUPPORTS_HIGHMEM
1643	select CPU_SUPPORTS_HUGEPAGES
1644	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1645	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1646	select MIPS_L1_CACHE_SHIFT_7
1647	select CPU_SUPPORTS_VZ
1648	help
1649	  The Cavium Octeon processor is a highly integrated chip containing
1650	  many ethernet hardware widgets for networking tasks. The processor
1651	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1652	  Full details can be found at http://www.caviumnetworks.com.
1653
1654config CPU_BMIPS
1655	bool "Broadcom BMIPS"
1656	depends on SYS_HAS_CPU_BMIPS
1657	select CPU_MIPS32
1658	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1659	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1660	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1661	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1662	select CPU_SUPPORTS_32BIT_KERNEL
1663	select DMA_NONCOHERENT
1664	select IRQ_MIPS_CPU
1665	select SWAP_IO_SPACE
1666	select WEAK_ORDERING
1667	select CPU_SUPPORTS_HIGHMEM
1668	select CPU_HAS_PREFETCH
1669	select CPU_SUPPORTS_CPUFREQ
1670	select MIPS_EXTERNAL_TIMER
1671	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
1672	help
1673	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1674
1675endchoice
1676
1677config LOONGSON3_ENHANCEMENT
1678	bool "New Loongson-3 CPU Enhancements"
1679	default n
1680	depends on CPU_LOONGSON64
1681	help
1682	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
1683	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1684	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
1685	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1686	  Fast TLB refill support, etc.
1687
1688	  This option enable those enhancements which are not probed at run
1689	  time. If you want a generic kernel to run on all Loongson 3 machines,
1690	  please say 'N' here. If you want a high-performance kernel to run on
1691	  new Loongson-3 machines only, please say 'Y' here.
1692
1693config CPU_LOONGSON3_WORKAROUNDS
1694	bool "Loongson-3 LLSC Workarounds"
1695	default y if SMP
1696	depends on CPU_LOONGSON64
1697	help
1698	  Loongson-3 processors have the llsc issues which require workarounds.
1699	  Without workarounds the system may hang unexpectedly.
1700
1701	  Say Y, unless you know what you are doing.
1702
1703config CPU_LOONGSON3_CPUCFG_EMULATION
1704	bool "Emulate the CPUCFG instruction on older Loongson cores"
1705	default y
1706	depends on CPU_LOONGSON64
1707	help
1708	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1709	  userland to query CPU capabilities, much like CPUID on x86. This
1710	  option provides emulation of the instruction on older Loongson
1711	  cores, back to Loongson-3A1000.
1712
1713	  If unsure, please say Y.
1714
1715config CPU_MIPS32_3_5_FEATURES
1716	bool "MIPS32 Release 3.5 Features"
1717	depends on SYS_HAS_CPU_MIPS32_R3_5
1718	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1719		   CPU_P5600
1720	help
1721	  Choose this option to build a kernel for release 2 or later of the
1722	  MIPS32 architecture including features from the 3.5 release such as
1723	  support for Enhanced Virtual Addressing (EVA).
1724
1725config CPU_MIPS32_3_5_EVA
1726	bool "Enhanced Virtual Addressing (EVA)"
1727	depends on CPU_MIPS32_3_5_FEATURES
1728	select EVA
1729	default y
1730	help
1731	  Choose this option if you want to enable the Enhanced Virtual
1732	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1733	  One of its primary benefits is an increase in the maximum size
1734	  of lowmem (up to 3GB). If unsure, say 'N' here.
1735
1736config CPU_MIPS32_R5_FEATURES
1737	bool "MIPS32 Release 5 Features"
1738	depends on SYS_HAS_CPU_MIPS32_R5
1739	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1740	help
1741	  Choose this option to build a kernel for release 2 or later of the
1742	  MIPS32 architecture including features from release 5 such as
1743	  support for Extended Physical Addressing (XPA).
1744
1745config CPU_MIPS32_R5_XPA
1746	bool "Extended Physical Addressing (XPA)"
1747	depends on CPU_MIPS32_R5_FEATURES
1748	depends on !EVA
1749	depends on !PAGE_SIZE_4KB
1750	depends on SYS_SUPPORTS_HIGHMEM
1751	select XPA
1752	select HIGHMEM
1753	select PHYS_ADDR_T_64BIT
1754	default n
1755	help
1756	  Choose this option if you want to enable the Extended Physical
1757	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1758	  benefit is to increase physical addressing equal to or greater
1759	  than 40 bits. Note that this has the side effect of turning on
1760	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1761	  If unsure, say 'N' here.
1762
1763if CPU_LOONGSON2F
1764config CPU_NOP_WORKAROUNDS
1765	bool
1766
1767config CPU_JUMP_WORKAROUNDS
1768	bool
1769
1770config CPU_LOONGSON2F_WORKAROUNDS
1771	bool "Loongson 2F Workarounds"
1772	default y
1773	select CPU_NOP_WORKAROUNDS
1774	select CPU_JUMP_WORKAROUNDS
1775	help
1776	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1777	  require workarounds.  Without workarounds the system may hang
1778	  unexpectedly.  For more information please refer to the gas
1779	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1780
1781	  Loongson 2F03 and later have fixed these issues and no workarounds
1782	  are needed.  The workarounds have no significant side effect on them
1783	  but may decrease the performance of the system so this option should
1784	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1785	  systems.
1786
1787	  If unsure, please say Y.
1788endif # CPU_LOONGSON2F
1789
1790config SYS_SUPPORTS_ZBOOT
1791	bool
1792	select HAVE_KERNEL_GZIP
1793	select HAVE_KERNEL_BZIP2
1794	select HAVE_KERNEL_LZ4
1795	select HAVE_KERNEL_LZMA
1796	select HAVE_KERNEL_LZO
1797	select HAVE_KERNEL_XZ
1798	select HAVE_KERNEL_ZSTD
1799
1800config SYS_SUPPORTS_ZBOOT_UART16550
1801	bool
1802	select SYS_SUPPORTS_ZBOOT
1803
1804config SYS_SUPPORTS_ZBOOT_UART_PROM
1805	bool
1806	select SYS_SUPPORTS_ZBOOT
1807
1808config CPU_LOONGSON2EF
1809	bool
1810	select CPU_SUPPORTS_32BIT_KERNEL
1811	select CPU_SUPPORTS_64BIT_KERNEL
1812	select CPU_SUPPORTS_HIGHMEM
1813	select CPU_SUPPORTS_HUGEPAGES
1814
1815config CPU_LOONGSON32
1816	bool
1817	select CPU_MIPS32
1818	select CPU_MIPSR2
1819	select CPU_HAS_PREFETCH
1820	select CPU_SUPPORTS_32BIT_KERNEL
1821	select CPU_SUPPORTS_HIGHMEM
1822	select CPU_SUPPORTS_CPUFREQ
1823
1824config CPU_BMIPS32_3300
1825	select SMP_UP if SMP
1826	bool
1827
1828config CPU_BMIPS4350
1829	bool
1830	select SYS_SUPPORTS_SMP
1831	select SYS_SUPPORTS_HOTPLUG_CPU
1832
1833config CPU_BMIPS4380
1834	bool
1835	select MIPS_L1_CACHE_SHIFT_6
1836	select SYS_SUPPORTS_SMP
1837	select SYS_SUPPORTS_HOTPLUG_CPU
1838	select CPU_HAS_RIXI
1839
1840config CPU_BMIPS5000
1841	bool
1842	select MIPS_CPU_SCACHE
1843	select MIPS_L1_CACHE_SHIFT_7
1844	select SYS_SUPPORTS_SMP
1845	select SYS_SUPPORTS_HOTPLUG_CPU
1846	select CPU_HAS_RIXI
1847
1848config SYS_HAS_CPU_LOONGSON64
1849	bool
1850	select CPU_SUPPORTS_CPUFREQ
1851	select CPU_HAS_RIXI
1852
1853config SYS_HAS_CPU_LOONGSON2E
1854	bool
1855
1856config SYS_HAS_CPU_LOONGSON2F
1857	bool
1858	select CPU_SUPPORTS_CPUFREQ
1859	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
1860
1861config SYS_HAS_CPU_LOONGSON1B
1862	bool
1863
1864config SYS_HAS_CPU_LOONGSON1C
1865	bool
1866
1867config SYS_HAS_CPU_MIPS32_R1
1868	bool
1869
1870config SYS_HAS_CPU_MIPS32_R2
1871	bool
1872
1873config SYS_HAS_CPU_MIPS32_R3_5
1874	bool
1875
1876config SYS_HAS_CPU_MIPS32_R5
1877	bool
1878
1879config SYS_HAS_CPU_MIPS32_R6
1880	bool
1881
1882config SYS_HAS_CPU_MIPS64_R1
1883	bool
1884
1885config SYS_HAS_CPU_MIPS64_R2
1886	bool
1887
1888config SYS_HAS_CPU_MIPS64_R5
1889	bool
1890
1891config SYS_HAS_CPU_MIPS64_R6
1892	bool
1893
1894config SYS_HAS_CPU_P5600
1895	bool
1896
1897config SYS_HAS_CPU_R3000
1898	bool
1899
1900config SYS_HAS_CPU_R4300
1901	bool
1902
1903config SYS_HAS_CPU_R4X00
1904	bool
1905
1906config SYS_HAS_CPU_TX49XX
1907	bool
1908
1909config SYS_HAS_CPU_R5000
1910	bool
1911
1912config SYS_HAS_CPU_R5500
1913	bool
1914
1915config SYS_HAS_CPU_NEVADA
1916	bool
1917
1918config SYS_HAS_CPU_R10000
1919	bool
1920
1921config SYS_HAS_CPU_RM7000
1922	bool
1923
1924config SYS_HAS_CPU_SB1
1925	bool
1926
1927config SYS_HAS_CPU_CAVIUM_OCTEON
1928	bool
1929
1930config SYS_HAS_CPU_BMIPS
1931	bool
1932
1933config SYS_HAS_CPU_BMIPS32_3300
1934	bool
1935	select SYS_HAS_CPU_BMIPS
1936
1937config SYS_HAS_CPU_BMIPS4350
1938	bool
1939	select SYS_HAS_CPU_BMIPS
1940
1941config SYS_HAS_CPU_BMIPS4380
1942	bool
1943	select SYS_HAS_CPU_BMIPS
1944
1945config SYS_HAS_CPU_BMIPS5000
1946	bool
1947	select SYS_HAS_CPU_BMIPS
1948
1949#
1950# CPU may reorder R->R, R->W, W->R, W->W
1951# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
1952#
1953config WEAK_ORDERING
1954	bool
1955
1956#
1957# CPU may reorder reads and writes beyond LL/SC
1958# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
1959#
1960config WEAK_REORDERING_BEYOND_LLSC
1961	bool
1962endmenu
1963
1964#
1965# These two indicate any level of the MIPS32 and MIPS64 architecture
1966#
1967config CPU_MIPS32
1968	bool
1969	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
1970		     CPU_MIPS32_R6 || CPU_P5600
1971
1972config CPU_MIPS64
1973	bool
1974	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
1975		     CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
1976
1977#
1978# These indicate the revision of the architecture
1979#
1980config CPU_MIPSR1
1981	bool
1982	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
1983
1984config CPU_MIPSR2
1985	bool
1986	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
1987	select CPU_HAS_RIXI
1988	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1989	select MIPS_SPRAM
1990
1991config CPU_MIPSR5
1992	bool
1993	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
1994	select CPU_HAS_RIXI
1995	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1996	select MIPS_SPRAM
1997
1998config CPU_MIPSR6
1999	bool
2000	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
2001	select ARCH_HAS_CRC32
2002	select CPU_HAS_RIXI
2003	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2004	select HAVE_ARCH_BITREVERSE
2005	select MIPS_ASID_BITS_VARIABLE
2006	select MIPS_SPRAM
2007
2008config TARGET_ISA_REV
2009	int
2010	default 1 if CPU_MIPSR1
2011	default 2 if CPU_MIPSR2
2012	default 5 if CPU_MIPSR5
2013	default 6 if CPU_MIPSR6
2014	default 0
2015	help
2016	  Reflects the ISA revision being targeted by the kernel build. This
2017	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
2018
2019config EVA
2020	bool
2021
2022config XPA
2023	bool
2024
2025config SYS_SUPPORTS_32BIT_KERNEL
2026	bool
2027config SYS_SUPPORTS_64BIT_KERNEL
2028	bool
2029config CPU_SUPPORTS_32BIT_KERNEL
2030	bool
2031config CPU_SUPPORTS_64BIT_KERNEL
2032	bool
2033config CPU_SUPPORTS_CPUFREQ
2034	bool
2035config CPU_SUPPORTS_ADDRWINCFG
2036	bool
2037config CPU_SUPPORTS_HUGEPAGES
2038	bool
2039	depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA))
2040config CPU_SUPPORTS_VZ
2041	bool
2042config MIPS_PGD_C0_CONTEXT
2043	bool
2044	depends on 64BIT
2045	default y if (CPU_MIPSR2 || CPU_MIPSR6)
2046
2047#
2048# Set to y for ptrace access to watch registers.
2049#
2050config HARDWARE_WATCHPOINTS
2051	bool
2052	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
2053
2054menu "Kernel type"
2055
2056choice
2057	prompt "Kernel code model"
2058	help
2059	  You should only select this option if you have a workload that
2060	  actually benefits from 64-bit processing or if your machine has
2061	  large memory.  You will only be presented a single option in this
2062	  menu if your system does not support both 32-bit and 64-bit kernels.
2063
2064config 32BIT
2065	bool "32-bit kernel"
2066	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2067	select TRAD_SIGNALS
2068	help
2069	  Select this option if you want to build a 32-bit kernel.
2070
2071config 64BIT
2072	bool "64-bit kernel"
2073	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2074	help
2075	  Select this option if you want to build a 64-bit kernel.
2076
2077endchoice
2078
2079config MIPS_VA_BITS_48
2080	bool "48 bits virtual memory"
2081	depends on 64BIT
2082	help
2083	  Support a maximum at least 48 bits of application virtual
2084	  memory.  Default is 40 bits or less, depending on the CPU.
2085	  For page sizes 16k and above, this option results in a small
2086	  memory overhead for page tables.  For 4k page size, a fourth
2087	  level of page tables is added which imposes both a memory
2088	  overhead as well as slower TLB fault handling.
2089
2090	  If unsure, say N.
2091
2092config ZBOOT_LOAD_ADDRESS
2093	hex "Compressed kernel load address"
2094	default 0xffffffff80400000 if BCM47XX
2095	default 0x0
2096	depends on SYS_SUPPORTS_ZBOOT
2097	help
2098	  The address to load compressed kernel, aka vmlinuz.
2099
2100	  This is only used if non-zero.
2101
2102config ARCH_FORCE_MAX_ORDER
2103	int "Maximum zone order"
2104	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2105	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2106	default "11" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2107	default "10"
2108	help
2109	  The kernel memory allocator divides physically contiguous memory
2110	  blocks into "zones", where each zone is a power of two number of
2111	  pages.  This option selects the largest power of two that the kernel
2112	  keeps in the memory allocator.  If you need to allocate very large
2113	  blocks of physically contiguous memory, then you may need to
2114	  increase this value.
2115
2116	  The page size is not necessarily 4KB.  Keep this in mind
2117	  when choosing a value for this option.
2118
2119config BOARD_SCACHE
2120	bool
2121
2122config IP22_CPU_SCACHE
2123	bool
2124	select BOARD_SCACHE
2125
2126#
2127# Support for a MIPS32 / MIPS64 style S-caches
2128#
2129config MIPS_CPU_SCACHE
2130	bool
2131	select BOARD_SCACHE
2132
2133config R5000_CPU_SCACHE
2134	bool
2135	select BOARD_SCACHE
2136
2137config RM7000_CPU_SCACHE
2138	bool
2139	select BOARD_SCACHE
2140
2141config SIBYTE_DMA_PAGEOPS
2142	bool "Use DMA to clear/copy pages"
2143	depends on CPU_SB1
2144	help
2145	  Instead of using the CPU to zero and copy pages, use a Data Mover
2146	  channel.  These DMA channels are otherwise unused by the standard
2147	  SiByte Linux port.  Seems to give a small performance benefit.
2148
2149config CPU_HAS_PREFETCH
2150	bool
2151
2152config CPU_GENERIC_DUMP_TLB
2153	bool
2154	default y if !CPU_R3000
2155
2156config MIPS_FP_SUPPORT
2157	bool "Floating Point support" if EXPERT
2158	default y
2159	help
2160	  Select y to include support for floating point in the kernel
2161	  including initialization of FPU hardware, FP context save & restore
2162	  and emulation of an FPU where necessary. Without this support any
2163	  userland program attempting to use floating point instructions will
2164	  receive a SIGILL.
2165
2166	  If you know that your userland will not attempt to use floating point
2167	  instructions then you can say n here to shrink the kernel a little.
2168
2169	  If unsure, say y.
2170
2171config CPU_R2300_FPU
2172	bool
2173	depends on MIPS_FP_SUPPORT
2174	default y if CPU_R3000
2175
2176config CPU_R3K_TLB
2177	bool
2178
2179config CPU_R4K_FPU
2180	bool
2181	depends on MIPS_FP_SUPPORT
2182	default y if !CPU_R2300_FPU
2183
2184config CPU_R4K_CACHE_TLB
2185	bool
2186	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
2187
2188config MIPS_MT_SMP
2189	bool "MIPS MT SMP support (1 TC on each available VPE)"
2190	default y
2191	depends on TARGET_ISA_REV > 0 && TARGET_ISA_REV < 6
2192	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MICROMIPS
2193	select CPU_MIPSR2_IRQ_VI
2194	select CPU_MIPSR2_IRQ_EI
2195	select SYNC_R4K
2196	select MIPS_MT
2197	select SMP
2198	select SMP_UP
2199	select SYS_SUPPORTS_SMP
2200	select SYS_SUPPORTS_SCHED_SMT
2201	select MIPS_PERF_SHARED_TC_COUNTERS
2202	help
2203	  This is a kernel model which is known as SMVP. This is supported
2204	  on cores with the MT ASE and uses the available VPEs to implement
2205	  virtual processors which supports SMP. This is equivalent to the
2206	  Intel Hyperthreading feature. For further information go to
2207	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
2208
2209config MIPS_MT
2210	bool
2211
2212config SCHED_SMT
2213	bool "SMT (multithreading) scheduler support"
2214	depends on SYS_SUPPORTS_SCHED_SMT
2215	default n
2216	help
2217	  SMT scheduler support improves the CPU scheduler's decision making
2218	  when dealing with MIPS MT enabled cores at a cost of slightly
2219	  increased overhead in some places. If unsure say N here.
2220
2221config SYS_SUPPORTS_SCHED_SMT
2222	bool
2223
2224config SYS_SUPPORTS_MULTITHREADING
2225	bool
2226
2227config MIPS_MT_FPAFF
2228	bool "Dynamic FPU affinity for FP-intensive threads"
2229	default y
2230	depends on MIPS_MT_SMP
2231
2232config MIPSR2_TO_R6_EMULATOR
2233	bool "MIPS R2-to-R6 emulator"
2234	depends on CPU_MIPSR6
2235	depends on MIPS_FP_SUPPORT
2236	default y
2237	help
2238	  Choose this option if you want to run non-R6 MIPS userland code.
2239	  Even if you say 'Y' here, the emulator will still be disabled by
2240	  default. You can enable it using the 'mipsr2emu' kernel option.
2241	  The only reason this is a build-time option is to save ~14K from the
2242	  final kernel image.
2243
2244config SYS_SUPPORTS_VPE_LOADER
2245	bool
2246	depends on SYS_SUPPORTS_MULTITHREADING
2247	help
2248	  Indicates that the platform supports the VPE loader, and provides
2249	  physical_memsize.
2250
2251config MIPS_VPE_LOADER
2252	bool "VPE loader support."
2253	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
2254	select CPU_MIPSR2_IRQ_VI
2255	select CPU_MIPSR2_IRQ_EI
2256	select MIPS_MT
2257	help
2258	  Includes a loader for loading an elf relocatable object
2259	  onto another VPE and running it.
2260
2261config MIPS_VPE_LOADER_MT
2262	bool
2263	default "y"
2264	depends on MIPS_VPE_LOADER
2265
2266config MIPS_VPE_LOADER_TOM
2267	bool "Load VPE program into memory hidden from linux"
2268	depends on MIPS_VPE_LOADER
2269	default y
2270	help
2271	  The loader can use memory that is present but has been hidden from
2272	  Linux using the kernel command line option "mem=xxMB". It's up to
2273	  you to ensure the amount you put in the option and the space your
2274	  program requires is less or equal to the amount physically present.
2275
2276config MIPS_VPE_APSP_API
2277	bool "Enable support for AP/SP API (RTLX)"
2278	depends on MIPS_VPE_LOADER
2279
2280config MIPS_VPE_APSP_API_MT
2281	bool
2282	default "y"
2283	depends on MIPS_VPE_APSP_API
2284
2285config MIPS_CPS
2286	bool "MIPS Coherent Processing System support"
2287	depends on SYS_SUPPORTS_MIPS_CPS
2288	select MIPS_CM
2289	select MIPS_CPS_PM if HOTPLUG_CPU
2290	select SMP
2291	select HOTPLUG_SMT if HOTPLUG_PARALLEL
2292	select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
2293	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
2294	select SYS_SUPPORTS_HOTPLUG_CPU
2295	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
2296	select SYS_SUPPORTS_SMP
2297	select WEAK_ORDERING
2298	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
2299	help
2300	  Select this if you wish to run an SMP kernel across multiple cores
2301	  within a MIPS Coherent Processing System. When this option is
2302	  enabled the kernel will probe for other cores and boot them with
2303	  no external assistance. It is safe to enable this when hardware
2304	  support is unavailable.
2305
2306config MIPS_CPS_PM
2307	depends on MIPS_CPS
2308	bool
2309
2310config MIPS_CM
2311	bool
2312	select MIPS_CPC
2313
2314config MIPS_CPC
2315	bool
2316
2317config SB1_PASS_2_WORKAROUNDS
2318	bool
2319	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2320	default y
2321
2322config SB1_PASS_2_1_WORKAROUNDS
2323	bool
2324	depends on CPU_SB1 && CPU_SB1_PASS_2
2325	default y
2326
2327choice
2328	prompt "SmartMIPS or microMIPS ASE support"
2329
2330config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2331	bool "None"
2332	help
2333	  Select this if you want neither microMIPS nor SmartMIPS support
2334
2335config CPU_HAS_SMARTMIPS
2336	depends on SYS_SUPPORTS_SMARTMIPS
2337	bool "SmartMIPS"
2338	help
2339	  SmartMIPS is a extension of the MIPS32 architecture aimed at
2340	  increased security at both hardware and software level for
2341	  smartcards.  Enabling this option will allow proper use of the
2342	  SmartMIPS instructions by Linux applications.  However a kernel with
2343	  this option will not work on a MIPS core without SmartMIPS core.  If
2344	  you don't know you probably don't have SmartMIPS and should say N
2345	  here.
2346
2347config CPU_MICROMIPS
2348	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
2349	bool "microMIPS"
2350	help
2351	  When this option is enabled the kernel will be built using the
2352	  microMIPS ISA
2353
2354endchoice
2355
2356config CPU_HAS_MSA
2357	bool "Support for the MIPS SIMD Architecture"
2358	depends on CPU_SUPPORTS_MSA
2359	depends on MIPS_FP_SUPPORT
2360	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2361	help
2362	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2363	  and a set of SIMD instructions to operate on them. When this option
2364	  is enabled the kernel will support allocating & switching MSA
2365	  vector register contexts. If you know that your kernel will only be
2366	  running on CPUs which do not support MSA or that your userland will
2367	  not be making use of it then you may wish to say N here to reduce
2368	  the size & complexity of your kernel.
2369
2370	  If unsure, say Y.
2371
2372config CPU_HAS_WB
2373	bool
2374
2375config XKS01
2376	bool
2377
2378config CPU_HAS_DIEI
2379	depends on !CPU_DIEI_BROKEN
2380	bool
2381
2382config CPU_DIEI_BROKEN
2383	bool
2384
2385config CPU_HAS_RIXI
2386	bool
2387
2388config CPU_NO_LOAD_STORE_LR
2389	bool
2390	help
2391	  CPU lacks support for unaligned load and store instructions:
2392	  LWL, LWR, SWL, SWR (Load/store word left/right).
2393	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2394	  systems).
2395
2396#
2397# Vectored interrupt mode is an R2 feature
2398#
2399config CPU_MIPSR2_IRQ_VI
2400	bool
2401
2402#
2403# Extended interrupt mode is an R2 feature
2404#
2405config CPU_MIPSR2_IRQ_EI
2406	bool
2407
2408config CPU_HAS_SYNC
2409	bool
2410	depends on !CPU_R3000
2411	default y
2412
2413#
2414# CPU non-features
2415#
2416
2417# Work around the "daddi" and "daddiu" CPU errata:
2418#
2419# - The `daddi' instruction fails to trap on overflow.
2420#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2421#   erratum #23
2422#
2423# - The `daddiu' instruction can produce an incorrect result.
2424#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2425#   erratum #41
2426#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2427#   #15
2428#   "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7
2429#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5
2430config CPU_DADDI_WORKAROUNDS
2431	bool
2432
2433# Work around certain R4000 CPU errata (as implemented by GCC):
2434#
2435# - A double-word or a variable shift may give an incorrect result
2436#   if executed immediately after starting an integer division:
2437#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2438#   erratum #28
2439#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2440#   #19
2441#
2442# - A double-word or a variable shift may give an incorrect result
2443#   if executed while an integer multiplication is in progress:
2444#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2445#   errata #16 & #28
2446#
2447# - An integer division may give an incorrect result if started in
2448#   a delay slot of a taken branch or a jump:
2449#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2450#   erratum #52
2451config CPU_R4000_WORKAROUNDS
2452	bool
2453	select CPU_R4400_WORKAROUNDS
2454
2455# Work around certain R4400 CPU errata (as implemented by GCC):
2456#
2457# - A double-word or a variable shift may give an incorrect result
2458#   if executed immediately after starting an integer division:
2459#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10
2460#   "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4
2461config CPU_R4400_WORKAROUNDS
2462	bool
2463
2464config CPU_R4X00_BUGS64
2465	bool
2466	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2467
2468config MIPS_ASID_SHIFT
2469	int
2470	default 6 if CPU_R3000
2471	default 0
2472
2473config MIPS_ASID_BITS
2474	int
2475	default 0 if MIPS_ASID_BITS_VARIABLE
2476	default 6 if CPU_R3000
2477	default 8
2478
2479config MIPS_ASID_BITS_VARIABLE
2480	bool
2481
2482# R4600 erratum.  Due to the lack of errata information the exact
2483# technical details aren't known.  I've experimentally found that disabling
2484# interrupts during indexed I-cache flushes seems to be sufficient to deal
2485# with the issue.
2486config WAR_R4600_V1_INDEX_ICACHEOP
2487	bool
2488
2489# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
2490#
2491#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2492#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2493#      executed if there is no other dcache activity. If the dcache is
2494#      accessed for another instruction immediately preceding when these
2495#      cache instructions are executing, it is possible that the dcache
2496#      tag match outputs used by these cache instructions will be
2497#      incorrect. These cache instructions should be preceded by at least
2498#      four instructions that are not any kind of load or store
2499#      instruction.
2500#
2501#      This is not allowed:    lw
2502#                              nop
2503#                              nop
2504#                              nop
2505#                              cache       Hit_Writeback_Invalidate_D
2506#
2507#      This is allowed:        lw
2508#                              nop
2509#                              nop
2510#                              nop
2511#                              nop
2512#                              cache       Hit_Writeback_Invalidate_D
2513config WAR_R4600_V1_HIT_CACHEOP
2514	bool
2515
2516# Writeback and invalidate the primary cache dcache before DMA.
2517#
2518# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2519# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2520# operate correctly if the internal data cache refill buffer is empty.  These
2521# CACHE instructions should be separated from any potential data cache miss
2522# by a load instruction to an uncached address to empty the response buffer."
2523# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2524# in .pdf format.)
2525config WAR_R4600_V2_HIT_CACHEOP
2526	bool
2527
2528# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2529# the line which this instruction itself exists, the following
2530# operation is not guaranteed."
2531#
2532# Workaround: do two phase flushing for Index_Invalidate_I
2533config WAR_TX49XX_ICACHE_INDEX_INV
2534	bool
2535
2536# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2537# opposes it being called that) where invalid instructions in the same
2538# I-cache line worth of instructions being fetched may case spurious
2539# exceptions.
2540config WAR_ICACHE_REFILLS
2541	bool
2542
2543# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2544# may cause ll / sc and lld / scd sequences to execute non-atomically.
2545config WAR_R10000_LLSC
2546	bool
2547
2548# 34K core erratum: "Problems Executing the TLBR Instruction"
2549config WAR_MIPS34K_MISSED_ITLB
2550	bool
2551
2552#
2553# - Highmem only makes sense for the 32-bit kernel.
2554# - The current highmem code will only work properly on physically indexed
2555#   caches such as R3000, SB1, R7000 or those that look like they're virtually
2556#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
2557#   moment we protect the user and offer the highmem option only on machines
2558#   where it's known to be safe.  This will not offer highmem on a few systems
2559#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2560#   indexed CPUs but we're playing safe.
2561# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2562#   know they might have memory configurations that could make use of highmem
2563#   support.
2564#
2565config HIGHMEM
2566	bool "High Memory Support"
2567	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2568	select KMAP_LOCAL
2569
2570config CPU_SUPPORTS_HIGHMEM
2571	bool
2572
2573config SYS_SUPPORTS_HIGHMEM
2574	bool
2575
2576config SYS_SUPPORTS_SMARTMIPS
2577	bool
2578
2579config SYS_SUPPORTS_MICROMIPS
2580	bool
2581
2582config SYS_SUPPORTS_MIPS16
2583	bool
2584	help
2585	  This option must be set if a kernel might be executed on a MIPS16-
2586	  enabled CPU even if MIPS16 is not actually being used.  In other
2587	  words, it makes the kernel MIPS16-tolerant.
2588
2589config CPU_SUPPORTS_MSA
2590	bool
2591
2592config ARCH_FLATMEM_ENABLE
2593	def_bool y
2594	depends on !NUMA && !CPU_LOONGSON2EF
2595
2596config ARCH_SPARSEMEM_ENABLE
2597	bool
2598
2599config NUMA
2600	bool "NUMA Support"
2601	depends on SYS_SUPPORTS_NUMA
2602	select SMP
2603	select HAVE_SETUP_PER_CPU_AREA
2604	select NEED_PER_CPU_EMBED_FIRST_CHUNK
2605	help
2606	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2607	  Access).  This option improves performance on systems with more
2608	  than two nodes; on two node systems it is generally better to
2609	  leave it disabled; on single node systems leave this option
2610	  disabled.
2611
2612config SYS_SUPPORTS_NUMA
2613	bool
2614
2615config RELOCATABLE
2616	bool "Relocatable kernel"
2617	depends on SYS_SUPPORTS_RELOCATABLE
2618	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2619		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2620		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2621		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2622		   CPU_LOONGSON64
2623	select ARCH_VMLINUX_NEEDS_RELOCS
2624	help
2625	  This builds a kernel image that retains relocation information
2626	  so it can be loaded someplace besides the default 1MB.
2627	  The relocations make the kernel binary about 15% larger,
2628	  but are discarded at runtime
2629
2630config RELOCATION_TABLE_SIZE
2631	hex "Relocation table size"
2632	depends on RELOCATABLE
2633	range 0x0 0x01000000
2634	default "0x00200000" if CPU_LOONGSON64
2635	default "0x00100000"
2636	help
2637	  A table of relocation data will be appended to the kernel binary
2638	  and parsed at boot to fix up the relocated kernel.
2639
2640	  This option allows the amount of space reserved for the table to be
2641	  adjusted, although the default of 1Mb should be ok in most cases.
2642
2643	  The build will fail and a valid size suggested if this is too small.
2644
2645	  If unsure, leave at the default value.
2646
2647config RANDOMIZE_BASE
2648	bool "Randomize the address of the kernel image"
2649	depends on RELOCATABLE
2650	help
2651	  Randomizes the physical and virtual address at which the
2652	  kernel image is loaded, as a security feature that
2653	  deters exploit attempts relying on knowledge of the location
2654	  of kernel internals.
2655
2656	  Entropy is generated using any coprocessor 0 registers available.
2657
2658	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2659
2660	  If unsure, say N.
2661
2662config RANDOMIZE_BASE_MAX_OFFSET
2663	hex "Maximum kASLR offset" if EXPERT
2664	depends on RANDOMIZE_BASE
2665	range 0x0 0x40000000 if EVA || 64BIT
2666	range 0x0 0x08000000
2667	default "0x01000000"
2668	help
2669	  When kASLR is active, this provides the maximum offset that will
2670	  be applied to the kernel image. It should be set according to the
2671	  amount of physical RAM available in the target system minus
2672	  PHYSICAL_START and must be a power of 2.
2673
2674	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2675	  EVA or 64-bit. The default is 16Mb.
2676
2677config NODES_SHIFT
2678	int
2679	default "6"
2680	depends on NUMA
2681
2682config HW_PERF_EVENTS
2683	bool "Enable hardware performance counter support for perf events"
2684	depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64)
2685	default y
2686	help
2687	  Enable hardware performance counter support for perf events. If
2688	  disabled, perf events will use software events only.
2689
2690config DMI
2691	bool "Enable DMI scanning"
2692	depends on MACH_LOONGSON64
2693	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2694	default y
2695	help
2696	  Enabled scanning of DMI to identify machine quirks. Say Y
2697	  here unless you have verified that your setup is not
2698	  affected by entries in the DMI blacklist. Required by PNP
2699	  BIOS code.
2700
2701config SMP
2702	bool "Multi-Processing support"
2703	depends on SYS_SUPPORTS_SMP
2704	help
2705	  This enables support for systems with more than one CPU. If you have
2706	  a system with only one CPU, say N. If you have a system with more
2707	  than one CPU, say Y.
2708
2709	  If you say N here, the kernel will run on uni- and multiprocessor
2710	  machines, but will use only one CPU of a multiprocessor machine. If
2711	  you say Y here, the kernel will run on many, but not all,
2712	  uniprocessor machines. On a uniprocessor machine, the kernel
2713	  will run faster if you say N here.
2714
2715	  People using multiprocessor machines who say Y here should also say
2716	  Y to "Enhanced Real Time Clock Support", below.
2717
2718	  See also the SMP-HOWTO available at
2719	  <https://www.tldp.org/docs.html#howto>.
2720
2721	  If you don't know what to do here, say N.
2722
2723config HOTPLUG_CPU
2724	bool "Support for hot-pluggable CPUs"
2725	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2726	help
2727	  Say Y here to allow turning CPUs off and on. CPUs can be
2728	  controlled through /sys/devices/system/cpu.
2729	  (Note: power management support will enable this option
2730	    automatically on SMP systems. )
2731	  Say N if you want to disable CPU hotplug.
2732
2733config SMP_UP
2734	bool
2735
2736config SYS_SUPPORTS_MIPS_CPS
2737	bool
2738
2739config SYS_SUPPORTS_SMP
2740	bool
2741
2742config NR_CPUS_DEFAULT_4
2743	bool
2744
2745config NR_CPUS_DEFAULT_8
2746	bool
2747
2748config NR_CPUS_DEFAULT_16
2749	bool
2750
2751config NR_CPUS_DEFAULT_32
2752	bool
2753
2754config NR_CPUS_DEFAULT_64
2755	bool
2756
2757config NR_CPUS
2758	int "Maximum number of CPUs (2-256)"
2759	range 2 256
2760	depends on SMP
2761	default "4" if NR_CPUS_DEFAULT_4
2762	default "8" if NR_CPUS_DEFAULT_8
2763	default "16" if NR_CPUS_DEFAULT_16
2764	default "32" if NR_CPUS_DEFAULT_32
2765	default "64" if NR_CPUS_DEFAULT_64
2766	help
2767	  This allows you to specify the maximum number of CPUs which this
2768	  kernel will support.  The maximum supported value is 32 for 32-bit
2769	  kernel and 64 for 64-bit kernels; the minimum value which makes
2770	  sense is 1 for Qemu (useful only for kernel debugging purposes)
2771	  and 2 for all others.
2772
2773	  This is purely to save memory - each supported CPU adds
2774	  approximately eight kilobytes to the kernel image.  For best
2775	  performance should round up your number of processors to the next
2776	  power of two.
2777
2778config MIPS_PERF_SHARED_TC_COUNTERS
2779	bool
2780
2781config MIPS_NR_CPU_NR_MAP_1024
2782	bool
2783
2784config MIPS_NR_CPU_NR_MAP
2785	int
2786	depends on SMP
2787	default 1024 if MIPS_NR_CPU_NR_MAP_1024
2788	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2789
2790#
2791# Timer Interrupt Frequency Configuration
2792#
2793
2794choice
2795	prompt "Timer frequency"
2796	default HZ_250
2797	help
2798	  Allows the configuration of the timer frequency.
2799
2800	config HZ_24
2801		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2802
2803	config HZ_48
2804		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
2805
2806	config HZ_100
2807		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2808
2809	config HZ_128
2810		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2811
2812	config HZ_250
2813		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2814
2815	config HZ_256
2816		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2817
2818	config HZ_1000
2819		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2820
2821	config HZ_1024
2822		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2823
2824endchoice
2825
2826config SYS_SUPPORTS_24HZ
2827	bool
2828
2829config SYS_SUPPORTS_48HZ
2830	bool
2831
2832config SYS_SUPPORTS_100HZ
2833	bool
2834
2835config SYS_SUPPORTS_128HZ
2836	bool
2837
2838config SYS_SUPPORTS_250HZ
2839	bool
2840
2841config SYS_SUPPORTS_256HZ
2842	bool
2843
2844config SYS_SUPPORTS_1000HZ
2845	bool
2846
2847config SYS_SUPPORTS_1024HZ
2848	bool
2849
2850config SYS_SUPPORTS_ARBIT_HZ
2851	bool
2852	default y if !SYS_SUPPORTS_24HZ && \
2853		     !SYS_SUPPORTS_48HZ && \
2854		     !SYS_SUPPORTS_100HZ && \
2855		     !SYS_SUPPORTS_128HZ && \
2856		     !SYS_SUPPORTS_250HZ && \
2857		     !SYS_SUPPORTS_256HZ && \
2858		     !SYS_SUPPORTS_1000HZ && \
2859		     !SYS_SUPPORTS_1024HZ
2860
2861config HZ
2862	int
2863	default 24 if HZ_24
2864	default 48 if HZ_48
2865	default 100 if HZ_100
2866	default 128 if HZ_128
2867	default 250 if HZ_250
2868	default 256 if HZ_256
2869	default 1000 if HZ_1000
2870	default 1024 if HZ_1024
2871
2872config SCHED_HRTICK
2873	def_bool HIGH_RES_TIMERS
2874
2875config ARCH_SUPPORTS_KEXEC
2876	def_bool y
2877
2878config ARCH_SUPPORTS_CRASH_DUMP
2879	def_bool y
2880
2881config ARCH_DEFAULT_CRASH_DUMP
2882	def_bool y
2883
2884config PHYSICAL_START
2885	hex "Physical address where the kernel is loaded"
2886	default "0xffffffff84000000"
2887	depends on CRASH_DUMP
2888	help
2889	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
2890	  If you plan to use kernel for capturing the crash dump change
2891	  this value to start of the reserved region (the "X" value as
2892	  specified in the "crashkernel=YM@XM" command line boot parameter
2893	  passed to the panic-ed kernel).
2894
2895config MIPS_O32_FP64_SUPPORT
2896	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
2897	depends on 32BIT || MIPS32_O32
2898	help
2899	  When this is enabled, the kernel will support use of 64-bit floating
2900	  point registers with binaries using the O32 ABI along with the
2901	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2902	  32-bit MIPS systems this support is at the cost of increasing the
2903	  size and complexity of the compiled FPU emulator. Thus if you are
2904	  running a MIPS32 system and know that none of your userland binaries
2905	  will require 64-bit floating point, you may wish to reduce the size
2906	  of your kernel & potentially improve FP emulation performance by
2907	  saying N here.
2908
2909	  Although binutils currently supports use of this flag the details
2910	  concerning its effect upon the O32 ABI in userland are still being
2911	  worked on. In order to avoid userland becoming dependent upon current
2912	  behaviour before the details have been finalised, this option should
2913	  be considered experimental and only enabled by those working upon
2914	  said details.
2915
2916	  If unsure, say N.
2917
2918config USE_OF
2919	bool
2920	select OF
2921	select OF_EARLY_FLATTREE
2922	select IRQ_DOMAIN
2923
2924config UHI_BOOT
2925	bool
2926
2927config BUILTIN_DTB
2928	bool
2929
2930choice
2931	prompt "Kernel appended dtb support"
2932	depends on USE_OF
2933	default MIPS_NO_APPENDED_DTB
2934
2935	config MIPS_NO_APPENDED_DTB
2936		bool "None"
2937		help
2938		  Do not enable appended dtb support.
2939
2940	config MIPS_ELF_APPENDED_DTB
2941		bool "vmlinux"
2942		help
2943		  With this option, the boot code will look for a device tree binary
2944		  DTB) included in the vmlinux ELF section .appended_dtb. By default
2945		  it is empty and the DTB can be appended using binutils command
2946		  objcopy:
2947
2948		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
2949
2950		  This is meant as a backward compatibility convenience for those
2951		  systems with a bootloader that can't be upgraded to accommodate
2952		  the documented boot protocol using a device tree.
2953
2954	config MIPS_RAW_APPENDED_DTB
2955		bool "vmlinux.bin or vmlinuz.bin"
2956		help
2957		  With this option, the boot code will look for a device tree binary
2958		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
2959		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
2960
2961		  This is meant as a backward compatibility convenience for those
2962		  systems with a bootloader that can't be upgraded to accommodate
2963		  the documented boot protocol using a device tree.
2964
2965		  Beware that there is very little in terms of protection against
2966		  this option being confused by leftover garbage in memory that might
2967		  look like a DTB header after a reboot if no actual DTB is appended
2968		  to vmlinux.bin.  Do not leave this option active in a production kernel
2969		  if you don't intend to always append a DTB.
2970endchoice
2971
2972choice
2973	prompt "Kernel command line type"
2974	depends on !CMDLINE_OVERRIDE
2975	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
2976					 !MACH_LOONGSON64 && !MIPS_MALTA && \
2977					 !CAVIUM_OCTEON_SOC
2978	default MIPS_CMDLINE_FROM_BOOTLOADER
2979
2980	config MIPS_CMDLINE_FROM_DTB
2981		depends on USE_OF
2982		bool "Dtb kernel arguments if available"
2983
2984	config MIPS_CMDLINE_DTB_EXTEND
2985		depends on USE_OF
2986		bool "Extend dtb kernel arguments with bootloader arguments"
2987
2988	config MIPS_CMDLINE_FROM_BOOTLOADER
2989		bool "Bootloader kernel arguments if available"
2990
2991	config MIPS_CMDLINE_BUILTIN_EXTEND
2992		depends on CMDLINE_BOOL
2993		bool "Extend builtin kernel arguments with bootloader arguments"
2994endchoice
2995
2996endmenu
2997
2998config LOCKDEP_SUPPORT
2999	bool
3000	default y
3001
3002config STACKTRACE_SUPPORT
3003	bool
3004	default y
3005
3006config PGTABLE_LEVELS
3007	int
3008	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3009	default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48)
3010	default 2
3011
3012config MIPS_AUTO_PFN_OFFSET
3013	bool
3014
3015menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3016
3017config PCI_DRIVERS_GENERIC
3018	select PCI_DOMAINS_GENERIC if PCI
3019	bool
3020
3021config PCI_DRIVERS_LEGACY
3022	def_bool !PCI_DRIVERS_GENERIC
3023	select NO_GENERIC_PCI_IOPORT_MAP
3024	select PCI_DOMAINS if PCI
3025
3026#
3027# ISA support is now enabled via select.  Too many systems still have the one
3028# or other ISA chip on the board that users don't know about so don't expect
3029# users to choose the right thing ...
3030#
3031config ISA
3032	bool
3033
3034config TC
3035	bool "TURBOchannel support"
3036	depends on MACH_DECSTATION
3037	help
3038	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3039	  processors.  TURBOchannel programming specifications are available
3040	  at:
3041	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3042	  and:
3043	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3044	  Linux driver support status is documented at:
3045	  <http://www.linux-mips.org/wiki/DECstation>
3046
3047config MMU
3048	bool
3049	default y
3050
3051config ARCH_MMAP_RND_BITS_MIN
3052	default 12 if 64BIT
3053	default 8
3054
3055config ARCH_MMAP_RND_BITS_MAX
3056	default 18 if 64BIT
3057	default 15
3058
3059config ARCH_MMAP_RND_COMPAT_BITS_MIN
3060	default 8
3061
3062config ARCH_MMAP_RND_COMPAT_BITS_MAX
3063	default 15
3064
3065config I8253
3066	bool
3067	select CLKSRC_I8253
3068	select CLKEVT_I8253
3069	select MIPS_EXTERNAL_TIMER
3070endmenu
3071
3072config TRAD_SIGNALS
3073	bool
3074
3075config MIPS32_COMPAT
3076	bool
3077
3078config COMPAT
3079	bool
3080
3081config MIPS32_O32
3082	bool "Kernel support for o32 binaries"
3083	depends on 64BIT
3084	select ARCH_WANT_OLD_COMPAT_IPC
3085	select COMPAT
3086	select MIPS32_COMPAT
3087	help
3088	  Select this option if you want to run o32 binaries.  These are pure
3089	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
3090	  existing binaries are in this format.
3091
3092	  If unsure, say Y.
3093
3094config MIPS32_N32
3095	bool "Kernel support for n32 binaries"
3096	depends on 64BIT
3097	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
3098	select COMPAT
3099	select MIPS32_COMPAT
3100	help
3101	  Select this option if you want to run n32 binaries.  These are
3102	  64-bit binaries using 32-bit quantities for addressing and certain
3103	  data that would normally be 64-bit.  They are used in special
3104	  cases.
3105
3106	  If unsure, say N.
3107
3108config CC_HAS_MNO_BRANCH_LIKELY
3109	def_bool y
3110	depends on $(cc-option,-mno-branch-likely)
3111
3112# https://github.com/llvm/llvm-project/issues/61045
3113config CC_HAS_BROKEN_INLINE_COMPAT_BRANCH
3114	def_bool y if CC_IS_CLANG
3115
3116menu "Power management options"
3117
3118config ARCH_HIBERNATION_POSSIBLE
3119	def_bool y
3120	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3121
3122config ARCH_SUSPEND_POSSIBLE
3123	def_bool y
3124	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3125
3126source "kernel/power/Kconfig"
3127
3128endmenu
3129
3130config MIPS_EXTERNAL_TIMER
3131	bool
3132
3133menu "CPU Power Management"
3134
3135if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3136source "drivers/cpufreq/Kconfig"
3137endif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3138
3139source "drivers/cpuidle/Kconfig"
3140
3141endmenu
3142
3143source "arch/mips/kvm/Kconfig"
3144
3145source "arch/mips/vdso/Kconfig"
3146