xref: /linux/arch/mips/Kconfig (revision 2c9b3512402ed192d1f43f4531fb5da947e72bd0)
1# SPDX-License-Identifier: GPL-2.0
2config MIPS
3	bool
4	default y
5	select ARCH_32BIT_OFF_T if !64BIT
6	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7	select ARCH_HAS_CPU_CACHE_ALIASING
8	select ARCH_HAS_CPU_FINALIZE_INIT
9	select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000
10	select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
11	select ARCH_HAS_FORTIFY_SOURCE
12	select ARCH_HAS_KCOV
13	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
14	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
15	select ARCH_HAS_STRNCPY_FROM_USER
16	select ARCH_HAS_STRNLEN_USER
17	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
18	select ARCH_HAS_UBSAN
19	select ARCH_HAS_GCOV_PROFILE_ALL
20	select ARCH_KEEP_MEMBLOCK
21	select ARCH_USE_BUILTIN_BSWAP
22	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
23	select ARCH_USE_MEMTEST
24	select ARCH_USE_QUEUED_RWLOCKS
25	select ARCH_USE_QUEUED_SPINLOCKS
26	select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
27	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
28	select ARCH_WANT_IPC_PARSE_VERSION
29	select ARCH_WANT_LD_ORPHAN_WARN
30	select BUILDTIME_TABLE_SORT
31	select CLONE_BACKWARDS
32	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
33	select CPU_PM if CPU_IDLE || SUSPEND
34	select GENERIC_ATOMIC64 if !64BIT
35	select GENERIC_CMOS_UPDATE
36	select GENERIC_CPU_AUTOPROBE
37	select GENERIC_GETTIMEOFDAY
38	select GENERIC_IOMAP
39	select GENERIC_IRQ_PROBE
40	select GENERIC_IRQ_SHOW
41	select GENERIC_ISA_DMA if EISA
42	select GENERIC_LIB_ASHLDI3
43	select GENERIC_LIB_ASHRDI3
44	select GENERIC_LIB_CMPDI2
45	select GENERIC_LIB_LSHRDI3
46	select GENERIC_LIB_UCMPDI2
47	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
48	select GENERIC_SMP_IDLE_THREAD
49	select GENERIC_IDLE_POLL_SETUP
50	select GENERIC_TIME_VSYSCALL
51	select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
52	select HAS_IOPORT if !NO_IOPORT_MAP || ISA
53	select HAVE_ARCH_COMPILER_H
54	select HAVE_ARCH_JUMP_LABEL
55	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
56	select HAVE_ARCH_MMAP_RND_BITS if MMU
57	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
58	select HAVE_ARCH_SECCOMP_FILTER
59	select HAVE_ARCH_TRACEHOOK
60	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
61	select HAVE_ASM_MODVERSIONS
62	select HAVE_CONTEXT_TRACKING_USER
63	select HAVE_TIF_NOHZ
64	select HAVE_C_RECORDMCOUNT
65	select HAVE_DEBUG_KMEMLEAK
66	select HAVE_DEBUG_STACKOVERFLOW
67	select HAVE_DMA_CONTIGUOUS
68	select HAVE_DYNAMIC_FTRACE
69	select HAVE_EBPF_JIT if !CPU_MICROMIPS
70	select HAVE_EXIT_THREAD
71	select HAVE_GUP_FAST
72	select HAVE_FTRACE_MCOUNT_RECORD
73	select HAVE_FUNCTION_GRAPH_TRACER
74	select HAVE_FUNCTION_TRACER
75	select HAVE_GCC_PLUGINS
76	select HAVE_GENERIC_VDSO
77	select HAVE_IOREMAP_PROT
78	select HAVE_IRQ_EXIT_ON_IRQ_STACK
79	select HAVE_IRQ_TIME_ACCOUNTING
80	select HAVE_KPROBES
81	select HAVE_KRETPROBES
82	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
83	select HAVE_MOD_ARCH_SPECIFIC
84	select HAVE_NMI
85	select HAVE_PAGE_SIZE_4KB if !CPU_LOONGSON2EF && !CPU_LOONGSON64
86	select HAVE_PAGE_SIZE_16KB if !CPU_R3000
87	select HAVE_PAGE_SIZE_64KB if !CPU_R3000
88	select HAVE_PERF_EVENTS
89	select HAVE_PERF_REGS
90	select HAVE_PERF_USER_STACK_DUMP
91	select HAVE_REGS_AND_STACK_ACCESS_API
92	select HAVE_RSEQ
93	select HAVE_SPARSE_SYSCALL_NR
94	select HAVE_STACKPROTECTOR
95	select HAVE_SYSCALL_TRACEPOINTS
96	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
97	select IRQ_FORCED_THREADING
98	select ISA if EISA
99	select LOCK_MM_AND_FIND_VMA
100	select MODULES_USE_ELF_REL if MODULES
101	select MODULES_USE_ELF_RELA if MODULES && 64BIT
102	select PERF_USE_VMALLOC
103	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
104	select RTC_LIB
105	select SYSCTL_EXCEPTION_TRACE
106	select TRACE_IRQFLAGS_SUPPORT
107	select ARCH_HAS_ELFCORE_COMPAT
108	select HAVE_ARCH_KCSAN if 64BIT
109
110config MIPS_FIXUP_BIGPHYS_ADDR
111	bool
112
113config MIPS_GENERIC
114	bool
115
116config MACH_GENERIC_CORE
117	bool
118
119config MACH_INGENIC
120	bool
121	select SYS_SUPPORTS_32BIT_KERNEL
122	select SYS_SUPPORTS_LITTLE_ENDIAN
123	select SYS_SUPPORTS_ZBOOT
124	select DMA_NONCOHERENT
125	select IRQ_MIPS_CPU
126	select PINCTRL
127	select GPIOLIB
128	select COMMON_CLK
129	select GENERIC_IRQ_CHIP
130	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
131	select USE_OF
132	select CPU_SUPPORTS_CPUFREQ
133	select MIPS_EXTERNAL_TIMER
134
135menu "Machine selection"
136
137choice
138	prompt "System type"
139	default MIPS_GENERIC_KERNEL
140
141config MIPS_GENERIC_KERNEL
142	bool "Generic board-agnostic MIPS kernel"
143	select MIPS_GENERIC
144	select BOOT_RAW
145	select BUILTIN_DTB
146	select CEVT_R4K
147	select CLKSRC_MIPS_GIC
148	select COMMON_CLK
149	select CPU_MIPSR2_IRQ_EI
150	select CPU_MIPSR2_IRQ_VI
151	select CSRC_R4K
152	select DMA_NONCOHERENT
153	select HAVE_PCI
154	select IRQ_MIPS_CPU
155	select MACH_GENERIC_CORE
156	select MIPS_AUTO_PFN_OFFSET
157	select MIPS_CPU_SCACHE
158	select MIPS_GIC
159	select MIPS_L1_CACHE_SHIFT_7
160	select NO_EXCEPT_FILL
161	select PCI_DRIVERS_GENERIC
162	select SMP_UP if SMP
163	select SWAP_IO_SPACE
164	select SYS_HAS_CPU_MIPS32_R1
165	select SYS_HAS_CPU_MIPS32_R2
166	select SYS_HAS_CPU_MIPS32_R5
167	select SYS_HAS_CPU_MIPS32_R6
168	select SYS_HAS_CPU_MIPS64_R1
169	select SYS_HAS_CPU_MIPS64_R2
170	select SYS_HAS_CPU_MIPS64_R5
171	select SYS_HAS_CPU_MIPS64_R6
172	select SYS_SUPPORTS_32BIT_KERNEL
173	select SYS_SUPPORTS_64BIT_KERNEL
174	select SYS_SUPPORTS_BIG_ENDIAN
175	select SYS_SUPPORTS_HIGHMEM
176	select SYS_SUPPORTS_LITTLE_ENDIAN
177	select SYS_SUPPORTS_MICROMIPS
178	select SYS_SUPPORTS_MIPS16
179	select SYS_SUPPORTS_MIPS_CPS
180	select SYS_SUPPORTS_MULTITHREADING
181	select SYS_SUPPORTS_RELOCATABLE
182	select SYS_SUPPORTS_SMARTMIPS
183	select SYS_SUPPORTS_ZBOOT
184	select UHI_BOOT
185	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
186	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
187	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
188	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
189	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
190	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
191	select USE_OF
192	help
193	  Select this to build a kernel which aims to support multiple boards,
194	  generally using a flattened device tree passed from the bootloader
195	  using the boot protocol defined in the UHI (Unified Hosting
196	  Interface) specification.
197
198config MIPS_ALCHEMY
199	bool "Alchemy processor based machines"
200	select PHYS_ADDR_T_64BIT
201	select CEVT_R4K
202	select CSRC_R4K
203	select IRQ_MIPS_CPU
204	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
205	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
206	select SYS_HAS_CPU_MIPS32_R1
207	select SYS_SUPPORTS_32BIT_KERNEL
208	select SYS_SUPPORTS_APM_EMULATION
209	select GPIOLIB
210	select SYS_SUPPORTS_ZBOOT
211	select COMMON_CLK
212
213config ATH25
214	bool "Atheros AR231x/AR531x SoC support"
215	select CEVT_R4K
216	select CSRC_R4K
217	select DMA_NONCOHERENT
218	select IRQ_MIPS_CPU
219	select IRQ_DOMAIN
220	select SYS_HAS_CPU_MIPS32_R1
221	select SYS_SUPPORTS_BIG_ENDIAN
222	select SYS_SUPPORTS_32BIT_KERNEL
223	select SYS_HAS_EARLY_PRINTK
224	help
225	  Support for Atheros AR231x and Atheros AR531x based boards
226
227config ATH79
228	bool "Atheros AR71XX/AR724X/AR913X based boards"
229	select ARCH_HAS_RESET_CONTROLLER
230	select BOOT_RAW
231	select CEVT_R4K
232	select CSRC_R4K
233	select DMA_NONCOHERENT
234	select GPIOLIB
235	select PINCTRL
236	select COMMON_CLK
237	select IRQ_MIPS_CPU
238	select SYS_HAS_CPU_MIPS32_R2
239	select SYS_HAS_EARLY_PRINTK
240	select SYS_SUPPORTS_32BIT_KERNEL
241	select SYS_SUPPORTS_BIG_ENDIAN
242	select SYS_SUPPORTS_MIPS16
243	select SYS_SUPPORTS_ZBOOT_UART_PROM
244	select USE_OF
245	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
246	help
247	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
248
249config BMIPS_GENERIC
250	bool "Broadcom Generic BMIPS kernel"
251	select ARCH_HAS_RESET_CONTROLLER
252	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
253	select BOOT_RAW
254	select NO_EXCEPT_FILL
255	select USE_OF
256	select CEVT_R4K
257	select CSRC_R4K
258	select SYNC_R4K
259	select COMMON_CLK
260	select BCM6345_L1_IRQ
261	select BCM7038_L1_IRQ
262	select BCM7120_L2_IRQ
263	select BRCMSTB_L2_IRQ
264	select IRQ_MIPS_CPU
265	select DMA_NONCOHERENT
266	select SYS_SUPPORTS_32BIT_KERNEL
267	select SYS_SUPPORTS_LITTLE_ENDIAN
268	select SYS_SUPPORTS_BIG_ENDIAN
269	select SYS_SUPPORTS_HIGHMEM
270	select SYS_HAS_CPU_BMIPS32_3300
271	select SYS_HAS_CPU_BMIPS4350
272	select SYS_HAS_CPU_BMIPS4380
273	select SYS_HAS_CPU_BMIPS5000
274	select SWAP_IO_SPACE
275	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
276	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
277	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
278	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
279	select HARDIRQS_SW_RESEND
280	select HAVE_PCI
281	select PCI_DRIVERS_GENERIC
282	select FW_CFE
283	help
284	  Build a generic DT-based kernel image that boots on select
285	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
286	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
287	  must be set appropriately for your board.
288
289config BCM47XX
290	bool "Broadcom BCM47XX based boards"
291	select BOOT_RAW
292	select CEVT_R4K
293	select CSRC_R4K
294	select DMA_NONCOHERENT
295	select HAVE_PCI
296	select IRQ_MIPS_CPU
297	select SYS_HAS_CPU_MIPS32_R1
298	select NO_EXCEPT_FILL
299	select SYS_SUPPORTS_32BIT_KERNEL
300	select SYS_SUPPORTS_LITTLE_ENDIAN
301	select SYS_SUPPORTS_MIPS16
302	select SYS_SUPPORTS_ZBOOT
303	select SYS_HAS_EARLY_PRINTK
304	select USE_GENERIC_EARLY_PRINTK_8250
305	select GPIOLIB
306	select LEDS_GPIO_REGISTER
307	select BCM47XX_NVRAM
308	select BCM47XX_SPROM
309	select BCM47XX_SSB if !BCM47XX_BCMA
310	help
311	  Support for BCM47XX based boards
312
313config BCM63XX
314	bool "Broadcom BCM63XX based boards"
315	select BOOT_RAW
316	select CEVT_R4K
317	select CSRC_R4K
318	select SYNC_R4K
319	select DMA_NONCOHERENT
320	select IRQ_MIPS_CPU
321	select SYS_SUPPORTS_32BIT_KERNEL
322	select SYS_SUPPORTS_BIG_ENDIAN
323	select SYS_HAS_EARLY_PRINTK
324	select SYS_HAS_CPU_BMIPS32_3300
325	select SYS_HAS_CPU_BMIPS4350
326	select SYS_HAS_CPU_BMIPS4380
327	select SWAP_IO_SPACE
328	select GPIOLIB
329	select MIPS_L1_CACHE_SHIFT_4
330	select HAVE_LEGACY_CLK
331	help
332	  Support for BCM63XX based boards
333
334config MIPS_COBALT
335	bool "Cobalt Server"
336	select CEVT_R4K
337	select CSRC_R4K
338	select CEVT_GT641XX
339	select DMA_NONCOHERENT
340	select FORCE_PCI
341	select I8253
342	select I8259
343	select IRQ_MIPS_CPU
344	select IRQ_GT641XX
345	select PCI_GT64XXX_PCI0
346	select SYS_HAS_CPU_NEVADA
347	select SYS_HAS_EARLY_PRINTK
348	select SYS_SUPPORTS_32BIT_KERNEL
349	select SYS_SUPPORTS_64BIT_KERNEL
350	select SYS_SUPPORTS_LITTLE_ENDIAN
351	select USE_GENERIC_EARLY_PRINTK_8250
352
353config MACH_DECSTATION
354	bool "DECstations"
355	select BOOT_ELF32
356	select CEVT_DS1287
357	select CEVT_R4K if CPU_R4X00
358	select CSRC_IOASIC
359	select CSRC_R4K if CPU_R4X00
360	select CPU_DADDI_WORKAROUNDS if 64BIT
361	select CPU_R4000_WORKAROUNDS if 64BIT
362	select CPU_R4400_WORKAROUNDS if 64BIT
363	select DMA_NONCOHERENT
364	select NO_IOPORT_MAP
365	select IRQ_MIPS_CPU
366	select SYS_HAS_CPU_R3000
367	select SYS_HAS_CPU_R4X00
368	select SYS_SUPPORTS_32BIT_KERNEL
369	select SYS_SUPPORTS_64BIT_KERNEL
370	select SYS_SUPPORTS_LITTLE_ENDIAN
371	select SYS_SUPPORTS_128HZ
372	select SYS_SUPPORTS_256HZ
373	select SYS_SUPPORTS_1024HZ
374	select MIPS_L1_CACHE_SHIFT_4
375	help
376	  This enables support for DEC's MIPS based workstations.  For details
377	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
378	  DECstation porting pages on <http://decstation.unix-ag.org/>.
379
380	  If you have one of the following DECstation Models you definitely
381	  want to choose R4xx0 for the CPU Type:
382
383		DECstation 5000/50
384		DECstation 5000/150
385		DECstation 5000/260
386		DECsystem 5900/260
387
388	  otherwise choose R3000.
389
390config MACH_JAZZ
391	bool "Jazz family of machines"
392	select ARC_MEMORY
393	select ARC_PROMLIB
394	select ARCH_MIGHT_HAVE_PC_PARPORT
395	select ARCH_MIGHT_HAVE_PC_SERIO
396	select DMA_OPS
397	select FW_ARC
398	select FW_ARC32
399	select ARCH_MAY_HAVE_PC_FDC
400	select CEVT_R4K
401	select CSRC_R4K
402	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
403	select GENERIC_ISA_DMA
404	select HAVE_PCSPKR_PLATFORM
405	select IRQ_MIPS_CPU
406	select I8253
407	select I8259
408	select ISA
409	select SYS_HAS_CPU_R4X00
410	select SYS_SUPPORTS_32BIT_KERNEL
411	select SYS_SUPPORTS_64BIT_KERNEL
412	select SYS_SUPPORTS_100HZ
413	select SYS_SUPPORTS_LITTLE_ENDIAN
414	help
415	  This a family of machines based on the MIPS R4030 chipset which was
416	  used by several vendors to build RISC/os and Windows NT workstations.
417	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
418	  Olivetti M700-10 workstations.
419
420config MACH_INGENIC_SOC
421	bool "Ingenic SoC based machines"
422	select MIPS_GENERIC
423	select MACH_INGENIC
424	select MACH_GENERIC_CORE
425	select SYS_SUPPORTS_ZBOOT_UART16550
426	select CPU_SUPPORTS_CPUFREQ
427	select MIPS_EXTERNAL_TIMER
428
429config LANTIQ
430	bool "Lantiq based platforms"
431	select DMA_NONCOHERENT
432	select IRQ_MIPS_CPU
433	select CEVT_R4K
434	select CSRC_R4K
435	select NO_EXCEPT_FILL
436	select SYS_HAS_CPU_MIPS32_R1
437	select SYS_HAS_CPU_MIPS32_R2
438	select SYS_SUPPORTS_BIG_ENDIAN
439	select SYS_SUPPORTS_32BIT_KERNEL
440	select SYS_SUPPORTS_MIPS16
441	select SYS_SUPPORTS_MULTITHREADING
442	select SYS_SUPPORTS_VPE_LOADER
443	select SYS_HAS_EARLY_PRINTK
444	select GPIOLIB
445	select SWAP_IO_SPACE
446	select BOOT_RAW
447	select HAVE_LEGACY_CLK
448	select USE_OF
449	select PINCTRL
450	select PINCTRL_LANTIQ
451	select ARCH_HAS_RESET_CONTROLLER
452	select RESET_CONTROLLER
453
454config MACH_LOONGSON32
455	bool "Loongson 32-bit family of machines"
456	select SYS_SUPPORTS_ZBOOT
457	help
458	  This enables support for the Loongson-1 family of machines.
459
460	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
461	  the Institute of Computing Technology (ICT), Chinese Academy of
462	  Sciences (CAS).
463
464config MACH_LOONGSON2EF
465	bool "Loongson-2E/F family of machines"
466	select SYS_SUPPORTS_ZBOOT
467	help
468	  This enables the support of early Loongson-2E/F family of machines.
469
470config MACH_LOONGSON64
471	bool "Loongson 64-bit family of machines"
472	select ARCH_DMA_DEFAULT_COHERENT
473	select ARCH_SPARSEMEM_ENABLE
474	select ARCH_MIGHT_HAVE_PC_PARPORT
475	select ARCH_MIGHT_HAVE_PC_SERIO
476	select GENERIC_ISA_DMA_SUPPORT_BROKEN
477	select BOOT_ELF32
478	select BOARD_SCACHE
479	select CSRC_R4K
480	select CEVT_R4K
481	select FORCE_PCI
482	select ISA
483	select I8259
484	select IRQ_MIPS_CPU
485	select NO_EXCEPT_FILL
486	select NR_CPUS_DEFAULT_64
487	select USE_GENERIC_EARLY_PRINTK_8250
488	select PCI_DRIVERS_GENERIC
489	select SYS_HAS_CPU_LOONGSON64
490	select SYS_HAS_EARLY_PRINTK
491	select SYS_SUPPORTS_SMP
492	select SYS_SUPPORTS_HOTPLUG_CPU
493	select SYS_SUPPORTS_NUMA
494	select SYS_SUPPORTS_64BIT_KERNEL
495	select SYS_SUPPORTS_HIGHMEM
496	select SYS_SUPPORTS_LITTLE_ENDIAN
497	select SYS_SUPPORTS_ZBOOT
498	select SYS_SUPPORTS_RELOCATABLE
499	select ZONE_DMA32
500	select COMMON_CLK
501	select USE_OF
502	select BUILTIN_DTB
503	select PCI_HOST_GENERIC
504	select HAVE_ARCH_NODEDATA_EXTENSION if NUMA
505	help
506	  This enables the support of Loongson-2/3 family of machines.
507
508	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
509	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
510	  and Loongson-2F which will be removed), developed by the Institute
511	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
512
513config MIPS_MALTA
514	bool "MIPS Malta board"
515	select ARCH_MAY_HAVE_PC_FDC
516	select ARCH_MIGHT_HAVE_PC_PARPORT
517	select ARCH_MIGHT_HAVE_PC_SERIO
518	select BOOT_ELF32
519	select BOOT_RAW
520	select BUILTIN_DTB
521	select CEVT_R4K
522	select CLKSRC_MIPS_GIC
523	select COMMON_CLK
524	select CSRC_R4K
525	select DMA_NONCOHERENT
526	select GENERIC_ISA_DMA
527	select HAVE_PCSPKR_PLATFORM
528	select HAVE_PCI
529	select I8253
530	select I8259
531	select IRQ_MIPS_CPU
532	select MIPS_BONITO64
533	select MIPS_CPU_SCACHE
534	select MIPS_GIC
535	select MIPS_L1_CACHE_SHIFT_6
536	select MIPS_MSC
537	select PCI_GT64XXX_PCI0
538	select SMP_UP if SMP
539	select SWAP_IO_SPACE
540	select SYS_HAS_CPU_MIPS32_R1
541	select SYS_HAS_CPU_MIPS32_R2
542	select SYS_HAS_CPU_MIPS32_R3_5
543	select SYS_HAS_CPU_MIPS32_R5
544	select SYS_HAS_CPU_MIPS32_R6
545	select SYS_HAS_CPU_MIPS64_R1
546	select SYS_HAS_CPU_MIPS64_R2
547	select SYS_HAS_CPU_MIPS64_R6
548	select SYS_HAS_CPU_NEVADA
549	select SYS_HAS_CPU_RM7000
550	select SYS_SUPPORTS_32BIT_KERNEL
551	select SYS_SUPPORTS_64BIT_KERNEL
552	select SYS_SUPPORTS_BIG_ENDIAN
553	select SYS_SUPPORTS_HIGHMEM
554	select SYS_SUPPORTS_LITTLE_ENDIAN
555	select SYS_SUPPORTS_MICROMIPS
556	select SYS_SUPPORTS_MIPS16
557	select SYS_SUPPORTS_MIPS_CPS
558	select SYS_SUPPORTS_MULTITHREADING
559	select SYS_SUPPORTS_RELOCATABLE
560	select SYS_SUPPORTS_SMARTMIPS
561	select SYS_SUPPORTS_VPE_LOADER
562	select SYS_SUPPORTS_ZBOOT
563	select USE_OF
564	select WAR_ICACHE_REFILLS
565	select ZONE_DMA32 if 64BIT
566	help
567	  This enables support for the MIPS Technologies Malta evaluation
568	  board.
569
570config MACH_PIC32
571	bool "Microchip PIC32 Family"
572	help
573	  This enables support for the Microchip PIC32 family of platforms.
574
575	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
576	  microcontrollers.
577
578config EYEQ
579	bool "Mobileye EyeQ SoC"
580	select MACH_GENERIC_CORE
581	select ARM_AMBA
582	select PHYSICAL_START_BOOL
583	select ARCH_SPARSEMEM_DEFAULT if 64BIT
584	select BOOT_RAW
585	select BUILTIN_DTB
586	select CEVT_R4K
587	select CLKSRC_MIPS_GIC
588	select COMMON_CLK
589	select CPU_MIPSR2_IRQ_EI
590	select CPU_MIPSR2_IRQ_VI
591	select CSRC_R4K
592	select DMA_NONCOHERENT
593	select HAVE_PCI
594	select IRQ_MIPS_CPU
595	select MIPS_AUTO_PFN_OFFSET
596	select MIPS_CPU_SCACHE
597	select MIPS_GIC
598	select MIPS_L1_CACHE_SHIFT_7
599	select PCI_DRIVERS_GENERIC
600	select SMP_UP if SMP
601	select SWAP_IO_SPACE
602	select SYS_HAS_CPU_MIPS64_R6
603	select SYS_SUPPORTS_64BIT_KERNEL
604	select SYS_SUPPORTS_HIGHMEM
605	select SYS_SUPPORTS_LITTLE_ENDIAN
606	select SYS_SUPPORTS_MIPS_CPS
607	select SYS_SUPPORTS_RELOCATABLE
608	select SYS_SUPPORTS_ZBOOT
609	select UHI_BOOT
610	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
611	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
612	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
613	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
614	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
615	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
616	select USE_OF
617	help
618	  Select this to build a kernel supporting EyeQ SoC from Mobileye.
619
620	bool
621
622config MACH_NINTENDO64
623	bool "Nintendo 64 console"
624	select CEVT_R4K
625	select CSRC_R4K
626	select SYS_HAS_CPU_R4300
627	select SYS_SUPPORTS_BIG_ENDIAN
628	select SYS_SUPPORTS_ZBOOT
629	select SYS_SUPPORTS_32BIT_KERNEL
630	select SYS_SUPPORTS_64BIT_KERNEL
631	select DMA_NONCOHERENT
632	select IRQ_MIPS_CPU
633
634config RALINK
635	bool "Ralink based machines"
636	select CEVT_R4K
637	select COMMON_CLK
638	select CSRC_R4K
639	select BOOT_RAW
640	select DMA_NONCOHERENT
641	select IRQ_MIPS_CPU
642	select USE_OF
643	select SYS_HAS_CPU_MIPS32_R2
644	select SYS_SUPPORTS_32BIT_KERNEL
645	select SYS_SUPPORTS_LITTLE_ENDIAN
646	select SYS_SUPPORTS_MIPS16
647	select SYS_SUPPORTS_ZBOOT
648	select SYS_HAS_EARLY_PRINTK
649	select ARCH_HAS_RESET_CONTROLLER
650	select RESET_CONTROLLER
651
652config MACH_REALTEK_RTL
653	bool "Realtek RTL838x/RTL839x based machines"
654	select MIPS_GENERIC
655	select MACH_GENERIC_CORE
656	select DMA_NONCOHERENT
657	select IRQ_MIPS_CPU
658	select CSRC_R4K
659	select CEVT_R4K
660	select SYS_HAS_CPU_MIPS32_R1
661	select SYS_HAS_CPU_MIPS32_R2
662	select SYS_SUPPORTS_BIG_ENDIAN
663	select SYS_SUPPORTS_32BIT_KERNEL
664	select SYS_SUPPORTS_MIPS16
665	select SYS_SUPPORTS_MULTITHREADING
666	select SYS_SUPPORTS_VPE_LOADER
667	select BOOT_RAW
668	select PINCTRL
669	select USE_OF
670	select REALTEK_OTTO_TIMER
671
672config SGI_IP22
673	bool "SGI IP22 (Indy/Indigo2)"
674	select ARC_MEMORY
675	select ARC_PROMLIB
676	select FW_ARC
677	select FW_ARC32
678	select ARCH_MIGHT_HAVE_PC_SERIO
679	select BOOT_ELF32
680	select CEVT_R4K
681	select CSRC_R4K
682	select DEFAULT_SGI_PARTITION
683	select DMA_NONCOHERENT
684	select HAVE_EISA
685	select I8253
686	select I8259
687	select IP22_CPU_SCACHE
688	select IRQ_MIPS_CPU
689	select GENERIC_ISA_DMA_SUPPORT_BROKEN
690	select SGI_HAS_I8042
691	select SGI_HAS_INDYDOG
692	select SGI_HAS_HAL2
693	select SGI_HAS_SEEQ
694	select SGI_HAS_WD93
695	select SGI_HAS_ZILOG
696	select SWAP_IO_SPACE
697	select SYS_HAS_CPU_R4X00
698	select SYS_HAS_CPU_R5000
699	select SYS_HAS_EARLY_PRINTK
700	select SYS_SUPPORTS_32BIT_KERNEL
701	select SYS_SUPPORTS_64BIT_KERNEL
702	select SYS_SUPPORTS_BIG_ENDIAN
703	select WAR_R4600_V1_INDEX_ICACHEOP
704	select WAR_R4600_V1_HIT_CACHEOP
705	select WAR_R4600_V2_HIT_CACHEOP
706	select MIPS_L1_CACHE_SHIFT_7
707	help
708	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
709	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
710	  that runs on these, say Y here.
711
712config SGI_IP27
713	bool "SGI IP27 (Origin200/2000)"
714	select ARCH_HAS_PHYS_TO_DMA
715	select ARCH_SPARSEMEM_ENABLE
716	select FW_ARC
717	select FW_ARC64
718	select ARC_CMDLINE_ONLY
719	select BOOT_ELF64
720	select DEFAULT_SGI_PARTITION
721	select FORCE_PCI
722	select SYS_HAS_EARLY_PRINTK
723	select HAVE_PCI
724	select IRQ_MIPS_CPU
725	select IRQ_DOMAIN_HIERARCHY
726	select NR_CPUS_DEFAULT_64
727	select PCI_DRIVERS_GENERIC
728	select PCI_XTALK_BRIDGE
729	select SYS_HAS_CPU_R10000
730	select SYS_SUPPORTS_64BIT_KERNEL
731	select SYS_SUPPORTS_BIG_ENDIAN
732	select SYS_SUPPORTS_NUMA
733	select SYS_SUPPORTS_SMP
734	select WAR_R10000_LLSC
735	select MIPS_L1_CACHE_SHIFT_7
736	select NUMA
737	select HAVE_ARCH_NODEDATA_EXTENSION
738	help
739	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
740	  workstations.  To compile a Linux kernel that runs on these, say Y
741	  here.
742
743config SGI_IP28
744	bool "SGI IP28 (Indigo2 R10k)"
745	select ARC_MEMORY
746	select ARC_PROMLIB
747	select FW_ARC
748	select FW_ARC64
749	select ARCH_MIGHT_HAVE_PC_SERIO
750	select BOOT_ELF64
751	select CEVT_R4K
752	select CSRC_R4K
753	select DEFAULT_SGI_PARTITION
754	select DMA_NONCOHERENT
755	select GENERIC_ISA_DMA_SUPPORT_BROKEN
756	select IRQ_MIPS_CPU
757	select HAVE_EISA
758	select I8253
759	select I8259
760	select SGI_HAS_I8042
761	select SGI_HAS_INDYDOG
762	select SGI_HAS_HAL2
763	select SGI_HAS_SEEQ
764	select SGI_HAS_WD93
765	select SGI_HAS_ZILOG
766	select SWAP_IO_SPACE
767	select SYS_HAS_CPU_R10000
768	select SYS_HAS_EARLY_PRINTK
769	select SYS_SUPPORTS_64BIT_KERNEL
770	select SYS_SUPPORTS_BIG_ENDIAN
771	select WAR_R10000_LLSC
772	select MIPS_L1_CACHE_SHIFT_7
773	help
774	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
775	  kernel that runs on these, say Y here.
776
777config SGI_IP30
778	bool "SGI IP30 (Octane/Octane2)"
779	select ARCH_HAS_PHYS_TO_DMA
780	select FW_ARC
781	select FW_ARC64
782	select BOOT_ELF64
783	select CEVT_R4K
784	select CSRC_R4K
785	select FORCE_PCI
786	select SYNC_R4K if SMP
787	select ZONE_DMA32
788	select HAVE_PCI
789	select IRQ_MIPS_CPU
790	select IRQ_DOMAIN_HIERARCHY
791	select PCI_DRIVERS_GENERIC
792	select PCI_XTALK_BRIDGE
793	select SYS_HAS_EARLY_PRINTK
794	select SYS_HAS_CPU_R10000
795	select SYS_SUPPORTS_64BIT_KERNEL
796	select SYS_SUPPORTS_BIG_ENDIAN
797	select SYS_SUPPORTS_SMP
798	select WAR_R10000_LLSC
799	select MIPS_L1_CACHE_SHIFT_7
800	select ARC_MEMORY
801	help
802	  These are the SGI Octane and Octane2 graphics workstations.  To
803	  compile a Linux kernel that runs on these, say Y here.
804
805config SGI_IP32
806	bool "SGI IP32 (O2)"
807	select ARC_MEMORY
808	select ARC_PROMLIB
809	select ARCH_HAS_PHYS_TO_DMA
810	select FW_ARC
811	select FW_ARC32
812	select BOOT_ELF32
813	select CEVT_R4K
814	select CSRC_R4K
815	select DMA_NONCOHERENT
816	select HAVE_PCI
817	select IRQ_MIPS_CPU
818	select R5000_CPU_SCACHE
819	select RM7000_CPU_SCACHE
820	select SYS_HAS_CPU_R5000
821	select SYS_HAS_CPU_R10000 if BROKEN
822	select SYS_HAS_CPU_RM7000
823	select SYS_HAS_CPU_NEVADA
824	select SYS_SUPPORTS_64BIT_KERNEL
825	select SYS_SUPPORTS_BIG_ENDIAN
826	select WAR_ICACHE_REFILLS
827	help
828	  If you want this kernel to run on SGI O2 workstation, say Y here.
829
830config SIBYTE_CRHONE
831	bool "Sibyte BCM91125C-CRhone"
832	select BOOT_ELF32
833	select SIBYTE_BCM1125
834	select SWAP_IO_SPACE
835	select SYS_HAS_CPU_SB1
836	select SYS_SUPPORTS_BIG_ENDIAN
837	select SYS_SUPPORTS_HIGHMEM
838	select SYS_SUPPORTS_LITTLE_ENDIAN
839
840config SIBYTE_RHONE
841	bool "Sibyte BCM91125E-Rhone"
842	select BOOT_ELF32
843	select SIBYTE_SB1250
844	select SWAP_IO_SPACE
845	select SYS_HAS_CPU_SB1
846	select SYS_SUPPORTS_BIG_ENDIAN
847	select SYS_SUPPORTS_LITTLE_ENDIAN
848
849config SIBYTE_SWARM
850	bool "Sibyte BCM91250A-SWARM"
851	select BOOT_ELF32
852	select HAVE_PATA_PLATFORM
853	select SIBYTE_SB1250
854	select SWAP_IO_SPACE
855	select SYS_HAS_CPU_SB1
856	select SYS_SUPPORTS_BIG_ENDIAN
857	select SYS_SUPPORTS_HIGHMEM
858	select SYS_SUPPORTS_LITTLE_ENDIAN
859	select ZONE_DMA32 if 64BIT
860	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
861
862config SIBYTE_LITTLESUR
863	bool "Sibyte BCM91250C2-LittleSur"
864	select BOOT_ELF32
865	select HAVE_PATA_PLATFORM
866	select SIBYTE_SB1250
867	select SWAP_IO_SPACE
868	select SYS_HAS_CPU_SB1
869	select SYS_SUPPORTS_BIG_ENDIAN
870	select SYS_SUPPORTS_HIGHMEM
871	select SYS_SUPPORTS_LITTLE_ENDIAN
872	select ZONE_DMA32 if 64BIT
873
874config SIBYTE_SENTOSA
875	bool "Sibyte BCM91250E-Sentosa"
876	select BOOT_ELF32
877	select SIBYTE_SB1250
878	select SWAP_IO_SPACE
879	select SYS_HAS_CPU_SB1
880	select SYS_SUPPORTS_BIG_ENDIAN
881	select SYS_SUPPORTS_LITTLE_ENDIAN
882	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
883
884config SIBYTE_BIGSUR
885	bool "Sibyte BCM91480B-BigSur"
886	select BOOT_ELF32
887	select NR_CPUS_DEFAULT_4
888	select SIBYTE_BCM1x80
889	select SWAP_IO_SPACE
890	select SYS_HAS_CPU_SB1
891	select SYS_SUPPORTS_BIG_ENDIAN
892	select SYS_SUPPORTS_HIGHMEM
893	select SYS_SUPPORTS_LITTLE_ENDIAN
894	select ZONE_DMA32 if 64BIT
895	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
896
897config SNI_RM
898	bool "SNI RM200/300/400"
899	select ARC_MEMORY
900	select ARC_PROMLIB
901	select FW_ARC if CPU_LITTLE_ENDIAN
902	select FW_ARC32 if CPU_LITTLE_ENDIAN
903	select FW_SNIPROM if CPU_BIG_ENDIAN
904	select ARCH_MAY_HAVE_PC_FDC
905	select ARCH_MIGHT_HAVE_PC_PARPORT
906	select ARCH_MIGHT_HAVE_PC_SERIO
907	select BOOT_ELF32
908	select CEVT_R4K
909	select CSRC_R4K
910	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
911	select DMA_NONCOHERENT
912	select GENERIC_ISA_DMA
913	select HAVE_EISA
914	select HAVE_PCSPKR_PLATFORM
915	select HAVE_PCI
916	select IRQ_MIPS_CPU
917	select I8253
918	select I8259
919	select ISA
920	select MIPS_L1_CACHE_SHIFT_6
921	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
922	select SYS_HAS_CPU_R4X00
923	select SYS_HAS_CPU_R5000
924	select SYS_HAS_CPU_R10000
925	select R5000_CPU_SCACHE
926	select SYS_HAS_EARLY_PRINTK
927	select SYS_SUPPORTS_32BIT_KERNEL
928	select SYS_SUPPORTS_64BIT_KERNEL
929	select SYS_SUPPORTS_BIG_ENDIAN
930	select SYS_SUPPORTS_HIGHMEM
931	select SYS_SUPPORTS_LITTLE_ENDIAN
932	select WAR_R4600_V2_HIT_CACHEOP
933	help
934	  The SNI RM200/300/400 are MIPS-based machines manufactured by
935	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
936	  Technology and now in turn merged with Fujitsu.  Say Y here to
937	  support this machine type.
938
939config MACH_TX49XX
940	bool "Toshiba TX49 series based machines"
941	select WAR_TX49XX_ICACHE_INDEX_INV
942
943config MIKROTIK_RB532
944	bool "Mikrotik RB532 boards"
945	select CEVT_R4K
946	select CSRC_R4K
947	select DMA_NONCOHERENT
948	select HAVE_PCI
949	select IRQ_MIPS_CPU
950	select SYS_HAS_CPU_MIPS32_R1
951	select SYS_SUPPORTS_32BIT_KERNEL
952	select SYS_SUPPORTS_LITTLE_ENDIAN
953	select SWAP_IO_SPACE
954	select BOOT_RAW
955	select GPIOLIB
956	select MIPS_L1_CACHE_SHIFT_4
957	help
958	  Support the Mikrotik(tm) RouterBoard 532 series,
959	  based on the IDT RC32434 SoC.
960
961config CAVIUM_OCTEON_SOC
962	bool "Cavium Networks Octeon SoC based boards"
963	select CEVT_R4K
964	select ARCH_HAS_PHYS_TO_DMA
965	select HAVE_RAPIDIO
966	select PHYS_ADDR_T_64BIT
967	select SYS_SUPPORTS_64BIT_KERNEL
968	select SYS_SUPPORTS_BIG_ENDIAN
969	select EDAC_SUPPORT
970	select EDAC_ATOMIC_SCRUB
971	select SYS_SUPPORTS_LITTLE_ENDIAN
972	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
973	select SYS_HAS_EARLY_PRINTK
974	select SYS_HAS_CPU_CAVIUM_OCTEON
975	select HAVE_PCI
976	select HAVE_PLAT_DELAY
977	select HAVE_PLAT_FW_INIT_CMDLINE
978	select HAVE_PLAT_MEMCPY
979	select ZONE_DMA32
980	select GPIOLIB
981	select USE_OF
982	select ARCH_SPARSEMEM_ENABLE
983	select SYS_SUPPORTS_SMP
984	select NR_CPUS_DEFAULT_64
985	select MIPS_NR_CPU_NR_MAP_1024
986	select BUILTIN_DTB
987	select MTD
988	select MTD_COMPLEX_MAPPINGS
989	select SWIOTLB
990	select SYS_SUPPORTS_RELOCATABLE
991	help
992	  This option supports all of the Octeon reference boards from Cavium
993	  Networks. It builds a kernel that dynamically determines the Octeon
994	  CPU type and supports all known board reference implementations.
995	  Some of the supported boards are:
996		EBT3000
997		EBH3000
998		EBH3100
999		Thunder
1000		Kodama
1001		Hikari
1002	  Say Y here for most Octeon reference boards.
1003
1004endchoice
1005
1006config FIT_IMAGE_FDT_EPM5
1007	bool "Include FDT for Mobileye EyeQ5 development platforms"
1008	depends on MACH_EYEQ5
1009	default n
1010	help
1011	  Enable this to include the FDT for the EyeQ5 development platforms
1012	  from Mobileye in the FIT kernel image.
1013	  This requires u-boot on the platform.
1014
1015source "arch/mips/alchemy/Kconfig"
1016source "arch/mips/ath25/Kconfig"
1017source "arch/mips/ath79/Kconfig"
1018source "arch/mips/bcm47xx/Kconfig"
1019source "arch/mips/bcm63xx/Kconfig"
1020source "arch/mips/bmips/Kconfig"
1021source "arch/mips/generic/Kconfig"
1022source "arch/mips/ingenic/Kconfig"
1023source "arch/mips/jazz/Kconfig"
1024source "arch/mips/lantiq/Kconfig"
1025source "arch/mips/mobileye/Kconfig"
1026source "arch/mips/pic32/Kconfig"
1027source "arch/mips/ralink/Kconfig"
1028source "arch/mips/sgi-ip27/Kconfig"
1029source "arch/mips/sibyte/Kconfig"
1030source "arch/mips/txx9/Kconfig"
1031source "arch/mips/cavium-octeon/Kconfig"
1032source "arch/mips/loongson2ef/Kconfig"
1033source "arch/mips/loongson32/Kconfig"
1034source "arch/mips/loongson64/Kconfig"
1035
1036endmenu
1037
1038config GENERIC_HWEIGHT
1039	bool
1040	default y
1041
1042config GENERIC_CALIBRATE_DELAY
1043	bool
1044	default y
1045
1046config SCHED_OMIT_FRAME_POINTER
1047	bool
1048	default y
1049
1050#
1051# Select some configuration options automatically based on user selections.
1052#
1053config FW_ARC
1054	bool
1055
1056config ARCH_MAY_HAVE_PC_FDC
1057	bool
1058
1059config BOOT_RAW
1060	bool
1061
1062config CEVT_BCM1480
1063	bool
1064
1065config CEVT_DS1287
1066	bool
1067
1068config CEVT_GT641XX
1069	bool
1070
1071config CEVT_R4K
1072	bool
1073
1074config CEVT_SB1250
1075	bool
1076
1077config CEVT_TXX9
1078	bool
1079
1080config CSRC_BCM1480
1081	bool
1082
1083config CSRC_IOASIC
1084	bool
1085
1086config CSRC_R4K
1087	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1088	select HAVE_UNSTABLE_SCHED_CLOCK if SMP && 64BIT
1089	bool
1090
1091config CSRC_SB1250
1092	bool
1093
1094config MIPS_CLOCK_VSYSCALL
1095	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1096
1097config GPIO_TXX9
1098	select GPIOLIB
1099	bool
1100
1101config FW_CFE
1102	bool
1103
1104config ARCH_SUPPORTS_UPROBES
1105	def_bool y
1106
1107config DMA_NONCOHERENT
1108	bool
1109	#
1110	# MIPS allows mixing "slightly different" Cacheability and Coherency
1111	# Attribute bits.  It is believed that the uncached access through
1112	# KSEG1 and the implementation specific "uncached accelerated" used
1113	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1114	# significant advantages.
1115	#
1116	select ARCH_HAS_SETUP_DMA_OPS
1117	select ARCH_HAS_DMA_WRITE_COMBINE
1118	select ARCH_HAS_DMA_PREP_COHERENT
1119	select ARCH_HAS_SYNC_DMA_FOR_CPU
1120	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1121	select ARCH_HAS_DMA_SET_UNCACHED
1122	select DMA_NONCOHERENT_MMAP
1123	select NEED_DMA_MAP_STATE
1124
1125config SYS_HAS_EARLY_PRINTK
1126	bool
1127
1128config SYS_SUPPORTS_HOTPLUG_CPU
1129	bool
1130
1131config MIPS_BONITO64
1132	bool
1133
1134config MIPS_MSC
1135	bool
1136
1137config SYNC_R4K
1138	bool
1139
1140config NO_IOPORT_MAP
1141	def_bool n
1142
1143config GENERIC_CSUM
1144	def_bool CPU_NO_LOAD_STORE_LR
1145
1146config GENERIC_ISA_DMA
1147	bool
1148	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1149	select ISA_DMA_API
1150
1151config GENERIC_ISA_DMA_SUPPORT_BROKEN
1152	bool
1153	select GENERIC_ISA_DMA
1154
1155config HAVE_PLAT_DELAY
1156	bool
1157
1158config HAVE_PLAT_FW_INIT_CMDLINE
1159	bool
1160
1161config HAVE_PLAT_MEMCPY
1162	bool
1163
1164config ISA_DMA_API
1165	bool
1166
1167config SYS_SUPPORTS_RELOCATABLE
1168	bool
1169	help
1170	  Selected if the platform supports relocating the kernel.
1171	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1172	  to allow access to command line and entropy sources.
1173
1174#
1175# Endianness selection.  Sufficiently obscure so many users don't know what to
1176# answer,so we try hard to limit the available choices.  Also the use of a
1177# choice statement should be more obvious to the user.
1178#
1179choice
1180	prompt "Endianness selection"
1181	help
1182	  Some MIPS machines can be configured for either little or big endian
1183	  byte order. These modes require different kernels and a different
1184	  Linux distribution.  In general there is one preferred byteorder for a
1185	  particular system but some systems are just as commonly used in the
1186	  one or the other endianness.
1187
1188config CPU_BIG_ENDIAN
1189	bool "Big endian"
1190	depends on SYS_SUPPORTS_BIG_ENDIAN
1191
1192config CPU_LITTLE_ENDIAN
1193	bool "Little endian"
1194	depends on SYS_SUPPORTS_LITTLE_ENDIAN
1195
1196endchoice
1197
1198config EXPORT_UASM
1199	bool
1200
1201config SYS_SUPPORTS_APM_EMULATION
1202	bool
1203
1204config SYS_SUPPORTS_BIG_ENDIAN
1205	bool
1206
1207config SYS_SUPPORTS_LITTLE_ENDIAN
1208	bool
1209
1210config MIPS_HUGE_TLB_SUPPORT
1211	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1212
1213config IRQ_TXX9
1214	bool
1215
1216config IRQ_GT641XX
1217	bool
1218
1219config PCI_GT64XXX_PCI0
1220	bool
1221
1222config PCI_XTALK_BRIDGE
1223	bool
1224
1225config NO_EXCEPT_FILL
1226	bool
1227
1228config MIPS_SPRAM
1229	bool
1230
1231config SWAP_IO_SPACE
1232	bool
1233
1234config SGI_HAS_INDYDOG
1235	bool
1236
1237config SGI_HAS_HAL2
1238	bool
1239
1240config SGI_HAS_SEEQ
1241	bool
1242
1243config SGI_HAS_WD93
1244	bool
1245
1246config SGI_HAS_ZILOG
1247	bool
1248
1249config SGI_HAS_I8042
1250	bool
1251
1252config DEFAULT_SGI_PARTITION
1253	bool
1254
1255config FW_ARC32
1256	bool
1257
1258config FW_SNIPROM
1259	bool
1260
1261config BOOT_ELF32
1262	bool
1263
1264config MIPS_L1_CACHE_SHIFT_4
1265	bool
1266
1267config MIPS_L1_CACHE_SHIFT_5
1268	bool
1269
1270config MIPS_L1_CACHE_SHIFT_6
1271	bool
1272
1273config MIPS_L1_CACHE_SHIFT_7
1274	bool
1275
1276config MIPS_L1_CACHE_SHIFT
1277	int
1278	default "7" if MIPS_L1_CACHE_SHIFT_7
1279	default "6" if MIPS_L1_CACHE_SHIFT_6
1280	default "5" if MIPS_L1_CACHE_SHIFT_5
1281	default "4" if MIPS_L1_CACHE_SHIFT_4
1282	default "5"
1283
1284config ARC_CMDLINE_ONLY
1285	bool
1286
1287config ARC_CONSOLE
1288	bool "ARC console support"
1289	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
1290
1291config ARC_MEMORY
1292	bool
1293
1294config ARC_PROMLIB
1295	bool
1296
1297config FW_ARC64
1298	bool
1299
1300config BOOT_ELF64
1301	bool
1302
1303menu "CPU selection"
1304
1305choice
1306	prompt "CPU type"
1307	default CPU_R4X00
1308
1309config CPU_LOONGSON64
1310	bool "Loongson 64-bit CPU"
1311	depends on SYS_HAS_CPU_LOONGSON64
1312	select ARCH_HAS_PHYS_TO_DMA
1313	select CPU_MIPSR2
1314	select CPU_HAS_PREFETCH
1315	select CPU_SUPPORTS_64BIT_KERNEL
1316	select CPU_SUPPORTS_HIGHMEM
1317	select CPU_SUPPORTS_HUGEPAGES
1318	select CPU_SUPPORTS_MSA
1319	select CPU_SUPPORTS_VZ
1320	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1321	select CPU_MIPSR2_IRQ_VI
1322	select DMA_NONCOHERENT
1323	select WEAK_ORDERING
1324	select WEAK_REORDERING_BEYOND_LLSC
1325	select MIPS_ASID_BITS_VARIABLE
1326	select MIPS_PGD_C0_CONTEXT
1327	select MIPS_L1_CACHE_SHIFT_6
1328	select MIPS_FP_SUPPORT
1329	select GPIOLIB
1330	select SWIOTLB
1331	help
1332	  The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1333	  cores implements the MIPS64R2 instruction set with many extensions,
1334	  including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1335	  3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1336	  Loongson-2E/2F is not covered here and will be removed in future.
1337
1338config CPU_LOONGSON2E
1339	bool "Loongson 2E"
1340	depends on SYS_HAS_CPU_LOONGSON2E
1341	select CPU_LOONGSON2EF
1342	help
1343	  The Loongson 2E processor implements the MIPS III instruction set
1344	  with many extensions.
1345
1346	  It has an internal FPGA northbridge, which is compatible to
1347	  bonito64.
1348
1349config CPU_LOONGSON2F
1350	bool "Loongson 2F"
1351	depends on SYS_HAS_CPU_LOONGSON2F
1352	select CPU_LOONGSON2EF
1353	help
1354	  The Loongson 2F processor implements the MIPS III instruction set
1355	  with many extensions.
1356
1357	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1358	  have a similar programming interface with FPGA northbridge used in
1359	  Loongson2E.
1360
1361config CPU_LOONGSON1B
1362	bool "Loongson 1B"
1363	depends on SYS_HAS_CPU_LOONGSON1B
1364	select CPU_LOONGSON32
1365	select LEDS_GPIO_REGISTER
1366	help
1367	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1368	  Release 1 instruction set and part of the MIPS32 Release 2
1369	  instruction set.
1370
1371config CPU_LOONGSON1C
1372	bool "Loongson 1C"
1373	depends on SYS_HAS_CPU_LOONGSON1C
1374	select CPU_LOONGSON32
1375	select LEDS_GPIO_REGISTER
1376	help
1377	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1378	  Release 1 instruction set and part of the MIPS32 Release 2
1379	  instruction set.
1380
1381config CPU_MIPS32_R1
1382	bool "MIPS32 Release 1"
1383	depends on SYS_HAS_CPU_MIPS32_R1
1384	select CPU_HAS_PREFETCH
1385	select CPU_SUPPORTS_32BIT_KERNEL
1386	select CPU_SUPPORTS_HIGHMEM
1387	help
1388	  Choose this option to build a kernel for release 1 or later of the
1389	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
1390	  MIPS processor are based on a MIPS32 processor.  If you know the
1391	  specific type of processor in your system, choose those that one
1392	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1393	  Release 2 of the MIPS32 architecture is available since several
1394	  years so chances are you even have a MIPS32 Release 2 processor
1395	  in which case you should choose CPU_MIPS32_R2 instead for better
1396	  performance.
1397
1398config CPU_MIPS32_R2
1399	bool "MIPS32 Release 2"
1400	depends on SYS_HAS_CPU_MIPS32_R2
1401	select CPU_HAS_PREFETCH
1402	select CPU_SUPPORTS_32BIT_KERNEL
1403	select CPU_SUPPORTS_HIGHMEM
1404	select CPU_SUPPORTS_MSA
1405	help
1406	  Choose this option to build a kernel for release 2 or later of the
1407	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
1408	  MIPS processor are based on a MIPS32 processor.  If you know the
1409	  specific type of processor in your system, choose those that one
1410	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1411
1412config CPU_MIPS32_R5
1413	bool "MIPS32 Release 5"
1414	depends on SYS_HAS_CPU_MIPS32_R5
1415	select CPU_HAS_PREFETCH
1416	select CPU_SUPPORTS_32BIT_KERNEL
1417	select CPU_SUPPORTS_HIGHMEM
1418	select CPU_SUPPORTS_MSA
1419	select CPU_SUPPORTS_VZ
1420	select MIPS_O32_FP64_SUPPORT
1421	help
1422	  Choose this option to build a kernel for release 5 or later of the
1423	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1424	  family, are based on a MIPS32r5 processor. If you own an older
1425	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1426
1427config CPU_MIPS32_R6
1428	bool "MIPS32 Release 6"
1429	depends on SYS_HAS_CPU_MIPS32_R6
1430	select CPU_HAS_PREFETCH
1431	select CPU_NO_LOAD_STORE_LR
1432	select CPU_SUPPORTS_32BIT_KERNEL
1433	select CPU_SUPPORTS_HIGHMEM
1434	select CPU_SUPPORTS_MSA
1435	select CPU_SUPPORTS_VZ
1436	select MIPS_O32_FP64_SUPPORT
1437	help
1438	  Choose this option to build a kernel for release 6 or later of the
1439	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1440	  family, are based on a MIPS32r6 processor. If you own an older
1441	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1442
1443config CPU_MIPS64_R1
1444	bool "MIPS64 Release 1"
1445	depends on SYS_HAS_CPU_MIPS64_R1
1446	select CPU_HAS_PREFETCH
1447	select CPU_SUPPORTS_32BIT_KERNEL
1448	select CPU_SUPPORTS_64BIT_KERNEL
1449	select CPU_SUPPORTS_HIGHMEM
1450	select CPU_SUPPORTS_HUGEPAGES
1451	help
1452	  Choose this option to build a kernel for release 1 or later of the
1453	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
1454	  MIPS processor are based on a MIPS64 processor.  If you know the
1455	  specific type of processor in your system, choose those that one
1456	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1457	  Release 2 of the MIPS64 architecture is available since several
1458	  years so chances are you even have a MIPS64 Release 2 processor
1459	  in which case you should choose CPU_MIPS64_R2 instead for better
1460	  performance.
1461
1462config CPU_MIPS64_R2
1463	bool "MIPS64 Release 2"
1464	depends on SYS_HAS_CPU_MIPS64_R2
1465	select CPU_HAS_PREFETCH
1466	select CPU_SUPPORTS_32BIT_KERNEL
1467	select CPU_SUPPORTS_64BIT_KERNEL
1468	select CPU_SUPPORTS_HIGHMEM
1469	select CPU_SUPPORTS_HUGEPAGES
1470	select CPU_SUPPORTS_MSA
1471	help
1472	  Choose this option to build a kernel for release 2 or later of the
1473	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
1474	  MIPS processor are based on a MIPS64 processor.  If you know the
1475	  specific type of processor in your system, choose those that one
1476	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1477
1478config CPU_MIPS64_R5
1479	bool "MIPS64 Release 5"
1480	depends on SYS_HAS_CPU_MIPS64_R5
1481	select CPU_HAS_PREFETCH
1482	select CPU_SUPPORTS_32BIT_KERNEL
1483	select CPU_SUPPORTS_64BIT_KERNEL
1484	select CPU_SUPPORTS_HIGHMEM
1485	select CPU_SUPPORTS_HUGEPAGES
1486	select CPU_SUPPORTS_MSA
1487	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1488	select CPU_SUPPORTS_VZ
1489	help
1490	  Choose this option to build a kernel for release 5 or later of the
1491	  MIPS64 architecture.  This is a intermediate MIPS architecture
1492	  release partly implementing release 6 features. Though there is no
1493	  any hardware known to be based on this release.
1494
1495config CPU_MIPS64_R6
1496	bool "MIPS64 Release 6"
1497	depends on SYS_HAS_CPU_MIPS64_R6
1498	select CPU_HAS_PREFETCH
1499	select CPU_NO_LOAD_STORE_LR
1500	select CPU_SUPPORTS_32BIT_KERNEL
1501	select CPU_SUPPORTS_64BIT_KERNEL
1502	select CPU_SUPPORTS_HIGHMEM
1503	select CPU_SUPPORTS_HUGEPAGES
1504	select CPU_SUPPORTS_MSA
1505	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1506	select CPU_SUPPORTS_VZ
1507	help
1508	  Choose this option to build a kernel for release 6 or later of the
1509	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
1510	  family, are based on a MIPS64r6 processor. If you own an older
1511	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1512
1513config CPU_P5600
1514	bool "MIPS Warrior P5600"
1515	depends on SYS_HAS_CPU_P5600
1516	select CPU_HAS_PREFETCH
1517	select CPU_SUPPORTS_32BIT_KERNEL
1518	select CPU_SUPPORTS_HIGHMEM
1519	select CPU_SUPPORTS_MSA
1520	select CPU_SUPPORTS_CPUFREQ
1521	select CPU_SUPPORTS_VZ
1522	select CPU_MIPSR2_IRQ_VI
1523	select CPU_MIPSR2_IRQ_EI
1524	select MIPS_O32_FP64_SUPPORT
1525	help
1526	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1527	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1528	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1529	  level features like up to six P5600 calculation cores, CM2 with L2
1530	  cache, IOCU/IOMMU (though might be unused depending on the system-
1531	  specific IP core configuration), GIC, CPC, virtualisation module,
1532	  eJTAG and PDtrace.
1533
1534config CPU_R3000
1535	bool "R3000"
1536	depends on SYS_HAS_CPU_R3000
1537	select CPU_HAS_WB
1538	select CPU_R3K_TLB
1539	select CPU_SUPPORTS_32BIT_KERNEL
1540	select CPU_SUPPORTS_HIGHMEM
1541	help
1542	  Please make sure to pick the right CPU type. Linux/MIPS is not
1543	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1544	  *not* work on R4000 machines and vice versa.  However, since most
1545	  of the supported machines have an R4000 (or similar) CPU, R4x00
1546	  might be a safe bet.  If the resulting kernel does not work,
1547	  try to recompile with R3000.
1548
1549config CPU_R4300
1550	bool "R4300"
1551	depends on SYS_HAS_CPU_R4300
1552	select CPU_SUPPORTS_32BIT_KERNEL
1553	select CPU_SUPPORTS_64BIT_KERNEL
1554	help
1555	  MIPS Technologies R4300-series processors.
1556
1557config CPU_R4X00
1558	bool "R4x00"
1559	depends on SYS_HAS_CPU_R4X00
1560	select CPU_SUPPORTS_32BIT_KERNEL
1561	select CPU_SUPPORTS_64BIT_KERNEL
1562	select CPU_SUPPORTS_HUGEPAGES
1563	help
1564	  MIPS Technologies R4000-series processors other than 4300, including
1565	  the R4000, R4400, R4600, and 4700.
1566
1567config CPU_TX49XX
1568	bool "R49XX"
1569	depends on SYS_HAS_CPU_TX49XX
1570	select CPU_HAS_PREFETCH
1571	select CPU_SUPPORTS_32BIT_KERNEL
1572	select CPU_SUPPORTS_64BIT_KERNEL
1573	select CPU_SUPPORTS_HUGEPAGES
1574
1575config CPU_R5000
1576	bool "R5000"
1577	depends on SYS_HAS_CPU_R5000
1578	select CPU_SUPPORTS_32BIT_KERNEL
1579	select CPU_SUPPORTS_64BIT_KERNEL
1580	select CPU_SUPPORTS_HUGEPAGES
1581	help
1582	  MIPS Technologies R5000-series processors other than the Nevada.
1583
1584config CPU_R5500
1585	bool "R5500"
1586	depends on SYS_HAS_CPU_R5500
1587	select CPU_SUPPORTS_32BIT_KERNEL
1588	select CPU_SUPPORTS_64BIT_KERNEL
1589	select CPU_SUPPORTS_HUGEPAGES
1590	help
1591	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1592	  instruction set.
1593
1594config CPU_NEVADA
1595	bool "RM52xx"
1596	depends on SYS_HAS_CPU_NEVADA
1597	select CPU_SUPPORTS_32BIT_KERNEL
1598	select CPU_SUPPORTS_64BIT_KERNEL
1599	select CPU_SUPPORTS_HUGEPAGES
1600	help
1601	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1602
1603config CPU_R10000
1604	bool "R10000"
1605	depends on SYS_HAS_CPU_R10000
1606	select CPU_HAS_PREFETCH
1607	select CPU_SUPPORTS_32BIT_KERNEL
1608	select CPU_SUPPORTS_64BIT_KERNEL
1609	select CPU_SUPPORTS_HIGHMEM
1610	select CPU_SUPPORTS_HUGEPAGES
1611	help
1612	  MIPS Technologies R10000-series processors.
1613
1614config CPU_RM7000
1615	bool "RM7000"
1616	depends on SYS_HAS_CPU_RM7000
1617	select CPU_HAS_PREFETCH
1618	select CPU_SUPPORTS_32BIT_KERNEL
1619	select CPU_SUPPORTS_64BIT_KERNEL
1620	select CPU_SUPPORTS_HIGHMEM
1621	select CPU_SUPPORTS_HUGEPAGES
1622
1623config CPU_SB1
1624	bool "SB1"
1625	depends on SYS_HAS_CPU_SB1
1626	select CPU_SUPPORTS_32BIT_KERNEL
1627	select CPU_SUPPORTS_64BIT_KERNEL
1628	select CPU_SUPPORTS_HIGHMEM
1629	select CPU_SUPPORTS_HUGEPAGES
1630	select WEAK_ORDERING
1631
1632config CPU_CAVIUM_OCTEON
1633	bool "Cavium Octeon processor"
1634	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1635	select CPU_HAS_PREFETCH
1636	select CPU_SUPPORTS_64BIT_KERNEL
1637	select HAVE_PAGE_SIZE_8KB if !MIPS_VA_BITS_48
1638	select HAVE_PAGE_SIZE_32KB if !MIPS_VA_BITS_48
1639	select WEAK_ORDERING
1640	select CPU_SUPPORTS_HIGHMEM
1641	select CPU_SUPPORTS_HUGEPAGES
1642	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1643	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1644	select MIPS_L1_CACHE_SHIFT_7
1645	select CPU_SUPPORTS_VZ
1646	help
1647	  The Cavium Octeon processor is a highly integrated chip containing
1648	  many ethernet hardware widgets for networking tasks. The processor
1649	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1650	  Full details can be found at http://www.caviumnetworks.com.
1651
1652config CPU_BMIPS
1653	bool "Broadcom BMIPS"
1654	depends on SYS_HAS_CPU_BMIPS
1655	select CPU_MIPS32
1656	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1657	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1658	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1659	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1660	select CPU_SUPPORTS_32BIT_KERNEL
1661	select DMA_NONCOHERENT
1662	select IRQ_MIPS_CPU
1663	select SWAP_IO_SPACE
1664	select WEAK_ORDERING
1665	select CPU_SUPPORTS_HIGHMEM
1666	select CPU_HAS_PREFETCH
1667	select CPU_SUPPORTS_CPUFREQ
1668	select MIPS_EXTERNAL_TIMER
1669	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
1670	help
1671	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1672
1673endchoice
1674
1675config LOONGSON3_ENHANCEMENT
1676	bool "New Loongson-3 CPU Enhancements"
1677	default n
1678	depends on CPU_LOONGSON64
1679	help
1680	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
1681	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1682	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
1683	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1684	  Fast TLB refill support, etc.
1685
1686	  This option enable those enhancements which are not probed at run
1687	  time. If you want a generic kernel to run on all Loongson 3 machines,
1688	  please say 'N' here. If you want a high-performance kernel to run on
1689	  new Loongson-3 machines only, please say 'Y' here.
1690
1691config CPU_LOONGSON3_WORKAROUNDS
1692	bool "Loongson-3 LLSC Workarounds"
1693	default y if SMP
1694	depends on CPU_LOONGSON64
1695	help
1696	  Loongson-3 processors have the llsc issues which require workarounds.
1697	  Without workarounds the system may hang unexpectedly.
1698
1699	  Say Y, unless you know what you are doing.
1700
1701config CPU_LOONGSON3_CPUCFG_EMULATION
1702	bool "Emulate the CPUCFG instruction on older Loongson cores"
1703	default y
1704	depends on CPU_LOONGSON64
1705	help
1706	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1707	  userland to query CPU capabilities, much like CPUID on x86. This
1708	  option provides emulation of the instruction on older Loongson
1709	  cores, back to Loongson-3A1000.
1710
1711	  If unsure, please say Y.
1712
1713config CPU_MIPS32_3_5_FEATURES
1714	bool "MIPS32 Release 3.5 Features"
1715	depends on SYS_HAS_CPU_MIPS32_R3_5
1716	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1717		   CPU_P5600
1718	help
1719	  Choose this option to build a kernel for release 2 or later of the
1720	  MIPS32 architecture including features from the 3.5 release such as
1721	  support for Enhanced Virtual Addressing (EVA).
1722
1723config CPU_MIPS32_3_5_EVA
1724	bool "Enhanced Virtual Addressing (EVA)"
1725	depends on CPU_MIPS32_3_5_FEATURES
1726	select EVA
1727	default y
1728	help
1729	  Choose this option if you want to enable the Enhanced Virtual
1730	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1731	  One of its primary benefits is an increase in the maximum size
1732	  of lowmem (up to 3GB). If unsure, say 'N' here.
1733
1734config CPU_MIPS32_R5_FEATURES
1735	bool "MIPS32 Release 5 Features"
1736	depends on SYS_HAS_CPU_MIPS32_R5
1737	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1738	help
1739	  Choose this option to build a kernel for release 2 or later of the
1740	  MIPS32 architecture including features from release 5 such as
1741	  support for Extended Physical Addressing (XPA).
1742
1743config CPU_MIPS32_R5_XPA
1744	bool "Extended Physical Addressing (XPA)"
1745	depends on CPU_MIPS32_R5_FEATURES
1746	depends on !EVA
1747	depends on !PAGE_SIZE_4KB
1748	depends on SYS_SUPPORTS_HIGHMEM
1749	select XPA
1750	select HIGHMEM
1751	select PHYS_ADDR_T_64BIT
1752	default n
1753	help
1754	  Choose this option if you want to enable the Extended Physical
1755	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1756	  benefit is to increase physical addressing equal to or greater
1757	  than 40 bits. Note that this has the side effect of turning on
1758	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1759	  If unsure, say 'N' here.
1760
1761if CPU_LOONGSON2F
1762config CPU_NOP_WORKAROUNDS
1763	bool
1764
1765config CPU_JUMP_WORKAROUNDS
1766	bool
1767
1768config CPU_LOONGSON2F_WORKAROUNDS
1769	bool "Loongson 2F Workarounds"
1770	default y
1771	select CPU_NOP_WORKAROUNDS
1772	select CPU_JUMP_WORKAROUNDS
1773	help
1774	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1775	  require workarounds.  Without workarounds the system may hang
1776	  unexpectedly.  For more information please refer to the gas
1777	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1778
1779	  Loongson 2F03 and later have fixed these issues and no workarounds
1780	  are needed.  The workarounds have no significant side effect on them
1781	  but may decrease the performance of the system so this option should
1782	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1783	  systems.
1784
1785	  If unsure, please say Y.
1786endif # CPU_LOONGSON2F
1787
1788config SYS_SUPPORTS_ZBOOT
1789	bool
1790	select HAVE_KERNEL_GZIP
1791	select HAVE_KERNEL_BZIP2
1792	select HAVE_KERNEL_LZ4
1793	select HAVE_KERNEL_LZMA
1794	select HAVE_KERNEL_LZO
1795	select HAVE_KERNEL_XZ
1796	select HAVE_KERNEL_ZSTD
1797
1798config SYS_SUPPORTS_ZBOOT_UART16550
1799	bool
1800	select SYS_SUPPORTS_ZBOOT
1801
1802config SYS_SUPPORTS_ZBOOT_UART_PROM
1803	bool
1804	select SYS_SUPPORTS_ZBOOT
1805
1806config CPU_LOONGSON2EF
1807	bool
1808	select CPU_SUPPORTS_32BIT_KERNEL
1809	select CPU_SUPPORTS_64BIT_KERNEL
1810	select CPU_SUPPORTS_HIGHMEM
1811	select CPU_SUPPORTS_HUGEPAGES
1812
1813config CPU_LOONGSON32
1814	bool
1815	select CPU_MIPS32
1816	select CPU_MIPSR2
1817	select CPU_HAS_PREFETCH
1818	select CPU_SUPPORTS_32BIT_KERNEL
1819	select CPU_SUPPORTS_HIGHMEM
1820	select CPU_SUPPORTS_CPUFREQ
1821
1822config CPU_BMIPS32_3300
1823	select SMP_UP if SMP
1824	bool
1825
1826config CPU_BMIPS4350
1827	bool
1828	select SYS_SUPPORTS_SMP
1829	select SYS_SUPPORTS_HOTPLUG_CPU
1830
1831config CPU_BMIPS4380
1832	bool
1833	select MIPS_L1_CACHE_SHIFT_6
1834	select SYS_SUPPORTS_SMP
1835	select SYS_SUPPORTS_HOTPLUG_CPU
1836	select CPU_HAS_RIXI
1837
1838config CPU_BMIPS5000
1839	bool
1840	select MIPS_CPU_SCACHE
1841	select MIPS_L1_CACHE_SHIFT_7
1842	select SYS_SUPPORTS_SMP
1843	select SYS_SUPPORTS_HOTPLUG_CPU
1844	select CPU_HAS_RIXI
1845
1846config SYS_HAS_CPU_LOONGSON64
1847	bool
1848	select CPU_SUPPORTS_CPUFREQ
1849	select CPU_HAS_RIXI
1850
1851config SYS_HAS_CPU_LOONGSON2E
1852	bool
1853
1854config SYS_HAS_CPU_LOONGSON2F
1855	bool
1856	select CPU_SUPPORTS_CPUFREQ
1857	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
1858
1859config SYS_HAS_CPU_LOONGSON1B
1860	bool
1861
1862config SYS_HAS_CPU_LOONGSON1C
1863	bool
1864
1865config SYS_HAS_CPU_MIPS32_R1
1866	bool
1867
1868config SYS_HAS_CPU_MIPS32_R2
1869	bool
1870
1871config SYS_HAS_CPU_MIPS32_R3_5
1872	bool
1873
1874config SYS_HAS_CPU_MIPS32_R5
1875	bool
1876
1877config SYS_HAS_CPU_MIPS32_R6
1878	bool
1879
1880config SYS_HAS_CPU_MIPS64_R1
1881	bool
1882
1883config SYS_HAS_CPU_MIPS64_R2
1884	bool
1885
1886config SYS_HAS_CPU_MIPS64_R5
1887	bool
1888
1889config SYS_HAS_CPU_MIPS64_R6
1890	bool
1891
1892config SYS_HAS_CPU_P5600
1893	bool
1894
1895config SYS_HAS_CPU_R3000
1896	bool
1897
1898config SYS_HAS_CPU_R4300
1899	bool
1900
1901config SYS_HAS_CPU_R4X00
1902	bool
1903
1904config SYS_HAS_CPU_TX49XX
1905	bool
1906
1907config SYS_HAS_CPU_R5000
1908	bool
1909
1910config SYS_HAS_CPU_R5500
1911	bool
1912
1913config SYS_HAS_CPU_NEVADA
1914	bool
1915
1916config SYS_HAS_CPU_R10000
1917	bool
1918
1919config SYS_HAS_CPU_RM7000
1920	bool
1921
1922config SYS_HAS_CPU_SB1
1923	bool
1924
1925config SYS_HAS_CPU_CAVIUM_OCTEON
1926	bool
1927
1928config SYS_HAS_CPU_BMIPS
1929	bool
1930
1931config SYS_HAS_CPU_BMIPS32_3300
1932	bool
1933	select SYS_HAS_CPU_BMIPS
1934
1935config SYS_HAS_CPU_BMIPS4350
1936	bool
1937	select SYS_HAS_CPU_BMIPS
1938
1939config SYS_HAS_CPU_BMIPS4380
1940	bool
1941	select SYS_HAS_CPU_BMIPS
1942
1943config SYS_HAS_CPU_BMIPS5000
1944	bool
1945	select SYS_HAS_CPU_BMIPS
1946
1947#
1948# CPU may reorder R->R, R->W, W->R, W->W
1949# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
1950#
1951config WEAK_ORDERING
1952	bool
1953
1954#
1955# CPU may reorder reads and writes beyond LL/SC
1956# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
1957#
1958config WEAK_REORDERING_BEYOND_LLSC
1959	bool
1960endmenu
1961
1962#
1963# These two indicate any level of the MIPS32 and MIPS64 architecture
1964#
1965config CPU_MIPS32
1966	bool
1967	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
1968		     CPU_MIPS32_R6 || CPU_P5600
1969
1970config CPU_MIPS64
1971	bool
1972	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
1973		     CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
1974
1975#
1976# These indicate the revision of the architecture
1977#
1978config CPU_MIPSR1
1979	bool
1980	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
1981
1982config CPU_MIPSR2
1983	bool
1984	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
1985	select CPU_HAS_RIXI
1986	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1987	select MIPS_SPRAM
1988
1989config CPU_MIPSR5
1990	bool
1991	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
1992	select CPU_HAS_RIXI
1993	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1994	select MIPS_SPRAM
1995
1996config CPU_MIPSR6
1997	bool
1998	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
1999	select CPU_HAS_RIXI
2000	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2001	select HAVE_ARCH_BITREVERSE
2002	select MIPS_ASID_BITS_VARIABLE
2003	select MIPS_CRC_SUPPORT
2004	select MIPS_SPRAM
2005
2006config TARGET_ISA_REV
2007	int
2008	default 1 if CPU_MIPSR1
2009	default 2 if CPU_MIPSR2
2010	default 5 if CPU_MIPSR5
2011	default 6 if CPU_MIPSR6
2012	default 0
2013	help
2014	  Reflects the ISA revision being targeted by the kernel build. This
2015	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
2016
2017config EVA
2018	bool
2019
2020config XPA
2021	bool
2022
2023config SYS_SUPPORTS_32BIT_KERNEL
2024	bool
2025config SYS_SUPPORTS_64BIT_KERNEL
2026	bool
2027config CPU_SUPPORTS_32BIT_KERNEL
2028	bool
2029config CPU_SUPPORTS_64BIT_KERNEL
2030	bool
2031config CPU_SUPPORTS_CPUFREQ
2032	bool
2033config CPU_SUPPORTS_ADDRWINCFG
2034	bool
2035config CPU_SUPPORTS_HUGEPAGES
2036	bool
2037	depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA))
2038config CPU_SUPPORTS_VZ
2039	bool
2040config MIPS_PGD_C0_CONTEXT
2041	bool
2042	depends on 64BIT
2043	default y if (CPU_MIPSR2 || CPU_MIPSR6)
2044
2045#
2046# Set to y for ptrace access to watch registers.
2047#
2048config HARDWARE_WATCHPOINTS
2049	bool
2050	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
2051
2052menu "Kernel type"
2053
2054choice
2055	prompt "Kernel code model"
2056	help
2057	  You should only select this option if you have a workload that
2058	  actually benefits from 64-bit processing or if your machine has
2059	  large memory.  You will only be presented a single option in this
2060	  menu if your system does not support both 32-bit and 64-bit kernels.
2061
2062config 32BIT
2063	bool "32-bit kernel"
2064	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2065	select TRAD_SIGNALS
2066	help
2067	  Select this option if you want to build a 32-bit kernel.
2068
2069config 64BIT
2070	bool "64-bit kernel"
2071	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2072	help
2073	  Select this option if you want to build a 64-bit kernel.
2074
2075endchoice
2076
2077config MIPS_VA_BITS_48
2078	bool "48 bits virtual memory"
2079	depends on 64BIT
2080	help
2081	  Support a maximum at least 48 bits of application virtual
2082	  memory.  Default is 40 bits or less, depending on the CPU.
2083	  For page sizes 16k and above, this option results in a small
2084	  memory overhead for page tables.  For 4k page size, a fourth
2085	  level of page tables is added which imposes both a memory
2086	  overhead as well as slower TLB fault handling.
2087
2088	  If unsure, say N.
2089
2090config ZBOOT_LOAD_ADDRESS
2091	hex "Compressed kernel load address"
2092	default 0xffffffff80400000 if BCM47XX
2093	default 0x0
2094	depends on SYS_SUPPORTS_ZBOOT
2095	help
2096	  The address to load compressed kernel, aka vmlinuz.
2097
2098	  This is only used if non-zero.
2099
2100config ARCH_FORCE_MAX_ORDER
2101	int "Maximum zone order"
2102	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2103	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2104	default "11" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2105	default "10"
2106	help
2107	  The kernel memory allocator divides physically contiguous memory
2108	  blocks into "zones", where each zone is a power of two number of
2109	  pages.  This option selects the largest power of two that the kernel
2110	  keeps in the memory allocator.  If you need to allocate very large
2111	  blocks of physically contiguous memory, then you may need to
2112	  increase this value.
2113
2114	  The page size is not necessarily 4KB.  Keep this in mind
2115	  when choosing a value for this option.
2116
2117config BOARD_SCACHE
2118	bool
2119
2120config IP22_CPU_SCACHE
2121	bool
2122	select BOARD_SCACHE
2123
2124#
2125# Support for a MIPS32 / MIPS64 style S-caches
2126#
2127config MIPS_CPU_SCACHE
2128	bool
2129	select BOARD_SCACHE
2130
2131config R5000_CPU_SCACHE
2132	bool
2133	select BOARD_SCACHE
2134
2135config RM7000_CPU_SCACHE
2136	bool
2137	select BOARD_SCACHE
2138
2139config SIBYTE_DMA_PAGEOPS
2140	bool "Use DMA to clear/copy pages"
2141	depends on CPU_SB1
2142	help
2143	  Instead of using the CPU to zero and copy pages, use a Data Mover
2144	  channel.  These DMA channels are otherwise unused by the standard
2145	  SiByte Linux port.  Seems to give a small performance benefit.
2146
2147config CPU_HAS_PREFETCH
2148	bool
2149
2150config CPU_GENERIC_DUMP_TLB
2151	bool
2152	default y if !CPU_R3000
2153
2154config MIPS_FP_SUPPORT
2155	bool "Floating Point support" if EXPERT
2156	default y
2157	help
2158	  Select y to include support for floating point in the kernel
2159	  including initialization of FPU hardware, FP context save & restore
2160	  and emulation of an FPU where necessary. Without this support any
2161	  userland program attempting to use floating point instructions will
2162	  receive a SIGILL.
2163
2164	  If you know that your userland will not attempt to use floating point
2165	  instructions then you can say n here to shrink the kernel a little.
2166
2167	  If unsure, say y.
2168
2169config CPU_R2300_FPU
2170	bool
2171	depends on MIPS_FP_SUPPORT
2172	default y if CPU_R3000
2173
2174config CPU_R3K_TLB
2175	bool
2176
2177config CPU_R4K_FPU
2178	bool
2179	depends on MIPS_FP_SUPPORT
2180	default y if !CPU_R2300_FPU
2181
2182config CPU_R4K_CACHE_TLB
2183	bool
2184	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
2185
2186config MIPS_MT_SMP
2187	bool "MIPS MT SMP support (1 TC on each available VPE)"
2188	default y
2189	depends on TARGET_ISA_REV > 0 && TARGET_ISA_REV < 6
2190	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MICROMIPS
2191	select CPU_MIPSR2_IRQ_VI
2192	select CPU_MIPSR2_IRQ_EI
2193	select SYNC_R4K
2194	select MIPS_MT
2195	select SMP
2196	select SMP_UP
2197	select SYS_SUPPORTS_SMP
2198	select SYS_SUPPORTS_SCHED_SMT
2199	select MIPS_PERF_SHARED_TC_COUNTERS
2200	help
2201	  This is a kernel model which is known as SMVP. This is supported
2202	  on cores with the MT ASE and uses the available VPEs to implement
2203	  virtual processors which supports SMP. This is equivalent to the
2204	  Intel Hyperthreading feature. For further information go to
2205	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
2206
2207config MIPS_MT
2208	bool
2209
2210config SCHED_SMT
2211	bool "SMT (multithreading) scheduler support"
2212	depends on SYS_SUPPORTS_SCHED_SMT
2213	default n
2214	help
2215	  SMT scheduler support improves the CPU scheduler's decision making
2216	  when dealing with MIPS MT enabled cores at a cost of slightly
2217	  increased overhead in some places. If unsure say N here.
2218
2219config SYS_SUPPORTS_SCHED_SMT
2220	bool
2221
2222config SYS_SUPPORTS_MULTITHREADING
2223	bool
2224
2225config MIPS_MT_FPAFF
2226	bool "Dynamic FPU affinity for FP-intensive threads"
2227	default y
2228	depends on MIPS_MT_SMP
2229
2230config MIPSR2_TO_R6_EMULATOR
2231	bool "MIPS R2-to-R6 emulator"
2232	depends on CPU_MIPSR6
2233	depends on MIPS_FP_SUPPORT
2234	default y
2235	help
2236	  Choose this option if you want to run non-R6 MIPS userland code.
2237	  Even if you say 'Y' here, the emulator will still be disabled by
2238	  default. You can enable it using the 'mipsr2emu' kernel option.
2239	  The only reason this is a build-time option is to save ~14K from the
2240	  final kernel image.
2241
2242config SYS_SUPPORTS_VPE_LOADER
2243	bool
2244	depends on SYS_SUPPORTS_MULTITHREADING
2245	help
2246	  Indicates that the platform supports the VPE loader, and provides
2247	  physical_memsize.
2248
2249config MIPS_VPE_LOADER
2250	bool "VPE loader support."
2251	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
2252	select CPU_MIPSR2_IRQ_VI
2253	select CPU_MIPSR2_IRQ_EI
2254	select MIPS_MT
2255	help
2256	  Includes a loader for loading an elf relocatable object
2257	  onto another VPE and running it.
2258
2259config MIPS_VPE_LOADER_MT
2260	bool
2261	default "y"
2262	depends on MIPS_VPE_LOADER
2263
2264config MIPS_VPE_LOADER_TOM
2265	bool "Load VPE program into memory hidden from linux"
2266	depends on MIPS_VPE_LOADER
2267	default y
2268	help
2269	  The loader can use memory that is present but has been hidden from
2270	  Linux using the kernel command line option "mem=xxMB". It's up to
2271	  you to ensure the amount you put in the option and the space your
2272	  program requires is less or equal to the amount physically present.
2273
2274config MIPS_VPE_APSP_API
2275	bool "Enable support for AP/SP API (RTLX)"
2276	depends on MIPS_VPE_LOADER
2277
2278config MIPS_VPE_APSP_API_MT
2279	bool
2280	default "y"
2281	depends on MIPS_VPE_APSP_API
2282
2283config MIPS_CPS
2284	bool "MIPS Coherent Processing System support"
2285	depends on SYS_SUPPORTS_MIPS_CPS
2286	select MIPS_CM
2287	select MIPS_CPS_PM if HOTPLUG_CPU
2288	select SMP
2289	select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
2290	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
2291	select SYS_SUPPORTS_HOTPLUG_CPU
2292	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
2293	select SYS_SUPPORTS_SMP
2294	select WEAK_ORDERING
2295	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
2296	help
2297	  Select this if you wish to run an SMP kernel across multiple cores
2298	  within a MIPS Coherent Processing System. When this option is
2299	  enabled the kernel will probe for other cores and boot them with
2300	  no external assistance. It is safe to enable this when hardware
2301	  support is unavailable.
2302
2303config MIPS_CPS_PM
2304	depends on MIPS_CPS
2305	bool
2306
2307config MIPS_CM
2308	bool
2309	select MIPS_CPC
2310
2311config MIPS_CPC
2312	bool
2313
2314config SB1_PASS_2_WORKAROUNDS
2315	bool
2316	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2317	default y
2318
2319config SB1_PASS_2_1_WORKAROUNDS
2320	bool
2321	depends on CPU_SB1 && CPU_SB1_PASS_2
2322	default y
2323
2324choice
2325	prompt "SmartMIPS or microMIPS ASE support"
2326
2327config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2328	bool "None"
2329	help
2330	  Select this if you want neither microMIPS nor SmartMIPS support
2331
2332config CPU_HAS_SMARTMIPS
2333	depends on SYS_SUPPORTS_SMARTMIPS
2334	bool "SmartMIPS"
2335	help
2336	  SmartMIPS is a extension of the MIPS32 architecture aimed at
2337	  increased security at both hardware and software level for
2338	  smartcards.  Enabling this option will allow proper use of the
2339	  SmartMIPS instructions by Linux applications.  However a kernel with
2340	  this option will not work on a MIPS core without SmartMIPS core.  If
2341	  you don't know you probably don't have SmartMIPS and should say N
2342	  here.
2343
2344config CPU_MICROMIPS
2345	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
2346	bool "microMIPS"
2347	help
2348	  When this option is enabled the kernel will be built using the
2349	  microMIPS ISA
2350
2351endchoice
2352
2353config CPU_HAS_MSA
2354	bool "Support for the MIPS SIMD Architecture"
2355	depends on CPU_SUPPORTS_MSA
2356	depends on MIPS_FP_SUPPORT
2357	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2358	help
2359	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2360	  and a set of SIMD instructions to operate on them. When this option
2361	  is enabled the kernel will support allocating & switching MSA
2362	  vector register contexts. If you know that your kernel will only be
2363	  running on CPUs which do not support MSA or that your userland will
2364	  not be making use of it then you may wish to say N here to reduce
2365	  the size & complexity of your kernel.
2366
2367	  If unsure, say Y.
2368
2369config CPU_HAS_WB
2370	bool
2371
2372config XKS01
2373	bool
2374
2375config CPU_HAS_DIEI
2376	depends on !CPU_DIEI_BROKEN
2377	bool
2378
2379config CPU_DIEI_BROKEN
2380	bool
2381
2382config CPU_HAS_RIXI
2383	bool
2384
2385config CPU_NO_LOAD_STORE_LR
2386	bool
2387	help
2388	  CPU lacks support for unaligned load and store instructions:
2389	  LWL, LWR, SWL, SWR (Load/store word left/right).
2390	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2391	  systems).
2392
2393#
2394# Vectored interrupt mode is an R2 feature
2395#
2396config CPU_MIPSR2_IRQ_VI
2397	bool
2398
2399#
2400# Extended interrupt mode is an R2 feature
2401#
2402config CPU_MIPSR2_IRQ_EI
2403	bool
2404
2405config CPU_HAS_SYNC
2406	bool
2407	depends on !CPU_R3000
2408	default y
2409
2410#
2411# CPU non-features
2412#
2413
2414# Work around the "daddi" and "daddiu" CPU errata:
2415#
2416# - The `daddi' instruction fails to trap on overflow.
2417#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2418#   erratum #23
2419#
2420# - The `daddiu' instruction can produce an incorrect result.
2421#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2422#   erratum #41
2423#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2424#   #15
2425#   "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7
2426#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5
2427config CPU_DADDI_WORKAROUNDS
2428	bool
2429
2430# Work around certain R4000 CPU errata (as implemented by GCC):
2431#
2432# - A double-word or a variable shift may give an incorrect result
2433#   if executed immediately after starting an integer division:
2434#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2435#   erratum #28
2436#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2437#   #19
2438#
2439# - A double-word or a variable shift may give an incorrect result
2440#   if executed while an integer multiplication is in progress:
2441#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2442#   errata #16 & #28
2443#
2444# - An integer division may give an incorrect result if started in
2445#   a delay slot of a taken branch or a jump:
2446#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2447#   erratum #52
2448config CPU_R4000_WORKAROUNDS
2449	bool
2450	select CPU_R4400_WORKAROUNDS
2451
2452# Work around certain R4400 CPU errata (as implemented by GCC):
2453#
2454# - A double-word or a variable shift may give an incorrect result
2455#   if executed immediately after starting an integer division:
2456#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10
2457#   "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4
2458config CPU_R4400_WORKAROUNDS
2459	bool
2460
2461config CPU_R4X00_BUGS64
2462	bool
2463	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2464
2465config MIPS_ASID_SHIFT
2466	int
2467	default 6 if CPU_R3000
2468	default 0
2469
2470config MIPS_ASID_BITS
2471	int
2472	default 0 if MIPS_ASID_BITS_VARIABLE
2473	default 6 if CPU_R3000
2474	default 8
2475
2476config MIPS_ASID_BITS_VARIABLE
2477	bool
2478
2479config MIPS_CRC_SUPPORT
2480	bool
2481
2482# R4600 erratum.  Due to the lack of errata information the exact
2483# technical details aren't known.  I've experimentally found that disabling
2484# interrupts during indexed I-cache flushes seems to be sufficient to deal
2485# with the issue.
2486config WAR_R4600_V1_INDEX_ICACHEOP
2487	bool
2488
2489# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
2490#
2491#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2492#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2493#      executed if there is no other dcache activity. If the dcache is
2494#      accessed for another instruction immediately preceding when these
2495#      cache instructions are executing, it is possible that the dcache
2496#      tag match outputs used by these cache instructions will be
2497#      incorrect. These cache instructions should be preceded by at least
2498#      four instructions that are not any kind of load or store
2499#      instruction.
2500#
2501#      This is not allowed:    lw
2502#                              nop
2503#                              nop
2504#                              nop
2505#                              cache       Hit_Writeback_Invalidate_D
2506#
2507#      This is allowed:        lw
2508#                              nop
2509#                              nop
2510#                              nop
2511#                              nop
2512#                              cache       Hit_Writeback_Invalidate_D
2513config WAR_R4600_V1_HIT_CACHEOP
2514	bool
2515
2516# Writeback and invalidate the primary cache dcache before DMA.
2517#
2518# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2519# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2520# operate correctly if the internal data cache refill buffer is empty.  These
2521# CACHE instructions should be separated from any potential data cache miss
2522# by a load instruction to an uncached address to empty the response buffer."
2523# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2524# in .pdf format.)
2525config WAR_R4600_V2_HIT_CACHEOP
2526	bool
2527
2528# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2529# the line which this instruction itself exists, the following
2530# operation is not guaranteed."
2531#
2532# Workaround: do two phase flushing for Index_Invalidate_I
2533config WAR_TX49XX_ICACHE_INDEX_INV
2534	bool
2535
2536# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2537# opposes it being called that) where invalid instructions in the same
2538# I-cache line worth of instructions being fetched may case spurious
2539# exceptions.
2540config WAR_ICACHE_REFILLS
2541	bool
2542
2543# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2544# may cause ll / sc and lld / scd sequences to execute non-atomically.
2545config WAR_R10000_LLSC
2546	bool
2547
2548# 34K core erratum: "Problems Executing the TLBR Instruction"
2549config WAR_MIPS34K_MISSED_ITLB
2550	bool
2551
2552#
2553# - Highmem only makes sense for the 32-bit kernel.
2554# - The current highmem code will only work properly on physically indexed
2555#   caches such as R3000, SB1, R7000 or those that look like they're virtually
2556#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
2557#   moment we protect the user and offer the highmem option only on machines
2558#   where it's known to be safe.  This will not offer highmem on a few systems
2559#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2560#   indexed CPUs but we're playing safe.
2561# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2562#   know they might have memory configurations that could make use of highmem
2563#   support.
2564#
2565config HIGHMEM
2566	bool "High Memory Support"
2567	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2568	select KMAP_LOCAL
2569
2570config CPU_SUPPORTS_HIGHMEM
2571	bool
2572
2573config SYS_SUPPORTS_HIGHMEM
2574	bool
2575
2576config SYS_SUPPORTS_SMARTMIPS
2577	bool
2578
2579config SYS_SUPPORTS_MICROMIPS
2580	bool
2581
2582config SYS_SUPPORTS_MIPS16
2583	bool
2584	help
2585	  This option must be set if a kernel might be executed on a MIPS16-
2586	  enabled CPU even if MIPS16 is not actually being used.  In other
2587	  words, it makes the kernel MIPS16-tolerant.
2588
2589config CPU_SUPPORTS_MSA
2590	bool
2591
2592config ARCH_FLATMEM_ENABLE
2593	def_bool y
2594	depends on !NUMA && !CPU_LOONGSON2EF
2595
2596config ARCH_SPARSEMEM_ENABLE
2597	bool
2598
2599config NUMA
2600	bool "NUMA Support"
2601	depends on SYS_SUPPORTS_NUMA
2602	select SMP
2603	select HAVE_SETUP_PER_CPU_AREA
2604	select NEED_PER_CPU_EMBED_FIRST_CHUNK
2605	help
2606	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2607	  Access).  This option improves performance on systems with more
2608	  than two nodes; on two node systems it is generally better to
2609	  leave it disabled; on single node systems leave this option
2610	  disabled.
2611
2612config SYS_SUPPORTS_NUMA
2613	bool
2614
2615config HAVE_ARCH_NODEDATA_EXTENSION
2616	bool
2617
2618config RELOCATABLE
2619	bool "Relocatable kernel"
2620	depends on SYS_SUPPORTS_RELOCATABLE
2621	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2622		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2623		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2624		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2625		   CPU_LOONGSON64
2626	help
2627	  This builds a kernel image that retains relocation information
2628	  so it can be loaded someplace besides the default 1MB.
2629	  The relocations make the kernel binary about 15% larger,
2630	  but are discarded at runtime
2631
2632config RELOCATION_TABLE_SIZE
2633	hex "Relocation table size"
2634	depends on RELOCATABLE
2635	range 0x0 0x01000000
2636	default "0x00200000" if CPU_LOONGSON64
2637	default "0x00100000"
2638	help
2639	  A table of relocation data will be appended to the kernel binary
2640	  and parsed at boot to fix up the relocated kernel.
2641
2642	  This option allows the amount of space reserved for the table to be
2643	  adjusted, although the default of 1Mb should be ok in most cases.
2644
2645	  The build will fail and a valid size suggested if this is too small.
2646
2647	  If unsure, leave at the default value.
2648
2649config RANDOMIZE_BASE
2650	bool "Randomize the address of the kernel image"
2651	depends on RELOCATABLE
2652	help
2653	  Randomizes the physical and virtual address at which the
2654	  kernel image is loaded, as a security feature that
2655	  deters exploit attempts relying on knowledge of the location
2656	  of kernel internals.
2657
2658	  Entropy is generated using any coprocessor 0 registers available.
2659
2660	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2661
2662	  If unsure, say N.
2663
2664config RANDOMIZE_BASE_MAX_OFFSET
2665	hex "Maximum kASLR offset" if EXPERT
2666	depends on RANDOMIZE_BASE
2667	range 0x0 0x40000000 if EVA || 64BIT
2668	range 0x0 0x08000000
2669	default "0x01000000"
2670	help
2671	  When kASLR is active, this provides the maximum offset that will
2672	  be applied to the kernel image. It should be set according to the
2673	  amount of physical RAM available in the target system minus
2674	  PHYSICAL_START and must be a power of 2.
2675
2676	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2677	  EVA or 64-bit. The default is 16Mb.
2678
2679config NODES_SHIFT
2680	int
2681	default "6"
2682	depends on NUMA
2683
2684config HW_PERF_EVENTS
2685	bool "Enable hardware performance counter support for perf events"
2686	depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64)
2687	default y
2688	help
2689	  Enable hardware performance counter support for perf events. If
2690	  disabled, perf events will use software events only.
2691
2692config DMI
2693	bool "Enable DMI scanning"
2694	depends on MACH_LOONGSON64
2695	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2696	default y
2697	help
2698	  Enabled scanning of DMI to identify machine quirks. Say Y
2699	  here unless you have verified that your setup is not
2700	  affected by entries in the DMI blacklist. Required by PNP
2701	  BIOS code.
2702
2703config SMP
2704	bool "Multi-Processing support"
2705	depends on SYS_SUPPORTS_SMP
2706	help
2707	  This enables support for systems with more than one CPU. If you have
2708	  a system with only one CPU, say N. If you have a system with more
2709	  than one CPU, say Y.
2710
2711	  If you say N here, the kernel will run on uni- and multiprocessor
2712	  machines, but will use only one CPU of a multiprocessor machine. If
2713	  you say Y here, the kernel will run on many, but not all,
2714	  uniprocessor machines. On a uniprocessor machine, the kernel
2715	  will run faster if you say N here.
2716
2717	  People using multiprocessor machines who say Y here should also say
2718	  Y to "Enhanced Real Time Clock Support", below.
2719
2720	  See also the SMP-HOWTO available at
2721	  <https://www.tldp.org/docs.html#howto>.
2722
2723	  If you don't know what to do here, say N.
2724
2725config HOTPLUG_CPU
2726	bool "Support for hot-pluggable CPUs"
2727	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2728	help
2729	  Say Y here to allow turning CPUs off and on. CPUs can be
2730	  controlled through /sys/devices/system/cpu.
2731	  (Note: power management support will enable this option
2732	    automatically on SMP systems. )
2733	  Say N if you want to disable CPU hotplug.
2734
2735config SMP_UP
2736	bool
2737
2738config SYS_SUPPORTS_MIPS_CPS
2739	bool
2740
2741config SYS_SUPPORTS_SMP
2742	bool
2743
2744config NR_CPUS_DEFAULT_4
2745	bool
2746
2747config NR_CPUS_DEFAULT_8
2748	bool
2749
2750config NR_CPUS_DEFAULT_16
2751	bool
2752
2753config NR_CPUS_DEFAULT_32
2754	bool
2755
2756config NR_CPUS_DEFAULT_64
2757	bool
2758
2759config NR_CPUS
2760	int "Maximum number of CPUs (2-256)"
2761	range 2 256
2762	depends on SMP
2763	default "4" if NR_CPUS_DEFAULT_4
2764	default "8" if NR_CPUS_DEFAULT_8
2765	default "16" if NR_CPUS_DEFAULT_16
2766	default "32" if NR_CPUS_DEFAULT_32
2767	default "64" if NR_CPUS_DEFAULT_64
2768	help
2769	  This allows you to specify the maximum number of CPUs which this
2770	  kernel will support.  The maximum supported value is 32 for 32-bit
2771	  kernel and 64 for 64-bit kernels; the minimum value which makes
2772	  sense is 1 for Qemu (useful only for kernel debugging purposes)
2773	  and 2 for all others.
2774
2775	  This is purely to save memory - each supported CPU adds
2776	  approximately eight kilobytes to the kernel image.  For best
2777	  performance should round up your number of processors to the next
2778	  power of two.
2779
2780config MIPS_PERF_SHARED_TC_COUNTERS
2781	bool
2782
2783config MIPS_NR_CPU_NR_MAP_1024
2784	bool
2785
2786config MIPS_NR_CPU_NR_MAP
2787	int
2788	depends on SMP
2789	default 1024 if MIPS_NR_CPU_NR_MAP_1024
2790	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2791
2792#
2793# Timer Interrupt Frequency Configuration
2794#
2795
2796choice
2797	prompt "Timer frequency"
2798	default HZ_250
2799	help
2800	  Allows the configuration of the timer frequency.
2801
2802	config HZ_24
2803		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2804
2805	config HZ_48
2806		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
2807
2808	config HZ_100
2809		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2810
2811	config HZ_128
2812		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2813
2814	config HZ_250
2815		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2816
2817	config HZ_256
2818		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2819
2820	config HZ_1000
2821		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2822
2823	config HZ_1024
2824		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2825
2826endchoice
2827
2828config SYS_SUPPORTS_24HZ
2829	bool
2830
2831config SYS_SUPPORTS_48HZ
2832	bool
2833
2834config SYS_SUPPORTS_100HZ
2835	bool
2836
2837config SYS_SUPPORTS_128HZ
2838	bool
2839
2840config SYS_SUPPORTS_250HZ
2841	bool
2842
2843config SYS_SUPPORTS_256HZ
2844	bool
2845
2846config SYS_SUPPORTS_1000HZ
2847	bool
2848
2849config SYS_SUPPORTS_1024HZ
2850	bool
2851
2852config SYS_SUPPORTS_ARBIT_HZ
2853	bool
2854	default y if !SYS_SUPPORTS_24HZ && \
2855		     !SYS_SUPPORTS_48HZ && \
2856		     !SYS_SUPPORTS_100HZ && \
2857		     !SYS_SUPPORTS_128HZ && \
2858		     !SYS_SUPPORTS_250HZ && \
2859		     !SYS_SUPPORTS_256HZ && \
2860		     !SYS_SUPPORTS_1000HZ && \
2861		     !SYS_SUPPORTS_1024HZ
2862
2863config HZ
2864	int
2865	default 24 if HZ_24
2866	default 48 if HZ_48
2867	default 100 if HZ_100
2868	default 128 if HZ_128
2869	default 250 if HZ_250
2870	default 256 if HZ_256
2871	default 1000 if HZ_1000
2872	default 1024 if HZ_1024
2873
2874config SCHED_HRTICK
2875	def_bool HIGH_RES_TIMERS
2876
2877config ARCH_SUPPORTS_KEXEC
2878	def_bool y
2879
2880config ARCH_SUPPORTS_CRASH_DUMP
2881	def_bool y
2882
2883config PHYSICAL_START
2884	hex "Physical address where the kernel is loaded"
2885	default "0xffffffff84000000"
2886	depends on CRASH_DUMP
2887	help
2888	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
2889	  If you plan to use kernel for capturing the crash dump change
2890	  this value to start of the reserved region (the "X" value as
2891	  specified in the "crashkernel=YM@XM" command line boot parameter
2892	  passed to the panic-ed kernel).
2893
2894config MIPS_O32_FP64_SUPPORT
2895	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
2896	depends on 32BIT || MIPS32_O32
2897	help
2898	  When this is enabled, the kernel will support use of 64-bit floating
2899	  point registers with binaries using the O32 ABI along with the
2900	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2901	  32-bit MIPS systems this support is at the cost of increasing the
2902	  size and complexity of the compiled FPU emulator. Thus if you are
2903	  running a MIPS32 system and know that none of your userland binaries
2904	  will require 64-bit floating point, you may wish to reduce the size
2905	  of your kernel & potentially improve FP emulation performance by
2906	  saying N here.
2907
2908	  Although binutils currently supports use of this flag the details
2909	  concerning its effect upon the O32 ABI in userland are still being
2910	  worked on. In order to avoid userland becoming dependent upon current
2911	  behaviour before the details have been finalised, this option should
2912	  be considered experimental and only enabled by those working upon
2913	  said details.
2914
2915	  If unsure, say N.
2916
2917config USE_OF
2918	bool
2919	select OF
2920	select OF_EARLY_FLATTREE
2921	select IRQ_DOMAIN
2922
2923config UHI_BOOT
2924	bool
2925
2926config BUILTIN_DTB
2927	bool
2928
2929choice
2930	prompt "Kernel appended dtb support" if USE_OF
2931	default MIPS_NO_APPENDED_DTB
2932
2933	config MIPS_NO_APPENDED_DTB
2934		bool "None"
2935		help
2936		  Do not enable appended dtb support.
2937
2938	config MIPS_ELF_APPENDED_DTB
2939		bool "vmlinux"
2940		help
2941		  With this option, the boot code will look for a device tree binary
2942		  DTB) included in the vmlinux ELF section .appended_dtb. By default
2943		  it is empty and the DTB can be appended using binutils command
2944		  objcopy:
2945
2946		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
2947
2948		  This is meant as a backward compatibility convenience for those
2949		  systems with a bootloader that can't be upgraded to accommodate
2950		  the documented boot protocol using a device tree.
2951
2952	config MIPS_RAW_APPENDED_DTB
2953		bool "vmlinux.bin or vmlinuz.bin"
2954		help
2955		  With this option, the boot code will look for a device tree binary
2956		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
2957		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
2958
2959		  This is meant as a backward compatibility convenience for those
2960		  systems with a bootloader that can't be upgraded to accommodate
2961		  the documented boot protocol using a device tree.
2962
2963		  Beware that there is very little in terms of protection against
2964		  this option being confused by leftover garbage in memory that might
2965		  look like a DTB header after a reboot if no actual DTB is appended
2966		  to vmlinux.bin.  Do not leave this option active in a production kernel
2967		  if you don't intend to always append a DTB.
2968endchoice
2969
2970choice
2971	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
2972	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
2973					 !MACH_LOONGSON64 && !MIPS_MALTA && \
2974					 !CAVIUM_OCTEON_SOC
2975	default MIPS_CMDLINE_FROM_BOOTLOADER
2976
2977	config MIPS_CMDLINE_FROM_DTB
2978		depends on USE_OF
2979		bool "Dtb kernel arguments if available"
2980
2981	config MIPS_CMDLINE_DTB_EXTEND
2982		depends on USE_OF
2983		bool "Extend dtb kernel arguments with bootloader arguments"
2984
2985	config MIPS_CMDLINE_FROM_BOOTLOADER
2986		bool "Bootloader kernel arguments if available"
2987
2988	config MIPS_CMDLINE_BUILTIN_EXTEND
2989		depends on CMDLINE_BOOL
2990		bool "Extend builtin kernel arguments with bootloader arguments"
2991endchoice
2992
2993endmenu
2994
2995config LOCKDEP_SUPPORT
2996	bool
2997	default y
2998
2999config STACKTRACE_SUPPORT
3000	bool
3001	default y
3002
3003config PGTABLE_LEVELS
3004	int
3005	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3006	default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48)
3007	default 2
3008
3009config MIPS_AUTO_PFN_OFFSET
3010	bool
3011
3012menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3013
3014config PCI_DRIVERS_GENERIC
3015	select PCI_DOMAINS_GENERIC if PCI
3016	bool
3017
3018config PCI_DRIVERS_LEGACY
3019	def_bool !PCI_DRIVERS_GENERIC
3020	select NO_GENERIC_PCI_IOPORT_MAP
3021	select PCI_DOMAINS if PCI
3022
3023#
3024# ISA support is now enabled via select.  Too many systems still have the one
3025# or other ISA chip on the board that users don't know about so don't expect
3026# users to choose the right thing ...
3027#
3028config ISA
3029	bool
3030
3031config TC
3032	bool "TURBOchannel support"
3033	depends on MACH_DECSTATION
3034	help
3035	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3036	  processors.  TURBOchannel programming specifications are available
3037	  at:
3038	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3039	  and:
3040	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3041	  Linux driver support status is documented at:
3042	  <http://www.linux-mips.org/wiki/DECstation>
3043
3044config MMU
3045	bool
3046	default y
3047
3048config ARCH_MMAP_RND_BITS_MIN
3049	default 12 if 64BIT
3050	default 8
3051
3052config ARCH_MMAP_RND_BITS_MAX
3053	default 18 if 64BIT
3054	default 15
3055
3056config ARCH_MMAP_RND_COMPAT_BITS_MIN
3057	default 8
3058
3059config ARCH_MMAP_RND_COMPAT_BITS_MAX
3060	default 15
3061
3062config I8253
3063	bool
3064	select CLKSRC_I8253
3065	select CLKEVT_I8253
3066	select MIPS_EXTERNAL_TIMER
3067endmenu
3068
3069config TRAD_SIGNALS
3070	bool
3071
3072config MIPS32_COMPAT
3073	bool
3074
3075config COMPAT
3076	bool
3077
3078config MIPS32_O32
3079	bool "Kernel support for o32 binaries"
3080	depends on 64BIT
3081	select ARCH_WANT_OLD_COMPAT_IPC
3082	select COMPAT
3083	select MIPS32_COMPAT
3084	help
3085	  Select this option if you want to run o32 binaries.  These are pure
3086	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
3087	  existing binaries are in this format.
3088
3089	  If unsure, say Y.
3090
3091config MIPS32_N32
3092	bool "Kernel support for n32 binaries"
3093	depends on 64BIT
3094	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
3095	select COMPAT
3096	select MIPS32_COMPAT
3097	help
3098	  Select this option if you want to run n32 binaries.  These are
3099	  64-bit binaries using 32-bit quantities for addressing and certain
3100	  data that would normally be 64-bit.  They are used in special
3101	  cases.
3102
3103	  If unsure, say N.
3104
3105config CC_HAS_MNO_BRANCH_LIKELY
3106	def_bool y
3107	depends on $(cc-option,-mno-branch-likely)
3108
3109# https://github.com/llvm/llvm-project/issues/61045
3110config CC_HAS_BROKEN_INLINE_COMPAT_BRANCH
3111	def_bool y if CC_IS_CLANG
3112
3113menu "Power management options"
3114
3115config ARCH_HIBERNATION_POSSIBLE
3116	def_bool y
3117	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3118
3119config ARCH_SUSPEND_POSSIBLE
3120	def_bool y
3121	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3122
3123source "kernel/power/Kconfig"
3124
3125endmenu
3126
3127config MIPS_EXTERNAL_TIMER
3128	bool
3129
3130menu "CPU Power Management"
3131
3132if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3133source "drivers/cpufreq/Kconfig"
3134endif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3135
3136source "drivers/cpuidle/Kconfig"
3137
3138endmenu
3139
3140source "arch/mips/kvm/Kconfig"
3141
3142source "arch/mips/vdso/Kconfig"
3143