xref: /linux/arch/mips/Kconfig (revision eb3849370ae32b571e1f9a63ba52c61adeaf88f7)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7dfad83cbSFlorian Fainelli	select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
834c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
934c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
1066633abdSTiezhu Yang	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
1134c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1212597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
131e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
148b3165e5SXingxing Su	select ARCH_HAS_GCOV_PROFILE_ALL
15c55944ccSNick Desaulniers	select ARCH_KEEP_MEMBLOCK
1612597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
171ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1812597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
19dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
2025da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
210b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
22855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
239035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
2412597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
25d3a4e0f1SAlexander Lobakin	select ARCH_WANT_LD_ORPHAN_WARN
2610916706SShile Zhang	select BUILDTIME_TABLE_SORT
2712597988SMatt Redfearn	select CLONE_BACKWARDS
2857eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2912597988SMatt Redfearn	select CPU_PM if CPU_IDLE
3012597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
3112597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
3212597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
33bab1dde3SAlexander Lobakin	select GENERIC_FIND_FIRST_BIT
3424640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
35b962aeb0SPaul Burton	select GENERIC_IOMAP
3612597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3712597988SMatt Redfearn	select GENERIC_IRQ_SHOW
386630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
39740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
40740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
41740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
42740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
43740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
4412597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
4512597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
4612597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
47446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4812597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
49906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
5012597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
5142b20995SArnd Bergmann	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
52109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
53109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
54490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
55c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
5645e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
572ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5836366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5912597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
60490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
6164575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
6212597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
6312597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
6412597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
6512597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
6634c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6712597988SMatt Redfearn	select HAVE_EXIT_THREAD
6867a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6912597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
7029c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
7112597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
7234c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
7334c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
7412597988SMatt Redfearn	select HAVE_IDE
75b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
7612597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7712597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
78c1bf207dSDavid Daney	select HAVE_KPROBES
79c1bf207dSDavid Daney	select HAVE_KRETPROBES
80c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
81786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
8242a0bb3fSPetr Mladek	select HAVE_NMI
8312597988SMatt Redfearn	select HAVE_PERF_EVENTS
841ddc96bdSTiezhu Yang	select HAVE_PERF_REGS
851ddc96bdSTiezhu Yang	select HAVE_PERF_USER_STACK_DUMP
8608bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
879ea141adSPaul Burton	select HAVE_RSEQ
8816c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
89d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
9012597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
91a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
9212597988SMatt Redfearn	select IRQ_FORCED_THREADING
936630a8e5SChristoph Hellwig	select ISA if EISA
9412597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
9534c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
9612597988SMatt Redfearn	select PERF_USE_VMALLOC
97981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
9805a0a344SArnd Bergmann	select RTC_LIB
9912597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
10012597988SMatt Redfearn	select VIRT_TO_BUS
1010bb87f05SAl Viro	select ARCH_HAS_ELFCORE_COMPAT
1021da177e4SLinus Torvalds
103d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
104d3991572SChristoph Hellwig	bool
105d3991572SChristoph Hellwig
106c434b9f8SPaul Cercueilconfig MIPS_GENERIC
107c434b9f8SPaul Cercueil	bool
108c434b9f8SPaul Cercueil
109f0f4a753SPaul Cercueilconfig MACH_INGENIC
110f0f4a753SPaul Cercueil	bool
111f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
112f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
113f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
114f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
1151660710cSPaul Cercueil	select ARCH_HAS_SYNC_DMA_FOR_CPU
116f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
117f0f4a753SPaul Cercueil	select PINCTRL
118f0f4a753SPaul Cercueil	select GPIOLIB
119f0f4a753SPaul Cercueil	select COMMON_CLK
120f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
121f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
122f0f4a753SPaul Cercueil	select USE_OF
123f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
124f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
125f0f4a753SPaul Cercueil
1261da177e4SLinus Torvaldsmenu "Machine selection"
1271da177e4SLinus Torvalds
1285e83d430SRalf Baechlechoice
1295e83d430SRalf Baechle	prompt "System type"
130c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1311da177e4SLinus Torvalds
132c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
133eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
1344e066441SChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
135c434b9f8SPaul Cercueil	select MIPS_GENERIC
136eed0eabdSPaul Burton	select BOOT_RAW
137eed0eabdSPaul Burton	select BUILTIN_DTB
138eed0eabdSPaul Burton	select CEVT_R4K
139eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
140eed0eabdSPaul Burton	select COMMON_CLK
141eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
14234c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
143eed0eabdSPaul Burton	select CSRC_R4K
1444e066441SChristoph Hellwig	select DMA_NONCOHERENT
145eb01d42aSChristoph Hellwig	select HAVE_PCI
146eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1470211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
148eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
149eed0eabdSPaul Burton	select MIPS_GIC
150eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
151eed0eabdSPaul Burton	select NO_EXCEPT_FILL
152eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
153eed0eabdSPaul Burton	select SMP_UP if SMP
154a3078e59SMatt Redfearn	select SWAP_IO_SPACE
155eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
156eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
157eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
158eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
159eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
160eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
161eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
162eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
163eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
164eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
165eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
166eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
167eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
16834c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
169eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
170eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
171eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
172c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
17334c01e41SAlexander Lobakin	select UHI_BOOT
1742e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1752e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1762e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1772e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1782e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1792e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
180eed0eabdSPaul Burton	select USE_OF
181eed0eabdSPaul Burton	help
182eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
183eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
184eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
185eed0eabdSPaul Burton	  Interface) specification.
186eed0eabdSPaul Burton
18742a4f17dSManuel Laussconfig MIPS_ALCHEMY
188c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
189d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
190f772cdb2SRalf Baechle	select CEVT_R4K
191d7ea335cSSteven J. Hill	select CSRC_R4K
19267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
193a86497d6SChristoph Hellwig	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
194d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
19542a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
19642a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
19742a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
198d30a2b47SLinus Walleij	select GPIOLIB
1991b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
20047440229SManuel Lauss	select COMMON_CLK
2011da177e4SLinus Torvalds
2027ca5dc14SFlorian Fainelliconfig AR7
2037ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
2047ca5dc14SFlorian Fainelli	select BOOT_ELF32
2057ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
2067ca5dc14SFlorian Fainelli	select CEVT_R4K
2077ca5dc14SFlorian Fainelli	select CSRC_R4K
20867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2097ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2107ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2117ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2127ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2137ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2147ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
215377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2161b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
217d30a2b47SLinus Walleij	select GPIOLIB
2187ca5dc14SFlorian Fainelli	select VLYNQ
219bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
2207ca5dc14SFlorian Fainelli	help
2217ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2227ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2237ca5dc14SFlorian Fainelli
22443cc739fSSergey Ryazanovconfig ATH25
22543cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
22643cc739fSSergey Ryazanov	select CEVT_R4K
22743cc739fSSergey Ryazanov	select CSRC_R4K
22843cc739fSSergey Ryazanov	select DMA_NONCOHERENT
22967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2301753e74eSSergey Ryazanov	select IRQ_DOMAIN
23143cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
23243cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
23343cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2348aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
23543cc739fSSergey Ryazanov	help
23643cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
23743cc739fSSergey Ryazanov
238d4a67d9dSGabor Juhosconfig ATH79
239d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
240ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
241d4a67d9dSGabor Juhos	select BOOT_RAW
242d4a67d9dSGabor Juhos	select CEVT_R4K
243d4a67d9dSGabor Juhos	select CSRC_R4K
244d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
245d30a2b47SLinus Walleij	select GPIOLIB
246a08227a2SJohn Crispin	select PINCTRL
247411520afSAlban Bedel	select COMMON_CLK
24867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
249d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
250d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
251d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
252d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
253377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
254b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
25503c8c407SAlban Bedel	select USE_OF
25653d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
257d4a67d9dSGabor Juhos	help
258d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
259d4a67d9dSGabor Juhos
2605f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2615f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
26229906e1aSÁlvaro Fernández Rojas	select ARCH_HAS_RESET_CONTROLLER
263d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
264d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
265d666cd02SKevin Cernekee	select BOOT_RAW
266d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
267d666cd02SKevin Cernekee	select USE_OF
268d666cd02SKevin Cernekee	select CEVT_R4K
269d666cd02SKevin Cernekee	select CSRC_R4K
270d666cd02SKevin Cernekee	select SYNC_R4K
271d666cd02SKevin Cernekee	select COMMON_CLK
272c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
27360b858f2SKevin Cernekee	select BCM7038_L1_IRQ
27460b858f2SKevin Cernekee	select BCM7120_L2_IRQ
27560b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
27667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
27760b858f2SKevin Cernekee	select DMA_NONCOHERENT
278d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
27960b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
280d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
281d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
28260b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
28360b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
28460b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
285d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
286d666cd02SKevin Cernekee	select SWAP_IO_SPACE
28760b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28860b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
28960b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
29060b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2914dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
292d666cd02SKevin Cernekee	help
2935f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2945f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2955f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2965f2d4459SKevin Cernekee	  must be set appropriately for your board.
297d666cd02SKevin Cernekee
2981c0c13ebSAurelien Jarnoconfig BCM47XX
299c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
300fe08f8c2SHauke Mehrtens	select BOOT_RAW
30142f77542SRalf Baechle	select CEVT_R4K
302940f6b48SRalf Baechle	select CSRC_R4K
3031c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
304eb01d42aSChristoph Hellwig	select HAVE_PCI
30567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
306314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
307dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
3081c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
3091c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
310377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3116507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
31225e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
313e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
314c949c0bcSRafał Miłecki	select GPIOLIB
315c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
316f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3172ab71a02SRafał Miłecki	select BCM47XX_SPROM
318dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3191c0c13ebSAurelien Jarno	help
3201c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3211c0c13ebSAurelien Jarno
322e7300d04SMaxime Bizonconfig BCM63XX
323e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
324ae8de61cSFlorian Fainelli	select BOOT_RAW
325e7300d04SMaxime Bizon	select CEVT_R4K
326e7300d04SMaxime Bizon	select CSRC_R4K
327fc264022SJonas Gorski	select SYNC_R4K
328e7300d04SMaxime Bizon	select DMA_NONCOHERENT
32967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
330e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
331e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
332e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
333e7300d04SMaxime Bizon	select SWAP_IO_SPACE
334d30a2b47SLinus Walleij	select GPIOLIB
335af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
336c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
337bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
338e7300d04SMaxime Bizon	help
339e7300d04SMaxime Bizon	  Support for BCM63XX based boards
340e7300d04SMaxime Bizon
3411da177e4SLinus Torvaldsconfig MIPS_COBALT
3423fa986faSMartin Michlmayr	bool "Cobalt Server"
34342f77542SRalf Baechle	select CEVT_R4K
344940f6b48SRalf Baechle	select CSRC_R4K
3451097c6acSYoichi Yuasa	select CEVT_GT641XX
3461da177e4SLinus Torvalds	select DMA_NONCOHERENT
347eb01d42aSChristoph Hellwig	select FORCE_PCI
348d865bea4SRalf Baechle	select I8253
3491da177e4SLinus Torvalds	select I8259
35067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
351d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
352252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3537cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3540a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
355ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3560e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3575e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
358e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3591da177e4SLinus Torvalds
3601da177e4SLinus Torvaldsconfig MACH_DECSTATION
3613fa986faSMartin Michlmayr	bool "DECstations"
3621da177e4SLinus Torvalds	select BOOT_ELF32
3636457d9fcSYoichi Yuasa	select CEVT_DS1287
36481d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3654247417dSYoichi Yuasa	select CSRC_IOASIC
36681d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
36720d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
36820d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
36920d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3701da177e4SLinus Torvalds	select DMA_NONCOHERENT
371ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
37267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3737cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3747cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
375ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3767d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3775e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3781723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3791723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3801723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
381930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3825e83d430SRalf Baechle	help
3831da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3841da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3851da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3861da177e4SLinus Torvalds
3871da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3881da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3891da177e4SLinus Torvalds
3901da177e4SLinus Torvalds		DECstation 5000/50
3911da177e4SLinus Torvalds		DECstation 5000/150
3921da177e4SLinus Torvalds		DECstation 5000/260
3931da177e4SLinus Torvalds		DECsystem 5900/260
3941da177e4SLinus Torvalds
3951da177e4SLinus Torvalds	  otherwise choose R3000.
3961da177e4SLinus Torvalds
3975e83d430SRalf Baechleconfig MACH_JAZZ
3983fa986faSMartin Michlmayr	bool "Jazz family of machines"
39939b2d756SThomas Bogendoerfer	select ARC_MEMORY
40039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
401a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
4027a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
4032f9237d4SChristoph Hellwig	select DMA_OPS
4040e2794b0SRalf Baechle	select FW_ARC
4050e2794b0SRalf Baechle	select FW_ARC32
4065e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
40742f77542SRalf Baechle	select CEVT_R4K
408940f6b48SRalf Baechle	select CSRC_R4K
409e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
4105e83d430SRalf Baechle	select GENERIC_ISA_DMA
4118a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
41267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
413d865bea4SRalf Baechle	select I8253
4145e83d430SRalf Baechle	select I8259
4155e83d430SRalf Baechle	select ISA
4167cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4175e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4187d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4191723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
420aadfe4b5SArnd Bergmann	select SYS_SUPPORTS_LITTLE_ENDIAN
4211da177e4SLinus Torvalds	help
4225e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4235e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
424692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4255e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4265e83d430SRalf Baechle
427f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
428de361e8bSPaul Burton	bool "Ingenic SoC based machines"
429f0f4a753SPaul Cercueil	select MIPS_GENERIC
430f0f4a753SPaul Cercueil	select MACH_INGENIC
431f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
432*eb384937SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
433*eb384937SPaul Cercueil	select MIPS_EXTERNAL_TIMER
4345ebabe59SLars-Peter Clausen
435171bb2f1SJohn Crispinconfig LANTIQ
436171bb2f1SJohn Crispin	bool "Lantiq based platforms"
437171bb2f1SJohn Crispin	select DMA_NONCOHERENT
43867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
439171bb2f1SJohn Crispin	select CEVT_R4K
440171bb2f1SJohn Crispin	select CSRC_R4K
441171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
442171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
443171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
444171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
445377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
446171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
447f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
448171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
449d30a2b47SLinus Walleij	select GPIOLIB
450171bb2f1SJohn Crispin	select SWAP_IO_SPACE
451171bb2f1SJohn Crispin	select BOOT_RAW
452287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
453bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
454a0392222SJohn Crispin	select USE_OF
4553f8c50c9SJohn Crispin	select PINCTRL
4563f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
457c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
458c530781cSJohn Crispin	select RESET_CONTROLLER
459171bb2f1SJohn Crispin
46030ad29bbSHuacai Chenconfig MACH_LOONGSON32
461caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
462c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
463ade299d8SYoichi Yuasa	help
46430ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
46585749d24SWu Zhangjin
46630ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
46730ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
46830ad29bbSHuacai Chen	  Sciences (CAS).
469ade299d8SYoichi Yuasa
47071e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
47171e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
472ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
473ca585cf9SKelvin Cheung	help
47471e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
475ca585cf9SKelvin Cheung
47671e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
477caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4786fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4796fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4806fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4816fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4826fbde6b4SJiaxun Yang	select BOOT_ELF32
4836fbde6b4SJiaxun Yang	select BOARD_SCACHE
4846fbde6b4SJiaxun Yang	select CSRC_R4K
4856fbde6b4SJiaxun Yang	select CEVT_R4K
4866fbde6b4SJiaxun Yang	select CPU_HAS_WB
4876fbde6b4SJiaxun Yang	select FORCE_PCI
4886fbde6b4SJiaxun Yang	select ISA
4896fbde6b4SJiaxun Yang	select I8259
4906fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4917d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4925125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4936fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4946423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4956fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4966fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4976fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4986fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4996fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
5006fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
5016fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
5026fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
50371e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
504a307a4ceSJinyang He	select SYS_SUPPORTS_RELOCATABLE
5056fbde6b4SJiaxun Yang	select ZONE_DMA32
50687fcfa7bSJiaxun Yang	select COMMON_CLK
50787fcfa7bSJiaxun Yang	select USE_OF
50887fcfa7bSJiaxun Yang	select BUILTIN_DTB
50939c1485cSHuacai Chen	select PCI_HOST_GENERIC
51071e2f4ddSJiaxun Yang	help
511caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
512caed1d1bSHuacai Chen
513caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
514caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
515caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
516caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
517ca585cf9SKelvin Cheung
5186a438309SAndrew Brestickerconfig MACH_PISTACHIO
5196a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
5206a438309SAndrew Bresticker	select BOOT_ELF32
5216a438309SAndrew Bresticker	select BOOT_RAW
5226a438309SAndrew Bresticker	select CEVT_R4K
5236a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
5246a438309SAndrew Bresticker	select COMMON_CLK
5256a438309SAndrew Bresticker	select CSRC_R4K
526645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
527d30a2b47SLinus Walleij	select GPIOLIB
52867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5296a438309SAndrew Bresticker	select MFD_SYSCON
5306a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5316a438309SAndrew Bresticker	select MIPS_GIC
5326a438309SAndrew Bresticker	select PINCTRL
5336a438309SAndrew Bresticker	select REGULATOR
5346a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5356a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5366a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5376a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5386a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
53941cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5406a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
541018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
542018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5436a438309SAndrew Bresticker	select USE_OF
5446a438309SAndrew Bresticker	help
5456a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5466a438309SAndrew Bresticker
5471da177e4SLinus Torvaldsconfig MIPS_MALTA
5483fa986faSMartin Michlmayr	bool "MIPS Malta board"
54961ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
550a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5517a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5521da177e4SLinus Torvalds	select BOOT_ELF32
553fa71c960SRalf Baechle	select BOOT_RAW
554e8823d26SPaul Burton	select BUILTIN_DTB
55542f77542SRalf Baechle	select CEVT_R4K
556fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
55742b002abSGuenter Roeck	select COMMON_CLK
55847bf2b03SMaksym Kokhan	select CSRC_R4K
559a86497d6SChristoph Hellwig	select DMA_NONCOHERENT
5601da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5618a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
562eb01d42aSChristoph Hellwig	select HAVE_PCI
563d865bea4SRalf Baechle	select I8253
5641da177e4SLinus Torvalds	select I8259
56547bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5665e83d430SRalf Baechle	select MIPS_BONITO64
5679318c51aSChris Dearman	select MIPS_CPU_SCACHE
56847bf2b03SMaksym Kokhan	select MIPS_GIC
569a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5705e83d430SRalf Baechle	select MIPS_MSC
57147bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
572ecafe3e9SPaul Burton	select SMP_UP if SMP
5731da177e4SLinus Torvalds	select SWAP_IO_SPACE
5747cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5757cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
576bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
577c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
578575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5797cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5805d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
581575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5827cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5837cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
584ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
585ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5865e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
587c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5885e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
589424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
59047bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5910365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
592e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
593f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
59447bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5959693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
596f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5971b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
598e8823d26SPaul Burton	select USE_OF
599886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
600abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
6011da177e4SLinus Torvalds	help
602f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
6031da177e4SLinus Torvalds	  board.
6041da177e4SLinus Torvalds
6052572f00dSJoshua Hendersonconfig MACH_PIC32
6062572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
6072572f00dSJoshua Henderson	help
6082572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
6092572f00dSJoshua Henderson
6102572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
6112572f00dSJoshua Henderson	  microcontrollers.
6122572f00dSJoshua Henderson
6135e83d430SRalf Baechleconfig MACH_VR41XX
61474142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
61542f77542SRalf Baechle	select CEVT_R4K
616940f6b48SRalf Baechle	select CSRC_R4K
6177cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
618377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
619d30a2b47SLinus Walleij	select GPIOLIB
6205e83d430SRalf Baechle
621baec970aSLauri Kasanenconfig MACH_NINTENDO64
622baec970aSLauri Kasanen	bool "Nintendo 64 console"
623baec970aSLauri Kasanen	select CEVT_R4K
624baec970aSLauri Kasanen	select CSRC_R4K
625baec970aSLauri Kasanen	select SYS_HAS_CPU_R4300
626baec970aSLauri Kasanen	select SYS_SUPPORTS_BIG_ENDIAN
627baec970aSLauri Kasanen	select SYS_SUPPORTS_ZBOOT
628baec970aSLauri Kasanen	select SYS_SUPPORTS_32BIT_KERNEL
629baec970aSLauri Kasanen	select SYS_SUPPORTS_64BIT_KERNEL
630baec970aSLauri Kasanen	select DMA_NONCOHERENT
631baec970aSLauri Kasanen	select IRQ_MIPS_CPU
632baec970aSLauri Kasanen
633ae2b5bb6SJohn Crispinconfig RALINK
634ae2b5bb6SJohn Crispin	bool "Ralink based machines"
635ae2b5bb6SJohn Crispin	select CEVT_R4K
636ae2b5bb6SJohn Crispin	select CSRC_R4K
637ae2b5bb6SJohn Crispin	select BOOT_RAW
638ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
63967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
640ae2b5bb6SJohn Crispin	select USE_OF
641ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
642ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
643ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
644ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
645377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6461f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
647ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
648ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6492a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6502a153f1cSJohn Crispin	select RESET_CONTROLLER
651ae2b5bb6SJohn Crispin
6524042147aSBert Vermeulenconfig MACH_REALTEK_RTL
6534042147aSBert Vermeulen	bool "Realtek RTL838x/RTL839x based machines"
6544042147aSBert Vermeulen	select MIPS_GENERIC
6554042147aSBert Vermeulen	select DMA_NONCOHERENT
6564042147aSBert Vermeulen	select IRQ_MIPS_CPU
6574042147aSBert Vermeulen	select CSRC_R4K
6584042147aSBert Vermeulen	select CEVT_R4K
6594042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R1
6604042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R2
6614042147aSBert Vermeulen	select SYS_SUPPORTS_BIG_ENDIAN
6624042147aSBert Vermeulen	select SYS_SUPPORTS_32BIT_KERNEL
6634042147aSBert Vermeulen	select SYS_SUPPORTS_MIPS16
6644042147aSBert Vermeulen	select SYS_SUPPORTS_MULTITHREADING
6654042147aSBert Vermeulen	select SYS_SUPPORTS_VPE_LOADER
6664042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK
6674042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK_8250
6684042147aSBert Vermeulen	select USE_GENERIC_EARLY_PRINTK_8250
6694042147aSBert Vermeulen	select BOOT_RAW
6704042147aSBert Vermeulen	select PINCTRL
6714042147aSBert Vermeulen	select USE_OF
6724042147aSBert Vermeulen
6731da177e4SLinus Torvaldsconfig SGI_IP22
6743fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
675c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
67639b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6770e2794b0SRalf Baechle	select FW_ARC
6780e2794b0SRalf Baechle	select FW_ARC32
6797a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6801da177e4SLinus Torvalds	select BOOT_ELF32
68142f77542SRalf Baechle	select CEVT_R4K
682940f6b48SRalf Baechle	select CSRC_R4K
683e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6841da177e4SLinus Torvalds	select DMA_NONCOHERENT
6856630a8e5SChristoph Hellwig	select HAVE_EISA
686d865bea4SRalf Baechle	select I8253
68768de4803SThomas Bogendoerfer	select I8259
6881da177e4SLinus Torvalds	select IP22_CPU_SCACHE
68967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
690aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
691e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
692e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
69336e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
694e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
695e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
696e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6971da177e4SLinus Torvalds	select SWAP_IO_SPACE
6987cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6997cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
700c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
701ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
702ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7035e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
704802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
7055e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
70644def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
707930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
7081da177e4SLinus Torvalds	help
7091da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
7101da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
7111da177e4SLinus Torvalds	  that runs on these, say Y here.
7121da177e4SLinus Torvalds
7131da177e4SLinus Torvaldsconfig SGI_IP27
7143fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
71554aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
716397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
7170e2794b0SRalf Baechle	select FW_ARC
7180e2794b0SRalf Baechle	select FW_ARC64
719e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
7205e83d430SRalf Baechle	select BOOT_ELF64
721e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
72204100459SChristoph Hellwig	select FORCE_PCI
72336a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
724eb01d42aSChristoph Hellwig	select HAVE_PCI
72569a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
726e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
727130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
728a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
729a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7307cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
731ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7325e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
733d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
7341a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
735256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
736930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
7376c86a302SMike Rapoport	select NUMA
7381da177e4SLinus Torvalds	help
7391da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
7401da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
7411da177e4SLinus Torvalds	  here.
7421da177e4SLinus Torvalds
743e2defae5SThomas Bogendoerferconfig SGI_IP28
7447d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
745c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
74639b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7470e2794b0SRalf Baechle	select FW_ARC
7480e2794b0SRalf Baechle	select FW_ARC64
7497a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
750e2defae5SThomas Bogendoerfer	select BOOT_ELF64
751e2defae5SThomas Bogendoerfer	select CEVT_R4K
752e2defae5SThomas Bogendoerfer	select CSRC_R4K
753e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
754e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
755e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
75667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7576630a8e5SChristoph Hellwig	select HAVE_EISA
758e2defae5SThomas Bogendoerfer	select I8253
759e2defae5SThomas Bogendoerfer	select I8259
760e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
761e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7625b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
763e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
764e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
765e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
766e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
767e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
768c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
769e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
770e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
771256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
772dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
773e2defae5SThomas Bogendoerfer	help
774e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
775e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
776e2defae5SThomas Bogendoerfer
7777505576dSThomas Bogendoerferconfig SGI_IP30
7787505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7797505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7807505576dSThomas Bogendoerfer	select FW_ARC
7817505576dSThomas Bogendoerfer	select FW_ARC64
7827505576dSThomas Bogendoerfer	select BOOT_ELF64
7837505576dSThomas Bogendoerfer	select CEVT_R4K
7847505576dSThomas Bogendoerfer	select CSRC_R4K
78504100459SChristoph Hellwig	select FORCE_PCI
7867505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7877505576dSThomas Bogendoerfer	select ZONE_DMA32
7887505576dSThomas Bogendoerfer	select HAVE_PCI
7897505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7907505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7917505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7927505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7937505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7947505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7957505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7967505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7977505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7987505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
799256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
8007505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
8017505576dSThomas Bogendoerfer	select ARC_MEMORY
8027505576dSThomas Bogendoerfer	help
8037505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
8047505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
8057505576dSThomas Bogendoerfer
8061da177e4SLinus Torvaldsconfig SGI_IP32
807cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
80839b2d756SThomas Bogendoerfer	select ARC_MEMORY
80939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
81003df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
8110e2794b0SRalf Baechle	select FW_ARC
8120e2794b0SRalf Baechle	select FW_ARC32
8131da177e4SLinus Torvalds	select BOOT_ELF32
81442f77542SRalf Baechle	select CEVT_R4K
815940f6b48SRalf Baechle	select CSRC_R4K
8161da177e4SLinus Torvalds	select DMA_NONCOHERENT
817eb01d42aSChristoph Hellwig	select HAVE_PCI
81867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
8191da177e4SLinus Torvalds	select R5000_CPU_SCACHE
8201da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
8217cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
8227cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
8237cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
824dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
825ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
8265e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
827886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
8281da177e4SLinus Torvalds	help
8291da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
8301da177e4SLinus Torvalds
831ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
832ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
8335e83d430SRalf Baechle	select BOOT_ELF32
8345e83d430SRalf Baechle	select SIBYTE_BCM1120
8355e83d430SRalf Baechle	select SWAP_IO_SPACE
8367cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8375e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8385e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8395e83d430SRalf Baechle
840ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
841ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
8425e83d430SRalf Baechle	select BOOT_ELF32
8435e83d430SRalf Baechle	select SIBYTE_BCM1120
8445e83d430SRalf Baechle	select SWAP_IO_SPACE
8457cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8465e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8475e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8485e83d430SRalf Baechle
8495e83d430SRalf Baechleconfig SIBYTE_CRHONE
8503fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8515e83d430SRalf Baechle	select BOOT_ELF32
8525e83d430SRalf Baechle	select SIBYTE_BCM1125
8535e83d430SRalf Baechle	select SWAP_IO_SPACE
8547cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8555e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8565e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8575e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8585e83d430SRalf Baechle
859ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
860ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
861ade299d8SYoichi Yuasa	select BOOT_ELF32
862ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
863ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
864ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
865ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
866ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
867ade299d8SYoichi Yuasa
868ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
869ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
870ade299d8SYoichi Yuasa	select BOOT_ELF32
871fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
872ade299d8SYoichi Yuasa	select SIBYTE_SB1250
873ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
874ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
875ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
876ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
877ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
878cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
879e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
880ade299d8SYoichi Yuasa
881ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
882ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
883ade299d8SYoichi Yuasa	select BOOT_ELF32
884fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
885ade299d8SYoichi Yuasa	select SIBYTE_SB1250
886ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
887ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
888ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
889ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
890ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
891756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
892ade299d8SYoichi Yuasa
893ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
894ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
895ade299d8SYoichi Yuasa	select BOOT_ELF32
896ade299d8SYoichi Yuasa	select SIBYTE_SB1250
897ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
898ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
899ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
900ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
901e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
902ade299d8SYoichi Yuasa
903ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
904ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
905ade299d8SYoichi Yuasa	select BOOT_ELF32
906ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
907ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
908ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
909ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
910ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
911651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
912ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
913cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
914e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
915ade299d8SYoichi Yuasa
91614b36af4SThomas Bogendoerferconfig SNI_RM
91714b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
91839b2d756SThomas Bogendoerfer	select ARC_MEMORY
91939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
9200e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
9210e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
922aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
9235e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
924a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
9257a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
9265e83d430SRalf Baechle	select BOOT_ELF32
92742f77542SRalf Baechle	select CEVT_R4K
928940f6b48SRalf Baechle	select CSRC_R4K
929e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
9305e83d430SRalf Baechle	select DMA_NONCOHERENT
9315e83d430SRalf Baechle	select GENERIC_ISA_DMA
9326630a8e5SChristoph Hellwig	select HAVE_EISA
9338a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
934eb01d42aSChristoph Hellwig	select HAVE_PCI
93567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
936d865bea4SRalf Baechle	select I8253
9375e83d430SRalf Baechle	select I8259
9385e83d430SRalf Baechle	select ISA
939564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
9404a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
9417cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
9424a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
943c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
9444a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
94536a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
946ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
9477d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
9484a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
9495e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
9505e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
95144def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9521da177e4SLinus Torvalds	help
95314b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
95414b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9555e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9565e83d430SRalf Baechle	  support this machine type.
9571da177e4SLinus Torvalds
958edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
959edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
9605e83d430SRalf Baechle
961edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
962edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
96324a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
96423fbee9dSRalf Baechle
96573b4390fSRalf Baechleconfig MIKROTIK_RB532
96673b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
96773b4390fSRalf Baechle	select CEVT_R4K
96873b4390fSRalf Baechle	select CSRC_R4K
96973b4390fSRalf Baechle	select DMA_NONCOHERENT
970eb01d42aSChristoph Hellwig	select HAVE_PCI
97167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
97273b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
97373b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
97473b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
97573b4390fSRalf Baechle	select SWAP_IO_SPACE
97673b4390fSRalf Baechle	select BOOT_RAW
977d30a2b47SLinus Walleij	select GPIOLIB
978930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
97973b4390fSRalf Baechle	help
98073b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
98173b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
98273b4390fSRalf Baechle
9839ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9849ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
985a86c7f72SDavid Daney	select CEVT_R4K
986ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9871753d50cSChristoph Hellwig	select HAVE_RAPIDIO
988d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
989a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
990a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
991f65aad41SRalf Baechle	select EDAC_SUPPORT
992b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
99373569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
99473569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
995a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9965e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
997eb01d42aSChristoph Hellwig	select HAVE_PCI
99878bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
99978bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
100078bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
1001f00e001eSDavid Daney	select ZONE_DMA32
1002d30a2b47SLinus Walleij	select GPIOLIB
10036e511163SDavid Daney	select USE_OF
10046e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
10056e511163SDavid Daney	select SYS_SUPPORTS_SMP
10067820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
10077820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
1008e326479fSAndrew Bresticker	select BUILTIN_DTB
1009f766b28aSJulian Braha	select MTD
10108c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
101109230cbcSChristoph Hellwig	select SWIOTLB
10123ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
1013a86c7f72SDavid Daney	help
1014a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
1015a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
1016a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
1017a86c7f72SDavid Daney	  Some of the supported boards are:
1018a86c7f72SDavid Daney		EBT3000
1019a86c7f72SDavid Daney		EBH3000
1020a86c7f72SDavid Daney		EBH3100
1021a86c7f72SDavid Daney		Thunder
1022a86c7f72SDavid Daney		Kodama
1023a86c7f72SDavid Daney		Hikari
1024a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
1025a86c7f72SDavid Daney
10267f058e85SJayachandran Cconfig NLM_XLR_BOARD
10277f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
10287f058e85SJayachandran C	select BOOT_ELF32
10297f058e85SJayachandran C	select NLM_COMMON
10307f058e85SJayachandran C	select SYS_HAS_CPU_XLR
10317f058e85SJayachandran C	select SYS_SUPPORTS_SMP
1032eb01d42aSChristoph Hellwig	select HAVE_PCI
10337f058e85SJayachandran C	select SWAP_IO_SPACE
10347f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10357f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1036d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
10377f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10387f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10397f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
10407f058e85SJayachandran C	select CEVT_R4K
10417f058e85SJayachandran C	select CSRC_R4K
104267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1043b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10447f058e85SJayachandran C	select SYNC_R4K
10457f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
10468f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10478f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10487f058e85SJayachandran C	help
10497f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
10507f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
10517f058e85SJayachandran C
10521c773ea4SJayachandran Cconfig NLM_XLP_BOARD
10531c773ea4SJayachandran C	bool "Netlogic XLP based systems"
10541c773ea4SJayachandran C	select BOOT_ELF32
10551c773ea4SJayachandran C	select NLM_COMMON
10561c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
10571c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
1058eb01d42aSChristoph Hellwig	select HAVE_PCI
10591c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10601c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1061d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1062d30a2b47SLinus Walleij	select GPIOLIB
10631c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10641c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10651c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10661c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10671c773ea4SJayachandran C	select CEVT_R4K
10681c773ea4SJayachandran C	select CSRC_R4K
106967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1070b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10711c773ea4SJayachandran C	select SYNC_R4K
10721c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10732f6528e1SJayachandran C	select USE_OF
10748f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10758f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10761c773ea4SJayachandran C	help
10771c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10781c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10791c773ea4SJayachandran C
10801da177e4SLinus Torvaldsendchoice
10811da177e4SLinus Torvalds
1082e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10833b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1084d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1085a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1086e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10878945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1088eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1089a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10905e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10918ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10922572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1093af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1094ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
109529c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
109638b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
109722b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10985e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1099a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
110071e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
110130ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
110230ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
11037f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
110438b18f72SRalf Baechle
11055e83d430SRalf Baechleendmenu
11065e83d430SRalf Baechle
11073c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
11083c9ee7efSAkinobu Mita	bool
11093c9ee7efSAkinobu Mita	default y
11103c9ee7efSAkinobu Mita
11111da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
11121da177e4SLinus Torvalds	bool
11131da177e4SLinus Torvalds	default y
11141da177e4SLinus Torvalds
1115ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
11161cc89038SAtsushi Nemoto	bool
11171cc89038SAtsushi Nemoto	default y
11181cc89038SAtsushi Nemoto
11191da177e4SLinus Torvalds#
11201da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
11211da177e4SLinus Torvalds#
11220e2794b0SRalf Baechleconfig FW_ARC
11231da177e4SLinus Torvalds	bool
11241da177e4SLinus Torvalds
112561ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
112661ed242dSRalf Baechle	bool
112761ed242dSRalf Baechle
11289267a30dSMarc St-Jeanconfig BOOT_RAW
11299267a30dSMarc St-Jean	bool
11309267a30dSMarc St-Jean
1131217dd11eSRalf Baechleconfig CEVT_BCM1480
1132217dd11eSRalf Baechle	bool
1133217dd11eSRalf Baechle
11346457d9fcSYoichi Yuasaconfig CEVT_DS1287
11356457d9fcSYoichi Yuasa	bool
11366457d9fcSYoichi Yuasa
11371097c6acSYoichi Yuasaconfig CEVT_GT641XX
11381097c6acSYoichi Yuasa	bool
11391097c6acSYoichi Yuasa
114042f77542SRalf Baechleconfig CEVT_R4K
114142f77542SRalf Baechle	bool
114242f77542SRalf Baechle
1143217dd11eSRalf Baechleconfig CEVT_SB1250
1144217dd11eSRalf Baechle	bool
1145217dd11eSRalf Baechle
1146229f773eSAtsushi Nemotoconfig CEVT_TXX9
1147229f773eSAtsushi Nemoto	bool
1148229f773eSAtsushi Nemoto
1149217dd11eSRalf Baechleconfig CSRC_BCM1480
1150217dd11eSRalf Baechle	bool
1151217dd11eSRalf Baechle
11524247417dSYoichi Yuasaconfig CSRC_IOASIC
11534247417dSYoichi Yuasa	bool
11544247417dSYoichi Yuasa
1155940f6b48SRalf Baechleconfig CSRC_R4K
115638586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1157940f6b48SRalf Baechle	bool
1158940f6b48SRalf Baechle
1159217dd11eSRalf Baechleconfig CSRC_SB1250
1160217dd11eSRalf Baechle	bool
1161217dd11eSRalf Baechle
1162a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1163a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1164a7f4df4eSAlex Smith
1165a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1166d30a2b47SLinus Walleij	select GPIOLIB
1167a9aec7feSAtsushi Nemoto	bool
1168a9aec7feSAtsushi Nemoto
11690e2794b0SRalf Baechleconfig FW_CFE
1170df78b5c8SAurelien Jarno	bool
1171df78b5c8SAurelien Jarno
117240e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
117340e084a5SRalf Baechle	bool
117440e084a5SRalf Baechle
117520d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
117620d33064SPaul Burton	bool
1177347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11785748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
117920d33064SPaul Burton
11801da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11811da177e4SLinus Torvalds	bool
1182db91427bSChristoph Hellwig	#
1183db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1184db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1185db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1186db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1187db91427bSChristoph Hellwig	# significant advantages.
1188db91427bSChristoph Hellwig	#
1189419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1190fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1191f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1192fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
119334dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
119434dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11954ce588cdSRalf Baechle
119636a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11971da177e4SLinus Torvalds	bool
11981da177e4SLinus Torvalds
11991b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1200dbb74540SRalf Baechle	bool
1201dbb74540SRalf Baechle
12021da177e4SLinus Torvaldsconfig MIPS_BONITO64
12031da177e4SLinus Torvalds	bool
12041da177e4SLinus Torvalds
12051da177e4SLinus Torvaldsconfig MIPS_MSC
12061da177e4SLinus Torvalds	bool
12071da177e4SLinus Torvalds
120839b8d525SRalf Baechleconfig SYNC_R4K
120939b8d525SRalf Baechle	bool
121039b8d525SRalf Baechle
1211ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1212d388d685SMaciej W. Rozycki	def_bool n
1213d388d685SMaciej W. Rozycki
12144e0748f5SMarkos Chandrasconfig GENERIC_CSUM
121518d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
12164e0748f5SMarkos Chandras
12178313da30SRalf Baechleconfig GENERIC_ISA_DMA
12188313da30SRalf Baechle	bool
12198313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1220a35bee8aSNamhyung Kim	select ISA_DMA_API
12218313da30SRalf Baechle
1222aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1223aa414dffSRalf Baechle	bool
12248313da30SRalf Baechle	select GENERIC_ISA_DMA
1225aa414dffSRalf Baechle
122678bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
122778bdbbacSMasahiro Yamada	bool
122878bdbbacSMasahiro Yamada
122978bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
123078bdbbacSMasahiro Yamada	bool
123178bdbbacSMasahiro Yamada
123278bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
123378bdbbacSMasahiro Yamada	bool
123478bdbbacSMasahiro Yamada
1235a35bee8aSNamhyung Kimconfig ISA_DMA_API
1236a35bee8aSNamhyung Kim	bool
1237a35bee8aSNamhyung Kim
12388c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
12398c530ea3SMatt Redfearn	bool
12408c530ea3SMatt Redfearn	help
12418c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
12428c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
12438c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12448c530ea3SMatt Redfearn
1245f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1246f381bf6dSDavid Daney	def_bool y
1247f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1248f381bf6dSDavid Daney
1249f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1250f381bf6dSDavid Daney	def_bool y
1251f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1252f381bf6dSDavid Daney
1253f381bf6dSDavid Daney
12545e83d430SRalf Baechle#
12556b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12565e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12575e83d430SRalf Baechle# choice statement should be more obvious to the user.
12585e83d430SRalf Baechle#
12595e83d430SRalf Baechlechoice
12606b2aac42SMasanari Iida	prompt "Endianness selection"
12611da177e4SLinus Torvalds	help
12621da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12635e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12643cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12655e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12663dde6ad8SDavid Sterba	  one or the other endianness.
12675e83d430SRalf Baechle
12685e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12695e83d430SRalf Baechle	bool "Big endian"
12705e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12715e83d430SRalf Baechle
12725e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12735e83d430SRalf Baechle	bool "Little endian"
12745e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12755e83d430SRalf Baechle
12765e83d430SRalf Baechleendchoice
12775e83d430SRalf Baechle
127822b0763aSDavid Daneyconfig EXPORT_UASM
127922b0763aSDavid Daney	bool
128022b0763aSDavid Daney
12812116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12822116245eSRalf Baechle	bool
12832116245eSRalf Baechle
12845e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12855e83d430SRalf Baechle	bool
12865e83d430SRalf Baechle
12875e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12885e83d430SRalf Baechle	bool
12891da177e4SLinus Torvalds
1290aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1291aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1292aa1762f4SDavid Daney
12939267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12949267a30dSMarc St-Jean	bool
12959267a30dSMarc St-Jean
12969267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12979267a30dSMarc St-Jean	bool
12989267a30dSMarc St-Jean
12998420fd00SAtsushi Nemotoconfig IRQ_TXX9
13008420fd00SAtsushi Nemoto	bool
13018420fd00SAtsushi Nemoto
1302d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1303d5ab1a69SYoichi Yuasa	bool
1304d5ab1a69SYoichi Yuasa
1305252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
13061da177e4SLinus Torvalds	bool
13071da177e4SLinus Torvalds
1308a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1309a57140e9SThomas Bogendoerfer	bool
1310a57140e9SThomas Bogendoerfer
13119267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
13129267a30dSMarc St-Jean	bool
13139267a30dSMarc St-Jean
1314a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1315a7e07b1aSMarkos Chandras	bool
1316a7e07b1aSMarkos Chandras
13171da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
13181da177e4SLinus Torvalds	bool
13191da177e4SLinus Torvalds
1320e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1321e2defae5SThomas Bogendoerfer	bool
1322e2defae5SThomas Bogendoerfer
13235b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
13245b438c44SThomas Bogendoerfer	bool
13255b438c44SThomas Bogendoerfer
1326e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1327e2defae5SThomas Bogendoerfer	bool
1328e2defae5SThomas Bogendoerfer
1329e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1330e2defae5SThomas Bogendoerfer	bool
1331e2defae5SThomas Bogendoerfer
1332e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1333e2defae5SThomas Bogendoerfer	bool
1334e2defae5SThomas Bogendoerfer
1335e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1336e2defae5SThomas Bogendoerfer	bool
1337e2defae5SThomas Bogendoerfer
1338e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1339e2defae5SThomas Bogendoerfer	bool
1340e2defae5SThomas Bogendoerfer
13410e2794b0SRalf Baechleconfig FW_ARC32
13425e83d430SRalf Baechle	bool
13435e83d430SRalf Baechle
1344aaa9fad3SPaul Bolleconfig FW_SNIPROM
1345231a35d3SThomas Bogendoerfer	bool
1346231a35d3SThomas Bogendoerfer
13471da177e4SLinus Torvaldsconfig BOOT_ELF32
13481da177e4SLinus Torvalds	bool
13491da177e4SLinus Torvalds
1350930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1351930beb5aSFlorian Fainelli	bool
1352930beb5aSFlorian Fainelli
1353930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1354930beb5aSFlorian Fainelli	bool
1355930beb5aSFlorian Fainelli
1356930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1357930beb5aSFlorian Fainelli	bool
1358930beb5aSFlorian Fainelli
1359930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1360930beb5aSFlorian Fainelli	bool
1361930beb5aSFlorian Fainelli
13621da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13631da177e4SLinus Torvalds	int
1364a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13655432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13665432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13675432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13681da177e4SLinus Torvalds	default "5"
13691da177e4SLinus Torvalds
1370e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1371e9422427SThomas Bogendoerfer	bool
1372e9422427SThomas Bogendoerfer
13731da177e4SLinus Torvaldsconfig ARC_CONSOLE
13741da177e4SLinus Torvalds	bool "ARC console support"
1375e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13761da177e4SLinus Torvalds
13771da177e4SLinus Torvaldsconfig ARC_MEMORY
13781da177e4SLinus Torvalds	bool
13791da177e4SLinus Torvalds
13801da177e4SLinus Torvaldsconfig ARC_PROMLIB
13811da177e4SLinus Torvalds	bool
13821da177e4SLinus Torvalds
13830e2794b0SRalf Baechleconfig FW_ARC64
13841da177e4SLinus Torvalds	bool
13851da177e4SLinus Torvalds
13861da177e4SLinus Torvaldsconfig BOOT_ELF64
13871da177e4SLinus Torvalds	bool
13881da177e4SLinus Torvalds
13891da177e4SLinus Torvaldsmenu "CPU selection"
13901da177e4SLinus Torvalds
13911da177e4SLinus Torvaldschoice
13921da177e4SLinus Torvalds	prompt "CPU type"
13931da177e4SLinus Torvalds	default CPU_R4X00
13941da177e4SLinus Torvalds
1395268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1396caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1397268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1398d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
139951522217SJiaxun Yang	select CPU_MIPSR2
140051522217SJiaxun Yang	select CPU_HAS_PREFETCH
14010e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
14020e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
14030e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
14047507445bSHuacai Chen	select CPU_SUPPORTS_MSA
140551522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
140651522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
14070e476d91SHuacai Chen	select WEAK_ORDERING
14080e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
14097507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1410b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
141117c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1412d30a2b47SLinus Walleij	select GPIOLIB
141309230cbcSChristoph Hellwig	select SWIOTLB
14140f78355cSHuacai Chen	select HAVE_KVM
14150e476d91SHuacai Chen	help
1416caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1417caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1418caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1419caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1420caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
14210e476d91SHuacai Chen
1422caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1423caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
14241e820da3SHuacai Chen	default n
1425268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
14261e820da3SHuacai Chen	help
1427caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
14281e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1429268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
14301e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14311e820da3SHuacai Chen	  Fast TLB refill support, etc.
14321e820da3SHuacai Chen
14331e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14341e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14351e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1436caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14371e820da3SHuacai Chen
1438e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1439caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1440e02e07e3SHuacai Chen	default y if SMP
1441268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1442e02e07e3SHuacai Chen	help
1443caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1444e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1445e02e07e3SHuacai Chen
1446caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1447e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1448e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1449e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1450e02e07e3SHuacai Chen
1451e02e07e3SHuacai Chen	  If unsure, please say Y.
1452e02e07e3SHuacai Chen
1453ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1454ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1455ec7a9318SWANG Xuerui	default y
1456ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1457ec7a9318SWANG Xuerui	help
1458ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1459ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1460ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1461ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1462ec7a9318SWANG Xuerui
1463ec7a9318SWANG Xuerui	  If unsure, please say Y.
1464ec7a9318SWANG Xuerui
14653702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14663702bba5SWu Zhangjin	bool "Loongson 2E"
14673702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1468268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14692a21c730SFuxin Zhang	help
14702a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14712a21c730SFuxin Zhang	  with many extensions.
14722a21c730SFuxin Zhang
147325985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14746f7a251aSWu Zhangjin	  bonito64.
14756f7a251aSWu Zhangjin
14766f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14776f7a251aSWu Zhangjin	bool "Loongson 2F"
14786f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1479268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1480d30a2b47SLinus Walleij	select GPIOLIB
14816f7a251aSWu Zhangjin	help
14826f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14836f7a251aSWu Zhangjin	  with many extensions.
14846f7a251aSWu Zhangjin
14856f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14866f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14876f7a251aSWu Zhangjin	  Loongson2E.
14886f7a251aSWu Zhangjin
1489ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1490ca585cf9SKelvin Cheung	bool "Loongson 1B"
1491ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1492b2afb64cSHuacai Chen	select CPU_LOONGSON32
14939ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1494ca585cf9SKelvin Cheung	help
1495ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1496968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1497968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1498ca585cf9SKelvin Cheung
149912e3280bSYang Lingconfig CPU_LOONGSON1C
150012e3280bSYang Ling	bool "Loongson 1C"
150112e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1502b2afb64cSHuacai Chen	select CPU_LOONGSON32
150312e3280bSYang Ling	select LEDS_GPIO_REGISTER
150412e3280bSYang Ling	help
150512e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1506968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1507968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
150812e3280bSYang Ling
15096e760c8dSRalf Baechleconfig CPU_MIPS32_R1
15106e760c8dSRalf Baechle	bool "MIPS32 Release 1"
15117cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
15126e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1513797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1514ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15156e760c8dSRalf Baechle	help
15165e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15171e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15181e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15191e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15201e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15211e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
15221e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
15231e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
15241e5f1caaSRalf Baechle	  performance.
15251e5f1caaSRalf Baechle
15261e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
15271e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
15287cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
15291e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1530797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1531ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1532a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15332235a54dSSanjay Lal	select HAVE_KVM
15341e5f1caaSRalf Baechle	help
15355e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15366e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15376e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15386e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15396e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15401da177e4SLinus Torvalds
1541ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1542ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1543ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1544ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1545ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1546ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1547ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1548ab7c01fdSSerge Semin	select HAVE_KVM
1549ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1550ab7c01fdSSerge Semin	help
1551ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1552ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1553ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1554ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1555ab7c01fdSSerge Semin
15567fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1557674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15587fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15597fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
156018d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15617fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15627fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15637fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15647fd08ca5SLeonid Yegoshin	select HAVE_KVM
15657fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15667fd08ca5SLeonid Yegoshin	help
15677fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15687fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15697fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15707fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15717fd08ca5SLeonid Yegoshin
15726e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15736e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15747cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1575797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1576ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1577ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1578ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15799cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15806e760c8dSRalf Baechle	help
15816e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15826e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15836e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15846e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15856e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15861e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15871e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15881e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15891e5f1caaSRalf Baechle	  performance.
15901e5f1caaSRalf Baechle
15911e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15921e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15937cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1594797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15951e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15961e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1597ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15989cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1599a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
160040a2df49SJames Hogan	select HAVE_KVM
16011e5f1caaSRalf Baechle	help
16021e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
16031e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
16041e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
16051e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
16061e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
16071da177e4SLinus Torvalds
1608ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1609ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1610ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1611ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1612ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1613ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1614ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1615ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1616ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1617ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1618ab7c01fdSSerge Semin	select HAVE_KVM
1619ab7c01fdSSerge Semin	help
1620ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1621ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1622ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1623ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1624ab7c01fdSSerge Semin
16257fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1626674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
16277fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
16287fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
162918d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
16307fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
16317fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
16327fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1633afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16347fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16352e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
163640a2df49SJames Hogan	select HAVE_KVM
16377fd08ca5SLeonid Yegoshin	help
16387fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16397fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16407fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16417fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16427fd08ca5SLeonid Yegoshin
1643281e3aeaSSerge Seminconfig CPU_P5600
1644281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1645281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1646281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1647281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1648281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1649281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1650281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1651281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1652281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1653281e3aeaSSerge Semin	select HAVE_KVM
1654281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1655281e3aeaSSerge Semin	help
1656281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1657281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1658281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1659281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1660281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1661281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1662281e3aeaSSerge Semin	  eJTAG and PDtrace.
1663281e3aeaSSerge Semin
16641da177e4SLinus Torvaldsconfig CPU_R3000
16651da177e4SLinus Torvalds	bool "R3000"
16667cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1667f7062ddbSRalf Baechle	select CPU_HAS_WB
166854746829SPaul Burton	select CPU_R3K_TLB
1669ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1670797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16711da177e4SLinus Torvalds	help
16721da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16731da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16741da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16751da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16761da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16771da177e4SLinus Torvalds	  try to recompile with R3000.
16781da177e4SLinus Torvalds
16791da177e4SLinus Torvaldsconfig CPU_TX39XX
16801da177e4SLinus Torvalds	bool "R39XX"
16817cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1682ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
168354746829SPaul Burton	select CPU_R3K_TLB
16841da177e4SLinus Torvalds
16851da177e4SLinus Torvaldsconfig CPU_VR41XX
16861da177e4SLinus Torvalds	bool "R41xx"
16877cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1688ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1689ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16901da177e4SLinus Torvalds	help
16915e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16921da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16931da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16941da177e4SLinus Torvalds	  processor or vice versa.
16951da177e4SLinus Torvalds
169665ce6197SLauri Kasanenconfig CPU_R4300
169765ce6197SLauri Kasanen	bool "R4300"
169865ce6197SLauri Kasanen	depends on SYS_HAS_CPU_R4300
169965ce6197SLauri Kasanen	select CPU_SUPPORTS_32BIT_KERNEL
170065ce6197SLauri Kasanen	select CPU_SUPPORTS_64BIT_KERNEL
170165ce6197SLauri Kasanen	select CPU_HAS_LOAD_STORE_LR
170265ce6197SLauri Kasanen	help
170365ce6197SLauri Kasanen	  MIPS Technologies R4300-series processors.
170465ce6197SLauri Kasanen
17051da177e4SLinus Torvaldsconfig CPU_R4X00
17061da177e4SLinus Torvalds	bool "R4x00"
17077cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1708ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1709ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1710970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17111da177e4SLinus Torvalds	help
17121da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
17131da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
17141da177e4SLinus Torvalds
17151da177e4SLinus Torvaldsconfig CPU_TX49XX
17161da177e4SLinus Torvalds	bool "R49XX"
17177cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1718de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1719ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1720ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1721970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17221da177e4SLinus Torvalds
17231da177e4SLinus Torvaldsconfig CPU_R5000
17241da177e4SLinus Torvalds	bool "R5000"
17257cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1726ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1727ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1728970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17291da177e4SLinus Torvalds	help
17301da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
17311da177e4SLinus Torvalds
1732542c1020SShinya Kuribayashiconfig CPU_R5500
1733542c1020SShinya Kuribayashi	bool "R5500"
1734542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1735542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1736542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
17379cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1738542c1020SShinya Kuribayashi	help
1739542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1740542c1020SShinya Kuribayashi	  instruction set.
1741542c1020SShinya Kuribayashi
17421da177e4SLinus Torvaldsconfig CPU_NEVADA
17431da177e4SLinus Torvalds	bool "RM52xx"
17447cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1745ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1746ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1747970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17481da177e4SLinus Torvalds	help
17491da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17501da177e4SLinus Torvalds
17511da177e4SLinus Torvaldsconfig CPU_R10000
17521da177e4SLinus Torvalds	bool "R10000"
17537cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17545e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1755ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1756ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1757797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1758970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17591da177e4SLinus Torvalds	help
17601da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17611da177e4SLinus Torvalds
17621da177e4SLinus Torvaldsconfig CPU_RM7000
17631da177e4SLinus Torvalds	bool "RM7000"
17647cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17655e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1766ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1767ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1768797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1769970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17701da177e4SLinus Torvalds
17711da177e4SLinus Torvaldsconfig CPU_SB1
17721da177e4SLinus Torvalds	bool "SB1"
17737cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1774ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1775ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1776797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1777970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17780004a9dfSRalf Baechle	select WEAK_ORDERING
17791da177e4SLinus Torvalds
1780a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1781a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17825e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1783a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1784a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1785a86c7f72SDavid Daney	select WEAK_ORDERING
1786a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17879cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1788df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1789df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1790930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17910ae3abcdSJames Hogan	select HAVE_KVM
1792a86c7f72SDavid Daney	help
1793a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1794a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1795a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1796a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1797a86c7f72SDavid Daney
1798cd746249SJonas Gorskiconfig CPU_BMIPS
1799cd746249SJonas Gorski	bool "Broadcom BMIPS"
1800cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1801cd746249SJonas Gorski	select CPU_MIPS32
1802fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1803cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1804cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1805cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1806cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1807cd746249SJonas Gorski	select DMA_NONCOHERENT
180867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1809cd746249SJonas Gorski	select SWAP_IO_SPACE
1810cd746249SJonas Gorski	select WEAK_ORDERING
1811c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
181269aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1813a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1814a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1815c1c0c461SKevin Cernekee	help
1816fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1817c1c0c461SKevin Cernekee
18187f058e85SJayachandran Cconfig CPU_XLR
18197f058e85SJayachandran C	bool "Netlogic XLR SoC"
18207f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
18217f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
18227f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
18237f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1824970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
18257f058e85SJayachandran C	select WEAK_ORDERING
18267f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18277f058e85SJayachandran C	help
18287f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
18291c773ea4SJayachandran C
18301c773ea4SJayachandran Cconfig CPU_XLP
18311c773ea4SJayachandran C	bool "Netlogic XLP SoC"
18321c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
18331c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
18341c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
18351c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
18361c773ea4SJayachandran C	select WEAK_ORDERING
18371c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18381c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1839d6504846SJayachandran C	select CPU_MIPSR2
1840ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
18412db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
18421c773ea4SJayachandran C	help
18431c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18441da177e4SLinus Torvaldsendchoice
18451da177e4SLinus Torvalds
1846a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1847a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1848a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1849281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1850281e3aeaSSerge Semin		   CPU_P5600
1851a6e18781SLeonid Yegoshin	help
1852a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1853a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1854a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1855a6e18781SLeonid Yegoshin
1856a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1857a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1858a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1859a6e18781SLeonid Yegoshin	select EVA
1860a6e18781SLeonid Yegoshin	default y
1861a6e18781SLeonid Yegoshin	help
1862a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1863a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1864a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1865a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1866a6e18781SLeonid Yegoshin
1867c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1868c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1869c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1870281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1871c5b36783SSteven J. Hill	help
1872c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1873c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1874c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1875c5b36783SSteven J. Hill
1876c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1877c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1878c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1879c5b36783SSteven J. Hill	depends on !EVA
1880c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1881c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1882c5b36783SSteven J. Hill	select XPA
1883c5b36783SSteven J. Hill	select HIGHMEM
1884d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1885c5b36783SSteven J. Hill	default n
1886c5b36783SSteven J. Hill	help
1887c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1888c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1889c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1890c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1891c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1892c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1893c5b36783SSteven J. Hill
1894622844bfSWu Zhangjinif CPU_LOONGSON2F
1895622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1896622844bfSWu Zhangjin	bool
1897622844bfSWu Zhangjin
1898622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1899622844bfSWu Zhangjin	bool
1900622844bfSWu Zhangjin
1901622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1902622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1903622844bfSWu Zhangjin	default y
1904622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1905622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1906622844bfSWu Zhangjin	help
1907622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1908622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1909622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1910622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1911622844bfSWu Zhangjin
1912622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1913622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1914622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1915622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1916622844bfSWu Zhangjin	  systems.
1917622844bfSWu Zhangjin
1918622844bfSWu Zhangjin	  If unsure, please say Y.
1919622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1920622844bfSWu Zhangjin
19211b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
19221b93b3c3SWu Zhangjin	bool
19231b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
19241b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
192531c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
19261b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1927fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
19284e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1929a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
19301b93b3c3SWu Zhangjin
19311b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
19321b93b3c3SWu Zhangjin	bool
19331b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19341b93b3c3SWu Zhangjin
1935dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1936dbb98314SAlban Bedel	bool
1937dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1938dbb98314SAlban Bedel
1939268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
19403702bba5SWu Zhangjin	bool
19413702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
19423702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19433702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1944970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1945e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19463702bba5SWu Zhangjin
1947b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1948ca585cf9SKelvin Cheung	bool
1949ca585cf9SKelvin Cheung	select CPU_MIPS32
19507e280f6bSJiaxun Yang	select CPU_MIPSR2
1951ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1952ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1953ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1954f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1955ca585cf9SKelvin Cheung
1956fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
195704fa8bf7SJonas Gorski	select SMP_UP if SMP
19581bbb6c1bSKevin Cernekee	bool
1959cd746249SJonas Gorski
1960cd746249SJonas Gorskiconfig CPU_BMIPS4350
1961cd746249SJonas Gorski	bool
1962cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1963cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1964cd746249SJonas Gorski
1965cd746249SJonas Gorskiconfig CPU_BMIPS4380
1966cd746249SJonas Gorski	bool
1967bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1968cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1969cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1970b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1971cd746249SJonas Gorski
1972cd746249SJonas Gorskiconfig CPU_BMIPS5000
1973cd746249SJonas Gorski	bool
1974cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1975bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1976cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1977cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1978b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19791bbb6c1bSKevin Cernekee
1980268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19810e476d91SHuacai Chen	bool
19820e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1983b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19840e476d91SHuacai Chen
19853702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19862a21c730SFuxin Zhang	bool
19872a21c730SFuxin Zhang
19886f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19896f7a251aSWu Zhangjin	bool
199055045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
199155045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19926f7a251aSWu Zhangjin
1993ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1994ca585cf9SKelvin Cheung	bool
1995ca585cf9SKelvin Cheung
199612e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
199712e3280bSYang Ling	bool
199812e3280bSYang Ling
19997cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
20007cf8053bSRalf Baechle	bool
20017cf8053bSRalf Baechle
20027cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
20037cf8053bSRalf Baechle	bool
20047cf8053bSRalf Baechle
2005a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
2006a6e18781SLeonid Yegoshin	bool
2007a6e18781SLeonid Yegoshin
2008c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
2009c5b36783SSteven J. Hill	bool
20109ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2011c5b36783SSteven J. Hill
20127fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
20137fd08ca5SLeonid Yegoshin	bool
20149ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20157fd08ca5SLeonid Yegoshin
20167cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
20177cf8053bSRalf Baechle	bool
20187cf8053bSRalf Baechle
20197cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
20207cf8053bSRalf Baechle	bool
20217cf8053bSRalf Baechle
20227fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
20237fd08ca5SLeonid Yegoshin	bool
20249ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20257fd08ca5SLeonid Yegoshin
2026281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
2027281e3aeaSSerge Semin	bool
2028281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2029281e3aeaSSerge Semin
20307cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
20317cf8053bSRalf Baechle	bool
20327cf8053bSRalf Baechle
20337cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
20347cf8053bSRalf Baechle	bool
20357cf8053bSRalf Baechle
20367cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
20377cf8053bSRalf Baechle	bool
20387cf8053bSRalf Baechle
203965ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300
204065ce6197SLauri Kasanen	bool
204165ce6197SLauri Kasanen
20427cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
20437cf8053bSRalf Baechle	bool
20447cf8053bSRalf Baechle
20457cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20467cf8053bSRalf Baechle	bool
20477cf8053bSRalf Baechle
20487cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20497cf8053bSRalf Baechle	bool
20507cf8053bSRalf Baechle
2051542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2052542c1020SShinya Kuribayashi	bool
2053542c1020SShinya Kuribayashi
20547cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20557cf8053bSRalf Baechle	bool
20567cf8053bSRalf Baechle
20577cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20587cf8053bSRalf Baechle	bool
20599ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20607cf8053bSRalf Baechle
20617cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20627cf8053bSRalf Baechle	bool
20637cf8053bSRalf Baechle
20647cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20657cf8053bSRalf Baechle	bool
20667cf8053bSRalf Baechle
20675e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20685e683389SDavid Daney	bool
20695e683389SDavid Daney
2070cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2071c1c0c461SKevin Cernekee	bool
2072c1c0c461SKevin Cernekee
2073fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2074c1c0c461SKevin Cernekee	bool
2075cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2076c1c0c461SKevin Cernekee
2077c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2078c1c0c461SKevin Cernekee	bool
2079cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2080c1c0c461SKevin Cernekee
2081c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2082c1c0c461SKevin Cernekee	bool
2083cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2084c1c0c461SKevin Cernekee
2085c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2086c1c0c461SKevin Cernekee	bool
2087cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2088f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2089c1c0c461SKevin Cernekee
20907f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20917f058e85SJayachandran C	bool
20927f058e85SJayachandran C
20931c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20941c773ea4SJayachandran C	bool
20951c773ea4SJayachandran C
209617099b11SRalf Baechle#
209717099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
209817099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
209917099b11SRalf Baechle#
21000004a9dfSRalf Baechleconfig WEAK_ORDERING
21010004a9dfSRalf Baechle	bool
210217099b11SRalf Baechle
210317099b11SRalf Baechle#
210417099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
210517099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
210617099b11SRalf Baechle#
210717099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
210817099b11SRalf Baechle	bool
21095e83d430SRalf Baechleendmenu
21105e83d430SRalf Baechle
21115e83d430SRalf Baechle#
21125e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
21135e83d430SRalf Baechle#
21145e83d430SRalf Baechleconfig CPU_MIPS32
21155e83d430SRalf Baechle	bool
2116ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2117281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
21185e83d430SRalf Baechle
21195e83d430SRalf Baechleconfig CPU_MIPS64
21205e83d430SRalf Baechle	bool
2121ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
21225a4fa44fSJason A. Donenfeld		     CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
21235e83d430SRalf Baechle
21245e83d430SRalf Baechle#
212557eeacedSPaul Burton# These indicate the revision of the architecture
21265e83d430SRalf Baechle#
21275e83d430SRalf Baechleconfig CPU_MIPSR1
21285e83d430SRalf Baechle	bool
21295e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
21305e83d430SRalf Baechle
21315e83d430SRalf Baechleconfig CPU_MIPSR2
21325e83d430SRalf Baechle	bool
2133a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
21348256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2135ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2136a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21375e83d430SRalf Baechle
2138ab7c01fdSSerge Seminconfig CPU_MIPSR5
2139ab7c01fdSSerge Semin	bool
2140281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2141ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2142ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2143ab7c01fdSSerge Semin	select MIPS_SPRAM
2144ab7c01fdSSerge Semin
21457fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21467fd08ca5SLeonid Yegoshin	bool
21477fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21488256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2149ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
215087321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21512db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21524a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2153a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21545e83d430SRalf Baechle
215557eeacedSPaul Burtonconfig TARGET_ISA_REV
215657eeacedSPaul Burton	int
215757eeacedSPaul Burton	default 1 if CPU_MIPSR1
215857eeacedSPaul Burton	default 2 if CPU_MIPSR2
2159ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
216057eeacedSPaul Burton	default 6 if CPU_MIPSR6
216157eeacedSPaul Burton	default 0
216257eeacedSPaul Burton	help
216357eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
216457eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
216557eeacedSPaul Burton
2166a6e18781SLeonid Yegoshinconfig EVA
2167a6e18781SLeonid Yegoshin	bool
2168a6e18781SLeonid Yegoshin
2169c5b36783SSteven J. Hillconfig XPA
2170c5b36783SSteven J. Hill	bool
2171c5b36783SSteven J. Hill
21725e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21735e83d430SRalf Baechle	bool
21745e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21755e83d430SRalf Baechle	bool
21765e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21775e83d430SRalf Baechle	bool
21785e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21795e83d430SRalf Baechle	bool
218055045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
218155045ff5SWu Zhangjin	bool
218255045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
218355045ff5SWu Zhangjin	bool
21849cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21859cffd154SDavid Daney	bool
2186171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
218782622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
218882622284SDavid Daney	bool
2189c6972fb9SHuang Pei	depends on 64BIT
2190c6972fb9SHuang Pei	default y if (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21915e83d430SRalf Baechle
21928192c9eaSDavid Daney#
21938192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21948192c9eaSDavid Daney#
21958192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21968192c9eaSDavid Daney	bool
2197679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21988192c9eaSDavid Daney
21995e83d430SRalf Baechlemenu "Kernel type"
22005e83d430SRalf Baechle
22015e83d430SRalf Baechlechoice
22025e83d430SRalf Baechle	prompt "Kernel code model"
22035e83d430SRalf Baechle	help
22045e83d430SRalf Baechle	  You should only select this option if you have a workload that
22055e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
22065e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
22075e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
22085e83d430SRalf Baechle
22095e83d430SRalf Baechleconfig 32BIT
22105e83d430SRalf Baechle	bool "32-bit kernel"
22115e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
22125e83d430SRalf Baechle	select TRAD_SIGNALS
22135e83d430SRalf Baechle	help
22145e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2215f17c4ca3SRalf Baechle
22165e83d430SRalf Baechleconfig 64BIT
22175e83d430SRalf Baechle	bool "64-bit kernel"
22185e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
22195e83d430SRalf Baechle	help
22205e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
22215e83d430SRalf Baechle
22225e83d430SRalf Baechleendchoice
22235e83d430SRalf Baechle
22241e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
22251e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
22261e321fa9SLeonid Yegoshin	depends on 64BIT
22271e321fa9SLeonid Yegoshin	help
22283377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
22293377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22303377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22313377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22323377e227SAlex Belits	  level of page tables is added which imposes both a memory
22333377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22343377e227SAlex Belits
22351e321fa9SLeonid Yegoshin	  If unsure, say N.
22361e321fa9SLeonid Yegoshin
22371da177e4SLinus Torvaldschoice
22381da177e4SLinus Torvalds	prompt "Kernel page size"
22391da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22401da177e4SLinus Torvalds
22411da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22421da177e4SLinus Torvalds	bool "4kB"
2243268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22441da177e4SLinus Torvalds	help
22451da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22461da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22471da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22481da177e4SLinus Torvalds	  recommended for low memory systems.
22491da177e4SLinus Torvalds
22501da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22511da177e4SLinus Torvalds	bool "8kB"
2252c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22531e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22541da177e4SLinus Torvalds	help
22551da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22561da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2257c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2258c2aeaaeaSPaul Burton	  distribution to support this.
22591da177e4SLinus Torvalds
22601da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22611da177e4SLinus Torvalds	bool "16kB"
2262714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22631da177e4SLinus Torvalds	help
22641da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22651da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2266714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2267714bfad6SRalf Baechle	  Linux distribution to support this.
22681da177e4SLinus Torvalds
2269c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2270c52399beSRalf Baechle	bool "32kB"
2271c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22721e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2273c52399beSRalf Baechle	help
2274c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2275c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2276c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2277c52399beSRalf Baechle	  distribution to support this.
2278c52399beSRalf Baechle
22791da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22801da177e4SLinus Torvalds	bool "64kB"
22813b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22821da177e4SLinus Torvalds	help
22831da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22841da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22851da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2286714bfad6SRalf Baechle	  writing this option is still high experimental.
22871da177e4SLinus Torvalds
22881da177e4SLinus Torvaldsendchoice
22891da177e4SLinus Torvalds
2290c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2291c9bace7cSDavid Daney	int "Maximum zone order"
2292e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2293e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2294e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2295e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2296e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2297e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2298ef923a76SPaul Cercueil	range 0 64
2299c9bace7cSDavid Daney	default "11"
2300c9bace7cSDavid Daney	help
2301c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2302c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2303c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2304c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2305c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2306c9bace7cSDavid Daney	  increase this value.
2307c9bace7cSDavid Daney
2308c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2309c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2310c9bace7cSDavid Daney
2311c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2312c9bace7cSDavid Daney	  when choosing a value for this option.
2313c9bace7cSDavid Daney
23141da177e4SLinus Torvaldsconfig BOARD_SCACHE
23151da177e4SLinus Torvalds	bool
23161da177e4SLinus Torvalds
23171da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
23181da177e4SLinus Torvalds	bool
23191da177e4SLinus Torvalds	select BOARD_SCACHE
23201da177e4SLinus Torvalds
23219318c51aSChris Dearman#
23229318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
23239318c51aSChris Dearman#
23249318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
23259318c51aSChris Dearman	bool
23269318c51aSChris Dearman	select BOARD_SCACHE
23279318c51aSChris Dearman
23281da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
23291da177e4SLinus Torvalds	bool
23301da177e4SLinus Torvalds	select BOARD_SCACHE
23311da177e4SLinus Torvalds
23321da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23331da177e4SLinus Torvalds	bool
23341da177e4SLinus Torvalds	select BOARD_SCACHE
23351da177e4SLinus Torvalds
23361da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23371da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23381da177e4SLinus Torvalds	depends on CPU_SB1
23391da177e4SLinus Torvalds	help
23401da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23411da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23421da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23431da177e4SLinus Torvalds
23441da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2345c8094b53SRalf Baechle	bool
23461da177e4SLinus Torvalds
23473165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23483165c846SFlorian Fainelli	bool
2349c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23503165c846SFlorian Fainelli
2351c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2352183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2353183b40f9SPaul Burton	default y
2354183b40f9SPaul Burton	help
2355183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2356183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2357183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2358183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2359183b40f9SPaul Burton	  receive a SIGILL.
2360183b40f9SPaul Burton
2361183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2362183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2363183b40f9SPaul Burton
2364183b40f9SPaul Burton	  If unsure, say y.
2365c92e47e5SPaul Burton
236697f7dcbfSPaul Burtonconfig CPU_R2300_FPU
236797f7dcbfSPaul Burton	bool
2368c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
236997f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
237097f7dcbfSPaul Burton
237154746829SPaul Burtonconfig CPU_R3K_TLB
237254746829SPaul Burton	bool
237354746829SPaul Burton
237491405eb6SFlorian Fainelliconfig CPU_R4K_FPU
237591405eb6SFlorian Fainelli	bool
2376c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
237797f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
237891405eb6SFlorian Fainelli
237962cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
238062cedc4fSFlorian Fainelli	bool
238154746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
238262cedc4fSFlorian Fainelli
238359d6ab86SRalf Baechleconfig MIPS_MT_SMP
2384a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23855cbf9688SPaul Burton	default y
2386527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
238759d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2388d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2389c080faa5SSteven J. Hill	select SYNC_R4K
239059d6ab86SRalf Baechle	select MIPS_MT
239159d6ab86SRalf Baechle	select SMP
239287353d8aSRalf Baechle	select SMP_UP
2393c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2394c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2395399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
239659d6ab86SRalf Baechle	help
2397c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2398c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2399c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2400c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2401c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
240259d6ab86SRalf Baechle
2403f41ae0b2SRalf Baechleconfig MIPS_MT
2404f41ae0b2SRalf Baechle	bool
2405f41ae0b2SRalf Baechle
24060ab7aefcSRalf Baechleconfig SCHED_SMT
24070ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
24080ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
24090ab7aefcSRalf Baechle	default n
24100ab7aefcSRalf Baechle	help
24110ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
24120ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
24130ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
24140ab7aefcSRalf Baechle
24150ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
24160ab7aefcSRalf Baechle	bool
24170ab7aefcSRalf Baechle
2418f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2419f41ae0b2SRalf Baechle	bool
2420f41ae0b2SRalf Baechle
2421f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2422f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2423f088fc84SRalf Baechle	default y
2424b633648cSRalf Baechle	depends on MIPS_MT_SMP
242507cc0c9eSRalf Baechle
2426b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2427b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
24289eaa9a82SPaul Burton	depends on CPU_MIPSR6
2429c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2430b0a668fbSLeonid Yegoshin	default y
2431b0a668fbSLeonid Yegoshin	help
2432b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2433b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
243407edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2435b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2436b0a668fbSLeonid Yegoshin	  final kernel image.
2437b0a668fbSLeonid Yegoshin
2438f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2439f35764e7SJames Hogan	bool
2440f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2441f35764e7SJames Hogan	help
2442f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2443f35764e7SJames Hogan	  physical_memsize.
2444f35764e7SJames Hogan
244507cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
244607cc0c9eSRalf Baechle	bool "VPE loader support."
2447f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
244807cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
244907cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
245007cc0c9eSRalf Baechle	select MIPS_MT
245107cc0c9eSRalf Baechle	help
245207cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
245307cc0c9eSRalf Baechle	  onto another VPE and running it.
2454f088fc84SRalf Baechle
245517a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
245617a1d523SDeng-Cheng Zhu	bool
245717a1d523SDeng-Cheng Zhu	default "y"
245817a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
245917a1d523SDeng-Cheng Zhu
24601a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24611a2a6d7eSDeng-Cheng Zhu	bool
24621a2a6d7eSDeng-Cheng Zhu	default "y"
24631a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24641a2a6d7eSDeng-Cheng Zhu
2465e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2466e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2467e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2468e01402b1SRalf Baechle	default y
2469e01402b1SRalf Baechle	help
2470e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2471e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2472e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2473e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2474e01402b1SRalf Baechle
2475e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2476e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2477e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2478e01402b1SRalf Baechle
2479da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2480da615cf6SDeng-Cheng Zhu	bool
2481da615cf6SDeng-Cheng Zhu	default "y"
2482da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2483da615cf6SDeng-Cheng Zhu
24842c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24852c973ef0SDeng-Cheng Zhu	bool
24862c973ef0SDeng-Cheng Zhu	default "y"
24872c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24882c973ef0SDeng-Cheng Zhu
24894a16ff4cSRalf Baechleconfig MIPS_CMP
24905cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24915676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2492b10b43baSMarkos Chandras	select SMP
2493eb9b5141STim Anderson	select SYNC_R4K
2494b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24954a16ff4cSRalf Baechle	select WEAK_ORDERING
24964a16ff4cSRalf Baechle	default n
24974a16ff4cSRalf Baechle	help
2498044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2499044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2500044505c7SPaul Burton	  its ability to start secondary CPUs.
25014a16ff4cSRalf Baechle
25025cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
25035cac93b3SPaul Burton	  instead of this.
25045cac93b3SPaul Burton
25050ee958e1SPaul Burtonconfig MIPS_CPS
25060ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
25075a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
25080ee958e1SPaul Burton	select MIPS_CM
25091d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
25100ee958e1SPaul Burton	select SMP
25110ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
25121d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2513c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
25140ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
25150ee958e1SPaul Burton	select WEAK_ORDERING
2516d8d3276bSWei Li	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
25170ee958e1SPaul Burton	help
25180ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
25190ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
25200ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
25210ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
25220ee958e1SPaul Burton	  support is unavailable.
25230ee958e1SPaul Burton
25243179d37eSPaul Burtonconfig MIPS_CPS_PM
252539a59593SMarkos Chandras	depends on MIPS_CPS
25263179d37eSPaul Burton	bool
25273179d37eSPaul Burton
25289f98f3ddSPaul Burtonconfig MIPS_CM
25299f98f3ddSPaul Burton	bool
25303c9b4166SPaul Burton	select MIPS_CPC
25319f98f3ddSPaul Burton
25329c38cf44SPaul Burtonconfig MIPS_CPC
25339c38cf44SPaul Burton	bool
25342600990eSRalf Baechle
25351da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25361da177e4SLinus Torvalds	bool
25371da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25381da177e4SLinus Torvalds	default y
25391da177e4SLinus Torvalds
25401da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25411da177e4SLinus Torvalds	bool
25421da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25431da177e4SLinus Torvalds	default y
25441da177e4SLinus Torvalds
25459e2b5372SMarkos Chandraschoice
25469e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25479e2b5372SMarkos Chandras
25489e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25499e2b5372SMarkos Chandras	bool "None"
25509e2b5372SMarkos Chandras	help
25519e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25529e2b5372SMarkos Chandras
25539693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25549693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25559e2b5372SMarkos Chandras	bool "SmartMIPS"
25569693a853SFranck Bui-Huu	help
25579693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25589693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25599693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25609693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25619693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25629693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25639693a853SFranck Bui-Huu	  here.
25649693a853SFranck Bui-Huu
2565bce86083SSteven J. Hillconfig CPU_MICROMIPS
25667fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25679e2b5372SMarkos Chandras	bool "microMIPS"
2568bce86083SSteven J. Hill	help
2569bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2570bce86083SSteven J. Hill	  microMIPS ISA
2571bce86083SSteven J. Hill
25729e2b5372SMarkos Chandrasendchoice
25739e2b5372SMarkos Chandras
2574a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25750ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2576a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2577c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25782a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2579a5e9a69eSPaul Burton	help
2580a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2581a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25821db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25831db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25841db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25851db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25861db1af84SPaul Burton	  the size & complexity of your kernel.
2587a5e9a69eSPaul Burton
2588a5e9a69eSPaul Burton	  If unsure, say Y.
2589a5e9a69eSPaul Burton
25901da177e4SLinus Torvaldsconfig CPU_HAS_WB
2591f7062ddbSRalf Baechle	bool
2592e01402b1SRalf Baechle
2593df0ac8a4SKevin Cernekeeconfig XKS01
2594df0ac8a4SKevin Cernekee	bool
2595df0ac8a4SKevin Cernekee
2596ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2597ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2598ba9196d2SJiaxun Yang	bool
2599ba9196d2SJiaxun Yang
2600ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2601ba9196d2SJiaxun Yang	bool
2602ba9196d2SJiaxun Yang
26038256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
26048256b17eSFlorian Fainelli	bool
26058256b17eSFlorian Fainelli
260618d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2607932afdeeSYasha Cherikovsky	bool
2608932afdeeSYasha Cherikovsky	help
260918d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2610932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
261118d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
261218d84e2eSAlexander Lobakin	  systems).
2613932afdeeSYasha Cherikovsky
2614f41ae0b2SRalf Baechle#
2615f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2616f41ae0b2SRalf Baechle#
2617e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2618f41ae0b2SRalf Baechle	bool
2619e01402b1SRalf Baechle
2620f41ae0b2SRalf Baechle#
2621f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2622f41ae0b2SRalf Baechle#
2623e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2624f41ae0b2SRalf Baechle	bool
2625e01402b1SRalf Baechle
26261da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
26271da177e4SLinus Torvalds	bool
26281da177e4SLinus Torvalds	depends on !CPU_R3000
26291da177e4SLinus Torvalds	default y
26301da177e4SLinus Torvalds
26311da177e4SLinus Torvalds#
263220d60d99SMaciej W. Rozycki# CPU non-features
263320d60d99SMaciej W. Rozycki#
263420d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
263520d60d99SMaciej W. Rozycki	bool
263620d60d99SMaciej W. Rozycki
263720d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
263820d60d99SMaciej W. Rozycki	bool
263920d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
264020d60d99SMaciej W. Rozycki
264120d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
264220d60d99SMaciej W. Rozycki	bool
264320d60d99SMaciej W. Rozycki
2644071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2645071d2f0bSPaul Burton	bool
2646071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2647071d2f0bSPaul Burton
26484edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26494edf00a4SPaul Burton	int
26504edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26514edf00a4SPaul Burton	default 0
26524edf00a4SPaul Burton
26534edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26544edf00a4SPaul Burton	int
26552db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26564edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26574edf00a4SPaul Burton	default 8
26584edf00a4SPaul Burton
26592db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26602db003a5SPaul Burton	bool
26612db003a5SPaul Burton
26624a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26634a5dc51eSMarcin Nowakowski	bool
26644a5dc51eSMarcin Nowakowski
2665802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2666802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2667802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2668802b8362SThomas Bogendoerfer# with the issue.
2669802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2670802b8362SThomas Bogendoerfer	bool
2671802b8362SThomas Bogendoerfer
26725e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26735e5b6527SThomas Bogendoerfer#
26745e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26755e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26765e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
267718ff14c8SColin Ian King#      accessed for another instruction immediately preceding when these
26785e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26795e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26805e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26815e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26825e5b6527SThomas Bogendoerfer#      instruction.
26835e5b6527SThomas Bogendoerfer#
26845e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
26855e5b6527SThomas Bogendoerfer#                              nop
26865e5b6527SThomas Bogendoerfer#                              nop
26875e5b6527SThomas Bogendoerfer#                              nop
26885e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26895e5b6527SThomas Bogendoerfer#
26905e5b6527SThomas Bogendoerfer#      This is allowed:        lw
26915e5b6527SThomas Bogendoerfer#                              nop
26925e5b6527SThomas Bogendoerfer#                              nop
26935e5b6527SThomas Bogendoerfer#                              nop
26945e5b6527SThomas Bogendoerfer#                              nop
26955e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26965e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
26975e5b6527SThomas Bogendoerfer	bool
26985e5b6527SThomas Bogendoerfer
269944def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
270044def342SThomas Bogendoerfer#
270144def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
270244def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
270344def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
270444def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
270544def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
270644def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
270744def342SThomas Bogendoerfer# in .pdf format.)
270844def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
270944def342SThomas Bogendoerfer	bool
271044def342SThomas Bogendoerfer
271124a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
271224a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
271324a1c023SThomas Bogendoerfer# operation is not guaranteed."
271424a1c023SThomas Bogendoerfer#
271524a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
271624a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
271724a1c023SThomas Bogendoerfer	bool
271824a1c023SThomas Bogendoerfer
2719886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2720886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2721886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2722886ee136SThomas Bogendoerfer# exceptions.
2723886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2724886ee136SThomas Bogendoerfer	bool
2725886ee136SThomas Bogendoerfer
2726256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2727256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2728256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2729256ec489SThomas Bogendoerfer	bool
2730256ec489SThomas Bogendoerfer
2731a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2732a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2733a7fbed98SThomas Bogendoerfer	bool
2734a7fbed98SThomas Bogendoerfer
273520d60d99SMaciej W. Rozycki#
27361da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
27371da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
27381da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
27391da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
27401da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27411da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27421da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27431da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2744797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2745797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2746797798c1SRalf Baechle#   support.
27471da177e4SLinus Torvalds#
27481da177e4SLinus Torvaldsconfig HIGHMEM
27491da177e4SLinus Torvalds	bool "High Memory Support"
2750a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2751a4c33e83SThomas Gleixner	select KMAP_LOCAL
2752797798c1SRalf Baechle
2753797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2754797798c1SRalf Baechle	bool
2755797798c1SRalf Baechle
2756797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2757797798c1SRalf Baechle	bool
27581da177e4SLinus Torvalds
27599693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27609693a853SFranck Bui-Huu	bool
27619693a853SFranck Bui-Huu
2762a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2763a6a4834cSSteven J. Hill	bool
2764a6a4834cSSteven J. Hill
2765377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2766377cb1b6SRalf Baechle	bool
2767377cb1b6SRalf Baechle	help
2768377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2769377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2770377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2771377cb1b6SRalf Baechle
2772a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2773a5e9a69eSPaul Burton	bool
2774a5e9a69eSPaul Burton
2775b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2776b4819b59SYoichi Yuasa	def_bool y
2777268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2778b4819b59SYoichi Yuasa
2779b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2780b1c6cd42SAtsushi Nemoto	bool
2781397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
278231473747SAtsushi Nemoto
2783d8cb4e11SRalf Baechleconfig NUMA
2784d8cb4e11SRalf Baechle	bool "NUMA Support"
2785d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2786cf8194e4STiezhu Yang	select SMP
2787d8cb4e11SRalf Baechle	help
2788d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2789d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2790d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2791172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2792d8cb4e11SRalf Baechle	  disabled.
2793d8cb4e11SRalf Baechle
2794d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2795d8cb4e11SRalf Baechle	bool
2796d8cb4e11SRalf Baechle
2797f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2798f3c560a6SThomas Bogendoerfer	def_bool y
2799f3c560a6SThomas Bogendoerfer	depends on NUMA
2800f3c560a6SThomas Bogendoerfer
2801f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2802f3c560a6SThomas Bogendoerfer	def_bool y
2803f3c560a6SThomas Bogendoerfer	depends on NUMA
2804f3c560a6SThomas Bogendoerfer
28058c530ea3SMatt Redfearnconfig RELOCATABLE
28068c530ea3SMatt Redfearn	bool "Relocatable kernel"
2807ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2808ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2809ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2810ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2811a307a4ceSJinyang He		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2812a307a4ceSJinyang He		   CPU_LOONGSON64
28138c530ea3SMatt Redfearn	help
28148c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
28158c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
28168c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
28178c530ea3SMatt Redfearn	  but are discarded at runtime
28188c530ea3SMatt Redfearn
2819069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2820069fd766SMatt Redfearn	hex "Relocation table size"
2821069fd766SMatt Redfearn	depends on RELOCATABLE
2822069fd766SMatt Redfearn	range 0x0 0x01000000
2823a307a4ceSJinyang He	default "0x00200000" if CPU_LOONGSON64
2824069fd766SMatt Redfearn	default "0x00100000"
2825a7f7f624SMasahiro Yamada	help
2826069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2827069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2828069fd766SMatt Redfearn
2829069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2830069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2831069fd766SMatt Redfearn
2832069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2833069fd766SMatt Redfearn
2834069fd766SMatt Redfearn	  If unsure, leave at the default value.
2835069fd766SMatt Redfearn
2836405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2837405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2838405bc8fdSMatt Redfearn	depends on RELOCATABLE
2839a7f7f624SMasahiro Yamada	help
2840405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2841405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2842405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2843405bc8fdSMatt Redfearn	  of kernel internals.
2844405bc8fdSMatt Redfearn
2845405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2846405bc8fdSMatt Redfearn
2847405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2848405bc8fdSMatt Redfearn
2849405bc8fdSMatt Redfearn	  If unsure, say N.
2850405bc8fdSMatt Redfearn
2851405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2852405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2853405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2854405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2855405bc8fdSMatt Redfearn	range 0x0 0x08000000
2856405bc8fdSMatt Redfearn	default "0x01000000"
2857a7f7f624SMasahiro Yamada	help
2858405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2859405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2860405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2861405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2862405bc8fdSMatt Redfearn
2863405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2864405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2865405bc8fdSMatt Redfearn
2866c80d79d7SYasunori Gotoconfig NODES_SHIFT
2867c80d79d7SYasunori Goto	int
2868c80d79d7SYasunori Goto	default "6"
2869c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2870c80d79d7SYasunori Goto
287114f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
287214f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2873e2589589SViresh Kumar	depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
287414f70012SDeng-Cheng Zhu	default y
287514f70012SDeng-Cheng Zhu	help
287614f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
287714f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
287814f70012SDeng-Cheng Zhu
2879be8fa1cbSTiezhu Yangconfig DMI
2880be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2881be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2882be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2883be8fa1cbSTiezhu Yang	default y
2884be8fa1cbSTiezhu Yang	help
2885be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2886be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2887be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2888be8fa1cbSTiezhu Yang	  BIOS code.
2889be8fa1cbSTiezhu Yang
28901da177e4SLinus Torvaldsconfig SMP
28911da177e4SLinus Torvalds	bool "Multi-Processing support"
2892e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2893e73ea273SRalf Baechle	help
28941da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
28954a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
28964a474157SRobert Graffham	  than one CPU, say Y.
28971da177e4SLinus Torvalds
28984a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
28991da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
29001da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
29014a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
29021da177e4SLinus Torvalds	  will run faster if you say N here.
29031da177e4SLinus Torvalds
29041da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
29051da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
29061da177e4SLinus Torvalds
290703502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2908ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
29091da177e4SLinus Torvalds
29101da177e4SLinus Torvalds	  If you don't know what to do here, say N.
29111da177e4SLinus Torvalds
29127840d618SMatt Redfearnconfig HOTPLUG_CPU
29137840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
29147840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
29157840d618SMatt Redfearn	help
29167840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
29177840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
29187840d618SMatt Redfearn	  (Note: power management support will enable this option
29197840d618SMatt Redfearn	    automatically on SMP systems. )
29207840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
29217840d618SMatt Redfearn
292287353d8aSRalf Baechleconfig SMP_UP
292387353d8aSRalf Baechle	bool
292487353d8aSRalf Baechle
29254a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
29264a16ff4cSRalf Baechle	bool
29274a16ff4cSRalf Baechle
29280ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
29290ee958e1SPaul Burton	bool
29300ee958e1SPaul Burton
2931e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2932e73ea273SRalf Baechle	bool
2933e73ea273SRalf Baechle
2934130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2935130e2fb7SRalf Baechle	bool
2936130e2fb7SRalf Baechle
2937130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2938130e2fb7SRalf Baechle	bool
2939130e2fb7SRalf Baechle
2940130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2941130e2fb7SRalf Baechle	bool
2942130e2fb7SRalf Baechle
2943130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2944130e2fb7SRalf Baechle	bool
2945130e2fb7SRalf Baechle
2946130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2947130e2fb7SRalf Baechle	bool
2948130e2fb7SRalf Baechle
29491da177e4SLinus Torvaldsconfig NR_CPUS
2950a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2951a91796a9SJayachandran C	range 2 256
29521da177e4SLinus Torvalds	depends on SMP
2953130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2954130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2955130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2956130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2957130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29581da177e4SLinus Torvalds	help
29591da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29601da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29611da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
296272ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
296372ede9b1SAtsushi Nemoto	  and 2 for all others.
29641da177e4SLinus Torvalds
29651da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
296672ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
296772ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
296872ede9b1SAtsushi Nemoto	  power of two.
29691da177e4SLinus Torvalds
2970399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2971399aaa25SAl Cooper	bool
2972399aaa25SAl Cooper
29737820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29747820b84bSDavid Daney	bool
29757820b84bSDavid Daney
29767820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29777820b84bSDavid Daney	int
29787820b84bSDavid Daney	depends on SMP
29797820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29807820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29817820b84bSDavid Daney
29821723b4a3SAtsushi Nemoto#
29831723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
29841723b4a3SAtsushi Nemoto#
29851723b4a3SAtsushi Nemoto
29861723b4a3SAtsushi Nemotochoice
29871723b4a3SAtsushi Nemoto	prompt "Timer frequency"
29881723b4a3SAtsushi Nemoto	default HZ_250
29891723b4a3SAtsushi Nemoto	help
29901723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
29911723b4a3SAtsushi Nemoto
299267596573SPaul Burton	config HZ_24
299367596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
299467596573SPaul Burton
29951723b4a3SAtsushi Nemoto	config HZ_48
29960f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
29971723b4a3SAtsushi Nemoto
29981723b4a3SAtsushi Nemoto	config HZ_100
29991723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
30001723b4a3SAtsushi Nemoto
30011723b4a3SAtsushi Nemoto	config HZ_128
30021723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
30031723b4a3SAtsushi Nemoto
30041723b4a3SAtsushi Nemoto	config HZ_250
30051723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
30061723b4a3SAtsushi Nemoto
30071723b4a3SAtsushi Nemoto	config HZ_256
30081723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
30091723b4a3SAtsushi Nemoto
30101723b4a3SAtsushi Nemoto	config HZ_1000
30111723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
30121723b4a3SAtsushi Nemoto
30131723b4a3SAtsushi Nemoto	config HZ_1024
30141723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
30151723b4a3SAtsushi Nemoto
30161723b4a3SAtsushi Nemotoendchoice
30171723b4a3SAtsushi Nemoto
301867596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
301967596573SPaul Burton	bool
302067596573SPaul Burton
30211723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
30221723b4a3SAtsushi Nemoto	bool
30231723b4a3SAtsushi Nemoto
30241723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
30251723b4a3SAtsushi Nemoto	bool
30261723b4a3SAtsushi Nemoto
30271723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
30281723b4a3SAtsushi Nemoto	bool
30291723b4a3SAtsushi Nemoto
30301723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
30311723b4a3SAtsushi Nemoto	bool
30321723b4a3SAtsushi Nemoto
30331723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
30341723b4a3SAtsushi Nemoto	bool
30351723b4a3SAtsushi Nemoto
30361723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
30371723b4a3SAtsushi Nemoto	bool
30381723b4a3SAtsushi Nemoto
30391723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
30401723b4a3SAtsushi Nemoto	bool
30411723b4a3SAtsushi Nemoto
30421723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
30431723b4a3SAtsushi Nemoto	bool
304467596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
304567596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
304667596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
304767596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
304867596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
304967596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
305067596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30511723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30521723b4a3SAtsushi Nemoto
30531723b4a3SAtsushi Nemotoconfig HZ
30541723b4a3SAtsushi Nemoto	int
305567596573SPaul Burton	default 24 if HZ_24
30561723b4a3SAtsushi Nemoto	default 48 if HZ_48
30571723b4a3SAtsushi Nemoto	default 100 if HZ_100
30581723b4a3SAtsushi Nemoto	default 128 if HZ_128
30591723b4a3SAtsushi Nemoto	default 250 if HZ_250
30601723b4a3SAtsushi Nemoto	default 256 if HZ_256
30611723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30621723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30631723b4a3SAtsushi Nemoto
306496685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
306596685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
306696685b17SDeng-Cheng Zhu
3067ea6e942bSAtsushi Nemotoconfig KEXEC
30687d60717eSKees Cook	bool "Kexec system call"
30692965faa5SDave Young	select KEXEC_CORE
3070ea6e942bSAtsushi Nemoto	help
3071ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3072ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30733dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3074ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3075ea6e942bSAtsushi Nemoto
307601dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3077ea6e942bSAtsushi Nemoto
3078ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3079ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3080bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3081bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3082bf220695SGeert Uytterhoeven	  made.
3083ea6e942bSAtsushi Nemoto
30847aa1c8f4SRalf Baechleconfig CRASH_DUMP
30857aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
30867aa1c8f4SRalf Baechle	help
30877aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
30887aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
30897aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
30907aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
30917aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
30927aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
30937aa1c8f4SRalf Baechle	  PHYSICAL_START.
30947aa1c8f4SRalf Baechle
30957aa1c8f4SRalf Baechleconfig PHYSICAL_START
30967aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
30978bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
30987aa1c8f4SRalf Baechle	depends on CRASH_DUMP
30997aa1c8f4SRalf Baechle	help
31007aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
31017aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
31027aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
31037aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
31047aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
31057aa1c8f4SRalf Baechle
3106597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3107b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3108597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3109597ce172SPaul Burton	help
3110597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3111597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3112597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3113597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3114597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3115597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3116597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3117597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3118597ce172SPaul Burton	  saying N here.
3119597ce172SPaul Burton
312006e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
312106e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
312218ff14c8SColin Ian King	  worked on. In order to avoid userland becoming dependent upon current
312306e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
312406e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
312506e2e882SPaul Burton	  said details.
312606e2e882SPaul Burton
312706e2e882SPaul Burton	  If unsure, say N.
3128597ce172SPaul Burton
3129f2ffa5abSDezhong Diaoconfig USE_OF
31300b3e06fdSJonas Gorski	bool
3131f2ffa5abSDezhong Diao	select OF
3132e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3133abd2363fSGrant Likely	select IRQ_DOMAIN
3134f2ffa5abSDezhong Diao
31352fe8ea39SDengcheng Zhuconfig UHI_BOOT
31362fe8ea39SDengcheng Zhu	bool
31372fe8ea39SDengcheng Zhu
31387fafb068SAndrew Brestickerconfig BUILTIN_DTB
31397fafb068SAndrew Bresticker	bool
31407fafb068SAndrew Bresticker
31411da8f179SJonas Gorskichoice
31425b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31431da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31441da8f179SJonas Gorski
31451da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31461da8f179SJonas Gorski		bool "None"
31471da8f179SJonas Gorski		help
31481da8f179SJonas Gorski		  Do not enable appended dtb support.
31491da8f179SJonas Gorski
315087db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
315187db537dSAaro Koskinen		bool "vmlinux"
315287db537dSAaro Koskinen		help
315387db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
315487db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
315587db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
315687db537dSAaro Koskinen		  objcopy:
315787db537dSAaro Koskinen
315887db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
315987db537dSAaro Koskinen
316018ff14c8SColin Ian King		  This is meant as a backward compatibility convenience for those
316187db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
316287db537dSAaro Koskinen		  the documented boot protocol using a device tree.
316387db537dSAaro Koskinen
31641da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3165b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31661da8f179SJonas Gorski		help
31671da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3168b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31691da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31701da8f179SJonas Gorski
31711da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31721da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31731da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31741da8f179SJonas Gorski
31751da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31761da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31771da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31781da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31791da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31801da8f179SJonas Gorskiendchoice
31811da8f179SJonas Gorski
31822024972eSJonas Gorskichoice
31832024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31842bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
318587fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
31862bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
31872024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
31882024972eSJonas Gorski
31892024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
31902024972eSJonas Gorski		depends on USE_OF
31912024972eSJonas Gorski		bool "Dtb kernel arguments if available"
31922024972eSJonas Gorski
31932024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
31942024972eSJonas Gorski		depends on USE_OF
31952024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
31962024972eSJonas Gorski
31972024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
31982024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3199ed47e153SRabin Vincent
3200ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3201ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3202ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
32032024972eSJonas Gorskiendchoice
32042024972eSJonas Gorski
32055e83d430SRalf Baechleendmenu
32065e83d430SRalf Baechle
32071df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
32081df0f0ffSAtsushi Nemoto	bool
32091df0f0ffSAtsushi Nemoto	default y
32101df0f0ffSAtsushi Nemoto
32111df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
32121df0f0ffSAtsushi Nemoto	bool
32131df0f0ffSAtsushi Nemoto	default y
32141df0f0ffSAtsushi Nemoto
3215a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3216a728ab52SKirill A. Shutemov	int
32173377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3218a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3219a728ab52SKirill A. Shutemov	default 2
3220a728ab52SKirill A. Shutemov
32216c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
32226c359eb1SPaul Burton	bool
32236c359eb1SPaul Burton
32241da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
32251da177e4SLinus Torvalds
3226c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
32272eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3228c5611df9SPaul Burton	bool
3229c5611df9SPaul Burton
3230c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3231c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3232c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32332eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32341da177e4SLinus Torvalds
32351da177e4SLinus Torvalds#
32361da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32371da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32381da177e4SLinus Torvalds# users to choose the right thing ...
32391da177e4SLinus Torvalds#
32401da177e4SLinus Torvaldsconfig ISA
32411da177e4SLinus Torvalds	bool
32421da177e4SLinus Torvalds
32431da177e4SLinus Torvaldsconfig TC
32441da177e4SLinus Torvalds	bool "TURBOchannel support"
32451da177e4SLinus Torvalds	depends on MACH_DECSTATION
32461da177e4SLinus Torvalds	help
324750a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
324850a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
324950a23e6eSJustin P. Mattock	  at:
325050a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
325150a23e6eSJustin P. Mattock	  and:
325250a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
325350a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
325450a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32551da177e4SLinus Torvalds
32561da177e4SLinus Torvaldsconfig MMU
32571da177e4SLinus Torvalds	bool
32581da177e4SLinus Torvalds	default y
32591da177e4SLinus Torvalds
3260109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3261109c32ffSMatt Redfearn	default 12 if 64BIT
3262109c32ffSMatt Redfearn	default 8
3263109c32ffSMatt Redfearn
3264109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3265109c32ffSMatt Redfearn	default 18 if 64BIT
3266109c32ffSMatt Redfearn	default 15
3267109c32ffSMatt Redfearn
3268109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3269109c32ffSMatt Redfearn	default 8
3270109c32ffSMatt Redfearn
3271109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3272109c32ffSMatt Redfearn	default 15
3273109c32ffSMatt Redfearn
3274d865bea4SRalf Baechleconfig I8253
3275d865bea4SRalf Baechle	bool
3276798778b8SRussell King	select CLKSRC_I8253
32772d02612fSThomas Gleixner	select CLKEVT_I8253
32789726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3279d865bea4SRalf Baechle
3280e05eb3f8SRalf Baechleconfig ZONE_DMA
3281e05eb3f8SRalf Baechle	bool
3282e05eb3f8SRalf Baechle
3283cce335aeSRalf Baechleconfig ZONE_DMA32
3284cce335aeSRalf Baechle	bool
3285cce335aeSRalf Baechle
32861da177e4SLinus Torvaldsendmenu
32871da177e4SLinus Torvalds
32881da177e4SLinus Torvaldsconfig TRAD_SIGNALS
32891da177e4SLinus Torvalds	bool
32901da177e4SLinus Torvalds
32911da177e4SLinus Torvaldsconfig MIPS32_COMPAT
329278aaf956SRalf Baechle	bool
32931da177e4SLinus Torvalds
32941da177e4SLinus Torvaldsconfig COMPAT
32951da177e4SLinus Torvalds	bool
32961da177e4SLinus Torvalds
329705e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
329805e43966SAtsushi Nemoto	bool
329905e43966SAtsushi Nemoto
33001da177e4SLinus Torvaldsconfig MIPS32_O32
33011da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
330278aaf956SRalf Baechle	depends on 64BIT
330378aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
330478aaf956SRalf Baechle	select COMPAT
330578aaf956SRalf Baechle	select MIPS32_COMPAT
330678aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
33071da177e4SLinus Torvalds	help
33081da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
33091da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
33101da177e4SLinus Torvalds	  existing binaries are in this format.
33111da177e4SLinus Torvalds
33121da177e4SLinus Torvalds	  If unsure, say Y.
33131da177e4SLinus Torvalds
33141da177e4SLinus Torvaldsconfig MIPS32_N32
33151da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3316c22eacfeSRalf Baechle	depends on 64BIT
33175a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
331878aaf956SRalf Baechle	select COMPAT
331978aaf956SRalf Baechle	select MIPS32_COMPAT
332078aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
33211da177e4SLinus Torvalds	help
33221da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
33231da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
33241da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
33251da177e4SLinus Torvalds	  cases.
33261da177e4SLinus Torvalds
33271da177e4SLinus Torvalds	  If unsure, say N.
33281da177e4SLinus Torvalds
33292116245eSRalf Baechlemenu "Power management options"
3330952fa954SRodolfo Giometti
3331363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3332363c55caSWu Zhangjin	def_bool y
33333f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3334363c55caSWu Zhangjin
3335f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3336f4cb5700SJohannes Berg	def_bool y
33373f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3338f4cb5700SJohannes Berg
33392116245eSRalf Baechlesource "kernel/power/Kconfig"
3340952fa954SRodolfo Giometti
33411da177e4SLinus Torvaldsendmenu
33421da177e4SLinus Torvalds
33437a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33447a998935SViresh Kumar	bool
33457a998935SViresh Kumar
33467a998935SViresh Kumarmenu "CPU Power Management"
3347c095ebafSPaul Burton
3348c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33497a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33507a998935SViresh Kumarendif
33519726b43aSWu Zhangjin
3352c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3353c095ebafSPaul Burton
3354c095ebafSPaul Burtonendmenu
3355c095ebafSPaul Burton
335698cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
335798cdee0eSRalf Baechle
33582235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3359e91946d6SNathan Chancellor
3360e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3361