1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 734c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 834c01e41SAlexander Lobakin select ARCH_HAS_KCOV 934c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 1012597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 111e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 1212597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 131ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1412597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1525da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 160b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 179035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 1812597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 1910916706SShile Zhang select BUILDTIME_TABLE_SORT 2012597988SMatt Redfearn select CLONE_BACKWARDS 2157eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 2212597988SMatt Redfearn select CPU_PM if CPU_IDLE 2312597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2412597988SMatt Redfearn select GENERIC_CLOCKEVENTS 2512597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2612597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 2724640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 28b962aeb0SPaul Burton select GENERIC_IOMAP 2912597988SMatt Redfearn select GENERIC_IRQ_PROBE 3012597988SMatt Redfearn select GENERIC_IRQ_SHOW 316630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 32740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 33740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 34740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 35740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 36740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 3712597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 3812597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 3912597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 40446f062bSChristoph Hellwig select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 4112597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 42906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 4312597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 4488547001SJason Wessel select HAVE_ARCH_KGDB 45109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 46109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 47490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 48c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 4945e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 502ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 5136366e36SPaul Burton select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS 5212597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 53490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 5412597988SMatt Redfearn select HAVE_COPY_THREAD_TLS 5564575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 5612597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 5712597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 5812597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 5912597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 6034c01e41SAlexander Lobakin select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2 6112597988SMatt Redfearn select HAVE_EXIT_THREAD 6267a929e0SChristoph Hellwig select HAVE_FAST_GUP 6312597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 6429c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 6512597988SMatt Redfearn select HAVE_FUNCTION_TRACER 6634c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 6734c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 6812597988SMatt Redfearn select HAVE_IDE 69b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 7012597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7112597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 72c1bf207dSDavid Daney select HAVE_KPROBES 73c1bf207dSDavid Daney select HAVE_KRETPROBES 74c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 759d15ffc8STejun Heo select HAVE_MEMBLOCK_NODE_MAP 76786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 7742a0bb3fSPetr Mladek select HAVE_NMI 7812597988SMatt Redfearn select HAVE_OPROFILE 7912597988SMatt Redfearn select HAVE_PERF_EVENTS 8008bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 819ea141adSPaul Burton select HAVE_RSEQ 8216c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 83d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 8412597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 85a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 8612597988SMatt Redfearn select IRQ_FORCED_THREADING 876630a8e5SChristoph Hellwig select ISA if EISA 8812597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 8934c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 9012597988SMatt Redfearn select PERF_USE_VMALLOC 9105a0a344SArnd Bergmann select RTC_LIB 9212597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 9312597988SMatt Redfearn select VIRT_TO_BUS 941da177e4SLinus Torvalds 95d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 96d3991572SChristoph Hellwig bool 97d3991572SChristoph Hellwig 981da177e4SLinus Torvaldsmenu "Machine selection" 991da177e4SLinus Torvalds 1005e83d430SRalf Baechlechoice 1015e83d430SRalf Baechle prompt "System type" 102d41e6858SMatt Redfearn default MIPS_GENERIC 1031da177e4SLinus Torvalds 104eed0eabdSPaul Burtonconfig MIPS_GENERIC 105eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 106eed0eabdSPaul Burton select BOOT_RAW 107eed0eabdSPaul Burton select BUILTIN_DTB 108eed0eabdSPaul Burton select CEVT_R4K 109eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 110eed0eabdSPaul Burton select COMMON_CLK 111eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 11234c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 113eed0eabdSPaul Burton select CSRC_R4K 114eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 115eb01d42aSChristoph Hellwig select HAVE_PCI 116eed0eabdSPaul Burton select IRQ_MIPS_CPU 1170211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 118eed0eabdSPaul Burton select MIPS_CPU_SCACHE 119eed0eabdSPaul Burton select MIPS_GIC 120eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 121eed0eabdSPaul Burton select NO_EXCEPT_FILL 122eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 123eed0eabdSPaul Burton select SMP_UP if SMP 124a3078e59SMatt Redfearn select SWAP_IO_SPACE 125eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 126eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 127eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 128eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 129eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 130eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 131eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 132eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 133eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 134eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 135eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 136eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 137eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 13834c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 139eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 140eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 141eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 14234c01e41SAlexander Lobakin select UHI_BOOT 1432e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1442e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1452e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1462e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1472e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1482e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 149eed0eabdSPaul Burton select USE_OF 150eed0eabdSPaul Burton help 151eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 152eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 153eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 154eed0eabdSPaul Burton Interface) specification. 155eed0eabdSPaul Burton 15642a4f17dSManuel Laussconfig MIPS_ALCHEMY 157c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 158d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 159f772cdb2SRalf Baechle select CEVT_R4K 160d7ea335cSSteven J. Hill select CSRC_R4K 16167e38cf2SRalf Baechle select IRQ_MIPS_CPU 16288e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 163d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 16442a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 16542a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 16642a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 167d30a2b47SLinus Walleij select GPIOLIB 1681b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 16947440229SManuel Lauss select COMMON_CLK 1701da177e4SLinus Torvalds 1717ca5dc14SFlorian Fainelliconfig AR7 1727ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1737ca5dc14SFlorian Fainelli select BOOT_ELF32 1747ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 1757ca5dc14SFlorian Fainelli select CEVT_R4K 1767ca5dc14SFlorian Fainelli select CSRC_R4K 17767e38cf2SRalf Baechle select IRQ_MIPS_CPU 1787ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 1797ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 1807ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 1817ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 1827ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 1837ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 184377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1851b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 186d30a2b47SLinus Walleij select GPIOLIB 1877ca5dc14SFlorian Fainelli select VLYNQ 1888551fb64SYoichi Yuasa select HAVE_CLK 1897ca5dc14SFlorian Fainelli help 1907ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 1917ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 1927ca5dc14SFlorian Fainelli 19343cc739fSSergey Ryazanovconfig ATH25 19443cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 19543cc739fSSergey Ryazanov select CEVT_R4K 19643cc739fSSergey Ryazanov select CSRC_R4K 19743cc739fSSergey Ryazanov select DMA_NONCOHERENT 19867e38cf2SRalf Baechle select IRQ_MIPS_CPU 1991753e74eSSergey Ryazanov select IRQ_DOMAIN 20043cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 20143cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 20243cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2038aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 20443cc739fSSergey Ryazanov help 20543cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 20643cc739fSSergey Ryazanov 207d4a67d9dSGabor Juhosconfig ATH79 208d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 209ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 210d4a67d9dSGabor Juhos select BOOT_RAW 211d4a67d9dSGabor Juhos select CEVT_R4K 212d4a67d9dSGabor Juhos select CSRC_R4K 213d4a67d9dSGabor Juhos select DMA_NONCOHERENT 214d30a2b47SLinus Walleij select GPIOLIB 215a08227a2SJohn Crispin select PINCTRL 21694638067SGabor Juhos select HAVE_CLK 217411520afSAlban Bedel select COMMON_CLK 2182c4f1ac5SGabor Juhos select CLKDEV_LOOKUP 21967e38cf2SRalf Baechle select IRQ_MIPS_CPU 220d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 221d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 222d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 223d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 224377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 225b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 22603c8c407SAlban Bedel select USE_OF 22753d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 228d4a67d9dSGabor Juhos help 229d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 230d4a67d9dSGabor Juhos 2315f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2325f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 233d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 234d59098a0SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 235d666cd02SKevin Cernekee select BOOT_RAW 236d666cd02SKevin Cernekee select NO_EXCEPT_FILL 237d666cd02SKevin Cernekee select USE_OF 238d666cd02SKevin Cernekee select CEVT_R4K 239d666cd02SKevin Cernekee select CSRC_R4K 240d666cd02SKevin Cernekee select SYNC_R4K 241d666cd02SKevin Cernekee select COMMON_CLK 242c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 24360b858f2SKevin Cernekee select BCM7038_L1_IRQ 24460b858f2SKevin Cernekee select BCM7120_L2_IRQ 24560b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 24667e38cf2SRalf Baechle select IRQ_MIPS_CPU 24760b858f2SKevin Cernekee select DMA_NONCOHERENT 248d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 24960b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 250d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 251d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 25260b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 25360b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 25460b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 255d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 256d666cd02SKevin Cernekee select SWAP_IO_SPACE 25760b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 25860b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 25960b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 26060b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2614dc4704cSJustin Chen select HARDIRQS_SW_RESEND 262d666cd02SKevin Cernekee help 2635f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2645f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2655f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2665f2d4459SKevin Cernekee must be set appropriately for your board. 267d666cd02SKevin Cernekee 2681c0c13ebSAurelien Jarnoconfig BCM47XX 269c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 270fe08f8c2SHauke Mehrtens select BOOT_RAW 27142f77542SRalf Baechle select CEVT_R4K 272940f6b48SRalf Baechle select CSRC_R4K 2731c0c13ebSAurelien Jarno select DMA_NONCOHERENT 274eb01d42aSChristoph Hellwig select HAVE_PCI 27567e38cf2SRalf Baechle select IRQ_MIPS_CPU 276314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 277dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 2781c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 2791c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 280377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2816507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 28225e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 283e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 284c949c0bcSRafał Miłecki select GPIOLIB 285c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 286f6e734a8SRafał Miłecki select BCM47XX_NVRAM 2872ab71a02SRafał Miłecki select BCM47XX_SPROM 288dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 2891c0c13ebSAurelien Jarno help 2901c0c13ebSAurelien Jarno Support for BCM47XX based boards 2911c0c13ebSAurelien Jarno 292e7300d04SMaxime Bizonconfig BCM63XX 293e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 294ae8de61cSFlorian Fainelli select BOOT_RAW 295e7300d04SMaxime Bizon select CEVT_R4K 296e7300d04SMaxime Bizon select CSRC_R4K 297fc264022SJonas Gorski select SYNC_R4K 298e7300d04SMaxime Bizon select DMA_NONCOHERENT 29967e38cf2SRalf Baechle select IRQ_MIPS_CPU 300e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 301e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 302e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 303e7300d04SMaxime Bizon select SWAP_IO_SPACE 304d30a2b47SLinus Walleij select GPIOLIB 3053e82eeebSYoichi Yuasa select HAVE_CLK 306af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 307c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 308e7300d04SMaxime Bizon help 309e7300d04SMaxime Bizon Support for BCM63XX based boards 310e7300d04SMaxime Bizon 3111da177e4SLinus Torvaldsconfig MIPS_COBALT 3123fa986faSMartin Michlmayr bool "Cobalt Server" 31342f77542SRalf Baechle select CEVT_R4K 314940f6b48SRalf Baechle select CSRC_R4K 3151097c6acSYoichi Yuasa select CEVT_GT641XX 3161da177e4SLinus Torvalds select DMA_NONCOHERENT 317eb01d42aSChristoph Hellwig select FORCE_PCI 318d865bea4SRalf Baechle select I8253 3191da177e4SLinus Torvalds select I8259 32067e38cf2SRalf Baechle select IRQ_MIPS_CPU 321d5ab1a69SYoichi Yuasa select IRQ_GT641XX 322252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3237cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3240a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 325ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3260e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3275e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 328e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3291da177e4SLinus Torvalds 3301da177e4SLinus Torvaldsconfig MACH_DECSTATION 3313fa986faSMartin Michlmayr bool "DECstations" 3321da177e4SLinus Torvalds select BOOT_ELF32 3336457d9fcSYoichi Yuasa select CEVT_DS1287 33481d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3354247417dSYoichi Yuasa select CSRC_IOASIC 33681d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 33720d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 33820d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 33920d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3401da177e4SLinus Torvalds select DMA_NONCOHERENT 341ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 34267e38cf2SRalf Baechle select IRQ_MIPS_CPU 3437cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3447cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 345ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3467d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3475e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3481723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3491723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3501723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 351930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3525e83d430SRalf Baechle help 3531da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3541da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3551da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3561da177e4SLinus Torvalds 3571da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3581da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3591da177e4SLinus Torvalds 3601da177e4SLinus Torvalds DECstation 5000/50 3611da177e4SLinus Torvalds DECstation 5000/150 3621da177e4SLinus Torvalds DECstation 5000/260 3631da177e4SLinus Torvalds DECsystem 5900/260 3641da177e4SLinus Torvalds 3651da177e4SLinus Torvalds otherwise choose R3000. 3661da177e4SLinus Torvalds 3675e83d430SRalf Baechleconfig MACH_JAZZ 3683fa986faSMartin Michlmayr bool "Jazz family of machines" 36939b2d756SThomas Bogendoerfer select ARC_MEMORY 37039b2d756SThomas Bogendoerfer select ARC_PROMLIB 371a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 3727a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 3730e2794b0SRalf Baechle select FW_ARC 3740e2794b0SRalf Baechle select FW_ARC32 3755e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 37642f77542SRalf Baechle select CEVT_R4K 377940f6b48SRalf Baechle select CSRC_R4K 378e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 3795e83d430SRalf Baechle select GENERIC_ISA_DMA 3808a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 38167e38cf2SRalf Baechle select IRQ_MIPS_CPU 382d865bea4SRalf Baechle select I8253 3835e83d430SRalf Baechle select I8259 3845e83d430SRalf Baechle select ISA 3857cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 3865e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 3877d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3881723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 3891da177e4SLinus Torvalds help 3905e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 3915e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 392692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 3935e83d430SRalf Baechle Olivetti M700-10 workstations. 3945e83d430SRalf Baechle 395de361e8bSPaul Burtonconfig MACH_INGENIC 396de361e8bSPaul Burton bool "Ingenic SoC based machines" 3975ebabe59SLars-Peter Clausen select SYS_SUPPORTS_32BIT_KERNEL 3985ebabe59SLars-Peter Clausen select SYS_SUPPORTS_LITTLE_ENDIAN 399f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 400b35d2653SDaniel Silsby select CPU_SUPPORTS_HUGEPAGES 4015ebabe59SLars-Peter Clausen select DMA_NONCOHERENT 40267e38cf2SRalf Baechle select IRQ_MIPS_CPU 40337b4c3caSPaul Cercueil select PINCTRL 404d30a2b47SLinus Walleij select GPIOLIB 405ff1930c6SPaul Burton select COMMON_CLK 40683bc7692SLars-Peter Clausen select GENERIC_IRQ_CHIP 40715205fc0SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 408ffb1843dSPaul Burton select USE_OF 4095ebabe59SLars-Peter Clausen 410171bb2f1SJohn Crispinconfig LANTIQ 411171bb2f1SJohn Crispin bool "Lantiq based platforms" 412171bb2f1SJohn Crispin select DMA_NONCOHERENT 41367e38cf2SRalf Baechle select IRQ_MIPS_CPU 414171bb2f1SJohn Crispin select CEVT_R4K 415171bb2f1SJohn Crispin select CSRC_R4K 416171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 417171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 418171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 419171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 420377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 421171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 422f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 423171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 424d30a2b47SLinus Walleij select GPIOLIB 425171bb2f1SJohn Crispin select SWAP_IO_SPACE 426171bb2f1SJohn Crispin select BOOT_RAW 427287e3f3fSJohn Crispin select CLKDEV_LOOKUP 428a0392222SJohn Crispin select USE_OF 4293f8c50c9SJohn Crispin select PINCTRL 4303f8c50c9SJohn Crispin select PINCTRL_LANTIQ 431c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 432c530781cSJohn Crispin select RESET_CONTROLLER 433171bb2f1SJohn Crispin 43430ad29bbSHuacai Chenconfig MACH_LOONGSON32 435caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 436c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 437ade299d8SYoichi Yuasa help 43830ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 43985749d24SWu Zhangjin 44030ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 44130ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 44230ad29bbSHuacai Chen Sciences (CAS). 443ade299d8SYoichi Yuasa 44471e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 44571e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 446ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 447ca585cf9SKelvin Cheung help 44871e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 449ca585cf9SKelvin Cheung 45071e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 451caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4526fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4536fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4546fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4556fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4566fbde6b4SJiaxun Yang select BOOT_ELF32 4576fbde6b4SJiaxun Yang select BOARD_SCACHE 4586fbde6b4SJiaxun Yang select CSRC_R4K 4596fbde6b4SJiaxun Yang select CEVT_R4K 4606fbde6b4SJiaxun Yang select CPU_HAS_WB 4616fbde6b4SJiaxun Yang select FORCE_PCI 4626fbde6b4SJiaxun Yang select ISA 4636fbde6b4SJiaxun Yang select I8259 4646fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4655125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4666fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4676fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 4686fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 4696fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 4706fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 4716fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 4726fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 4736fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 4746fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 47571e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 4766fbde6b4SJiaxun Yang select ZONE_DMA32 4776fbde6b4SJiaxun Yang select NUMA 47887fcfa7bSJiaxun Yang select COMMON_CLK 47987fcfa7bSJiaxun Yang select USE_OF 48087fcfa7bSJiaxun Yang select BUILTIN_DTB 48171e2f4ddSJiaxun Yang help 482caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 483caed1d1bSHuacai Chen 484caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 485caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 486caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 487caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 488ca585cf9SKelvin Cheung 4896a438309SAndrew Brestickerconfig MACH_PISTACHIO 4906a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 4916a438309SAndrew Bresticker select BOOT_ELF32 4926a438309SAndrew Bresticker select BOOT_RAW 4936a438309SAndrew Bresticker select CEVT_R4K 4946a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 4956a438309SAndrew Bresticker select COMMON_CLK 4966a438309SAndrew Bresticker select CSRC_R4K 497645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 498d30a2b47SLinus Walleij select GPIOLIB 49967e38cf2SRalf Baechle select IRQ_MIPS_CPU 5006a438309SAndrew Bresticker select MFD_SYSCON 5016a438309SAndrew Bresticker select MIPS_CPU_SCACHE 5026a438309SAndrew Bresticker select MIPS_GIC 5036a438309SAndrew Bresticker select PINCTRL 5046a438309SAndrew Bresticker select REGULATOR 5056a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 5066a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 5076a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 5086a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 5096a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 51041cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 5116a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 512018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 513018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 5146a438309SAndrew Bresticker select USE_OF 5156a438309SAndrew Bresticker help 5166a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 5176a438309SAndrew Bresticker 5181da177e4SLinus Torvaldsconfig MIPS_MALTA 5193fa986faSMartin Michlmayr bool "MIPS Malta board" 52061ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 521a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5227a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5231da177e4SLinus Torvalds select BOOT_ELF32 524fa71c960SRalf Baechle select BOOT_RAW 525e8823d26SPaul Burton select BUILTIN_DTB 52642f77542SRalf Baechle select CEVT_R4K 527fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 52842b002abSGuenter Roeck select COMMON_CLK 52947bf2b03SMaksym Kokhan select CSRC_R4K 530885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 5311da177e4SLinus Torvalds select GENERIC_ISA_DMA 5328a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 533eb01d42aSChristoph Hellwig select HAVE_PCI 534d865bea4SRalf Baechle select I8253 5351da177e4SLinus Torvalds select I8259 53647bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5375e83d430SRalf Baechle select MIPS_BONITO64 5389318c51aSChris Dearman select MIPS_CPU_SCACHE 53947bf2b03SMaksym Kokhan select MIPS_GIC 540a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5415e83d430SRalf Baechle select MIPS_MSC 54247bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 543ecafe3e9SPaul Burton select SMP_UP if SMP 5441da177e4SLinus Torvalds select SWAP_IO_SPACE 5457cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5467cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 547bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 548c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 549575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5507cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5515d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 552575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5537cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5547cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 555ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 556ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5575e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 558c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5595e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 560424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 56147bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5620365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 563e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 564f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 56547bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5669693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 567f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5681b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 569e8823d26SPaul Burton select USE_OF 570abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5711da177e4SLinus Torvalds help 572f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5731da177e4SLinus Torvalds board. 5741da177e4SLinus Torvalds 5752572f00dSJoshua Hendersonconfig MACH_PIC32 5762572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5772572f00dSJoshua Henderson help 5782572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5792572f00dSJoshua Henderson 5802572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5812572f00dSJoshua Henderson microcontrollers. 5822572f00dSJoshua Henderson 5835e83d430SRalf Baechleconfig MACH_VR41XX 58474142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 58542f77542SRalf Baechle select CEVT_R4K 586940f6b48SRalf Baechle select CSRC_R4K 5877cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 588377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 589d30a2b47SLinus Walleij select GPIOLIB 5905e83d430SRalf Baechle 591edb6310aSDaniel Lairdconfig NXP_STB220 592edb6310aSDaniel Laird bool "NXP STB220 board" 593edb6310aSDaniel Laird select SOC_PNX833X 594edb6310aSDaniel Laird help 595edb6310aSDaniel Laird Support for NXP Semiconductors STB220 Development Board. 596edb6310aSDaniel Laird 597edb6310aSDaniel Lairdconfig NXP_STB225 598edb6310aSDaniel Laird bool "NXP 225 board" 599edb6310aSDaniel Laird select SOC_PNX833X 600edb6310aSDaniel Laird select SOC_PNX8335 601edb6310aSDaniel Laird help 602edb6310aSDaniel Laird Support for NXP Semiconductors STB225 Development Board. 603edb6310aSDaniel Laird 604ae2b5bb6SJohn Crispinconfig RALINK 605ae2b5bb6SJohn Crispin bool "Ralink based machines" 606ae2b5bb6SJohn Crispin select CEVT_R4K 607ae2b5bb6SJohn Crispin select CSRC_R4K 608ae2b5bb6SJohn Crispin select BOOT_RAW 609ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 61067e38cf2SRalf Baechle select IRQ_MIPS_CPU 611ae2b5bb6SJohn Crispin select USE_OF 612ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 613ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 614ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 615ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 616377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 617ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 618ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6192a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6202a153f1cSJohn Crispin select RESET_CONTROLLER 621ae2b5bb6SJohn Crispin 6221da177e4SLinus Torvaldsconfig SGI_IP22 6233fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 624c0de00b2SThomas Bogendoerfer select ARC_MEMORY 62539b2d756SThomas Bogendoerfer select ARC_PROMLIB 6260e2794b0SRalf Baechle select FW_ARC 6270e2794b0SRalf Baechle select FW_ARC32 6287a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6291da177e4SLinus Torvalds select BOOT_ELF32 63042f77542SRalf Baechle select CEVT_R4K 631940f6b48SRalf Baechle select CSRC_R4K 632e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6331da177e4SLinus Torvalds select DMA_NONCOHERENT 6346630a8e5SChristoph Hellwig select HAVE_EISA 635d865bea4SRalf Baechle select I8253 63668de4803SThomas Bogendoerfer select I8259 6371da177e4SLinus Torvalds select IP22_CPU_SCACHE 63867e38cf2SRalf Baechle select IRQ_MIPS_CPU 639aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 640e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 641e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 64236e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 643e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 644e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 645e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6461da177e4SLinus Torvalds select SWAP_IO_SPACE 6477cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6487cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 649c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 650ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 651ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6525e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 653930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6541da177e4SLinus Torvalds help 6551da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6561da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6571da177e4SLinus Torvalds that runs on these, say Y here. 6581da177e4SLinus Torvalds 6591da177e4SLinus Torvaldsconfig SGI_IP27 6603fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 66154aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 662397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 6630e2794b0SRalf Baechle select FW_ARC 6640e2794b0SRalf Baechle select FW_ARC64 665e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 6665e83d430SRalf Baechle select BOOT_ELF64 667e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 66836a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 669eb01d42aSChristoph Hellwig select HAVE_PCI 67069a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 671e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 672130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 673a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 674a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 6757cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 676ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6775e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 678d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6791a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 680930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6811da177e4SLinus Torvalds help 6821da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 6831da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 6841da177e4SLinus Torvalds here. 6851da177e4SLinus Torvalds 686e2defae5SThomas Bogendoerferconfig SGI_IP28 6877d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 688c0de00b2SThomas Bogendoerfer select ARC_MEMORY 68939b2d756SThomas Bogendoerfer select ARC_PROMLIB 6900e2794b0SRalf Baechle select FW_ARC 6910e2794b0SRalf Baechle select FW_ARC64 6927a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 693e2defae5SThomas Bogendoerfer select BOOT_ELF64 694e2defae5SThomas Bogendoerfer select CEVT_R4K 695e2defae5SThomas Bogendoerfer select CSRC_R4K 696e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 697e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 698e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 69967e38cf2SRalf Baechle select IRQ_MIPS_CPU 7006630a8e5SChristoph Hellwig select HAVE_EISA 701e2defae5SThomas Bogendoerfer select I8253 702e2defae5SThomas Bogendoerfer select I8259 703e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 704e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7055b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 706e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 707e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 708e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 709e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 710e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 711c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 712e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 713e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 714dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 715e2defae5SThomas Bogendoerfer help 716e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 717e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 718e2defae5SThomas Bogendoerfer 7197505576dSThomas Bogendoerferconfig SGI_IP30 7207505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7217505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7227505576dSThomas Bogendoerfer select FW_ARC 7237505576dSThomas Bogendoerfer select FW_ARC64 7247505576dSThomas Bogendoerfer select BOOT_ELF64 7257505576dSThomas Bogendoerfer select CEVT_R4K 7267505576dSThomas Bogendoerfer select CSRC_R4K 7277505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7287505576dSThomas Bogendoerfer select ZONE_DMA32 7297505576dSThomas Bogendoerfer select HAVE_PCI 7307505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7317505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7327505576dSThomas Bogendoerfer select NR_CPUS_DEFAULT_2 7337505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7347505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7357505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7367505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7377505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7387505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7397505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 7407505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7417505576dSThomas Bogendoerfer select ARC_MEMORY 7427505576dSThomas Bogendoerfer help 7437505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7447505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7457505576dSThomas Bogendoerfer 7461da177e4SLinus Torvaldsconfig SGI_IP32 747cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 74839b2d756SThomas Bogendoerfer select ARC_MEMORY 74939b2d756SThomas Bogendoerfer select ARC_PROMLIB 75003df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 7510e2794b0SRalf Baechle select FW_ARC 7520e2794b0SRalf Baechle select FW_ARC32 7531da177e4SLinus Torvalds select BOOT_ELF32 75442f77542SRalf Baechle select CEVT_R4K 755940f6b48SRalf Baechle select CSRC_R4K 7561da177e4SLinus Torvalds select DMA_NONCOHERENT 757eb01d42aSChristoph Hellwig select HAVE_PCI 75867e38cf2SRalf Baechle select IRQ_MIPS_CPU 7591da177e4SLinus Torvalds select R5000_CPU_SCACHE 7601da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7617cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7627cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7637cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 764dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 765ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7665e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7671da177e4SLinus Torvalds help 7681da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7691da177e4SLinus Torvalds 770ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 771ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7725e83d430SRalf Baechle select BOOT_ELF32 7735e83d430SRalf Baechle select SIBYTE_BCM1120 7745e83d430SRalf Baechle select SWAP_IO_SPACE 7757cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7765e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7775e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7785e83d430SRalf Baechle 779ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 780ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 7815e83d430SRalf Baechle select BOOT_ELF32 7825e83d430SRalf Baechle select SIBYTE_BCM1120 7835e83d430SRalf Baechle select SWAP_IO_SPACE 7847cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7855e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7865e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7875e83d430SRalf Baechle 7885e83d430SRalf Baechleconfig SIBYTE_CRHONE 7893fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 7905e83d430SRalf Baechle select BOOT_ELF32 7915e83d430SRalf Baechle select SIBYTE_BCM1125 7925e83d430SRalf Baechle select SWAP_IO_SPACE 7937cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7945e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7955e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 7965e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7975e83d430SRalf Baechle 798ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 799ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 800ade299d8SYoichi Yuasa select BOOT_ELF32 801ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 802ade299d8SYoichi Yuasa select SWAP_IO_SPACE 803ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 804ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 805ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 806ade299d8SYoichi Yuasa 807ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 808ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 809ade299d8SYoichi Yuasa select BOOT_ELF32 810fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 811ade299d8SYoichi Yuasa select SIBYTE_SB1250 812ade299d8SYoichi Yuasa select SWAP_IO_SPACE 813ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 814ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 815ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 816ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 817cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 818e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 819ade299d8SYoichi Yuasa 820ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 821ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 822ade299d8SYoichi Yuasa select BOOT_ELF32 823fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 824ade299d8SYoichi Yuasa select SIBYTE_SB1250 825ade299d8SYoichi Yuasa select SWAP_IO_SPACE 826ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 827ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 828ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 829ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 830756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 831ade299d8SYoichi Yuasa 832ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 833ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 834ade299d8SYoichi Yuasa select BOOT_ELF32 835ade299d8SYoichi Yuasa select SIBYTE_SB1250 836ade299d8SYoichi Yuasa select SWAP_IO_SPACE 837ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 838ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 839ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 840e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 841ade299d8SYoichi Yuasa 842ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 843ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 844ade299d8SYoichi Yuasa select BOOT_ELF32 845ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 846ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 847ade299d8SYoichi Yuasa select SWAP_IO_SPACE 848ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 849ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 850651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 851ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 852cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 853e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 854ade299d8SYoichi Yuasa 85514b36af4SThomas Bogendoerferconfig SNI_RM 85614b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 85739b2d756SThomas Bogendoerfer select ARC_MEMORY 85839b2d756SThomas Bogendoerfer select ARC_PROMLIB 8590e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8600e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 861aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8625e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 863a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8647a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 8655e83d430SRalf Baechle select BOOT_ELF32 86642f77542SRalf Baechle select CEVT_R4K 867940f6b48SRalf Baechle select CSRC_R4K 868e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8695e83d430SRalf Baechle select DMA_NONCOHERENT 8705e83d430SRalf Baechle select GENERIC_ISA_DMA 8716630a8e5SChristoph Hellwig select HAVE_EISA 8728a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 873eb01d42aSChristoph Hellwig select HAVE_PCI 87467e38cf2SRalf Baechle select IRQ_MIPS_CPU 875d865bea4SRalf Baechle select I8253 8765e83d430SRalf Baechle select I8259 8775e83d430SRalf Baechle select ISA 8784a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8797cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8804a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 881c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8824a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 88336a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 884ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 8857d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 8864a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 8875e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8885e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8891da177e4SLinus Torvalds help 89014b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 89114b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 8925e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 8935e83d430SRalf Baechle support this machine type. 8941da177e4SLinus Torvalds 895edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 896edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 8975e83d430SRalf Baechle 898edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 899edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 90023fbee9dSRalf Baechle 90173b4390fSRalf Baechleconfig MIKROTIK_RB532 90273b4390fSRalf Baechle bool "Mikrotik RB532 boards" 90373b4390fSRalf Baechle select CEVT_R4K 90473b4390fSRalf Baechle select CSRC_R4K 90573b4390fSRalf Baechle select DMA_NONCOHERENT 906eb01d42aSChristoph Hellwig select HAVE_PCI 90767e38cf2SRalf Baechle select IRQ_MIPS_CPU 90873b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 90973b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 91073b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 91173b4390fSRalf Baechle select SWAP_IO_SPACE 91273b4390fSRalf Baechle select BOOT_RAW 913d30a2b47SLinus Walleij select GPIOLIB 914930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 91573b4390fSRalf Baechle help 91673b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 91773b4390fSRalf Baechle based on the IDT RC32434 SoC. 91873b4390fSRalf Baechle 9199ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9209ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 921a86c7f72SDavid Daney select CEVT_R4K 922ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9231753d50cSChristoph Hellwig select HAVE_RAPIDIO 924d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 925a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 926a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 927f65aad41SRalf Baechle select EDAC_SUPPORT 928b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 92973569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 93073569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 931a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9325e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 933eb01d42aSChristoph Hellwig select HAVE_PCI 93478bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 93578bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 93678bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 937f00e001eSDavid Daney select ZONE_DMA32 938465aaed0SDavid Daney select HOLES_IN_ZONE 939d30a2b47SLinus Walleij select GPIOLIB 9406e511163SDavid Daney select USE_OF 9416e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9426e511163SDavid Daney select SYS_SUPPORTS_SMP 9437820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9447820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 945e326479fSAndrew Bresticker select BUILTIN_DTB 9468c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 94709230cbcSChristoph Hellwig select SWIOTLB 9483ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 949a86c7f72SDavid Daney help 950a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 951a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 952a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 953a86c7f72SDavid Daney Some of the supported boards are: 954a86c7f72SDavid Daney EBT3000 955a86c7f72SDavid Daney EBH3000 956a86c7f72SDavid Daney EBH3100 957a86c7f72SDavid Daney Thunder 958a86c7f72SDavid Daney Kodama 959a86c7f72SDavid Daney Hikari 960a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 961a86c7f72SDavid Daney 9627f058e85SJayachandran Cconfig NLM_XLR_BOARD 9637f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 9647f058e85SJayachandran C select BOOT_ELF32 9657f058e85SJayachandran C select NLM_COMMON 9667f058e85SJayachandran C select SYS_HAS_CPU_XLR 9677f058e85SJayachandran C select SYS_SUPPORTS_SMP 968eb01d42aSChristoph Hellwig select HAVE_PCI 9697f058e85SJayachandran C select SWAP_IO_SPACE 9707f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9717f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 972d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 9737f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9747f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 9757f058e85SJayachandran C select NR_CPUS_DEFAULT_32 9767f058e85SJayachandran C select CEVT_R4K 9777f058e85SJayachandran C select CSRC_R4K 97867e38cf2SRalf Baechle select IRQ_MIPS_CPU 979b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9807f058e85SJayachandran C select SYNC_R4K 9817f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 9828f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9838f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9847f058e85SJayachandran C help 9857f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 9867f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 9877f058e85SJayachandran C 9881c773ea4SJayachandran Cconfig NLM_XLP_BOARD 9891c773ea4SJayachandran C bool "Netlogic XLP based systems" 9901c773ea4SJayachandran C select BOOT_ELF32 9911c773ea4SJayachandran C select NLM_COMMON 9921c773ea4SJayachandran C select SYS_HAS_CPU_XLP 9931c773ea4SJayachandran C select SYS_SUPPORTS_SMP 994eb01d42aSChristoph Hellwig select HAVE_PCI 9951c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9961c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 997d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 998d30a2b47SLinus Walleij select GPIOLIB 9991c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 10001c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 10011c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 10021c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 10031c773ea4SJayachandran C select CEVT_R4K 10041c773ea4SJayachandran C select CSRC_R4K 100567e38cf2SRalf Baechle select IRQ_MIPS_CPU 1006b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 10071c773ea4SJayachandran C select SYNC_R4K 10081c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 10092f6528e1SJayachandran C select USE_OF 10108f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10118f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10121c773ea4SJayachandran C help 10131c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 10141c773ea4SJayachandran C Say Y here if you have a XLP based board. 10151c773ea4SJayachandran C 10169bc463beSDavid Daneyconfig MIPS_PARAVIRT 10179bc463beSDavid Daney bool "Para-Virtualized guest system" 10189bc463beSDavid Daney select CEVT_R4K 10199bc463beSDavid Daney select CSRC_R4K 10209bc463beSDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 10219bc463beSDavid Daney select SYS_SUPPORTS_32BIT_KERNEL 10229bc463beSDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 10239bc463beSDavid Daney select SYS_SUPPORTS_SMP 10249bc463beSDavid Daney select NR_CPUS_DEFAULT_4 10259bc463beSDavid Daney select SYS_HAS_EARLY_PRINTK 10269bc463beSDavid Daney select SYS_HAS_CPU_MIPS32_R2 10279bc463beSDavid Daney select SYS_HAS_CPU_MIPS64_R2 10289bc463beSDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 1029eb01d42aSChristoph Hellwig select HAVE_PCI 10309bc463beSDavid Daney select SWAP_IO_SPACE 10319bc463beSDavid Daney help 10329bc463beSDavid Daney This option supports guest running under ???? 10339bc463beSDavid Daney 10341da177e4SLinus Torvaldsendchoice 10351da177e4SLinus Torvalds 1036e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10373b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1038d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1039a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1040e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10418945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1042eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 10435e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10445ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig" 10458ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10462572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1047af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 1048ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 104929c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 105038b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 105122b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10525e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1053a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 105471e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 105530ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 105630ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10577f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 1058ae6e7e63SDavid Daneysource "arch/mips/paravirt/Kconfig" 105938b18f72SRalf Baechle 10605e83d430SRalf Baechleendmenu 10615e83d430SRalf Baechle 10623c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10633c9ee7efSAkinobu Mita bool 10643c9ee7efSAkinobu Mita default y 10653c9ee7efSAkinobu Mita 10661da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10671da177e4SLinus Torvalds bool 10681da177e4SLinus Torvalds default y 10691da177e4SLinus Torvalds 1070ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10711cc89038SAtsushi Nemoto bool 10721cc89038SAtsushi Nemoto default y 10731cc89038SAtsushi Nemoto 10741da177e4SLinus Torvalds# 10751da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10761da177e4SLinus Torvalds# 10770e2794b0SRalf Baechleconfig FW_ARC 10781da177e4SLinus Torvalds bool 10791da177e4SLinus Torvalds 108061ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 108161ed242dSRalf Baechle bool 108261ed242dSRalf Baechle 10839267a30dSMarc St-Jeanconfig BOOT_RAW 10849267a30dSMarc St-Jean bool 10859267a30dSMarc St-Jean 1086217dd11eSRalf Baechleconfig CEVT_BCM1480 1087217dd11eSRalf Baechle bool 1088217dd11eSRalf Baechle 10896457d9fcSYoichi Yuasaconfig CEVT_DS1287 10906457d9fcSYoichi Yuasa bool 10916457d9fcSYoichi Yuasa 10921097c6acSYoichi Yuasaconfig CEVT_GT641XX 10931097c6acSYoichi Yuasa bool 10941097c6acSYoichi Yuasa 109542f77542SRalf Baechleconfig CEVT_R4K 109642f77542SRalf Baechle bool 109742f77542SRalf Baechle 1098217dd11eSRalf Baechleconfig CEVT_SB1250 1099217dd11eSRalf Baechle bool 1100217dd11eSRalf Baechle 1101229f773eSAtsushi Nemotoconfig CEVT_TXX9 1102229f773eSAtsushi Nemoto bool 1103229f773eSAtsushi Nemoto 1104217dd11eSRalf Baechleconfig CSRC_BCM1480 1105217dd11eSRalf Baechle bool 1106217dd11eSRalf Baechle 11074247417dSYoichi Yuasaconfig CSRC_IOASIC 11084247417dSYoichi Yuasa bool 11094247417dSYoichi Yuasa 1110940f6b48SRalf Baechleconfig CSRC_R4K 1111940f6b48SRalf Baechle bool 1112940f6b48SRalf Baechle 1113217dd11eSRalf Baechleconfig CSRC_SB1250 1114217dd11eSRalf Baechle bool 1115217dd11eSRalf Baechle 1116a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1117a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1118a7f4df4eSAlex Smith 1119a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1120d30a2b47SLinus Walleij select GPIOLIB 1121a9aec7feSAtsushi Nemoto bool 1122a9aec7feSAtsushi Nemoto 11230e2794b0SRalf Baechleconfig FW_CFE 1124df78b5c8SAurelien Jarno bool 1125df78b5c8SAurelien Jarno 112640e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 112740e084a5SRalf Baechle bool 112840e084a5SRalf Baechle 1129885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1130f3ecc0ffSChristoph Hellwig select ARCH_HAS_DMA_COHERENCE_H 1131885014bcSFelix Fietkau select DMA_NONCOHERENT 1132885014bcSFelix Fietkau bool 1133885014bcSFelix Fietkau 113420d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 113520d33064SPaul Burton bool 1136347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 11375748e1b3SChristoph Hellwig select DMA_NONCOHERENT 113820d33064SPaul Burton 11391da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11401da177e4SLinus Torvalds bool 1141db91427bSChristoph Hellwig # 1142db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1143db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1144db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1145db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1146db91427bSChristoph Hellwig # significant advantages. 1147db91427bSChristoph Hellwig # 1148419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1149fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1150f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1151fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 115234dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 1153f8c55dc6SChristoph Hellwig select DMA_NONCOHERENT_CACHE_SYNC 115434dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 11554ce588cdSRalf Baechle 115636a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11571da177e4SLinus Torvalds bool 11581da177e4SLinus Torvalds 11591b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1160dbb74540SRalf Baechle bool 1161dbb74540SRalf Baechle 11621da177e4SLinus Torvaldsconfig MIPS_BONITO64 11631da177e4SLinus Torvalds bool 11641da177e4SLinus Torvalds 11651da177e4SLinus Torvaldsconfig MIPS_MSC 11661da177e4SLinus Torvalds bool 11671da177e4SLinus Torvalds 116839b8d525SRalf Baechleconfig SYNC_R4K 116939b8d525SRalf Baechle bool 117039b8d525SRalf Baechle 1171487d70d0SGabor Juhosconfig MIPS_MACHINE 1172487d70d0SGabor Juhos def_bool n 1173487d70d0SGabor Juhos 1174ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1175d388d685SMaciej W. Rozycki def_bool n 1176d388d685SMaciej W. Rozycki 11774e0748f5SMarkos Chandrasconfig GENERIC_CSUM 117818d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 11794e0748f5SMarkos Chandras 11808313da30SRalf Baechleconfig GENERIC_ISA_DMA 11818313da30SRalf Baechle bool 11828313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1183a35bee8aSNamhyung Kim select ISA_DMA_API 11848313da30SRalf Baechle 1185aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1186aa414dffSRalf Baechle bool 11878313da30SRalf Baechle select GENERIC_ISA_DMA 1188aa414dffSRalf Baechle 118978bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 119078bdbbacSMasahiro Yamada bool 119178bdbbacSMasahiro Yamada 119278bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 119378bdbbacSMasahiro Yamada bool 119478bdbbacSMasahiro Yamada 119578bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 119678bdbbacSMasahiro Yamada bool 119778bdbbacSMasahiro Yamada 1198a35bee8aSNamhyung Kimconfig ISA_DMA_API 1199a35bee8aSNamhyung Kim bool 1200a35bee8aSNamhyung Kim 1201465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1202465aaed0SDavid Daney bool 1203465aaed0SDavid Daney 12048c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 12058c530ea3SMatt Redfearn bool 12068c530ea3SMatt Redfearn help 12078c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 12088c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 12098c530ea3SMatt Redfearn to allow access to command line and entropy sources. 12108c530ea3SMatt Redfearn 1211f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1212f381bf6dSDavid Daney def_bool y 1213f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1214f381bf6dSDavid Daney 1215f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1216f381bf6dSDavid Daney def_bool y 1217f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1218f381bf6dSDavid Daney 1219f381bf6dSDavid Daney 12205e83d430SRalf Baechle# 12216b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 12225e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 12235e83d430SRalf Baechle# choice statement should be more obvious to the user. 12245e83d430SRalf Baechle# 12255e83d430SRalf Baechlechoice 12266b2aac42SMasanari Iida prompt "Endianness selection" 12271da177e4SLinus Torvalds help 12281da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 12295e83d430SRalf Baechle byte order. These modes require different kernels and a different 12303cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 12315e83d430SRalf Baechle particular system but some systems are just as commonly used in the 12323dde6ad8SDavid Sterba one or the other endianness. 12335e83d430SRalf Baechle 12345e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 12355e83d430SRalf Baechle bool "Big endian" 12365e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 12375e83d430SRalf Baechle 12385e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 12395e83d430SRalf Baechle bool "Little endian" 12405e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12415e83d430SRalf Baechle 12425e83d430SRalf Baechleendchoice 12435e83d430SRalf Baechle 124422b0763aSDavid Daneyconfig EXPORT_UASM 124522b0763aSDavid Daney bool 124622b0763aSDavid Daney 12472116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12482116245eSRalf Baechle bool 12492116245eSRalf Baechle 12505e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12515e83d430SRalf Baechle bool 12525e83d430SRalf Baechle 12535e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12545e83d430SRalf Baechle bool 12551da177e4SLinus Torvalds 12569cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12579cffd154SDavid Daney bool 125845e03e62SDaniel Silsby depends on CPU_SUPPORTS_HUGEPAGES 12599cffd154SDavid Daney default y 12609cffd154SDavid Daney 1261aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1262aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1263aa1762f4SDavid Daney 12641da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K 12651da177e4SLinus Torvalds bool 12661da177e4SLinus Torvalds 12679267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12689267a30dSMarc St-Jean bool 12699267a30dSMarc St-Jean 12709267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12719267a30dSMarc St-Jean bool 12729267a30dSMarc St-Jean 12738420fd00SAtsushi Nemotoconfig IRQ_TXX9 12748420fd00SAtsushi Nemoto bool 12758420fd00SAtsushi Nemoto 1276d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1277d5ab1a69SYoichi Yuasa bool 1278d5ab1a69SYoichi Yuasa 1279252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12801da177e4SLinus Torvalds bool 12811da177e4SLinus Torvalds 1282a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1283a57140e9SThomas Bogendoerfer bool 1284a57140e9SThomas Bogendoerfer 12859267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12869267a30dSMarc St-Jean bool 12879267a30dSMarc St-Jean 1288edb6310aSDaniel Lairdconfig SOC_PNX833X 1289edb6310aSDaniel Laird bool 1290edb6310aSDaniel Laird select CEVT_R4K 1291edb6310aSDaniel Laird select CSRC_R4K 129267e38cf2SRalf Baechle select IRQ_MIPS_CPU 1293edb6310aSDaniel Laird select DMA_NONCOHERENT 1294edb6310aSDaniel Laird select SYS_HAS_CPU_MIPS32_R2 1295edb6310aSDaniel Laird select SYS_SUPPORTS_32BIT_KERNEL 1296edb6310aSDaniel Laird select SYS_SUPPORTS_LITTLE_ENDIAN 1297edb6310aSDaniel Laird select SYS_SUPPORTS_BIG_ENDIAN 1298377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1299edb6310aSDaniel Laird select CPU_MIPSR2_IRQ_VI 1300edb6310aSDaniel Laird 1301edb6310aSDaniel Lairdconfig SOC_PNX8335 1302edb6310aSDaniel Laird bool 1303edb6310aSDaniel Laird select SOC_PNX833X 1304edb6310aSDaniel Laird 1305a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1306a7e07b1aSMarkos Chandras bool 1307a7e07b1aSMarkos Chandras 13081da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 13091da177e4SLinus Torvalds bool 13101da177e4SLinus Torvalds 1311e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1312e2defae5SThomas Bogendoerfer bool 1313e2defae5SThomas Bogendoerfer 13145b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 13155b438c44SThomas Bogendoerfer bool 13165b438c44SThomas Bogendoerfer 1317e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1318e2defae5SThomas Bogendoerfer bool 1319e2defae5SThomas Bogendoerfer 1320e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1321e2defae5SThomas Bogendoerfer bool 1322e2defae5SThomas Bogendoerfer 1323e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1324e2defae5SThomas Bogendoerfer bool 1325e2defae5SThomas Bogendoerfer 1326e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1327e2defae5SThomas Bogendoerfer bool 1328e2defae5SThomas Bogendoerfer 1329e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1330e2defae5SThomas Bogendoerfer bool 1331e2defae5SThomas Bogendoerfer 13320e2794b0SRalf Baechleconfig FW_ARC32 13335e83d430SRalf Baechle bool 13345e83d430SRalf Baechle 1335aaa9fad3SPaul Bolleconfig FW_SNIPROM 1336231a35d3SThomas Bogendoerfer bool 1337231a35d3SThomas Bogendoerfer 13381da177e4SLinus Torvaldsconfig BOOT_ELF32 13391da177e4SLinus Torvalds bool 13401da177e4SLinus Torvalds 1341930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1342930beb5aSFlorian Fainelli bool 1343930beb5aSFlorian Fainelli 1344930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1345930beb5aSFlorian Fainelli bool 1346930beb5aSFlorian Fainelli 1347930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1348930beb5aSFlorian Fainelli bool 1349930beb5aSFlorian Fainelli 1350930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1351930beb5aSFlorian Fainelli bool 1352930beb5aSFlorian Fainelli 13531da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13541da177e4SLinus Torvalds int 1355a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13565432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13575432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13585432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13591da177e4SLinus Torvalds default "5" 13601da177e4SLinus Torvalds 13611da177e4SLinus Torvaldsconfig HAVE_STD_PC_SERIAL_PORT 13621da177e4SLinus Torvalds bool 13631da177e4SLinus Torvalds 1364e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1365e9422427SThomas Bogendoerfer bool 1366e9422427SThomas Bogendoerfer 13671da177e4SLinus Torvaldsconfig ARC_CONSOLE 13681da177e4SLinus Torvalds bool "ARC console support" 1369e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13701da177e4SLinus Torvalds 13711da177e4SLinus Torvaldsconfig ARC_MEMORY 13721da177e4SLinus Torvalds bool 13731da177e4SLinus Torvalds 13741da177e4SLinus Torvaldsconfig ARC_PROMLIB 13751da177e4SLinus Torvalds bool 13761da177e4SLinus Torvalds 13770e2794b0SRalf Baechleconfig FW_ARC64 13781da177e4SLinus Torvalds bool 13791da177e4SLinus Torvalds 13801da177e4SLinus Torvaldsconfig BOOT_ELF64 13811da177e4SLinus Torvalds bool 13821da177e4SLinus Torvalds 13831da177e4SLinus Torvaldsmenu "CPU selection" 13841da177e4SLinus Torvalds 13851da177e4SLinus Torvaldschoice 13861da177e4SLinus Torvalds prompt "CPU type" 13871da177e4SLinus Torvalds default CPU_R4X00 13881da177e4SLinus Torvalds 1389268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1390caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1391268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1392d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 139351522217SJiaxun Yang select CPU_MIPSR2 139451522217SJiaxun Yang select CPU_HAS_PREFETCH 13950e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13960e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13970e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13987507445bSHuacai Chen select CPU_SUPPORTS_MSA 139951522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 140051522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 14010e476d91SHuacai Chen select WEAK_ORDERING 14020e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 14037507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1404b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 140517c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1406d30a2b47SLinus Walleij select GPIOLIB 140709230cbcSChristoph Hellwig select SWIOTLB 14080e476d91SHuacai Chen help 1409caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1410caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1411caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1412caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1413caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 14140e476d91SHuacai Chen 1415caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1416caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 14171e820da3SHuacai Chen default n 1418268a2d60SJiaxun Yang depends on CPU_LOONGSON64 14191e820da3SHuacai Chen help 1420caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 14211e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1422268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 14231e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 14241e820da3SHuacai Chen Fast TLB refill support, etc. 14251e820da3SHuacai Chen 14261e820da3SHuacai Chen This option enable those enhancements which are not probed at run 14271e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 14281e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1429caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 14301e820da3SHuacai Chen 1431e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 1432caed1d1bSHuacai Chen bool "Old Loongson-3 LLSC Workarounds" 1433e02e07e3SHuacai Chen default y if SMP 1434268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1435e02e07e3SHuacai Chen help 1436caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1437e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1438e02e07e3SHuacai Chen 1439caed1d1bSHuacai Chen Newer Loongson-3 will fix these issues and no workarounds are needed. 1440e02e07e3SHuacai Chen The workarounds have no significant side effect on them but may 1441e02e07e3SHuacai Chen decrease the performance of the system so this option should be 1442e02e07e3SHuacai Chen disabled unless the kernel is intended to be run on old systems. 1443e02e07e3SHuacai Chen 1444e02e07e3SHuacai Chen If unsure, please say Y. 1445e02e07e3SHuacai Chen 14463702bba5SWu Zhangjinconfig CPU_LOONGSON2E 14473702bba5SWu Zhangjin bool "Loongson 2E" 14483702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1449268a2d60SJiaxun Yang select CPU_LOONGSON2EF 14502a21c730SFuxin Zhang help 14512a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 14522a21c730SFuxin Zhang with many extensions. 14532a21c730SFuxin Zhang 145425985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14556f7a251aSWu Zhangjin bonito64. 14566f7a251aSWu Zhangjin 14576f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14586f7a251aSWu Zhangjin bool "Loongson 2F" 14596f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1460268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1461d30a2b47SLinus Walleij select GPIOLIB 14626f7a251aSWu Zhangjin help 14636f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14646f7a251aSWu Zhangjin with many extensions. 14656f7a251aSWu Zhangjin 14666f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14676f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14686f7a251aSWu Zhangjin Loongson2E. 14696f7a251aSWu Zhangjin 1470ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1471ca585cf9SKelvin Cheung bool "Loongson 1B" 1472ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1473b2afb64cSHuacai Chen select CPU_LOONGSON32 14749ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1475ca585cf9SKelvin Cheung help 1476ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1477968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1478968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1479ca585cf9SKelvin Cheung 148012e3280bSYang Lingconfig CPU_LOONGSON1C 148112e3280bSYang Ling bool "Loongson 1C" 148212e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1483b2afb64cSHuacai Chen select CPU_LOONGSON32 148412e3280bSYang Ling select LEDS_GPIO_REGISTER 148512e3280bSYang Ling help 148612e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1487968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1488968dc5a0S谢致邦 (XIE Zhibang) instruction set. 148912e3280bSYang Ling 14906e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14916e760c8dSRalf Baechle bool "MIPS32 Release 1" 14927cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14936e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1494797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1495ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14966e760c8dSRalf Baechle help 14975e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14981e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14991e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 15001e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15011e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 15021e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 15031e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 15041e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 15051e5f1caaSRalf Baechle performance. 15061e5f1caaSRalf Baechle 15071e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 15081e5f1caaSRalf Baechle bool "MIPS32 Release 2" 15097cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 15101e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1511797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1512ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1513a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 15142235a54dSSanjay Lal select HAVE_KVM 15151e5f1caaSRalf Baechle help 15165e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 15176e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 15186e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 15196e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15206e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 15211da177e4SLinus Torvalds 15227fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1523674d10e2SMarkos Chandras bool "MIPS32 Release 6" 15247fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 15257fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 152618d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15277fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15287fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15297fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15307fd08ca5SLeonid Yegoshin select HAVE_KVM 15317fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 15327fd08ca5SLeonid Yegoshin help 15337fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15347fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 15357fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 15367fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 15377fd08ca5SLeonid Yegoshin 15386e760c8dSRalf Baechleconfig CPU_MIPS64_R1 15396e760c8dSRalf Baechle bool "MIPS64 Release 1" 15407cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1541797798c1SRalf Baechle select CPU_HAS_PREFETCH 1542ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1543ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1544ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15459cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 15466e760c8dSRalf Baechle help 15476e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 15486e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15496e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15506e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15516e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15521e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15531e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15541e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15551e5f1caaSRalf Baechle performance. 15561e5f1caaSRalf Baechle 15571e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15581e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15597cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1560797798c1SRalf Baechle select CPU_HAS_PREFETCH 15611e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15621e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1563ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15649cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1565a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 156640a2df49SJames Hogan select HAVE_KVM 15671e5f1caaSRalf Baechle help 15681e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15691e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15701e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15711e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15721e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15731da177e4SLinus Torvalds 15747fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1575674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15767fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15777fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 157818d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15797fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15807fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15817fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1582afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 15837fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15842e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 158540a2df49SJames Hogan select HAVE_KVM 15867fd08ca5SLeonid Yegoshin help 15877fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15887fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15897fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15907fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15917fd08ca5SLeonid Yegoshin 15921da177e4SLinus Torvaldsconfig CPU_R3000 15931da177e4SLinus Torvalds bool "R3000" 15947cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1595f7062ddbSRalf Baechle select CPU_HAS_WB 159654746829SPaul Burton select CPU_R3K_TLB 1597ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1598797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15991da177e4SLinus Torvalds help 16001da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 16011da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 16021da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 16031da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 16041da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 16051da177e4SLinus Torvalds try to recompile with R3000. 16061da177e4SLinus Torvalds 16071da177e4SLinus Torvaldsconfig CPU_TX39XX 16081da177e4SLinus Torvalds bool "R39XX" 16097cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1610ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 161154746829SPaul Burton select CPU_R3K_TLB 16121da177e4SLinus Torvalds 16131da177e4SLinus Torvaldsconfig CPU_VR41XX 16141da177e4SLinus Torvalds bool "R41xx" 16157cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1616ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1617ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16181da177e4SLinus Torvalds help 16195e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 16201da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 16211da177e4SLinus Torvalds kernel built with this option will not run on any other type of 16221da177e4SLinus Torvalds processor or vice versa. 16231da177e4SLinus Torvalds 16241da177e4SLinus Torvaldsconfig CPU_R4X00 16251da177e4SLinus Torvalds bool "R4x00" 16267cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1627ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1628ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1629970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16301da177e4SLinus Torvalds help 16311da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 16321da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 16331da177e4SLinus Torvalds 16341da177e4SLinus Torvaldsconfig CPU_TX49XX 16351da177e4SLinus Torvalds bool "R49XX" 16367cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1637de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1638ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1639ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1640970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16411da177e4SLinus Torvalds 16421da177e4SLinus Torvaldsconfig CPU_R5000 16431da177e4SLinus Torvalds bool "R5000" 16447cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1645ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1646ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1647970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16481da177e4SLinus Torvalds help 16491da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 16501da177e4SLinus Torvalds 1651542c1020SShinya Kuribayashiconfig CPU_R5500 1652542c1020SShinya Kuribayashi bool "R5500" 1653542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1654542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1655542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16569cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1657542c1020SShinya Kuribayashi help 1658542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1659542c1020SShinya Kuribayashi instruction set. 1660542c1020SShinya Kuribayashi 16611da177e4SLinus Torvaldsconfig CPU_NEVADA 16621da177e4SLinus Torvalds bool "RM52xx" 16637cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1664ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1665ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1666970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16671da177e4SLinus Torvalds help 16681da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 16691da177e4SLinus Torvalds 16701da177e4SLinus Torvaldsconfig CPU_R10000 16711da177e4SLinus Torvalds bool "R10000" 16727cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 16735e83d430SRalf Baechle select CPU_HAS_PREFETCH 1674ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1675ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1676797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1677970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16781da177e4SLinus Torvalds help 16791da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 16801da177e4SLinus Torvalds 16811da177e4SLinus Torvaldsconfig CPU_RM7000 16821da177e4SLinus Torvalds bool "RM7000" 16837cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 16845e83d430SRalf Baechle select CPU_HAS_PREFETCH 1685ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1686ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1687797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1688970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16891da177e4SLinus Torvalds 16901da177e4SLinus Torvaldsconfig CPU_SB1 16911da177e4SLinus Torvalds bool "SB1" 16927cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1693ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1694ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1695797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1696970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16970004a9dfSRalf Baechle select WEAK_ORDERING 16981da177e4SLinus Torvalds 1699a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1700a86c7f72SDavid Daney bool "Cavium Octeon processor" 17015e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1702a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1703a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1704a86c7f72SDavid Daney select WEAK_ORDERING 1705a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 17069cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1707df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1708df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1709930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 17100ae3abcdSJames Hogan select HAVE_KVM 1711a86c7f72SDavid Daney help 1712a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1713a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1714a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1715a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1716a86c7f72SDavid Daney 1717cd746249SJonas Gorskiconfig CPU_BMIPS 1718cd746249SJonas Gorski bool "Broadcom BMIPS" 1719cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1720cd746249SJonas Gorski select CPU_MIPS32 1721fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1722cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1723cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1724cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1725cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1726cd746249SJonas Gorski select DMA_NONCOHERENT 172767e38cf2SRalf Baechle select IRQ_MIPS_CPU 1728cd746249SJonas Gorski select SWAP_IO_SPACE 1729cd746249SJonas Gorski select WEAK_ORDERING 1730c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 173169aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1732a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1733a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1734c1c0c461SKevin Cernekee help 1735fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1736c1c0c461SKevin Cernekee 17377f058e85SJayachandran Cconfig CPU_XLR 17387f058e85SJayachandran C bool "Netlogic XLR SoC" 17397f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 17407f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17417f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17427f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1743970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17447f058e85SJayachandran C select WEAK_ORDERING 17457f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17467f058e85SJayachandran C help 17477f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 17481c773ea4SJayachandran C 17491c773ea4SJayachandran Cconfig CPU_XLP 17501c773ea4SJayachandran C bool "Netlogic XLP SoC" 17511c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 17521c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17531c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17541c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 17551c773ea4SJayachandran C select WEAK_ORDERING 17561c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17571c773ea4SJayachandran C select CPU_HAS_PREFETCH 1758d6504846SJayachandran C select CPU_MIPSR2 1759ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 17602db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 17611c773ea4SJayachandran C help 17621c773ea4SJayachandran C Netlogic Microsystems XLP processors. 17631da177e4SLinus Torvaldsendchoice 17641da177e4SLinus Torvalds 1765a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1766a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1767a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 17687fd08ca5SLeonid Yegoshin depends on CPU_MIPS32_R2 || CPU_MIPS32_R6 1769a6e18781SLeonid Yegoshin help 1770a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1771a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1772a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1773a6e18781SLeonid Yegoshin 1774a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1775a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1776a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1777a6e18781SLeonid Yegoshin select EVA 1778a6e18781SLeonid Yegoshin default y 1779a6e18781SLeonid Yegoshin help 1780a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1781a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1782a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1783a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1784a6e18781SLeonid Yegoshin 1785c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1786c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1787c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1788c5b36783SSteven J. Hill depends on CPU_MIPS32_R2 1789c5b36783SSteven J. Hill help 1790c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1791c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1792c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1793c5b36783SSteven J. Hill 1794c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1795c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1796c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1797c5b36783SSteven J. Hill depends on !EVA 1798c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1799c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1800c5b36783SSteven J. Hill select XPA 1801c5b36783SSteven J. Hill select HIGHMEM 1802d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1803c5b36783SSteven J. Hill default n 1804c5b36783SSteven J. Hill help 1805c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1806c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1807c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1808c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1809c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1810c5b36783SSteven J. Hill If unsure, say 'N' here. 1811c5b36783SSteven J. Hill 1812622844bfSWu Zhangjinif CPU_LOONGSON2F 1813622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1814622844bfSWu Zhangjin bool 1815622844bfSWu Zhangjin 1816622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1817622844bfSWu Zhangjin bool 1818622844bfSWu Zhangjin 1819622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1820622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1821622844bfSWu Zhangjin default y 1822622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1823622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1824622844bfSWu Zhangjin help 1825622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1826622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1827622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1828622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1829622844bfSWu Zhangjin 1830622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1831622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1832622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1833622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1834622844bfSWu Zhangjin systems. 1835622844bfSWu Zhangjin 1836622844bfSWu Zhangjin If unsure, please say Y. 1837622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1838622844bfSWu Zhangjin 18391b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18401b93b3c3SWu Zhangjin bool 18411b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18421b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 184331c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18441b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1845fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18464e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 18471b93b3c3SWu Zhangjin 18481b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18491b93b3c3SWu Zhangjin bool 18501b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 18511b93b3c3SWu Zhangjin 1852dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1853dbb98314SAlban Bedel bool 1854dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1855dbb98314SAlban Bedel 1856268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 18573702bba5SWu Zhangjin bool 18583702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 18593702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 18603702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1861970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1862e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 18633702bba5SWu Zhangjin 1864b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1865ca585cf9SKelvin Cheung bool 1866ca585cf9SKelvin Cheung select CPU_MIPS32 18677e280f6bSJiaxun Yang select CPU_MIPSR2 1868ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1869ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1870ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1871f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1872ca585cf9SKelvin Cheung 1873fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 187404fa8bf7SJonas Gorski select SMP_UP if SMP 18751bbb6c1bSKevin Cernekee bool 1876cd746249SJonas Gorski 1877cd746249SJonas Gorskiconfig CPU_BMIPS4350 1878cd746249SJonas Gorski bool 1879cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1880cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1881cd746249SJonas Gorski 1882cd746249SJonas Gorskiconfig CPU_BMIPS4380 1883cd746249SJonas Gorski bool 1884bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1885cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1886cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1887b4720809SFlorian Fainelli select CPU_HAS_RIXI 1888cd746249SJonas Gorski 1889cd746249SJonas Gorskiconfig CPU_BMIPS5000 1890cd746249SJonas Gorski bool 1891cd746249SJonas Gorski select MIPS_CPU_SCACHE 1892bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1893cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1894cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1895b4720809SFlorian Fainelli select CPU_HAS_RIXI 18961bbb6c1bSKevin Cernekee 1897268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 18980e476d91SHuacai Chen bool 18990e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1900b2edcfc8SHuacai Chen select CPU_HAS_RIXI 19010e476d91SHuacai Chen 19023702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 19032a21c730SFuxin Zhang bool 19042a21c730SFuxin Zhang 19056f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 19066f7a251aSWu Zhangjin bool 190755045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 190855045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 19096f7a251aSWu Zhangjin 1910ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1911ca585cf9SKelvin Cheung bool 1912ca585cf9SKelvin Cheung 191312e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 191412e3280bSYang Ling bool 191512e3280bSYang Ling 19167cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 19177cf8053bSRalf Baechle bool 19187cf8053bSRalf Baechle 19197cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 19207cf8053bSRalf Baechle bool 19217cf8053bSRalf Baechle 1922a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1923a6e18781SLeonid Yegoshin bool 1924a6e18781SLeonid Yegoshin 1925c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1926c5b36783SSteven J. Hill bool 19279ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1928c5b36783SSteven J. Hill 19297fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 19307fd08ca5SLeonid Yegoshin bool 19319ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19327fd08ca5SLeonid Yegoshin 19337cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 19347cf8053bSRalf Baechle bool 19357cf8053bSRalf Baechle 19367cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 19377cf8053bSRalf Baechle bool 19387cf8053bSRalf Baechle 19397fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 19407fd08ca5SLeonid Yegoshin bool 19419ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19427fd08ca5SLeonid Yegoshin 19437cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19447cf8053bSRalf Baechle bool 19457cf8053bSRalf Baechle 19467cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 19477cf8053bSRalf Baechle bool 19487cf8053bSRalf Baechle 19497cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 19507cf8053bSRalf Baechle bool 19517cf8053bSRalf Baechle 19527cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 19537cf8053bSRalf Baechle bool 19547cf8053bSRalf Baechle 19557cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 19567cf8053bSRalf Baechle bool 19577cf8053bSRalf Baechle 19587cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 19597cf8053bSRalf Baechle bool 19607cf8053bSRalf Baechle 1961542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1962542c1020SShinya Kuribayashi bool 1963542c1020SShinya Kuribayashi 19647cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 19657cf8053bSRalf Baechle bool 19667cf8053bSRalf Baechle 19677cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 19687cf8053bSRalf Baechle bool 19699ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19707cf8053bSRalf Baechle 19717cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 19727cf8053bSRalf Baechle bool 19737cf8053bSRalf Baechle 19747cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 19757cf8053bSRalf Baechle bool 19767cf8053bSRalf Baechle 19775e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 19785e683389SDavid Daney bool 19795e683389SDavid Daney 1980cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 1981c1c0c461SKevin Cernekee bool 1982c1c0c461SKevin Cernekee 1983fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 1984c1c0c461SKevin Cernekee bool 1985cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1986c1c0c461SKevin Cernekee 1987c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 1988c1c0c461SKevin Cernekee bool 1989cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1990c1c0c461SKevin Cernekee 1991c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 1992c1c0c461SKevin Cernekee bool 1993cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1994c1c0c461SKevin Cernekee 1995c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 1996c1c0c461SKevin Cernekee bool 1997cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1998f263f2a2SHauke Mehrtens select ARCH_HAS_SYNC_DMA_FOR_CPU 1999c1c0c461SKevin Cernekee 20007f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 20017f058e85SJayachandran C bool 20027f058e85SJayachandran C 20031c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 20041c773ea4SJayachandran C bool 20051c773ea4SJayachandran C 200617099b11SRalf Baechle# 200717099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 200817099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 200917099b11SRalf Baechle# 20100004a9dfSRalf Baechleconfig WEAK_ORDERING 20110004a9dfSRalf Baechle bool 201217099b11SRalf Baechle 201317099b11SRalf Baechle# 201417099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 201517099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 201617099b11SRalf Baechle# 201717099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 201817099b11SRalf Baechle bool 20195e83d430SRalf Baechleendmenu 20205e83d430SRalf Baechle 20215e83d430SRalf Baechle# 20225e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 20235e83d430SRalf Baechle# 20245e83d430SRalf Baechleconfig CPU_MIPS32 20255e83d430SRalf Baechle bool 20267fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6 20275e83d430SRalf Baechle 20285e83d430SRalf Baechleconfig CPU_MIPS64 20295e83d430SRalf Baechle bool 20307fd08ca5SLeonid Yegoshin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6 20315e83d430SRalf Baechle 20325e83d430SRalf Baechle# 203357eeacedSPaul Burton# These indicate the revision of the architecture 20345e83d430SRalf Baechle# 20355e83d430SRalf Baechleconfig CPU_MIPSR1 20365e83d430SRalf Baechle bool 20375e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20385e83d430SRalf Baechle 20395e83d430SRalf Baechleconfig CPU_MIPSR2 20405e83d430SRalf Baechle bool 2041a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 20428256b17eSFlorian Fainelli select CPU_HAS_RIXI 2043ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2044a7e07b1aSMarkos Chandras select MIPS_SPRAM 20455e83d430SRalf Baechle 20467fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 20477fd08ca5SLeonid Yegoshin bool 20487fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 20498256b17eSFlorian Fainelli select CPU_HAS_RIXI 2050ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 205187321fddSPaul Burton select HAVE_ARCH_BITREVERSE 20522db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 20534a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 2054a7e07b1aSMarkos Chandras select MIPS_SPRAM 20555e83d430SRalf Baechle 205657eeacedSPaul Burtonconfig TARGET_ISA_REV 205757eeacedSPaul Burton int 205857eeacedSPaul Burton default 1 if CPU_MIPSR1 205957eeacedSPaul Burton default 2 if CPU_MIPSR2 206057eeacedSPaul Burton default 6 if CPU_MIPSR6 206157eeacedSPaul Burton default 0 206257eeacedSPaul Burton help 206357eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 206457eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 206557eeacedSPaul Burton 2066a6e18781SLeonid Yegoshinconfig EVA 2067a6e18781SLeonid Yegoshin bool 2068a6e18781SLeonid Yegoshin 2069c5b36783SSteven J. Hillconfig XPA 2070c5b36783SSteven J. Hill bool 2071c5b36783SSteven J. Hill 20725e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 20735e83d430SRalf Baechle bool 20745e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 20755e83d430SRalf Baechle bool 20765e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 20775e83d430SRalf Baechle bool 20785e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 20795e83d430SRalf Baechle bool 208055045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 208155045ff5SWu Zhangjin bool 208255045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 208355045ff5SWu Zhangjin bool 20849cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 20859cffd154SDavid Daney bool 2086171543e7SDaniel Silsby depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA)) 208782622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 208882622284SDavid Daney bool 2089cebf8c0fSPaul Burton default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 20905e83d430SRalf Baechle 20918192c9eaSDavid Daney# 20928192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 20938192c9eaSDavid Daney# 20948192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 20958192c9eaSDavid Daney bool 2096679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 20978192c9eaSDavid Daney 20985e83d430SRalf Baechlemenu "Kernel type" 20995e83d430SRalf Baechle 21005e83d430SRalf Baechlechoice 21015e83d430SRalf Baechle prompt "Kernel code model" 21025e83d430SRalf Baechle help 21035e83d430SRalf Baechle You should only select this option if you have a workload that 21045e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 21055e83d430SRalf Baechle large memory. You will only be presented a single option in this 21065e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 21075e83d430SRalf Baechle 21085e83d430SRalf Baechleconfig 32BIT 21095e83d430SRalf Baechle bool "32-bit kernel" 21105e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 21115e83d430SRalf Baechle select TRAD_SIGNALS 21125e83d430SRalf Baechle help 21135e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2114f17c4ca3SRalf Baechle 21155e83d430SRalf Baechleconfig 64BIT 21165e83d430SRalf Baechle bool "64-bit kernel" 21175e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 21185e83d430SRalf Baechle help 21195e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 21205e83d430SRalf Baechle 21215e83d430SRalf Baechleendchoice 21225e83d430SRalf Baechle 21232235a54dSSanjay Lalconfig KVM_GUEST 21242235a54dSSanjay Lal bool "KVM Guest Kernel" 2125f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 21262235a54dSSanjay Lal help 2127caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2128caa1faa7SJames Hogan mode. 21292235a54dSSanjay Lal 2130eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2131eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 21322235a54dSSanjay Lal depends on KVM_GUEST 2133eda3d33cSJames Hogan default 100 21342235a54dSSanjay Lal help 2135eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2136eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2137eda3d33cSJames Hogan timer frequency is specified directly. 21382235a54dSSanjay Lal 21391e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 21401e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 21411e321fa9SLeonid Yegoshin depends on 64BIT 21421e321fa9SLeonid Yegoshin help 21433377e227SAlex Belits Support a maximum at least 48 bits of application virtual 21443377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 21453377e227SAlex Belits For page sizes 16k and above, this option results in a small 21463377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 21473377e227SAlex Belits level of page tables is added which imposes both a memory 21483377e227SAlex Belits overhead as well as slower TLB fault handling. 21493377e227SAlex Belits 21501e321fa9SLeonid Yegoshin If unsure, say N. 21511e321fa9SLeonid Yegoshin 21521da177e4SLinus Torvaldschoice 21531da177e4SLinus Torvalds prompt "Kernel page size" 21541da177e4SLinus Torvalds default PAGE_SIZE_4KB 21551da177e4SLinus Torvalds 21561da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 21571da177e4SLinus Torvalds bool "4kB" 2158268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 21591da177e4SLinus Torvalds help 21601da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 21611da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 21621da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 21631da177e4SLinus Torvalds recommended for low memory systems. 21641da177e4SLinus Torvalds 21651da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 21661da177e4SLinus Torvalds bool "8kB" 2167c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 21681e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 21691da177e4SLinus Torvalds help 21701da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 21711da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2172c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2173c2aeaaeaSPaul Burton distribution to support this. 21741da177e4SLinus Torvalds 21751da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 21761da177e4SLinus Torvalds bool "16kB" 2177714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 21781da177e4SLinus Torvalds help 21791da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 21801da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2181714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2182714bfad6SRalf Baechle Linux distribution to support this. 21831da177e4SLinus Torvalds 2184c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2185c52399beSRalf Baechle bool "32kB" 2186c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 21871e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2188c52399beSRalf Baechle help 2189c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2190c52399beSRalf Baechle the price of higher memory consumption. This option is available 2191c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2192c52399beSRalf Baechle distribution to support this. 2193c52399beSRalf Baechle 21941da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 21951da177e4SLinus Torvalds bool "64kB" 21963b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 21971da177e4SLinus Torvalds help 21981da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 21991da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 22001da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2201714bfad6SRalf Baechle writing this option is still high experimental. 22021da177e4SLinus Torvalds 22031da177e4SLinus Torvaldsendchoice 22041da177e4SLinus Torvalds 2205c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2206c9bace7cSDavid Daney int "Maximum zone order" 2207e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2208e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2209e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2210e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2211e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2212e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2213c9bace7cSDavid Daney range 11 64 2214c9bace7cSDavid Daney default "11" 2215c9bace7cSDavid Daney help 2216c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2217c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2218c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2219c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2220c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2221c9bace7cSDavid Daney increase this value. 2222c9bace7cSDavid Daney 2223c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2224c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2225c9bace7cSDavid Daney 2226c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2227c9bace7cSDavid Daney when choosing a value for this option. 2228c9bace7cSDavid Daney 22291da177e4SLinus Torvaldsconfig BOARD_SCACHE 22301da177e4SLinus Torvalds bool 22311da177e4SLinus Torvalds 22321da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 22331da177e4SLinus Torvalds bool 22341da177e4SLinus Torvalds select BOARD_SCACHE 22351da177e4SLinus Torvalds 22369318c51aSChris Dearman# 22379318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 22389318c51aSChris Dearman# 22399318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 22409318c51aSChris Dearman bool 22419318c51aSChris Dearman select BOARD_SCACHE 22429318c51aSChris Dearman 22431da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 22441da177e4SLinus Torvalds bool 22451da177e4SLinus Torvalds select BOARD_SCACHE 22461da177e4SLinus Torvalds 22471da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 22481da177e4SLinus Torvalds bool 22491da177e4SLinus Torvalds select BOARD_SCACHE 22501da177e4SLinus Torvalds 22511da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 22521da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 22531da177e4SLinus Torvalds depends on CPU_SB1 22541da177e4SLinus Torvalds help 22551da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 22561da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 22571da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 22581da177e4SLinus Torvalds 22591da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2260c8094b53SRalf Baechle bool 22611da177e4SLinus Torvalds 22623165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 22633165c846SFlorian Fainelli bool 2264c2aeaaeaSPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 22653165c846SFlorian Fainelli 2266c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2267183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2268183b40f9SPaul Burton default y 2269183b40f9SPaul Burton help 2270183b40f9SPaul Burton Select y to include support for floating point in the kernel 2271183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2272183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2273183b40f9SPaul Burton userland program attempting to use floating point instructions will 2274183b40f9SPaul Burton receive a SIGILL. 2275183b40f9SPaul Burton 2276183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2277183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2278183b40f9SPaul Burton 2279183b40f9SPaul Burton If unsure, say y. 2280c92e47e5SPaul Burton 228197f7dcbfSPaul Burtonconfig CPU_R2300_FPU 228297f7dcbfSPaul Burton bool 2283c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 228497f7dcbfSPaul Burton default y if CPU_R3000 || CPU_TX39XX 228597f7dcbfSPaul Burton 228654746829SPaul Burtonconfig CPU_R3K_TLB 228754746829SPaul Burton bool 228854746829SPaul Burton 228991405eb6SFlorian Fainelliconfig CPU_R4K_FPU 229091405eb6SFlorian Fainelli bool 2291c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 229297f7dcbfSPaul Burton default y if !CPU_R2300_FPU 229391405eb6SFlorian Fainelli 229462cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 229562cedc4fSFlorian Fainelli bool 229654746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 229762cedc4fSFlorian Fainelli 229859d6ab86SRalf Baechleconfig MIPS_MT_SMP 2299a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 23005cbf9688SPaul Burton default y 2301527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 230259d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2303d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2304c080faa5SSteven J. Hill select SYNC_R4K 230559d6ab86SRalf Baechle select MIPS_MT 230659d6ab86SRalf Baechle select SMP 230787353d8aSRalf Baechle select SMP_UP 2308c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2309c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2310399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 231159d6ab86SRalf Baechle help 2312c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2313c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2314c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2315c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2316c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 231759d6ab86SRalf Baechle 2318f41ae0b2SRalf Baechleconfig MIPS_MT 2319f41ae0b2SRalf Baechle bool 2320f41ae0b2SRalf Baechle 23210ab7aefcSRalf Baechleconfig SCHED_SMT 23220ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 23230ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 23240ab7aefcSRalf Baechle default n 23250ab7aefcSRalf Baechle help 23260ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 23270ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 23280ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 23290ab7aefcSRalf Baechle 23300ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 23310ab7aefcSRalf Baechle bool 23320ab7aefcSRalf Baechle 2333f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2334f41ae0b2SRalf Baechle bool 2335f41ae0b2SRalf Baechle 2336f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2337f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2338f088fc84SRalf Baechle default y 2339b633648cSRalf Baechle depends on MIPS_MT_SMP 234007cc0c9eSRalf Baechle 2341b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2342b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 23439eaa9a82SPaul Burton depends on CPU_MIPSR6 2344c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2345b0a668fbSLeonid Yegoshin default y 2346b0a668fbSLeonid Yegoshin help 2347b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2348b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 234907edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2350b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2351b0a668fbSLeonid Yegoshin final kernel image. 2352b0a668fbSLeonid Yegoshin 2353f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2354f35764e7SJames Hogan bool 2355f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2356f35764e7SJames Hogan help 2357f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2358f35764e7SJames Hogan physical_memsize. 2359f35764e7SJames Hogan 236007cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 236107cc0c9eSRalf Baechle bool "VPE loader support." 2362f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 236307cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 236407cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 236507cc0c9eSRalf Baechle select MIPS_MT 236607cc0c9eSRalf Baechle help 236707cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 236807cc0c9eSRalf Baechle onto another VPE and running it. 2369f088fc84SRalf Baechle 237017a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 237117a1d523SDeng-Cheng Zhu bool 237217a1d523SDeng-Cheng Zhu default "y" 237317a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 237417a1d523SDeng-Cheng Zhu 23751a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 23761a2a6d7eSDeng-Cheng Zhu bool 23771a2a6d7eSDeng-Cheng Zhu default "y" 23781a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 23791a2a6d7eSDeng-Cheng Zhu 2380e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2381e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2382e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2383e01402b1SRalf Baechle default y 2384e01402b1SRalf Baechle help 2385e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2386e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2387e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2388e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2389e01402b1SRalf Baechle 2390e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2391e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2392e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2393e01402b1SRalf Baechle 2394da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2395da615cf6SDeng-Cheng Zhu bool 2396da615cf6SDeng-Cheng Zhu default "y" 2397da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2398da615cf6SDeng-Cheng Zhu 23992c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 24002c973ef0SDeng-Cheng Zhu bool 24012c973ef0SDeng-Cheng Zhu default "y" 24022c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 24032c973ef0SDeng-Cheng Zhu 24044a16ff4cSRalf Baechleconfig MIPS_CMP 24055cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 24065676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2407b10b43baSMarkos Chandras select SMP 2408eb9b5141STim Anderson select SYNC_R4K 2409b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 24104a16ff4cSRalf Baechle select WEAK_ORDERING 24114a16ff4cSRalf Baechle default n 24124a16ff4cSRalf Baechle help 2413044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2414044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2415044505c7SPaul Burton its ability to start secondary CPUs. 24164a16ff4cSRalf Baechle 24175cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 24185cac93b3SPaul Burton instead of this. 24195cac93b3SPaul Burton 24200ee958e1SPaul Burtonconfig MIPS_CPS 24210ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 24225a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 24230ee958e1SPaul Burton select MIPS_CM 24241d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 24250ee958e1SPaul Burton select SMP 24260ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 24271d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2428c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 24290ee958e1SPaul Burton select SYS_SUPPORTS_SMP 24300ee958e1SPaul Burton select WEAK_ORDERING 24310ee958e1SPaul Burton help 24320ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 24330ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 24340ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 24350ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 24360ee958e1SPaul Burton support is unavailable. 24370ee958e1SPaul Burton 24383179d37eSPaul Burtonconfig MIPS_CPS_PM 243939a59593SMarkos Chandras depends on MIPS_CPS 24403179d37eSPaul Burton bool 24413179d37eSPaul Burton 24429f98f3ddSPaul Burtonconfig MIPS_CM 24439f98f3ddSPaul Burton bool 24443c9b4166SPaul Burton select MIPS_CPC 24459f98f3ddSPaul Burton 24469c38cf44SPaul Burtonconfig MIPS_CPC 24479c38cf44SPaul Burton bool 24482600990eSRalf Baechle 24491da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 24501da177e4SLinus Torvalds bool 24511da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 24521da177e4SLinus Torvalds default y 24531da177e4SLinus Torvalds 24541da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 24551da177e4SLinus Torvalds bool 24561da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 24571da177e4SLinus Torvalds default y 24581da177e4SLinus Torvalds 24599e2b5372SMarkos Chandraschoice 24609e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 24619e2b5372SMarkos Chandras 24629e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 24639e2b5372SMarkos Chandras bool "None" 24649e2b5372SMarkos Chandras help 24659e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 24669e2b5372SMarkos Chandras 24679693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 24689693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 24699e2b5372SMarkos Chandras bool "SmartMIPS" 24709693a853SFranck Bui-Huu help 24719693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 24729693a853SFranck Bui-Huu increased security at both hardware and software level for 24739693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 24749693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 24759693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 24769693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 24779693a853SFranck Bui-Huu here. 24789693a853SFranck Bui-Huu 2479bce86083SSteven J. Hillconfig CPU_MICROMIPS 24807fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 24819e2b5372SMarkos Chandras bool "microMIPS" 2482bce86083SSteven J. Hill help 2483bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2484bce86083SSteven J. Hill microMIPS ISA 2485bce86083SSteven J. Hill 24869e2b5372SMarkos Chandrasendchoice 24879e2b5372SMarkos Chandras 2488a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 24890ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2490a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2491c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 24922a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2493a5e9a69eSPaul Burton help 2494a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2495a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 24961db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 24971db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 24981db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 24991db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 25001db1af84SPaul Burton the size & complexity of your kernel. 2501a5e9a69eSPaul Burton 2502a5e9a69eSPaul Burton If unsure, say Y. 2503a5e9a69eSPaul Burton 25041da177e4SLinus Torvaldsconfig CPU_HAS_WB 2505f7062ddbSRalf Baechle bool 2506e01402b1SRalf Baechle 2507df0ac8a4SKevin Cernekeeconfig XKS01 2508df0ac8a4SKevin Cernekee bool 2509df0ac8a4SKevin Cernekee 2510ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2511ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2512ba9196d2SJiaxun Yang bool 2513ba9196d2SJiaxun Yang 2514ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2515ba9196d2SJiaxun Yang bool 2516ba9196d2SJiaxun Yang 25178256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 25188256b17eSFlorian Fainelli bool 25198256b17eSFlorian Fainelli 252018d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2521932afdeeSYasha Cherikovsky bool 2522932afdeeSYasha Cherikovsky help 252318d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2524932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 252518d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 252618d84e2eSAlexander Lobakin systems). 2527932afdeeSYasha Cherikovsky 2528f41ae0b2SRalf Baechle# 2529f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2530f41ae0b2SRalf Baechle# 2531e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2532f41ae0b2SRalf Baechle bool 2533e01402b1SRalf Baechle 2534f41ae0b2SRalf Baechle# 2535f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2536f41ae0b2SRalf Baechle# 2537e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2538f41ae0b2SRalf Baechle bool 2539e01402b1SRalf Baechle 25401da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 25411da177e4SLinus Torvalds bool 25421da177e4SLinus Torvalds depends on !CPU_R3000 25431da177e4SLinus Torvalds default y 25441da177e4SLinus Torvalds 25451da177e4SLinus Torvalds# 254620d60d99SMaciej W. Rozycki# CPU non-features 254720d60d99SMaciej W. Rozycki# 254820d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 254920d60d99SMaciej W. Rozycki bool 255020d60d99SMaciej W. Rozycki 255120d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 255220d60d99SMaciej W. Rozycki bool 255320d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 255420d60d99SMaciej W. Rozycki 255520d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 255620d60d99SMaciej W. Rozycki bool 255720d60d99SMaciej W. Rozycki 2558071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2559071d2f0bSPaul Burton bool 2560071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2561071d2f0bSPaul Burton 25624edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 25634edf00a4SPaul Burton int 25644edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 25654edf00a4SPaul Burton default 0 25664edf00a4SPaul Burton 25674edf00a4SPaul Burtonconfig MIPS_ASID_BITS 25684edf00a4SPaul Burton int 25692db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 25704edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 25714edf00a4SPaul Burton default 8 25724edf00a4SPaul Burton 25732db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 25742db003a5SPaul Burton bool 25752db003a5SPaul Burton 25764a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 25774a5dc51eSMarcin Nowakowski bool 25784a5dc51eSMarcin Nowakowski 257920d60d99SMaciej W. Rozycki# 25801da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 25811da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 25821da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 25831da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 25841da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 25851da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 25861da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 25871da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2588797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2589797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2590797798c1SRalf Baechle# support. 25911da177e4SLinus Torvalds# 25921da177e4SLinus Torvaldsconfig HIGHMEM 25931da177e4SLinus Torvalds bool "High Memory Support" 2594a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2595797798c1SRalf Baechle 2596797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2597797798c1SRalf Baechle bool 2598797798c1SRalf Baechle 2599797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2600797798c1SRalf Baechle bool 26011da177e4SLinus Torvalds 26029693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 26039693a853SFranck Bui-Huu bool 26049693a853SFranck Bui-Huu 2605a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2606a6a4834cSSteven J. Hill bool 2607a6a4834cSSteven J. Hill 2608377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2609377cb1b6SRalf Baechle bool 2610377cb1b6SRalf Baechle help 2611377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2612377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2613377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2614377cb1b6SRalf Baechle 2615a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2616a5e9a69eSPaul Burton bool 2617a5e9a69eSPaul Burton 2618b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2619b4819b59SYoichi Yuasa def_bool y 2620268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2621b4819b59SYoichi Yuasa 2622b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2623b1c6cd42SAtsushi Nemoto bool 2624397dc00eSMike Rapoport select SPARSEMEM_STATIC if !SGI_IP27 262531473747SAtsushi Nemoto 2626d8cb4e11SRalf Baechleconfig NUMA 2627d8cb4e11SRalf Baechle bool "NUMA Support" 2628d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2629d8cb4e11SRalf Baechle help 2630d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2631d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2632d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2633172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2634d8cb4e11SRalf Baechle disabled. 2635d8cb4e11SRalf Baechle 2636d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2637d8cb4e11SRalf Baechle bool 2638d8cb4e11SRalf Baechle 2639f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA 2640f3c560a6SThomas Bogendoerfer def_bool y 2641f3c560a6SThomas Bogendoerfer depends on NUMA 2642f3c560a6SThomas Bogendoerfer 2643f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK 2644f3c560a6SThomas Bogendoerfer def_bool y 2645f3c560a6SThomas Bogendoerfer depends on NUMA 2646f3c560a6SThomas Bogendoerfer 26478c530ea3SMatt Redfearnconfig RELOCATABLE 26488c530ea3SMatt Redfearn bool "Relocatable kernel" 26493ff72be4SSteven J. Hill depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC) 26508c530ea3SMatt Redfearn help 26518c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 26528c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 26538c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 26548c530ea3SMatt Redfearn but are discarded at runtime 26558c530ea3SMatt Redfearn 2656069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2657069fd766SMatt Redfearn hex "Relocation table size" 2658069fd766SMatt Redfearn depends on RELOCATABLE 2659069fd766SMatt Redfearn range 0x0 0x01000000 2660069fd766SMatt Redfearn default "0x00100000" 2661069fd766SMatt Redfearn ---help--- 2662069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2663069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2664069fd766SMatt Redfearn 2665069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2666069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2667069fd766SMatt Redfearn 2668069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2669069fd766SMatt Redfearn 2670069fd766SMatt Redfearn If unsure, leave at the default value. 2671069fd766SMatt Redfearn 2672405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2673405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2674405bc8fdSMatt Redfearn depends on RELOCATABLE 2675405bc8fdSMatt Redfearn ---help--- 2676405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2677405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2678405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2679405bc8fdSMatt Redfearn of kernel internals. 2680405bc8fdSMatt Redfearn 2681405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2682405bc8fdSMatt Redfearn 2683405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2684405bc8fdSMatt Redfearn 2685405bc8fdSMatt Redfearn If unsure, say N. 2686405bc8fdSMatt Redfearn 2687405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2688405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2689405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2690405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2691405bc8fdSMatt Redfearn range 0x0 0x08000000 2692405bc8fdSMatt Redfearn default "0x01000000" 2693405bc8fdSMatt Redfearn ---help--- 2694405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2695405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2696405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2697405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2698405bc8fdSMatt Redfearn 2699405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2700405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2701405bc8fdSMatt Redfearn 2702c80d79d7SYasunori Gotoconfig NODES_SHIFT 2703c80d79d7SYasunori Goto int 2704c80d79d7SYasunori Goto default "6" 2705c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2706c80d79d7SYasunori Goto 270714f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 270814f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 2709268a2d60SJiaxun Yang depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64) 271014f70012SDeng-Cheng Zhu default y 271114f70012SDeng-Cheng Zhu help 271214f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 271314f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 271414f70012SDeng-Cheng Zhu 2715be8fa1cbSTiezhu Yangconfig DMI 2716be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2717be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2718be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2719be8fa1cbSTiezhu Yang default y 2720be8fa1cbSTiezhu Yang help 2721be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2722be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2723be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2724be8fa1cbSTiezhu Yang BIOS code. 2725be8fa1cbSTiezhu Yang 27261da177e4SLinus Torvaldsconfig SMP 27271da177e4SLinus Torvalds bool "Multi-Processing support" 2728e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2729e73ea273SRalf Baechle help 27301da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 27314a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 27324a474157SRobert Graffham than one CPU, say Y. 27331da177e4SLinus Torvalds 27344a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 27351da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 27361da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 27374a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 27381da177e4SLinus Torvalds will run faster if you say N here. 27391da177e4SLinus Torvalds 27401da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 27411da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 27421da177e4SLinus Torvalds 274303502faaSAdrian Bunk See also the SMP-HOWTO available at 274403502faaSAdrian Bunk <http://www.tldp.org/docs.html#howto>. 27451da177e4SLinus Torvalds 27461da177e4SLinus Torvalds If you don't know what to do here, say N. 27471da177e4SLinus Torvalds 27487840d618SMatt Redfearnconfig HOTPLUG_CPU 27497840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 27507840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 27517840d618SMatt Redfearn help 27527840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 27537840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 27547840d618SMatt Redfearn (Note: power management support will enable this option 27557840d618SMatt Redfearn automatically on SMP systems. ) 27567840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 27577840d618SMatt Redfearn 275887353d8aSRalf Baechleconfig SMP_UP 275987353d8aSRalf Baechle bool 276087353d8aSRalf Baechle 27614a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 27624a16ff4cSRalf Baechle bool 27634a16ff4cSRalf Baechle 27640ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 27650ee958e1SPaul Burton bool 27660ee958e1SPaul Burton 2767e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2768e73ea273SRalf Baechle bool 2769e73ea273SRalf Baechle 2770130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2771130e2fb7SRalf Baechle bool 2772130e2fb7SRalf Baechle 2773130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2774130e2fb7SRalf Baechle bool 2775130e2fb7SRalf Baechle 2776130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2777130e2fb7SRalf Baechle bool 2778130e2fb7SRalf Baechle 2779130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2780130e2fb7SRalf Baechle bool 2781130e2fb7SRalf Baechle 2782130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2783130e2fb7SRalf Baechle bool 2784130e2fb7SRalf Baechle 27851da177e4SLinus Torvaldsconfig NR_CPUS 2786a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2787a91796a9SJayachandran C range 2 256 27881da177e4SLinus Torvalds depends on SMP 2789130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2790130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2791130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2792130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2793130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 27941da177e4SLinus Torvalds help 27951da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 27961da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 27971da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 279872ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 279972ede9b1SAtsushi Nemoto and 2 for all others. 28001da177e4SLinus Torvalds 28011da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 280272ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 280372ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 280472ede9b1SAtsushi Nemoto power of two. 28051da177e4SLinus Torvalds 2806399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2807399aaa25SAl Cooper bool 2808399aaa25SAl Cooper 28097820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 28107820b84bSDavid Daney bool 28117820b84bSDavid Daney 28127820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 28137820b84bSDavid Daney int 28147820b84bSDavid Daney depends on SMP 28157820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 28167820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 28177820b84bSDavid Daney 28181723b4a3SAtsushi Nemoto# 28191723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 28201723b4a3SAtsushi Nemoto# 28211723b4a3SAtsushi Nemoto 28221723b4a3SAtsushi Nemotochoice 28231723b4a3SAtsushi Nemoto prompt "Timer frequency" 28241723b4a3SAtsushi Nemoto default HZ_250 28251723b4a3SAtsushi Nemoto help 28261723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 28271723b4a3SAtsushi Nemoto 282867596573SPaul Burton config HZ_24 282967596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 283067596573SPaul Burton 28311723b4a3SAtsushi Nemoto config HZ_48 28320f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 28331723b4a3SAtsushi Nemoto 28341723b4a3SAtsushi Nemoto config HZ_100 28351723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 28361723b4a3SAtsushi Nemoto 28371723b4a3SAtsushi Nemoto config HZ_128 28381723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 28391723b4a3SAtsushi Nemoto 28401723b4a3SAtsushi Nemoto config HZ_250 28411723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 28421723b4a3SAtsushi Nemoto 28431723b4a3SAtsushi Nemoto config HZ_256 28441723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 28451723b4a3SAtsushi Nemoto 28461723b4a3SAtsushi Nemoto config HZ_1000 28471723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 28481723b4a3SAtsushi Nemoto 28491723b4a3SAtsushi Nemoto config HZ_1024 28501723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 28511723b4a3SAtsushi Nemoto 28521723b4a3SAtsushi Nemotoendchoice 28531723b4a3SAtsushi Nemoto 285467596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 285567596573SPaul Burton bool 285667596573SPaul Burton 28571723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 28581723b4a3SAtsushi Nemoto bool 28591723b4a3SAtsushi Nemoto 28601723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 28611723b4a3SAtsushi Nemoto bool 28621723b4a3SAtsushi Nemoto 28631723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 28641723b4a3SAtsushi Nemoto bool 28651723b4a3SAtsushi Nemoto 28661723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 28671723b4a3SAtsushi Nemoto bool 28681723b4a3SAtsushi Nemoto 28691723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 28701723b4a3SAtsushi Nemoto bool 28711723b4a3SAtsushi Nemoto 28721723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 28731723b4a3SAtsushi Nemoto bool 28741723b4a3SAtsushi Nemoto 28751723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 28761723b4a3SAtsushi Nemoto bool 28771723b4a3SAtsushi Nemoto 28781723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 28791723b4a3SAtsushi Nemoto bool 288067596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 288167596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 288267596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 288367596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 288467596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 288567596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 288667596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 28871723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 28881723b4a3SAtsushi Nemoto 28891723b4a3SAtsushi Nemotoconfig HZ 28901723b4a3SAtsushi Nemoto int 289167596573SPaul Burton default 24 if HZ_24 28921723b4a3SAtsushi Nemoto default 48 if HZ_48 28931723b4a3SAtsushi Nemoto default 100 if HZ_100 28941723b4a3SAtsushi Nemoto default 128 if HZ_128 28951723b4a3SAtsushi Nemoto default 250 if HZ_250 28961723b4a3SAtsushi Nemoto default 256 if HZ_256 28971723b4a3SAtsushi Nemoto default 1000 if HZ_1000 28981723b4a3SAtsushi Nemoto default 1024 if HZ_1024 28991723b4a3SAtsushi Nemoto 290096685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 290196685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 290296685b17SDeng-Cheng Zhu 2903ea6e942bSAtsushi Nemotoconfig KEXEC 29047d60717eSKees Cook bool "Kexec system call" 29052965faa5SDave Young select KEXEC_CORE 2906ea6e942bSAtsushi Nemoto help 2907ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 2908ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 29093dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 2910ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 2911ea6e942bSAtsushi Nemoto 291201dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 2913ea6e942bSAtsushi Nemoto 2914ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 2915ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 2916bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 2917bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 2918bf220695SGeert Uytterhoeven made. 2919ea6e942bSAtsushi Nemoto 29207aa1c8f4SRalf Baechleconfig CRASH_DUMP 29217aa1c8f4SRalf Baechle bool "Kernel crash dumps" 29227aa1c8f4SRalf Baechle help 29237aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 29247aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 29257aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 29267aa1c8f4SRalf Baechle a specially reserved region and then later executed after 29277aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 29287aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 29297aa1c8f4SRalf Baechle PHYSICAL_START. 29307aa1c8f4SRalf Baechle 29317aa1c8f4SRalf Baechleconfig PHYSICAL_START 29327aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 29338bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 29347aa1c8f4SRalf Baechle depends on CRASH_DUMP 29357aa1c8f4SRalf Baechle help 29367aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 29377aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 29387aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 29397aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 29407aa1c8f4SRalf Baechle passed to the panic-ed kernel). 29417aa1c8f4SRalf Baechle 2942ea6e942bSAtsushi Nemotoconfig SECCOMP 2943ea6e942bSAtsushi Nemoto bool "Enable seccomp to safely compute untrusted bytecode" 2944293c5bd1SRalf Baechle depends on PROC_FS 2945ea6e942bSAtsushi Nemoto default y 2946ea6e942bSAtsushi Nemoto help 2947ea6e942bSAtsushi Nemoto This kernel feature is useful for number crunching applications 2948ea6e942bSAtsushi Nemoto that may need to compute untrusted bytecode during their 2949ea6e942bSAtsushi Nemoto execution. By using pipes or other transports made available to 2950ea6e942bSAtsushi Nemoto the process as file descriptors supporting the read/write 2951ea6e942bSAtsushi Nemoto syscalls, it's possible to isolate those applications in 2952ea6e942bSAtsushi Nemoto their own address space using seccomp. Once seccomp is 2953ea6e942bSAtsushi Nemoto enabled via /proc/<pid>/seccomp, it cannot be disabled 2954ea6e942bSAtsushi Nemoto and the task is only allowed to execute a few safe syscalls 2955ea6e942bSAtsushi Nemoto defined by each seccomp mode. 2956ea6e942bSAtsushi Nemoto 2957ea6e942bSAtsushi Nemoto If unsure, say Y. Only embedded should say N here. 2958ea6e942bSAtsushi Nemoto 2959597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 2960b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 2961597ce172SPaul Burton depends on 32BIT || MIPS32_O32 2962597ce172SPaul Burton help 2963597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 2964597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 2965597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 2966597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 2967597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 2968597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 2969597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 2970597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 2971597ce172SPaul Burton saying N here. 2972597ce172SPaul Burton 297306e2e882SPaul Burton Although binutils currently supports use of this flag the details 297406e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 297506e2e882SPaul Burton worked on. In order to avoid userland becoming dependant upon current 297606e2e882SPaul Burton behaviour before the details have been finalised, this option should 297706e2e882SPaul Burton be considered experimental and only enabled by those working upon 297806e2e882SPaul Burton said details. 297906e2e882SPaul Burton 298006e2e882SPaul Burton If unsure, say N. 2981597ce172SPaul Burton 2982f2ffa5abSDezhong Diaoconfig USE_OF 29830b3e06fdSJonas Gorski bool 2984f2ffa5abSDezhong Diao select OF 2985e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 2986abd2363fSGrant Likely select IRQ_DOMAIN 2987f2ffa5abSDezhong Diao 29882fe8ea39SDengcheng Zhuconfig UHI_BOOT 29892fe8ea39SDengcheng Zhu bool 29902fe8ea39SDengcheng Zhu 29917fafb068SAndrew Brestickerconfig BUILTIN_DTB 29927fafb068SAndrew Bresticker bool 29937fafb068SAndrew Bresticker 29941da8f179SJonas Gorskichoice 29955b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 29961da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 29971da8f179SJonas Gorski 29981da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 29991da8f179SJonas Gorski bool "None" 30001da8f179SJonas Gorski help 30011da8f179SJonas Gorski Do not enable appended dtb support. 30021da8f179SJonas Gorski 300387db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 300487db537dSAaro Koskinen bool "vmlinux" 300587db537dSAaro Koskinen help 300687db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 300787db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 300887db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 300987db537dSAaro Koskinen objcopy: 301087db537dSAaro Koskinen 301187db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 301287db537dSAaro Koskinen 301387db537dSAaro Koskinen This is meant as a backward compatiblity convenience for those 301487db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 301587db537dSAaro Koskinen the documented boot protocol using a device tree. 301687db537dSAaro Koskinen 30171da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3018b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 30191da8f179SJonas Gorski help 30201da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3021b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 30221da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 30231da8f179SJonas Gorski 30241da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 30251da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 30261da8f179SJonas Gorski the documented boot protocol using a device tree. 30271da8f179SJonas Gorski 30281da8f179SJonas Gorski Beware that there is very little in terms of protection against 30291da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 30301da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 30311da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 30321da8f179SJonas Gorski if you don't intend to always append a DTB. 30331da8f179SJonas Gorskiendchoice 30341da8f179SJonas Gorski 30352024972eSJonas Gorskichoice 30362024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 30372bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 303887fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 30392bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 30402024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 30412024972eSJonas Gorski 30422024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 30432024972eSJonas Gorski depends on USE_OF 30442024972eSJonas Gorski bool "Dtb kernel arguments if available" 30452024972eSJonas Gorski 30462024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 30472024972eSJonas Gorski depends on USE_OF 30482024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 30492024972eSJonas Gorski 30502024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 30512024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3052ed47e153SRabin Vincent 3053ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3054ed47e153SRabin Vincent depends on CMDLINE_BOOL 3055ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 30562024972eSJonas Gorskiendchoice 30572024972eSJonas Gorski 30585e83d430SRalf Baechleendmenu 30595e83d430SRalf Baechle 30601df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 30611df0f0ffSAtsushi Nemoto bool 30621df0f0ffSAtsushi Nemoto default y 30631df0f0ffSAtsushi Nemoto 30641df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 30651df0f0ffSAtsushi Nemoto bool 30661df0f0ffSAtsushi Nemoto default y 30671df0f0ffSAtsushi Nemoto 3068a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3069a728ab52SKirill A. Shutemov int 30703377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3071a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 3072a728ab52SKirill A. Shutemov default 2 3073a728ab52SKirill A. Shutemov 30746c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 30756c359eb1SPaul Burton bool 30766c359eb1SPaul Burton 30771da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 30781da177e4SLinus Torvalds 3079c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 30802eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3081c5611df9SPaul Burton bool 3082c5611df9SPaul Burton 3083c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3084c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3085c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 30862eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 30871da177e4SLinus Torvalds 30881da177e4SLinus Torvalds# 30891da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 30901da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 30911da177e4SLinus Torvalds# users to choose the right thing ... 30921da177e4SLinus Torvalds# 30931da177e4SLinus Torvaldsconfig ISA 30941da177e4SLinus Torvalds bool 30951da177e4SLinus Torvalds 30961da177e4SLinus Torvaldsconfig TC 30971da177e4SLinus Torvalds bool "TURBOchannel support" 30981da177e4SLinus Torvalds depends on MACH_DECSTATION 30991da177e4SLinus Torvalds help 310050a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 310150a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 310250a23e6eSJustin P. Mattock at: 310350a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 310450a23e6eSJustin P. Mattock and: 310550a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 310650a23e6eSJustin P. Mattock Linux driver support status is documented at: 310750a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 31081da177e4SLinus Torvalds 31091da177e4SLinus Torvaldsconfig MMU 31101da177e4SLinus Torvalds bool 31111da177e4SLinus Torvalds default y 31121da177e4SLinus Torvalds 3113109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3114109c32ffSMatt Redfearn default 12 if 64BIT 3115109c32ffSMatt Redfearn default 8 3116109c32ffSMatt Redfearn 3117109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3118109c32ffSMatt Redfearn default 18 if 64BIT 3119109c32ffSMatt Redfearn default 15 3120109c32ffSMatt Redfearn 3121109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3122109c32ffSMatt Redfearn default 8 3123109c32ffSMatt Redfearn 3124109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3125109c32ffSMatt Redfearn default 15 3126109c32ffSMatt Redfearn 3127d865bea4SRalf Baechleconfig I8253 3128d865bea4SRalf Baechle bool 3129798778b8SRussell King select CLKSRC_I8253 31302d02612fSThomas Gleixner select CLKEVT_I8253 31319726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3132d865bea4SRalf Baechle 3133e05eb3f8SRalf Baechleconfig ZONE_DMA 3134e05eb3f8SRalf Baechle bool 3135e05eb3f8SRalf Baechle 3136cce335aeSRalf Baechleconfig ZONE_DMA32 3137cce335aeSRalf Baechle bool 3138cce335aeSRalf Baechle 31391da177e4SLinus Torvaldsendmenu 31401da177e4SLinus Torvalds 31411da177e4SLinus Torvaldsconfig TRAD_SIGNALS 31421da177e4SLinus Torvalds bool 31431da177e4SLinus Torvalds 31441da177e4SLinus Torvaldsconfig MIPS32_COMPAT 314578aaf956SRalf Baechle bool 31461da177e4SLinus Torvalds 31471da177e4SLinus Torvaldsconfig COMPAT 31481da177e4SLinus Torvalds bool 31491da177e4SLinus Torvalds 315005e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 315105e43966SAtsushi Nemoto bool 315205e43966SAtsushi Nemoto 31531da177e4SLinus Torvaldsconfig MIPS32_O32 31541da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 315578aaf956SRalf Baechle depends on 64BIT 315678aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 315778aaf956SRalf Baechle select COMPAT 315878aaf956SRalf Baechle select MIPS32_COMPAT 315978aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31601da177e4SLinus Torvalds help 31611da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 31621da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 31631da177e4SLinus Torvalds existing binaries are in this format. 31641da177e4SLinus Torvalds 31651da177e4SLinus Torvalds If unsure, say Y. 31661da177e4SLinus Torvalds 31671da177e4SLinus Torvaldsconfig MIPS32_N32 31681da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3169c22eacfeSRalf Baechle depends on 64BIT 31705a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 317178aaf956SRalf Baechle select COMPAT 317278aaf956SRalf Baechle select MIPS32_COMPAT 317378aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31741da177e4SLinus Torvalds help 31751da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 31761da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 31771da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 31781da177e4SLinus Torvalds cases. 31791da177e4SLinus Torvalds 31801da177e4SLinus Torvalds If unsure, say N. 31811da177e4SLinus Torvalds 31821da177e4SLinus Torvaldsconfig BINFMT_ELF32 31831da177e4SLinus Torvalds bool 31841da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3185f43edca7SRalf Baechle select ELFCORE 31861da177e4SLinus Torvalds 31872116245eSRalf Baechlemenu "Power management options" 3188952fa954SRodolfo Giometti 3189363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3190363c55caSWu Zhangjin def_bool y 31913f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3192363c55caSWu Zhangjin 3193f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3194f4cb5700SJohannes Berg def_bool y 31953f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3196f4cb5700SJohannes Berg 31972116245eSRalf Baechlesource "kernel/power/Kconfig" 3198952fa954SRodolfo Giometti 31991da177e4SLinus Torvaldsendmenu 32001da177e4SLinus Torvalds 32017a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 32027a998935SViresh Kumar bool 32037a998935SViresh Kumar 32047a998935SViresh Kumarmenu "CPU Power Management" 3205c095ebafSPaul Burton 3206c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 32077a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 32087a998935SViresh Kumarendif 32099726b43aSWu Zhangjin 3210c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3211c095ebafSPaul Burton 3212c095ebafSPaul Burtonendmenu 3213c095ebafSPaul Burton 321498cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 321598cdee0eSRalf Baechle 32162235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3217*e91946d6SNathan Chancellor 3218*e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3219