xref: /linux/arch/mips/Kconfig (revision e6308b6d35ea706c23a589a8c709fa444ff13e17)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
712597988SMatt Redfearn	select ARCH_CLOCKSOURCE_DATA
812597988SMatt Redfearn	select ARCH_DISCARD_MEMBLOCK
912597988SMatt Redfearn	select ARCH_HAS_ELF_RANDOMIZE
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
1212597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
131ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1412597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1525da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
160b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
1712597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
1812597988SMatt Redfearn	select BUILDTIME_EXTABLE_SORT
1912597988SMatt Redfearn	select CLONE_BACKWARDS
2057eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2112597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2212597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2312597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2412597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2512597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
26b962aeb0SPaul Burton	select GENERIC_IOMAP
2712597988SMatt Redfearn	select GENERIC_IRQ_PROBE
2812597988SMatt Redfearn	select GENERIC_IRQ_SHOW
296630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
30740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
31740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
32740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
33740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
34740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3512597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
3612597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
3712597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
3812597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
39906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4012597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4188547001SJason Wessel	select HAVE_ARCH_KGDB
42109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
43109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
44490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
45c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
4612597988SMatt Redfearn	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES && 64BIT
47716850abSHassan Naveed	select HAVE_EBPF_JIT if (!CPU_MICROMIPS)
4812597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
4912597988SMatt Redfearn	select HAVE_COPY_THREAD_TLS
5064575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5112597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5212597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5312597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
5412597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
5512597988SMatt Redfearn	select HAVE_EXIT_THREAD
5612597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
5729c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
5812597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
5912597988SMatt Redfearn	select HAVE_IDE
60b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
6112597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
6212597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
63c1bf207dSDavid Daney	select HAVE_KPROBES
64c1bf207dSDavid Daney	select HAVE_KRETPROBES
65c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
669d15ffc8STejun Heo	select HAVE_MEMBLOCK_NODE_MAP
67786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
6842a0bb3fSPetr Mladek	select HAVE_NMI
6912597988SMatt Redfearn	select HAVE_OPROFILE
7012597988SMatt Redfearn	select HAVE_PERF_EVENTS
7108bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
729ea141adSPaul Burton	select HAVE_RSEQ
73d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
7412597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
75a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
7612597988SMatt Redfearn	select IRQ_FORCED_THREADING
776630a8e5SChristoph Hellwig	select ISA if EISA
7812597988SMatt Redfearn	select MODULES_USE_ELF_RELA if MODULES && 64BIT
7912597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
8012597988SMatt Redfearn	select PERF_USE_VMALLOC
8105a0a344SArnd Bergmann	select RTC_LIB
8212597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
8312597988SMatt Redfearn	select VIRT_TO_BUS
841da177e4SLinus Torvalds
851da177e4SLinus Torvaldsmenu "Machine selection"
861da177e4SLinus Torvalds
875e83d430SRalf Baechlechoice
885e83d430SRalf Baechle	prompt "System type"
89d41e6858SMatt Redfearn	default MIPS_GENERIC
901da177e4SLinus Torvalds
91eed0eabdSPaul Burtonconfig MIPS_GENERIC
92eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
93eed0eabdSPaul Burton	select BOOT_RAW
94eed0eabdSPaul Burton	select BUILTIN_DTB
95eed0eabdSPaul Burton	select CEVT_R4K
96eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
97eed0eabdSPaul Burton	select COMMON_CLK
98eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_VI
99eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
100eed0eabdSPaul Burton	select CSRC_R4K
101eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
102eb01d42aSChristoph Hellwig	select HAVE_PCI
103eed0eabdSPaul Burton	select IRQ_MIPS_CPU
104eed0eabdSPaul Burton	select LIBFDT
1050211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
106eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
107eed0eabdSPaul Burton	select MIPS_GIC
108eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
109eed0eabdSPaul Burton	select NO_EXCEPT_FILL
110eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
111eed0eabdSPaul Burton	select PINCTRL
112eed0eabdSPaul Burton	select SMP_UP if SMP
113a3078e59SMatt Redfearn	select SWAP_IO_SPACE
114eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
115eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
116eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
117eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
118eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
119eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
120eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
121eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
122eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
123eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
124eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
125eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
126eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS_CPS
127eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
128eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
129eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
130eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
1312e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1322e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1332e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1342e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1352e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1362e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
137eed0eabdSPaul Burton	select USE_OF
1382fe8ea39SDengcheng Zhu	select UHI_BOOT
139eed0eabdSPaul Burton	help
140eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
141eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
142eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
143eed0eabdSPaul Burton	  Interface) specification.
144eed0eabdSPaul Burton
14542a4f17dSManuel Laussconfig MIPS_ALCHEMY
146c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
147d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
148f772cdb2SRalf Baechle	select CEVT_R4K
149d7ea335cSSteven J. Hill	select CSRC_R4K
15067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
15188e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
15242a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
15342a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
15442a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
155d30a2b47SLinus Walleij	select GPIOLIB
1561b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
15747440229SManuel Lauss	select COMMON_CLK
1581da177e4SLinus Torvalds
1597ca5dc14SFlorian Fainelliconfig AR7
1607ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1617ca5dc14SFlorian Fainelli	select BOOT_ELF32
1627ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1637ca5dc14SFlorian Fainelli	select CEVT_R4K
1647ca5dc14SFlorian Fainelli	select CSRC_R4K
16567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1667ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
1677ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
1687ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
1697ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
1707ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
1717ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
172377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1731b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
174d30a2b47SLinus Walleij	select GPIOLIB
1757ca5dc14SFlorian Fainelli	select VLYNQ
1768551fb64SYoichi Yuasa	select HAVE_CLK
1777ca5dc14SFlorian Fainelli	help
1787ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
1797ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
1807ca5dc14SFlorian Fainelli
18143cc739fSSergey Ryazanovconfig ATH25
18243cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
18343cc739fSSergey Ryazanov	select CEVT_R4K
18443cc739fSSergey Ryazanov	select CSRC_R4K
18543cc739fSSergey Ryazanov	select DMA_NONCOHERENT
18667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1871753e74eSSergey Ryazanov	select IRQ_DOMAIN
18843cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
18943cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
19043cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
1918aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
19243cc739fSSergey Ryazanov	help
19343cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
19443cc739fSSergey Ryazanov
195d4a67d9dSGabor Juhosconfig ATH79
196d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
197ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
198d4a67d9dSGabor Juhos	select BOOT_RAW
199d4a67d9dSGabor Juhos	select CEVT_R4K
200d4a67d9dSGabor Juhos	select CSRC_R4K
201d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
202d30a2b47SLinus Walleij	select GPIOLIB
203a08227a2SJohn Crispin	select PINCTRL
20494638067SGabor Juhos	select HAVE_CLK
205411520afSAlban Bedel	select COMMON_CLK
2062c4f1ac5SGabor Juhos	select CLKDEV_LOOKUP
20767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
208d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
209d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
210d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
211d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
212377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
213b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
21403c8c407SAlban Bedel	select USE_OF
21553d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
216d4a67d9dSGabor Juhos	help
217d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
218d4a67d9dSGabor Juhos
2195f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2205f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
221d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
222d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
223d666cd02SKevin Cernekee	select BOOT_RAW
224d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
225d666cd02SKevin Cernekee	select USE_OF
226d666cd02SKevin Cernekee	select CEVT_R4K
227d666cd02SKevin Cernekee	select CSRC_R4K
228d666cd02SKevin Cernekee	select SYNC_R4K
229d666cd02SKevin Cernekee	select COMMON_CLK
230c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
23160b858f2SKevin Cernekee	select BCM7038_L1_IRQ
23260b858f2SKevin Cernekee	select BCM7120_L2_IRQ
23360b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
23467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
23560b858f2SKevin Cernekee	select DMA_NONCOHERENT
236d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
23760b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
238d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
239d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
24060b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
24160b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
24260b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
243d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
244d666cd02SKevin Cernekee	select SWAP_IO_SPACE
24560b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
24660b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
24760b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
24860b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2494dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
250d666cd02SKevin Cernekee	help
2515f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2525f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2535f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2545f2d4459SKevin Cernekee	  must be set appropriately for your board.
255d666cd02SKevin Cernekee
2561c0c13ebSAurelien Jarnoconfig BCM47XX
257c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
258fe08f8c2SHauke Mehrtens	select BOOT_RAW
25942f77542SRalf Baechle	select CEVT_R4K
260940f6b48SRalf Baechle	select CSRC_R4K
2611c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
262eb01d42aSChristoph Hellwig	select HAVE_PCI
26367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
264314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
265dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
2661c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
2671c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
268377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2696507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
27025e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
271e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
272c949c0bcSRafał Miłecki	select GPIOLIB
273c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
274f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
2752ab71a02SRafał Miłecki	select BCM47XX_SPROM
276dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
2771c0c13ebSAurelien Jarno	help
2781c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
2791c0c13ebSAurelien Jarno
280e7300d04SMaxime Bizonconfig BCM63XX
281e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
282ae8de61cSFlorian Fainelli	select BOOT_RAW
283e7300d04SMaxime Bizon	select CEVT_R4K
284e7300d04SMaxime Bizon	select CSRC_R4K
285fc264022SJonas Gorski	select SYNC_R4K
286e7300d04SMaxime Bizon	select DMA_NONCOHERENT
28767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
288e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
289e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
290e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
291e7300d04SMaxime Bizon	select SWAP_IO_SPACE
292d30a2b47SLinus Walleij	select GPIOLIB
2933e82eeebSYoichi Yuasa	select HAVE_CLK
294af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
295c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
296e7300d04SMaxime Bizon	help
297e7300d04SMaxime Bizon	  Support for BCM63XX based boards
298e7300d04SMaxime Bizon
2991da177e4SLinus Torvaldsconfig MIPS_COBALT
3003fa986faSMartin Michlmayr	bool "Cobalt Server"
30142f77542SRalf Baechle	select CEVT_R4K
302940f6b48SRalf Baechle	select CSRC_R4K
3031097c6acSYoichi Yuasa	select CEVT_GT641XX
3041da177e4SLinus Torvalds	select DMA_NONCOHERENT
305eb01d42aSChristoph Hellwig	select FORCE_PCI
306d865bea4SRalf Baechle	select I8253
3071da177e4SLinus Torvalds	select I8259
30867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
309d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
310252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3117cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3120a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
313ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3140e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3155e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
316e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3171da177e4SLinus Torvalds
3181da177e4SLinus Torvaldsconfig MACH_DECSTATION
3193fa986faSMartin Michlmayr	bool "DECstations"
3201da177e4SLinus Torvalds	select BOOT_ELF32
3216457d9fcSYoichi Yuasa	select CEVT_DS1287
32281d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3234247417dSYoichi Yuasa	select CSRC_IOASIC
32481d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
32520d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
32620d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
32720d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3281da177e4SLinus Torvalds	select DMA_NONCOHERENT
329ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
33067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3317cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3327cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
333ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3347d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3355e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3361723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3371723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3381723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
339930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3405e83d430SRalf Baechle	help
3411da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3421da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3431da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3441da177e4SLinus Torvalds
3451da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3461da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3471da177e4SLinus Torvalds
3481da177e4SLinus Torvalds		DECstation 5000/50
3491da177e4SLinus Torvalds		DECstation 5000/150
3501da177e4SLinus Torvalds		DECstation 5000/260
3511da177e4SLinus Torvalds		DECsystem 5900/260
3521da177e4SLinus Torvalds
3531da177e4SLinus Torvalds	  otherwise choose R3000.
3541da177e4SLinus Torvalds
3555e83d430SRalf Baechleconfig MACH_JAZZ
3563fa986faSMartin Michlmayr	bool "Jazz family of machines"
357a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3587a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3590e2794b0SRalf Baechle	select FW_ARC
3600e2794b0SRalf Baechle	select FW_ARC32
3615e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
36242f77542SRalf Baechle	select CEVT_R4K
363940f6b48SRalf Baechle	select CSRC_R4K
364e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
3655e83d430SRalf Baechle	select GENERIC_ISA_DMA
3668a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
36767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
368d865bea4SRalf Baechle	select I8253
3695e83d430SRalf Baechle	select I8259
3705e83d430SRalf Baechle	select ISA
3717cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
3725e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
3737d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3741723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
3751da177e4SLinus Torvalds	help
3765e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
3775e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
378692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
3795e83d430SRalf Baechle	  Olivetti M700-10 workstations.
3805e83d430SRalf Baechle
381de361e8bSPaul Burtonconfig MACH_INGENIC
382de361e8bSPaul Burton	bool "Ingenic SoC based machines"
3835ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_32BIT_KERNEL
3845ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_LITTLE_ENDIAN
385f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
3865ebabe59SLars-Peter Clausen	select DMA_NONCOHERENT
38767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
38837b4c3caSPaul Cercueil	select PINCTRL
389d30a2b47SLinus Walleij	select GPIOLIB
390ff1930c6SPaul Burton	select COMMON_CLK
39183bc7692SLars-Peter Clausen	select GENERIC_IRQ_CHIP
39215205fc0SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
393ffb1843dSPaul Burton	select USE_OF
3946ec127fbSPaul Burton	select LIBFDT
3955ebabe59SLars-Peter Clausen
396171bb2f1SJohn Crispinconfig LANTIQ
397171bb2f1SJohn Crispin	bool "Lantiq based platforms"
398171bb2f1SJohn Crispin	select DMA_NONCOHERENT
39967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
400171bb2f1SJohn Crispin	select CEVT_R4K
401171bb2f1SJohn Crispin	select CSRC_R4K
402171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
403171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
404171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
405171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
406377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
407171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
408f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
409171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
410d30a2b47SLinus Walleij	select GPIOLIB
411171bb2f1SJohn Crispin	select SWAP_IO_SPACE
412171bb2f1SJohn Crispin	select BOOT_RAW
413287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
414a0392222SJohn Crispin	select USE_OF
4153f8c50c9SJohn Crispin	select PINCTRL
4163f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
417c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
418c530781cSJohn Crispin	select RESET_CONTROLLER
419171bb2f1SJohn Crispin
4201f21d2bdSBrian Murphyconfig LASAT
4211f21d2bdSBrian Murphy	bool "LASAT Networks platforms"
42242f77542SRalf Baechle	select CEVT_R4K
42316f0bbbcSRalf Baechle	select CRC32
424940f6b48SRalf Baechle	select CSRC_R4K
4251f21d2bdSBrian Murphy	select DMA_NONCOHERENT
4261f21d2bdSBrian Murphy	select SYS_HAS_EARLY_PRINTK
427eb01d42aSChristoph Hellwig	select HAVE_PCI
42867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
4291f21d2bdSBrian Murphy	select PCI_GT64XXX_PCI0
4301f21d2bdSBrian Murphy	select MIPS_NILE4
4311f21d2bdSBrian Murphy	select R5000_CPU_SCACHE
4321f21d2bdSBrian Murphy	select SYS_HAS_CPU_R5000
4331f21d2bdSBrian Murphy	select SYS_SUPPORTS_32BIT_KERNEL
4341f21d2bdSBrian Murphy	select SYS_SUPPORTS_64BIT_KERNEL if BROKEN
4351f21d2bdSBrian Murphy	select SYS_SUPPORTS_LITTLE_ENDIAN
4361f21d2bdSBrian Murphy
43730ad29bbSHuacai Chenconfig MACH_LOONGSON32
43830ad29bbSHuacai Chen	bool "Loongson-1 family of machines"
439c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
440ade299d8SYoichi Yuasa	help
44130ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
44285749d24SWu Zhangjin
44330ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
44430ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
44530ad29bbSHuacai Chen	  Sciences (CAS).
446ade299d8SYoichi Yuasa
44730ad29bbSHuacai Chenconfig MACH_LOONGSON64
44830ad29bbSHuacai Chen	bool "Loongson-2/3 family of machines"
449ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
450ca585cf9SKelvin Cheung	help
45130ad29bbSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
452ca585cf9SKelvin Cheung
45330ad29bbSHuacai Chen	  Loongson-2 is a family of single-core CPUs and Loongson-3 is a
45430ad29bbSHuacai Chen	  family of multi-core CPUs. They are both 64-bit general-purpose
45530ad29bbSHuacai Chen	  MIPS-compatible CPUs. Loongson-2/3 are developed by the Institute
45630ad29bbSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS)
45730ad29bbSHuacai Chen	  in the People's Republic of China. The chief architect is Professor
45830ad29bbSHuacai Chen	  Weiwu Hu.
459ca585cf9SKelvin Cheung
4606a438309SAndrew Brestickerconfig MACH_PISTACHIO
4616a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
4626a438309SAndrew Bresticker	select BOOT_ELF32
4636a438309SAndrew Bresticker	select BOOT_RAW
4646a438309SAndrew Bresticker	select CEVT_R4K
4656a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
4666a438309SAndrew Bresticker	select COMMON_CLK
4676a438309SAndrew Bresticker	select CSRC_R4K
468645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
469d30a2b47SLinus Walleij	select GPIOLIB
47067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
4716a438309SAndrew Bresticker	select LIBFDT
4726a438309SAndrew Bresticker	select MFD_SYSCON
4736a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
4746a438309SAndrew Bresticker	select MIPS_GIC
4756a438309SAndrew Bresticker	select PINCTRL
4766a438309SAndrew Bresticker	select REGULATOR
4776a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
4786a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
4796a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
4806a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
4816a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
48241cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
4836a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
484018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
485018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
4866a438309SAndrew Bresticker	select USE_OF
4876a438309SAndrew Bresticker	help
4886a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
4896a438309SAndrew Bresticker
4901da177e4SLinus Torvaldsconfig MIPS_MALTA
4913fa986faSMartin Michlmayr	bool "MIPS Malta board"
49261ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
493a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
4947a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
4951da177e4SLinus Torvalds	select BOOT_ELF32
496fa71c960SRalf Baechle	select BOOT_RAW
497e8823d26SPaul Burton	select BUILTIN_DTB
49842f77542SRalf Baechle	select CEVT_R4K
499fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
50042b002abSGuenter Roeck	select COMMON_CLK
50147bf2b03SMaksym Kokhan	select CSRC_R4K
502885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5031da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5048a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
505eb01d42aSChristoph Hellwig	select HAVE_PCI
506d865bea4SRalf Baechle	select I8253
5071da177e4SLinus Torvalds	select I8259
50847bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
50947bf2b03SMaksym Kokhan	select LIBFDT
5105e83d430SRalf Baechle	select MIPS_BONITO64
5119318c51aSChris Dearman	select MIPS_CPU_SCACHE
51247bf2b03SMaksym Kokhan	select MIPS_GIC
513a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5145e83d430SRalf Baechle	select MIPS_MSC
51547bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
516ecafe3e9SPaul Burton	select SMP_UP if SMP
5171da177e4SLinus Torvalds	select SWAP_IO_SPACE
5187cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5197cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
520bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
521c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
522575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5237cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5245d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
525575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5267cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5277cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
528ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
529ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5305e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
531c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5325e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
533424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
53447bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5350365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
536e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
537f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
53847bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5399693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
540f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5411b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
542e8823d26SPaul Burton	select USE_OF
543abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5441da177e4SLinus Torvalds	help
545f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5461da177e4SLinus Torvalds	  board.
5471da177e4SLinus Torvalds
5482572f00dSJoshua Hendersonconfig MACH_PIC32
5492572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5502572f00dSJoshua Henderson	help
5512572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5522572f00dSJoshua Henderson
5532572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5542572f00dSJoshua Henderson	  microcontrollers.
5552572f00dSJoshua Henderson
556a83860c2SRalf Baechleconfig NEC_MARKEINS
557a83860c2SRalf Baechle	bool "NEC EMMA2RH Mark-eins board"
558a83860c2SRalf Baechle	select SOC_EMMA2RH
559eb01d42aSChristoph Hellwig	select HAVE_PCI
560a83860c2SRalf Baechle	help
561a83860c2SRalf Baechle	  This enables support for the NEC Electronics Mark-eins boards.
562ade299d8SYoichi Yuasa
5635e83d430SRalf Baechleconfig MACH_VR41XX
56474142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
56542f77542SRalf Baechle	select CEVT_R4K
566940f6b48SRalf Baechle	select CSRC_R4K
5677cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
568377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
569d30a2b47SLinus Walleij	select GPIOLIB
5705e83d430SRalf Baechle
571edb6310aSDaniel Lairdconfig NXP_STB220
572edb6310aSDaniel Laird	bool "NXP STB220 board"
573edb6310aSDaniel Laird	select SOC_PNX833X
574edb6310aSDaniel Laird	help
575edb6310aSDaniel Laird	  Support for NXP Semiconductors STB220 Development Board.
576edb6310aSDaniel Laird
577edb6310aSDaniel Lairdconfig NXP_STB225
578edb6310aSDaniel Laird	bool "NXP 225 board"
579edb6310aSDaniel Laird	select SOC_PNX833X
580edb6310aSDaniel Laird	select SOC_PNX8335
581edb6310aSDaniel Laird	help
582edb6310aSDaniel Laird	  Support for NXP Semiconductors STB225 Development Board.
583edb6310aSDaniel Laird
5849267a30dSMarc St-Jeanconfig PMC_MSP
5859267a30dSMarc St-Jean	bool "PMC-Sierra MSP chipsets"
58639d30c13SAnoop P A	select CEVT_R4K
58739d30c13SAnoop P A	select CSRC_R4K
5889267a30dSMarc St-Jean	select DMA_NONCOHERENT
5899267a30dSMarc St-Jean	select SWAP_IO_SPACE
5909267a30dSMarc St-Jean	select NO_EXCEPT_FILL
5919267a30dSMarc St-Jean	select BOOT_RAW
5929267a30dSMarc St-Jean	select SYS_HAS_CPU_MIPS32_R1
5939267a30dSMarc St-Jean	select SYS_HAS_CPU_MIPS32_R2
5949267a30dSMarc St-Jean	select SYS_SUPPORTS_32BIT_KERNEL
5959267a30dSMarc St-Jean	select SYS_SUPPORTS_BIG_ENDIAN
596377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
59767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5989267a30dSMarc St-Jean	select SERIAL_8250
5999267a30dSMarc St-Jean	select SERIAL_8250_CONSOLE
6009296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_MMIO
6019296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
6029267a30dSMarc St-Jean	help
6039267a30dSMarc St-Jean	  This adds support for the PMC-Sierra family of Multi-Service
6049267a30dSMarc St-Jean	  Processor System-On-A-Chips.  These parts include a number
6059267a30dSMarc St-Jean	  of integrated peripherals, interfaces and DSPs in addition to
6069267a30dSMarc St-Jean	  a variety of MIPS cores.
6079267a30dSMarc St-Jean
608ae2b5bb6SJohn Crispinconfig RALINK
609ae2b5bb6SJohn Crispin	bool "Ralink based machines"
610ae2b5bb6SJohn Crispin	select CEVT_R4K
611ae2b5bb6SJohn Crispin	select CSRC_R4K
612ae2b5bb6SJohn Crispin	select BOOT_RAW
613ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
615ae2b5bb6SJohn Crispin	select USE_OF
616ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
617ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
618ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
619ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
620377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
621ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
622ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6232a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6242a153f1cSJohn Crispin	select RESET_CONTROLLER
625ae2b5bb6SJohn Crispin
6261da177e4SLinus Torvaldsconfig SGI_IP22
6273fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
6280e2794b0SRalf Baechle	select FW_ARC
6290e2794b0SRalf Baechle	select FW_ARC32
6307a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6311da177e4SLinus Torvalds	select BOOT_ELF32
63242f77542SRalf Baechle	select CEVT_R4K
633940f6b48SRalf Baechle	select CSRC_R4K
634e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6351da177e4SLinus Torvalds	select DMA_NONCOHERENT
6366630a8e5SChristoph Hellwig	select HAVE_EISA
637d865bea4SRalf Baechle	select I8253
63868de4803SThomas Bogendoerfer	select I8259
6391da177e4SLinus Torvalds	select IP22_CPU_SCACHE
64067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
641aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
642e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
643e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
64436e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
645e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
646e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
647e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6481da177e4SLinus Torvalds	select SWAP_IO_SPACE
6497cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6507cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
6512b5e63f6SMartin Michlmayr	#
6522b5e63f6SMartin Michlmayr	# Disable EARLY_PRINTK for now since it leads to overwritten prom
6532b5e63f6SMartin Michlmayr	# memory during early boot on some machines.
6542b5e63f6SMartin Michlmayr	#
6552b5e63f6SMartin Michlmayr	# See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
6562b5e63f6SMartin Michlmayr	# for a more details discussion
6572b5e63f6SMartin Michlmayr	#
6582b5e63f6SMartin Michlmayr	# select SYS_HAS_EARLY_PRINTK
659ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
660ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6615e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
662930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6631da177e4SLinus Torvalds	help
6641da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6651da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6661da177e4SLinus Torvalds	  that runs on these, say Y here.
6671da177e4SLinus Torvalds
6681da177e4SLinus Torvaldsconfig SGI_IP27
6693fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
67054aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
6710e2794b0SRalf Baechle	select FW_ARC
6720e2794b0SRalf Baechle	select FW_ARC64
6735e83d430SRalf Baechle	select BOOT_ELF64
674e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
67536a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
676eb01d42aSChristoph Hellwig	select HAVE_PCI
67769a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
678*e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
679130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
680a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
681a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
6827cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
683ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6845e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
685d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6861a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
687930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6881da177e4SLinus Torvalds	help
6891da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
6901da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
6911da177e4SLinus Torvalds	  here.
6921da177e4SLinus Torvalds
693e2defae5SThomas Bogendoerferconfig SGI_IP28
6947d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
6950e2794b0SRalf Baechle	select FW_ARC
6960e2794b0SRalf Baechle	select FW_ARC64
6977a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
698e2defae5SThomas Bogendoerfer	select BOOT_ELF64
699e2defae5SThomas Bogendoerfer	select CEVT_R4K
700e2defae5SThomas Bogendoerfer	select CSRC_R4K
701e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
702e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
703e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
70467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7056630a8e5SChristoph Hellwig	select HAVE_EISA
706e2defae5SThomas Bogendoerfer	select I8253
707e2defae5SThomas Bogendoerfer	select I8259
708e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
709e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7105b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
711e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
712e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
713e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
714e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
715e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7162b5e63f6SMartin Michlmayr	#
7172b5e63f6SMartin Michlmayr	# Disable EARLY_PRINTK for now since it leads to overwritten prom
7182b5e63f6SMartin Michlmayr	# memory during early boot on some machines.
7192b5e63f6SMartin Michlmayr	#
7202b5e63f6SMartin Michlmayr	# See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
7212b5e63f6SMartin Michlmayr	# for a more details discussion
7222b5e63f6SMartin Michlmayr	#
7232b5e63f6SMartin Michlmayr	# select SYS_HAS_EARLY_PRINTK
724e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
725e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
726dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
727e2defae5SThomas Bogendoerfer	help
728e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
729e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
730e2defae5SThomas Bogendoerfer
7311da177e4SLinus Torvaldsconfig SGI_IP32
732cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
73303df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7340e2794b0SRalf Baechle	select FW_ARC
7350e2794b0SRalf Baechle	select FW_ARC32
7361da177e4SLinus Torvalds	select BOOT_ELF32
73742f77542SRalf Baechle	select CEVT_R4K
738940f6b48SRalf Baechle	select CSRC_R4K
7391da177e4SLinus Torvalds	select DMA_NONCOHERENT
740eb01d42aSChristoph Hellwig	select HAVE_PCI
74167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7421da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7431da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7447cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7457cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7467cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
747dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
748ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7495e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7501da177e4SLinus Torvalds	help
7511da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7521da177e4SLinus Torvalds
753ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
754ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7555e83d430SRalf Baechle	select BOOT_ELF32
7565e83d430SRalf Baechle	select SIBYTE_BCM1120
7575e83d430SRalf Baechle	select SWAP_IO_SPACE
7587cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7595e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7605e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7615e83d430SRalf Baechle
762ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
763ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7645e83d430SRalf Baechle	select BOOT_ELF32
7655e83d430SRalf Baechle	select SIBYTE_BCM1120
7665e83d430SRalf Baechle	select SWAP_IO_SPACE
7677cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7685e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7695e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7705e83d430SRalf Baechle
7715e83d430SRalf Baechleconfig SIBYTE_CRHONE
7723fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
7735e83d430SRalf Baechle	select BOOT_ELF32
7745e83d430SRalf Baechle	select SIBYTE_BCM1125
7755e83d430SRalf Baechle	select SWAP_IO_SPACE
7767cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7775e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7785e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
7795e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7805e83d430SRalf Baechle
781ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
782ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
783ade299d8SYoichi Yuasa	select BOOT_ELF32
784ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
785ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
786ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
787ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
788ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
789ade299d8SYoichi Yuasa
790ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
791ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
792ade299d8SYoichi Yuasa	select BOOT_ELF32
793fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
794ade299d8SYoichi Yuasa	select SIBYTE_SB1250
795ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
796ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
797ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
798ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
799ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
800cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
801e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
802ade299d8SYoichi Yuasa
803ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
804ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
805ade299d8SYoichi Yuasa	select BOOT_ELF32
806fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
807ade299d8SYoichi Yuasa	select SIBYTE_SB1250
808ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
809ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
810ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
811ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
812ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
813756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
814ade299d8SYoichi Yuasa
815ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
816ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
817ade299d8SYoichi Yuasa	select BOOT_ELF32
818ade299d8SYoichi Yuasa	select SIBYTE_SB1250
819ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
820ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
821ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
822ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
823e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
824ade299d8SYoichi Yuasa
825ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
826ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
827ade299d8SYoichi Yuasa	select BOOT_ELF32
828ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
829ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
830ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
831ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
832ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
833651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
834ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
835cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
836e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
837ade299d8SYoichi Yuasa
83814b36af4SThomas Bogendoerferconfig SNI_RM
83914b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
8400e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8410e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
842aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8435e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
844a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8457a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8465e83d430SRalf Baechle	select BOOT_ELF32
84742f77542SRalf Baechle	select CEVT_R4K
848940f6b48SRalf Baechle	select CSRC_R4K
849e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8505e83d430SRalf Baechle	select DMA_NONCOHERENT
8515e83d430SRalf Baechle	select GENERIC_ISA_DMA
8526630a8e5SChristoph Hellwig	select HAVE_EISA
8538a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
854eb01d42aSChristoph Hellwig	select HAVE_PCI
85567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
856d865bea4SRalf Baechle	select I8253
8575e83d430SRalf Baechle	select I8259
8585e83d430SRalf Baechle	select ISA
8594a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8607cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8614a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
862c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8634a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
86436a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
865ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
8667d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
8674a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
8685e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8695e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8701da177e4SLinus Torvalds	help
87114b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
87214b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
8735e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
8745e83d430SRalf Baechle	  support this machine type.
8751da177e4SLinus Torvalds
876edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
877edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
8785e83d430SRalf Baechle
879edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
880edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
88123fbee9dSRalf Baechle
88273b4390fSRalf Baechleconfig MIKROTIK_RB532
88373b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
88473b4390fSRalf Baechle	select CEVT_R4K
88573b4390fSRalf Baechle	select CSRC_R4K
88673b4390fSRalf Baechle	select DMA_NONCOHERENT
887eb01d42aSChristoph Hellwig	select HAVE_PCI
88867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
88973b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
89073b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
89173b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
89273b4390fSRalf Baechle	select SWAP_IO_SPACE
89373b4390fSRalf Baechle	select BOOT_RAW
894d30a2b47SLinus Walleij	select GPIOLIB
895930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
89673b4390fSRalf Baechle	help
89773b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
89873b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
89973b4390fSRalf Baechle
9009ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9019ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
902a86c7f72SDavid Daney	select CEVT_R4K
903ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9041753d50cSChristoph Hellwig	select HAVE_RAPIDIO
905d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
906a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
907a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
908f65aad41SRalf Baechle	select EDAC_SUPPORT
909b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
91073569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
91173569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
912a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9135e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
914eb01d42aSChristoph Hellwig	select HAVE_PCI
915f00e001eSDavid Daney	select ZONE_DMA32
916465aaed0SDavid Daney	select HOLES_IN_ZONE
917d30a2b47SLinus Walleij	select GPIOLIB
9186e511163SDavid Daney	select LIBFDT
9196e511163SDavid Daney	select USE_OF
9206e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9216e511163SDavid Daney	select SYS_SUPPORTS_SMP
9227820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9237820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
924e326479fSAndrew Bresticker	select BUILTIN_DTB
9258c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
92609230cbcSChristoph Hellwig	select SWIOTLB
9273ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
928a86c7f72SDavid Daney	help
929a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
930a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
931a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
932a86c7f72SDavid Daney	  Some of the supported boards are:
933a86c7f72SDavid Daney		EBT3000
934a86c7f72SDavid Daney		EBH3000
935a86c7f72SDavid Daney		EBH3100
936a86c7f72SDavid Daney		Thunder
937a86c7f72SDavid Daney		Kodama
938a86c7f72SDavid Daney		Hikari
939a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
940a86c7f72SDavid Daney
9417f058e85SJayachandran Cconfig NLM_XLR_BOARD
9427f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9437f058e85SJayachandran C	select BOOT_ELF32
9447f058e85SJayachandran C	select NLM_COMMON
9457f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9467f058e85SJayachandran C	select SYS_SUPPORTS_SMP
947eb01d42aSChristoph Hellwig	select HAVE_PCI
9487f058e85SJayachandran C	select SWAP_IO_SPACE
9497f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9507f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
951d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
9527f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9537f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9547f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9557f058e85SJayachandran C	select CEVT_R4K
9567f058e85SJayachandran C	select CSRC_R4K
95767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
958b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9597f058e85SJayachandran C	select SYNC_R4K
9607f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
9618f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9628f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9637f058e85SJayachandran C	help
9647f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
9657f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
9667f058e85SJayachandran C
9671c773ea4SJayachandran Cconfig NLM_XLP_BOARD
9681c773ea4SJayachandran C	bool "Netlogic XLP based systems"
9691c773ea4SJayachandran C	select BOOT_ELF32
9701c773ea4SJayachandran C	select NLM_COMMON
9711c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
9721c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
973eb01d42aSChristoph Hellwig	select HAVE_PCI
9741c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9751c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
976d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
977d30a2b47SLinus Walleij	select GPIOLIB
9781c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9791c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
9801c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9811c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
9821c773ea4SJayachandran C	select CEVT_R4K
9831c773ea4SJayachandran C	select CSRC_R4K
98467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
985b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9861c773ea4SJayachandran C	select SYNC_R4K
9871c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
9882f6528e1SJayachandran C	select USE_OF
9898f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9908f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9911c773ea4SJayachandran C	help
9921c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
9931c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
9941c773ea4SJayachandran C
9959bc463beSDavid Daneyconfig MIPS_PARAVIRT
9969bc463beSDavid Daney	bool "Para-Virtualized guest system"
9979bc463beSDavid Daney	select CEVT_R4K
9989bc463beSDavid Daney	select CSRC_R4K
9999bc463beSDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
10009bc463beSDavid Daney	select SYS_SUPPORTS_32BIT_KERNEL
10019bc463beSDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
10029bc463beSDavid Daney	select SYS_SUPPORTS_SMP
10039bc463beSDavid Daney	select NR_CPUS_DEFAULT_4
10049bc463beSDavid Daney	select SYS_HAS_EARLY_PRINTK
10059bc463beSDavid Daney	select SYS_HAS_CPU_MIPS32_R2
10069bc463beSDavid Daney	select SYS_HAS_CPU_MIPS64_R2
10079bc463beSDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
1008eb01d42aSChristoph Hellwig	select HAVE_PCI
10099bc463beSDavid Daney	select SWAP_IO_SPACE
10109bc463beSDavid Daney	help
10119bc463beSDavid Daney	  This option supports guest running under ????
10129bc463beSDavid Daney
10131da177e4SLinus Torvaldsendchoice
10141da177e4SLinus Torvalds
1015e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10163b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1017d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1018a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1019e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10208945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1021eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
10225e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10235ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig"
10248ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10251f21d2bdSBrian Murphysource "arch/mips/lasat/Kconfig"
10262572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1027af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
10280f3a05cbSRalf Baechlesource "arch/mips/pmcs-msp71xx/Kconfig"
1029ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
103029c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
103138b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
103222b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10335e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1034a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
103530ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
103630ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10377f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
1038ae6e7e63SDavid Daneysource "arch/mips/paravirt/Kconfig"
103938b18f72SRalf Baechle
10405e83d430SRalf Baechleendmenu
10415e83d430SRalf Baechle
10421da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
10431da177e4SLinus Torvalds	bool
10441da177e4SLinus Torvalds	default y
10451da177e4SLinus Torvalds
10461da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
10471da177e4SLinus Torvalds	bool
10481da177e4SLinus Torvalds
10493c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10503c9ee7efSAkinobu Mita	bool
10513c9ee7efSAkinobu Mita	default y
10523c9ee7efSAkinobu Mita
10531da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10541da177e4SLinus Torvalds	bool
10551da177e4SLinus Torvalds	default y
10561da177e4SLinus Torvalds
1057ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10581cc89038SAtsushi Nemoto	bool
10591cc89038SAtsushi Nemoto	default y
10601cc89038SAtsushi Nemoto
10611da177e4SLinus Torvalds#
10621da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10631da177e4SLinus Torvalds#
10640e2794b0SRalf Baechleconfig FW_ARC
10651da177e4SLinus Torvalds	bool
10661da177e4SLinus Torvalds
106761ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
106861ed242dSRalf Baechle	bool
106961ed242dSRalf Baechle
10709267a30dSMarc St-Jeanconfig BOOT_RAW
10719267a30dSMarc St-Jean	bool
10729267a30dSMarc St-Jean
1073217dd11eSRalf Baechleconfig CEVT_BCM1480
1074217dd11eSRalf Baechle	bool
1075217dd11eSRalf Baechle
10766457d9fcSYoichi Yuasaconfig CEVT_DS1287
10776457d9fcSYoichi Yuasa	bool
10786457d9fcSYoichi Yuasa
10791097c6acSYoichi Yuasaconfig CEVT_GT641XX
10801097c6acSYoichi Yuasa	bool
10811097c6acSYoichi Yuasa
108242f77542SRalf Baechleconfig CEVT_R4K
108342f77542SRalf Baechle	bool
108442f77542SRalf Baechle
1085217dd11eSRalf Baechleconfig CEVT_SB1250
1086217dd11eSRalf Baechle	bool
1087217dd11eSRalf Baechle
1088229f773eSAtsushi Nemotoconfig CEVT_TXX9
1089229f773eSAtsushi Nemoto	bool
1090229f773eSAtsushi Nemoto
1091217dd11eSRalf Baechleconfig CSRC_BCM1480
1092217dd11eSRalf Baechle	bool
1093217dd11eSRalf Baechle
10944247417dSYoichi Yuasaconfig CSRC_IOASIC
10954247417dSYoichi Yuasa	bool
10964247417dSYoichi Yuasa
1097940f6b48SRalf Baechleconfig CSRC_R4K
1098940f6b48SRalf Baechle	bool
1099940f6b48SRalf Baechle
1100217dd11eSRalf Baechleconfig CSRC_SB1250
1101217dd11eSRalf Baechle	bool
1102217dd11eSRalf Baechle
1103a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1104a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1105a7f4df4eSAlex Smith
1106a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1107d30a2b47SLinus Walleij	select GPIOLIB
1108a9aec7feSAtsushi Nemoto	bool
1109a9aec7feSAtsushi Nemoto
11100e2794b0SRalf Baechleconfig FW_CFE
1111df78b5c8SAurelien Jarno	bool
1112df78b5c8SAurelien Jarno
111340e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
111440e084a5SRalf Baechle	bool
111540e084a5SRalf Baechle
1116885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1117f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1118885014bcSFelix Fietkau	select DMA_NONCOHERENT
1119885014bcSFelix Fietkau	bool
1120885014bcSFelix Fietkau
112120d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
112220d33064SPaul Burton	bool
1123347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11245748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
112520d33064SPaul Burton
11261da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11271da177e4SLinus Torvalds	bool
112858b04406SChristoph Hellwig	select ARCH_HAS_DMA_MMAP_PGPROT
1129f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1130e1e02b32SFUJITA Tomonori	select NEED_DMA_MAP_STATE
113158b04406SChristoph Hellwig	select ARCH_HAS_DMA_COHERENT_TO_PFN
1132f8c55dc6SChristoph Hellwig	select DMA_NONCOHERENT_CACHE_SYNC
11334ce588cdSRalf Baechle
113436a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11351da177e4SLinus Torvalds	bool
11361da177e4SLinus Torvalds
11371b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1138dbb74540SRalf Baechle	bool
1139dbb74540SRalf Baechle
11401da177e4SLinus Torvaldsconfig MIPS_BONITO64
11411da177e4SLinus Torvalds	bool
11421da177e4SLinus Torvalds
11431da177e4SLinus Torvaldsconfig MIPS_MSC
11441da177e4SLinus Torvalds	bool
11451da177e4SLinus Torvalds
11461f21d2bdSBrian Murphyconfig MIPS_NILE4
11471f21d2bdSBrian Murphy	bool
11481f21d2bdSBrian Murphy
114939b8d525SRalf Baechleconfig SYNC_R4K
115039b8d525SRalf Baechle	bool
115139b8d525SRalf Baechle
1152487d70d0SGabor Juhosconfig MIPS_MACHINE
1153487d70d0SGabor Juhos	def_bool n
1154487d70d0SGabor Juhos
1155ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1156d388d685SMaciej W. Rozycki	def_bool n
1157d388d685SMaciej W. Rozycki
11584e0748f5SMarkos Chandrasconfig GENERIC_CSUM
11594e0748f5SMarkos Chandras	bool
1160932afdeeSYasha Cherikovsky	default y if !CPU_HAS_LOAD_STORE_LR
11614e0748f5SMarkos Chandras
11628313da30SRalf Baechleconfig GENERIC_ISA_DMA
11638313da30SRalf Baechle	bool
11648313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1165a35bee8aSNamhyung Kim	select ISA_DMA_API
11668313da30SRalf Baechle
1167aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1168aa414dffSRalf Baechle	bool
11698313da30SRalf Baechle	select GENERIC_ISA_DMA
1170aa414dffSRalf Baechle
1171a35bee8aSNamhyung Kimconfig ISA_DMA_API
1172a35bee8aSNamhyung Kim	bool
1173a35bee8aSNamhyung Kim
1174465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1175465aaed0SDavid Daney	bool
1176465aaed0SDavid Daney
11778c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11788c530ea3SMatt Redfearn	bool
11798c530ea3SMatt Redfearn	help
11808c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
11818c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
11828c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
11838c530ea3SMatt Redfearn
1184f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1185f381bf6dSDavid Daney	def_bool y
1186f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1187f381bf6dSDavid Daney
1188f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1189f381bf6dSDavid Daney	def_bool y
1190f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1191f381bf6dSDavid Daney
1192f381bf6dSDavid Daney
11935e83d430SRalf Baechle#
11946b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
11955e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
11965e83d430SRalf Baechle# choice statement should be more obvious to the user.
11975e83d430SRalf Baechle#
11985e83d430SRalf Baechlechoice
11996b2aac42SMasanari Iida	prompt "Endianness selection"
12001da177e4SLinus Torvalds	help
12011da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12025e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12033cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12045e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12053dde6ad8SDavid Sterba	  one or the other endianness.
12065e83d430SRalf Baechle
12075e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12085e83d430SRalf Baechle	bool "Big endian"
12095e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12105e83d430SRalf Baechle
12115e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12125e83d430SRalf Baechle	bool "Little endian"
12135e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12145e83d430SRalf Baechle
12155e83d430SRalf Baechleendchoice
12165e83d430SRalf Baechle
121722b0763aSDavid Daneyconfig EXPORT_UASM
121822b0763aSDavid Daney	bool
121922b0763aSDavid Daney
12202116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12212116245eSRalf Baechle	bool
12222116245eSRalf Baechle
12235e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12245e83d430SRalf Baechle	bool
12255e83d430SRalf Baechle
12265e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12275e83d430SRalf Baechle	bool
12281da177e4SLinus Torvalds
12299cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12309cffd154SDavid Daney	bool
12319cffd154SDavid Daney	depends on CPU_SUPPORTS_HUGEPAGES && 64BIT
12329cffd154SDavid Daney	default y
12339cffd154SDavid Daney
1234aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1235aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1236aa1762f4SDavid Daney
12371da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12381da177e4SLinus Torvalds	bool
12391da177e4SLinus Torvalds
12409267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12419267a30dSMarc St-Jean	bool
12429267a30dSMarc St-Jean
12439267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12449267a30dSMarc St-Jean	bool
12459267a30dSMarc St-Jean
12468420fd00SAtsushi Nemotoconfig IRQ_TXX9
12478420fd00SAtsushi Nemoto	bool
12488420fd00SAtsushi Nemoto
1249d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1250d5ab1a69SYoichi Yuasa	bool
1251d5ab1a69SYoichi Yuasa
1252252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12531da177e4SLinus Torvalds	bool
12541da177e4SLinus Torvalds
1255a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1256a57140e9SThomas Bogendoerfer	bool
1257a57140e9SThomas Bogendoerfer
12589267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12599267a30dSMarc St-Jean	bool
12609267a30dSMarc St-Jean
1261a83860c2SRalf Baechleconfig SOC_EMMA2RH
1262a83860c2SRalf Baechle	bool
1263a83860c2SRalf Baechle	select CEVT_R4K
1264a83860c2SRalf Baechle	select CSRC_R4K
1265a83860c2SRalf Baechle	select DMA_NONCOHERENT
126667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1267a83860c2SRalf Baechle	select SWAP_IO_SPACE
1268a83860c2SRalf Baechle	select SYS_HAS_CPU_R5500
1269a83860c2SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
1270a83860c2SRalf Baechle	select SYS_SUPPORTS_64BIT_KERNEL
1271a83860c2SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
1272a83860c2SRalf Baechle
1273edb6310aSDaniel Lairdconfig SOC_PNX833X
1274edb6310aSDaniel Laird	bool
1275edb6310aSDaniel Laird	select CEVT_R4K
1276edb6310aSDaniel Laird	select CSRC_R4K
127767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1278edb6310aSDaniel Laird	select DMA_NONCOHERENT
1279edb6310aSDaniel Laird	select SYS_HAS_CPU_MIPS32_R2
1280edb6310aSDaniel Laird	select SYS_SUPPORTS_32BIT_KERNEL
1281edb6310aSDaniel Laird	select SYS_SUPPORTS_LITTLE_ENDIAN
1282edb6310aSDaniel Laird	select SYS_SUPPORTS_BIG_ENDIAN
1283377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1284edb6310aSDaniel Laird	select CPU_MIPSR2_IRQ_VI
1285edb6310aSDaniel Laird
1286edb6310aSDaniel Lairdconfig SOC_PNX8335
1287edb6310aSDaniel Laird	bool
1288edb6310aSDaniel Laird	select SOC_PNX833X
1289edb6310aSDaniel Laird
1290a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1291a7e07b1aSMarkos Chandras	bool
1292a7e07b1aSMarkos Chandras
12931da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12941da177e4SLinus Torvalds	bool
12951da177e4SLinus Torvalds
1296e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1297e2defae5SThomas Bogendoerfer	bool
1298e2defae5SThomas Bogendoerfer
12995b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
13005b438c44SThomas Bogendoerfer	bool
13015b438c44SThomas Bogendoerfer
1302e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1303e2defae5SThomas Bogendoerfer	bool
1304e2defae5SThomas Bogendoerfer
1305e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1306e2defae5SThomas Bogendoerfer	bool
1307e2defae5SThomas Bogendoerfer
1308e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1309e2defae5SThomas Bogendoerfer	bool
1310e2defae5SThomas Bogendoerfer
1311e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1312e2defae5SThomas Bogendoerfer	bool
1313e2defae5SThomas Bogendoerfer
1314e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1315e2defae5SThomas Bogendoerfer	bool
1316e2defae5SThomas Bogendoerfer
13170e2794b0SRalf Baechleconfig FW_ARC32
13185e83d430SRalf Baechle	bool
13195e83d430SRalf Baechle
1320aaa9fad3SPaul Bolleconfig FW_SNIPROM
1321231a35d3SThomas Bogendoerfer	bool
1322231a35d3SThomas Bogendoerfer
13231da177e4SLinus Torvaldsconfig BOOT_ELF32
13241da177e4SLinus Torvalds	bool
13251da177e4SLinus Torvalds
1326930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1327930beb5aSFlorian Fainelli	bool
1328930beb5aSFlorian Fainelli
1329930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1330930beb5aSFlorian Fainelli	bool
1331930beb5aSFlorian Fainelli
1332930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1333930beb5aSFlorian Fainelli	bool
1334930beb5aSFlorian Fainelli
1335930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1336930beb5aSFlorian Fainelli	bool
1337930beb5aSFlorian Fainelli
13381da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13391da177e4SLinus Torvalds	int
1340a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13415432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13425432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13435432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13441da177e4SLinus Torvalds	default "5"
13451da177e4SLinus Torvalds
13461da177e4SLinus Torvaldsconfig HAVE_STD_PC_SERIAL_PORT
13471da177e4SLinus Torvalds	bool
13481da177e4SLinus Torvalds
13491da177e4SLinus Torvaldsconfig ARC_CONSOLE
13501da177e4SLinus Torvalds	bool "ARC console support"
1351e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13521da177e4SLinus Torvalds
13531da177e4SLinus Torvaldsconfig ARC_MEMORY
13541da177e4SLinus Torvalds	bool
135514b36af4SThomas Bogendoerfer	depends on MACH_JAZZ || SNI_RM || SGI_IP32
13561da177e4SLinus Torvalds	default y
13571da177e4SLinus Torvalds
13581da177e4SLinus Torvaldsconfig ARC_PROMLIB
13591da177e4SLinus Torvalds	bool
1360e2defae5SThomas Bogendoerfer	depends on MACH_JAZZ || SNI_RM || SGI_IP22 || SGI_IP28 || SGI_IP32
13611da177e4SLinus Torvalds	default y
13621da177e4SLinus Torvalds
13630e2794b0SRalf Baechleconfig FW_ARC64
13641da177e4SLinus Torvalds	bool
13651da177e4SLinus Torvalds
13661da177e4SLinus Torvaldsconfig BOOT_ELF64
13671da177e4SLinus Torvalds	bool
13681da177e4SLinus Torvalds
13691da177e4SLinus Torvaldsmenu "CPU selection"
13701da177e4SLinus Torvalds
13711da177e4SLinus Torvaldschoice
13721da177e4SLinus Torvalds	prompt "CPU type"
13731da177e4SLinus Torvalds	default CPU_R4X00
13741da177e4SLinus Torvalds
13750e476d91SHuacai Chenconfig CPU_LOONGSON3
13760e476d91SHuacai Chen	bool "Loongson 3 CPU"
13770e476d91SHuacai Chen	depends on SYS_HAS_CPU_LOONGSON3
1378d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
13790e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13800e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13810e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
1382932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
13830e476d91SHuacai Chen	select WEAK_ORDERING
13840e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
1385b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
138617c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1387d30a2b47SLinus Walleij	select GPIOLIB
138809230cbcSChristoph Hellwig	select SWIOTLB
13890e476d91SHuacai Chen	help
13900e476d91SHuacai Chen		The Loongson 3 processor implements the MIPS64R2 instruction
13910e476d91SHuacai Chen		set with many extensions.
13920e476d91SHuacai Chen
13931e820da3SHuacai Chenconfig LOONGSON3_ENHANCEMENT
13941e820da3SHuacai Chen	bool "New Loongson 3 CPU Enhancements"
13951e820da3SHuacai Chen	default n
13961e820da3SHuacai Chen	select CPU_MIPSR2
13971e820da3SHuacai Chen	select CPU_HAS_PREFETCH
13981e820da3SHuacai Chen	depends on CPU_LOONGSON3
13991e820da3SHuacai Chen	help
14001e820da3SHuacai Chen	  New Loongson 3 CPU (since Loongson-3A R2, as opposed to Loongson-3A
14011e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
14021e820da3SHuacai Chen	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPv2 ASE, User
14031e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14041e820da3SHuacai Chen	  Fast TLB refill support, etc.
14051e820da3SHuacai Chen
14061e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14071e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14081e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
14091e820da3SHuacai Chen	  new Loongson 3 machines only, please say 'Y' here.
14101e820da3SHuacai Chen
1411e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1412e02e07e3SHuacai Chen	bool "Old Loongson 3 LLSC Workarounds"
1413e02e07e3SHuacai Chen	default y if SMP
1414e02e07e3SHuacai Chen	depends on CPU_LOONGSON3
1415e02e07e3SHuacai Chen	help
1416e02e07e3SHuacai Chen	  Loongson 3 processors have the llsc issues which require workarounds.
1417e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1418e02e07e3SHuacai Chen
1419e02e07e3SHuacai Chen	  Newer Loongson 3 will fix these issues and no workarounds are needed.
1420e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1421e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1422e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1423e02e07e3SHuacai Chen
1424e02e07e3SHuacai Chen	  If unsure, please say Y.
1425e02e07e3SHuacai Chen
14263702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14273702bba5SWu Zhangjin	bool "Loongson 2E"
14283702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
14293702bba5SWu Zhangjin	select CPU_LOONGSON2
14302a21c730SFuxin Zhang	help
14312a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14322a21c730SFuxin Zhang	  with many extensions.
14332a21c730SFuxin Zhang
143425985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14356f7a251aSWu Zhangjin	  bonito64.
14366f7a251aSWu Zhangjin
14376f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14386f7a251aSWu Zhangjin	bool "Loongson 2F"
14396f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
14406f7a251aSWu Zhangjin	select CPU_LOONGSON2
1441d30a2b47SLinus Walleij	select GPIOLIB
14426f7a251aSWu Zhangjin	help
14436f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14446f7a251aSWu Zhangjin	  with many extensions.
14456f7a251aSWu Zhangjin
14466f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14476f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14486f7a251aSWu Zhangjin	  Loongson2E.
14496f7a251aSWu Zhangjin
1450ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1451ca585cf9SKelvin Cheung	bool "Loongson 1B"
1452ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1453ca585cf9SKelvin Cheung	select CPU_LOONGSON1
14549ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1455ca585cf9SKelvin Cheung	help
1456ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1457968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1458968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1459ca585cf9SKelvin Cheung
146012e3280bSYang Lingconfig CPU_LOONGSON1C
146112e3280bSYang Ling	bool "Loongson 1C"
146212e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
146312e3280bSYang Ling	select CPU_LOONGSON1
146412e3280bSYang Ling	select LEDS_GPIO_REGISTER
146512e3280bSYang Ling	help
146612e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1467968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1468968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
146912e3280bSYang Ling
14706e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14716e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14727cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14736e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1474932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1475797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1476ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14776e760c8dSRalf Baechle	help
14785e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14791e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14801e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14811e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14821e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14831e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14841e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14851e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14861e5f1caaSRalf Baechle	  performance.
14871e5f1caaSRalf Baechle
14881e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14891e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14907cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
14911e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1492932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1493797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1494ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1495a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
14962235a54dSSanjay Lal	select HAVE_KVM
14971e5f1caaSRalf Baechle	help
14985e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
14996e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15006e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15016e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15026e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15031da177e4SLinus Torvalds
15047fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1505674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15067fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15077fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
15087fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15097fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15107fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15117fd08ca5SLeonid Yegoshin	select HAVE_KVM
15127fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15137fd08ca5SLeonid Yegoshin	help
15147fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15157fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15167fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15177fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15187fd08ca5SLeonid Yegoshin
15196e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15206e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15217cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1522797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1523932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1524ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1525ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1526ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15279cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15286e760c8dSRalf Baechle	help
15296e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15306e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15316e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15326e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15336e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15341e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15351e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15361e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15371e5f1caaSRalf Baechle	  performance.
15381e5f1caaSRalf Baechle
15391e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15401e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15417cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1542797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1543932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
15441e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15451e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1546ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15479cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1548a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
154940a2df49SJames Hogan	select HAVE_KVM
15501e5f1caaSRalf Baechle	help
15511e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15521e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15531e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15541e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15551e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15561da177e4SLinus Torvalds
15577fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1558674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15597fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15607fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
15617fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15627fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
15637fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1564afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
15657fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15662e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
156740a2df49SJames Hogan	select HAVE_KVM
15687fd08ca5SLeonid Yegoshin	help
15697fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15707fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
15717fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
15727fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
15737fd08ca5SLeonid Yegoshin
15741da177e4SLinus Torvaldsconfig CPU_R3000
15751da177e4SLinus Torvalds	bool "R3000"
15767cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1577f7062ddbSRalf Baechle	select CPU_HAS_WB
1578932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1579ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1580797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15811da177e4SLinus Torvalds	help
15821da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
15831da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
15841da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
15851da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
15861da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
15871da177e4SLinus Torvalds	  try to recompile with R3000.
15881da177e4SLinus Torvalds
15891da177e4SLinus Torvaldsconfig CPU_TX39XX
15901da177e4SLinus Torvalds	bool "R39XX"
15917cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1592ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1593932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
15941da177e4SLinus Torvalds
15951da177e4SLinus Torvaldsconfig CPU_VR41XX
15961da177e4SLinus Torvalds	bool "R41xx"
15977cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1598ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1599ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1600932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16011da177e4SLinus Torvalds	help
16025e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16031da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16041da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16051da177e4SLinus Torvalds	  processor or vice versa.
16061da177e4SLinus Torvalds
16071da177e4SLinus Torvaldsconfig CPU_R4300
16081da177e4SLinus Torvalds	bool "R4300"
16097cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4300
1610ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1611ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1612932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16131da177e4SLinus Torvalds	help
16141da177e4SLinus Torvalds	  MIPS Technologies R4300-series processors.
16151da177e4SLinus Torvalds
16161da177e4SLinus Torvaldsconfig CPU_R4X00
16171da177e4SLinus Torvalds	bool "R4x00"
16187cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1619ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1620ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1621970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1622932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16231da177e4SLinus Torvalds	help
16241da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16251da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16261da177e4SLinus Torvalds
16271da177e4SLinus Torvaldsconfig CPU_TX49XX
16281da177e4SLinus Torvalds	bool "R49XX"
16297cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1630de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1631932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1632ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1633ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1634970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16351da177e4SLinus Torvalds
16361da177e4SLinus Torvaldsconfig CPU_R5000
16371da177e4SLinus Torvalds	bool "R5000"
16387cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1639ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1640ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1641970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1642932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16431da177e4SLinus Torvalds	help
16441da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16451da177e4SLinus Torvalds
16461da177e4SLinus Torvaldsconfig CPU_R5432
16471da177e4SLinus Torvalds	bool "R5432"
16487cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5432
16495e83d430SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
16505e83d430SRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1651970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1652932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16531da177e4SLinus Torvalds
1654542c1020SShinya Kuribayashiconfig CPU_R5500
1655542c1020SShinya Kuribayashi	bool "R5500"
1656542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1657542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1658542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
16599cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1660932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1661542c1020SShinya Kuribayashi	help
1662542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1663542c1020SShinya Kuribayashi	  instruction set.
1664542c1020SShinya Kuribayashi
16651da177e4SLinus Torvaldsconfig CPU_NEVADA
16661da177e4SLinus Torvalds	bool "RM52xx"
16677cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1668ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1669ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1670970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1671932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16721da177e4SLinus Torvalds	help
16731da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
16741da177e4SLinus Torvalds
16751da177e4SLinus Torvaldsconfig CPU_R8000
16761da177e4SLinus Torvalds	bool "R8000"
16777cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R8000
16785e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1679932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1680ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16811da177e4SLinus Torvalds	help
16821da177e4SLinus Torvalds	  MIPS Technologies R8000 processors.  Note these processors are
16831da177e4SLinus Torvalds	  uncommon and the support for them is incomplete.
16841da177e4SLinus Torvalds
16851da177e4SLinus Torvaldsconfig CPU_R10000
16861da177e4SLinus Torvalds	bool "R10000"
16877cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
16885e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1689932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1690ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1691ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1692797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1693970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16941da177e4SLinus Torvalds	help
16951da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
16961da177e4SLinus Torvalds
16971da177e4SLinus Torvaldsconfig CPU_RM7000
16981da177e4SLinus Torvalds	bool "RM7000"
16997cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17005e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1701932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1702ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1703ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1704797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1705970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17061da177e4SLinus Torvalds
17071da177e4SLinus Torvaldsconfig CPU_SB1
17081da177e4SLinus Torvalds	bool "SB1"
17097cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1710932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1711ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1712ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1713797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1714970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17150004a9dfSRalf Baechle	select WEAK_ORDERING
17161da177e4SLinus Torvalds
1717a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1718a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17195e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1720a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1721932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1722a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1723a86c7f72SDavid Daney	select WEAK_ORDERING
1724a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17259cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1726df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1727df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1728930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17290ae3abcdSJames Hogan	select HAVE_KVM
1730a86c7f72SDavid Daney	help
1731a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1732a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1733a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1734a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1735a86c7f72SDavid Daney
1736cd746249SJonas Gorskiconfig CPU_BMIPS
1737cd746249SJonas Gorski	bool "Broadcom BMIPS"
1738cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1739cd746249SJonas Gorski	select CPU_MIPS32
1740fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1741cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1742cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1743cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1744cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1745cd746249SJonas Gorski	select DMA_NONCOHERENT
174667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1747cd746249SJonas Gorski	select SWAP_IO_SPACE
1748cd746249SJonas Gorski	select WEAK_ORDERING
1749c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
175069aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1751932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1752a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1753a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1754c1c0c461SKevin Cernekee	help
1755fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1756c1c0c461SKevin Cernekee
17577f058e85SJayachandran Cconfig CPU_XLR
17587f058e85SJayachandran C	bool "Netlogic XLR SoC"
17597f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
1760932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
17617f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17627f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17637f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1764970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17657f058e85SJayachandran C	select WEAK_ORDERING
17667f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17677f058e85SJayachandran C	help
17687f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17691c773ea4SJayachandran C
17701c773ea4SJayachandran Cconfig CPU_XLP
17711c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17721c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17731c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17741c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17751c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17761c773ea4SJayachandran C	select WEAK_ORDERING
17771c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17781c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1779932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1780d6504846SJayachandran C	select CPU_MIPSR2
1781ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
17822db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
17831c773ea4SJayachandran C	help
17841c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
17851da177e4SLinus Torvaldsendchoice
17861da177e4SLinus Torvalds
1787a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1788a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1789a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
17907fd08ca5SLeonid Yegoshin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R6
1791a6e18781SLeonid Yegoshin	help
1792a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1793a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1794a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1795a6e18781SLeonid Yegoshin
1796a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1797a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1798a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1799a6e18781SLeonid Yegoshin	select EVA
1800a6e18781SLeonid Yegoshin	default y
1801a6e18781SLeonid Yegoshin	help
1802a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1803a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1804a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1805a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1806a6e18781SLeonid Yegoshin
1807c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1808c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1809c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1810c5b36783SSteven J. Hill	depends on CPU_MIPS32_R2
1811c5b36783SSteven J. Hill	help
1812c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1813c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1814c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1815c5b36783SSteven J. Hill
1816c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1817c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1818c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1819c5b36783SSteven J. Hill	depends on !EVA
1820c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1821c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1822c5b36783SSteven J. Hill	select XPA
1823c5b36783SSteven J. Hill	select HIGHMEM
1824d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1825c5b36783SSteven J. Hill	default n
1826c5b36783SSteven J. Hill	help
1827c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1828c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1829c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1830c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1831c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1832c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1833c5b36783SSteven J. Hill
1834622844bfSWu Zhangjinif CPU_LOONGSON2F
1835622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1836622844bfSWu Zhangjin	bool
1837622844bfSWu Zhangjin
1838622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1839622844bfSWu Zhangjin	bool
1840622844bfSWu Zhangjin
1841622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1842622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1843622844bfSWu Zhangjin	default y
1844622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1845622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1846622844bfSWu Zhangjin	help
1847622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1848622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1849622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1850622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1851622844bfSWu Zhangjin
1852622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1853622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1854622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1855622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1856622844bfSWu Zhangjin	  systems.
1857622844bfSWu Zhangjin
1858622844bfSWu Zhangjin	  If unsure, please say Y.
1859622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1860622844bfSWu Zhangjin
18611b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18621b93b3c3SWu Zhangjin	bool
18631b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18641b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
186531c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18661b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1867fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18684e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
18691b93b3c3SWu Zhangjin
18701b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18711b93b3c3SWu Zhangjin	bool
18721b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18731b93b3c3SWu Zhangjin
1874dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1875dbb98314SAlban Bedel	bool
1876dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1877dbb98314SAlban Bedel
18783702bba5SWu Zhangjinconfig CPU_LOONGSON2
18793702bba5SWu Zhangjin	bool
18803702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
18813702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
18823702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1883970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1884e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
1885932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
18863702bba5SWu Zhangjin
1887ca585cf9SKelvin Cheungconfig CPU_LOONGSON1
1888ca585cf9SKelvin Cheung	bool
1889ca585cf9SKelvin Cheung	select CPU_MIPS32
18907e280f6bSJiaxun Yang	select CPU_MIPSR2
1891ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1892932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1893ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1894ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1895f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1896ca585cf9SKelvin Cheung
1897fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
189804fa8bf7SJonas Gorski	select SMP_UP if SMP
18991bbb6c1bSKevin Cernekee	bool
1900cd746249SJonas Gorski
1901cd746249SJonas Gorskiconfig CPU_BMIPS4350
1902cd746249SJonas Gorski	bool
1903cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1904cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1905cd746249SJonas Gorski
1906cd746249SJonas Gorskiconfig CPU_BMIPS4380
1907cd746249SJonas Gorski	bool
1908bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1909cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1910cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1911b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1912cd746249SJonas Gorski
1913cd746249SJonas Gorskiconfig CPU_BMIPS5000
1914cd746249SJonas Gorski	bool
1915cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1916bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1917cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1918cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1919b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19201bbb6c1bSKevin Cernekee
19210e476d91SHuacai Chenconfig SYS_HAS_CPU_LOONGSON3
19220e476d91SHuacai Chen	bool
19230e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1924b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19250e476d91SHuacai Chen
19263702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19272a21c730SFuxin Zhang	bool
19282a21c730SFuxin Zhang
19296f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19306f7a251aSWu Zhangjin	bool
193155045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
193255045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
193322f1fdfdSWu Zhangjin	select CPU_SUPPORTS_UNCACHED_ACCELERATED
19346f7a251aSWu Zhangjin
1935ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1936ca585cf9SKelvin Cheung	bool
1937ca585cf9SKelvin Cheung
193812e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
193912e3280bSYang Ling	bool
194012e3280bSYang Ling
19417cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19427cf8053bSRalf Baechle	bool
19437cf8053bSRalf Baechle
19447cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19457cf8053bSRalf Baechle	bool
19467cf8053bSRalf Baechle
1947a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1948a6e18781SLeonid Yegoshin	bool
1949a6e18781SLeonid Yegoshin
1950c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1951c5b36783SSteven J. Hill	bool
19529ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1953c5b36783SSteven J. Hill
19547fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19557fd08ca5SLeonid Yegoshin	bool
19569ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19577fd08ca5SLeonid Yegoshin
19587cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19597cf8053bSRalf Baechle	bool
19607cf8053bSRalf Baechle
19617cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19627cf8053bSRalf Baechle	bool
19637cf8053bSRalf Baechle
19647fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19657fd08ca5SLeonid Yegoshin	bool
19669ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19677fd08ca5SLeonid Yegoshin
19687cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19697cf8053bSRalf Baechle	bool
19707cf8053bSRalf Baechle
19717cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19727cf8053bSRalf Baechle	bool
19737cf8053bSRalf Baechle
19747cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19757cf8053bSRalf Baechle	bool
19767cf8053bSRalf Baechle
19777cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4300
19787cf8053bSRalf Baechle	bool
19797cf8053bSRalf Baechle
19807cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
19817cf8053bSRalf Baechle	bool
19827cf8053bSRalf Baechle
19837cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
19847cf8053bSRalf Baechle	bool
19857cf8053bSRalf Baechle
19867cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
19877cf8053bSRalf Baechle	bool
19887cf8053bSRalf Baechle
19897cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5432
19907cf8053bSRalf Baechle	bool
19917cf8053bSRalf Baechle
1992542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
1993542c1020SShinya Kuribayashi	bool
1994542c1020SShinya Kuribayashi
19957cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
19967cf8053bSRalf Baechle	bool
19977cf8053bSRalf Baechle
19987cf8053bSRalf Baechleconfig SYS_HAS_CPU_R8000
19997cf8053bSRalf Baechle	bool
20007cf8053bSRalf Baechle
20017cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20027cf8053bSRalf Baechle	bool
20039ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20047cf8053bSRalf Baechle
20057cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20067cf8053bSRalf Baechle	bool
20077cf8053bSRalf Baechle
20087cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20097cf8053bSRalf Baechle	bool
20107cf8053bSRalf Baechle
20115e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20125e683389SDavid Daney	bool
20135e683389SDavid Daney
2014cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2015c1c0c461SKevin Cernekee	bool
2016c1c0c461SKevin Cernekee
2017fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2018c1c0c461SKevin Cernekee	bool
2019cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2020c1c0c461SKevin Cernekee
2021c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2022c1c0c461SKevin Cernekee	bool
2023cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2024c1c0c461SKevin Cernekee
2025c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2026c1c0c461SKevin Cernekee	bool
2027cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2028c1c0c461SKevin Cernekee
2029c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2030c1c0c461SKevin Cernekee	bool
2031cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2032f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2033c1c0c461SKevin Cernekee
20347f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20357f058e85SJayachandran C	bool
20367f058e85SJayachandran C
20371c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20381c773ea4SJayachandran C	bool
20391c773ea4SJayachandran C
204017099b11SRalf Baechle#
204117099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
204217099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
204317099b11SRalf Baechle#
20440004a9dfSRalf Baechleconfig WEAK_ORDERING
20450004a9dfSRalf Baechle	bool
204617099b11SRalf Baechle
204717099b11SRalf Baechle#
204817099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
204917099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
205017099b11SRalf Baechle#
205117099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
205217099b11SRalf Baechle	bool
20535e83d430SRalf Baechleendmenu
20545e83d430SRalf Baechle
20555e83d430SRalf Baechle#
20565e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20575e83d430SRalf Baechle#
20585e83d430SRalf Baechleconfig CPU_MIPS32
20595e83d430SRalf Baechle	bool
20607fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6
20615e83d430SRalf Baechle
20625e83d430SRalf Baechleconfig CPU_MIPS64
20635e83d430SRalf Baechle	bool
20647fd08ca5SLeonid Yegoshin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6
20655e83d430SRalf Baechle
20665e83d430SRalf Baechle#
206757eeacedSPaul Burton# These indicate the revision of the architecture
20685e83d430SRalf Baechle#
20695e83d430SRalf Baechleconfig CPU_MIPSR1
20705e83d430SRalf Baechle	bool
20715e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20725e83d430SRalf Baechle
20735e83d430SRalf Baechleconfig CPU_MIPSR2
20745e83d430SRalf Baechle	bool
2075a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20768256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2077a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20785e83d430SRalf Baechle
20797fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
20807fd08ca5SLeonid Yegoshin	bool
20817fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
20828256b17eSFlorian Fainelli	select CPU_HAS_RIXI
208387321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
20842db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
20854a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2086a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20875e83d430SRalf Baechle
208857eeacedSPaul Burtonconfig TARGET_ISA_REV
208957eeacedSPaul Burton	int
209057eeacedSPaul Burton	default 1 if CPU_MIPSR1
209157eeacedSPaul Burton	default 2 if CPU_MIPSR2
209257eeacedSPaul Burton	default 6 if CPU_MIPSR6
209357eeacedSPaul Burton	default 0
209457eeacedSPaul Burton	help
209557eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
209657eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
209757eeacedSPaul Burton
2098a6e18781SLeonid Yegoshinconfig EVA
2099a6e18781SLeonid Yegoshin	bool
2100a6e18781SLeonid Yegoshin
2101c5b36783SSteven J. Hillconfig XPA
2102c5b36783SSteven J. Hill	bool
2103c5b36783SSteven J. Hill
21045e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21055e83d430SRalf Baechle	bool
21065e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21075e83d430SRalf Baechle	bool
21085e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21095e83d430SRalf Baechle	bool
21105e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21115e83d430SRalf Baechle	bool
211255045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
211355045ff5SWu Zhangjin	bool
211455045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
211555045ff5SWu Zhangjin	bool
21169cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21179cffd154SDavid Daney	bool
211822f1fdfdSWu Zhangjinconfig CPU_SUPPORTS_UNCACHED_ACCELERATED
211922f1fdfdSWu Zhangjin	bool
212082622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
212182622284SDavid Daney	bool
2122cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21235e83d430SRalf Baechle
21248192c9eaSDavid Daney#
21258192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21268192c9eaSDavid Daney#
21278192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21288192c9eaSDavid Daney	bool
2129679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21308192c9eaSDavid Daney
21315e83d430SRalf Baechlemenu "Kernel type"
21325e83d430SRalf Baechle
21335e83d430SRalf Baechlechoice
21345e83d430SRalf Baechle	prompt "Kernel code model"
21355e83d430SRalf Baechle	help
21365e83d430SRalf Baechle	  You should only select this option if you have a workload that
21375e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
21385e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
21395e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
21405e83d430SRalf Baechle
21415e83d430SRalf Baechleconfig 32BIT
21425e83d430SRalf Baechle	bool "32-bit kernel"
21435e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21445e83d430SRalf Baechle	select TRAD_SIGNALS
21455e83d430SRalf Baechle	help
21465e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2147f17c4ca3SRalf Baechle
21485e83d430SRalf Baechleconfig 64BIT
21495e83d430SRalf Baechle	bool "64-bit kernel"
21505e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21515e83d430SRalf Baechle	help
21525e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21535e83d430SRalf Baechle
21545e83d430SRalf Baechleendchoice
21555e83d430SRalf Baechle
21562235a54dSSanjay Lalconfig KVM_GUEST
21572235a54dSSanjay Lal	bool "KVM Guest Kernel"
2158f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21592235a54dSSanjay Lal	help
2160caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2161caa1faa7SJames Hogan	  mode.
21622235a54dSSanjay Lal
2163eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2164eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21652235a54dSSanjay Lal	depends on KVM_GUEST
2166eda3d33cSJames Hogan	default 100
21672235a54dSSanjay Lal	help
2168eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2169eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2170eda3d33cSJames Hogan	  timer frequency is specified directly.
21712235a54dSSanjay Lal
21721e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21731e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
21741e321fa9SLeonid Yegoshin	depends on 64BIT
21751e321fa9SLeonid Yegoshin	help
21763377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
21773377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
21783377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
21793377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
21803377e227SAlex Belits	  level of page tables is added which imposes both a memory
21813377e227SAlex Belits	  overhead as well as slower TLB fault handling.
21823377e227SAlex Belits
21831e321fa9SLeonid Yegoshin	  If unsure, say N.
21841e321fa9SLeonid Yegoshin
21851da177e4SLinus Torvaldschoice
21861da177e4SLinus Torvalds	prompt "Kernel page size"
21871da177e4SLinus Torvalds	default PAGE_SIZE_4KB
21881da177e4SLinus Torvalds
21891da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
21901da177e4SLinus Torvalds	bool "4kB"
21910e476d91SHuacai Chen	depends on !CPU_LOONGSON2 && !CPU_LOONGSON3
21921da177e4SLinus Torvalds	help
21931da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
21941da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
21951da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
21961da177e4SLinus Torvalds	  recommended for low memory systems.
21971da177e4SLinus Torvalds
21981da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
21991da177e4SLinus Torvalds	bool "8kB"
22007d60717eSKees Cook	depends on CPU_R8000 || CPU_CAVIUM_OCTEON
22011e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22021da177e4SLinus Torvalds	help
22031da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22041da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2205c52399beSRalf Baechle	  only on R8000 and cnMIPS processors.  Note that you will need a
2206c52399beSRalf Baechle	  suitable Linux distribution to support this.
22071da177e4SLinus Torvalds
22081da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22091da177e4SLinus Torvalds	bool "16kB"
2210714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22111da177e4SLinus Torvalds	help
22121da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22131da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2214714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2215714bfad6SRalf Baechle	  Linux distribution to support this.
22161da177e4SLinus Torvalds
2217c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2218c52399beSRalf Baechle	bool "32kB"
2219c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22201e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2221c52399beSRalf Baechle	help
2222c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2223c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2224c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2225c52399beSRalf Baechle	  distribution to support this.
2226c52399beSRalf Baechle
22271da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22281da177e4SLinus Torvalds	bool "64kB"
22293b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22301da177e4SLinus Torvalds	help
22311da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22321da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22331da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2234714bfad6SRalf Baechle	  writing this option is still high experimental.
22351da177e4SLinus Torvalds
22361da177e4SLinus Torvaldsendchoice
22371da177e4SLinus Torvalds
2238c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2239c9bace7cSDavid Daney	int "Maximum zone order"
2240e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2241e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2242e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2243e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2244e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2245e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2246c9bace7cSDavid Daney	range 11 64
2247c9bace7cSDavid Daney	default "11"
2248c9bace7cSDavid Daney	help
2249c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2250c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2251c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2252c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2253c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2254c9bace7cSDavid Daney	  increase this value.
2255c9bace7cSDavid Daney
2256c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2257c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2258c9bace7cSDavid Daney
2259c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2260c9bace7cSDavid Daney	  when choosing a value for this option.
2261c9bace7cSDavid Daney
22621da177e4SLinus Torvaldsconfig BOARD_SCACHE
22631da177e4SLinus Torvalds	bool
22641da177e4SLinus Torvalds
22651da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22661da177e4SLinus Torvalds	bool
22671da177e4SLinus Torvalds	select BOARD_SCACHE
22681da177e4SLinus Torvalds
22699318c51aSChris Dearman#
22709318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22719318c51aSChris Dearman#
22729318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22739318c51aSChris Dearman	bool
22749318c51aSChris Dearman	select BOARD_SCACHE
22759318c51aSChris Dearman
22761da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
22771da177e4SLinus Torvalds	bool
22781da177e4SLinus Torvalds	select BOARD_SCACHE
22791da177e4SLinus Torvalds
22801da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
22811da177e4SLinus Torvalds	bool
22821da177e4SLinus Torvalds	select BOARD_SCACHE
22831da177e4SLinus Torvalds
22841da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
22851da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
22861da177e4SLinus Torvalds	depends on CPU_SB1
22871da177e4SLinus Torvalds	help
22881da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
22891da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
22901da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
22911da177e4SLinus Torvalds
22921da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2293c8094b53SRalf Baechle	bool
22941da177e4SLinus Torvalds
22953165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
22963165c846SFlorian Fainelli	bool
22973b2db173SPaul Burton	default y if !(CPU_R3000 || CPU_R8000 || CPU_TX39XX)
22983165c846SFlorian Fainelli
2299c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2300183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2301183b40f9SPaul Burton	default y
2302183b40f9SPaul Burton	help
2303183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2304183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2305183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2306183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2307183b40f9SPaul Burton	  receive a SIGILL.
2308183b40f9SPaul Burton
2309183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2310183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2311183b40f9SPaul Burton
2312183b40f9SPaul Burton	  If unsure, say y.
2313c92e47e5SPaul Burton
231497f7dcbfSPaul Burtonconfig CPU_R2300_FPU
231597f7dcbfSPaul Burton	bool
2316c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
231797f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
231897f7dcbfSPaul Burton
231991405eb6SFlorian Fainelliconfig CPU_R4K_FPU
232091405eb6SFlorian Fainelli	bool
2321c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
232297f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
232391405eb6SFlorian Fainelli
232462cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
232562cedc4fSFlorian Fainelli	bool
232662cedc4fSFlorian Fainelli	default y if !(CPU_R3000 || CPU_R8000 || CPU_SB1 || CPU_TX39XX || CPU_CAVIUM_OCTEON)
232762cedc4fSFlorian Fainelli
232859d6ab86SRalf Baechleconfig MIPS_MT_SMP
2329a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23305cbf9688SPaul Burton	default y
2331527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
233259d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2333d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2334c080faa5SSteven J. Hill	select SYNC_R4K
233559d6ab86SRalf Baechle	select MIPS_MT
233659d6ab86SRalf Baechle	select SMP
233787353d8aSRalf Baechle	select SMP_UP
2338c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2339c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2340399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
234159d6ab86SRalf Baechle	help
2342c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2343c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2344c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2345c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2346c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
234759d6ab86SRalf Baechle
2348f41ae0b2SRalf Baechleconfig MIPS_MT
2349f41ae0b2SRalf Baechle	bool
2350f41ae0b2SRalf Baechle
23510ab7aefcSRalf Baechleconfig SCHED_SMT
23520ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
23530ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
23540ab7aefcSRalf Baechle	default n
23550ab7aefcSRalf Baechle	help
23560ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
23570ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
23580ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
23590ab7aefcSRalf Baechle
23600ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
23610ab7aefcSRalf Baechle	bool
23620ab7aefcSRalf Baechle
2363f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2364f41ae0b2SRalf Baechle	bool
2365f41ae0b2SRalf Baechle
2366f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2367f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2368f088fc84SRalf Baechle	default y
2369b633648cSRalf Baechle	depends on MIPS_MT_SMP
237007cc0c9eSRalf Baechle
2371b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2372b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
23739eaa9a82SPaul Burton	depends on CPU_MIPSR6
2374c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2375b0a668fbSLeonid Yegoshin	default y
2376b0a668fbSLeonid Yegoshin	help
2377b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2378b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
237907edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2380b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2381b0a668fbSLeonid Yegoshin	  final kernel image.
2382b0a668fbSLeonid Yegoshin
2383f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2384f35764e7SJames Hogan	bool
2385f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2386f35764e7SJames Hogan	help
2387f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2388f35764e7SJames Hogan	  physical_memsize.
2389f35764e7SJames Hogan
239007cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
239107cc0c9eSRalf Baechle	bool "VPE loader support."
2392f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
239307cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
239407cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
239507cc0c9eSRalf Baechle	select MIPS_MT
239607cc0c9eSRalf Baechle	help
239707cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
239807cc0c9eSRalf Baechle	  onto another VPE and running it.
2399f088fc84SRalf Baechle
240017a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
240117a1d523SDeng-Cheng Zhu	bool
240217a1d523SDeng-Cheng Zhu	default "y"
240317a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
240417a1d523SDeng-Cheng Zhu
24051a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24061a2a6d7eSDeng-Cheng Zhu	bool
24071a2a6d7eSDeng-Cheng Zhu	default "y"
24081a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24091a2a6d7eSDeng-Cheng Zhu
2410e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2411e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2412e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2413e01402b1SRalf Baechle	default y
2414e01402b1SRalf Baechle	help
2415e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2416e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2417e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2418e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2419e01402b1SRalf Baechle
2420e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2421e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2422e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2423e01402b1SRalf Baechle
2424da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2425da615cf6SDeng-Cheng Zhu	bool
2426da615cf6SDeng-Cheng Zhu	default "y"
2427da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2428da615cf6SDeng-Cheng Zhu
24292c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24302c973ef0SDeng-Cheng Zhu	bool
24312c973ef0SDeng-Cheng Zhu	default "y"
24322c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24332c973ef0SDeng-Cheng Zhu
24344a16ff4cSRalf Baechleconfig MIPS_CMP
24355cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24365676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2437b10b43baSMarkos Chandras	select SMP
2438eb9b5141STim Anderson	select SYNC_R4K
2439b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24404a16ff4cSRalf Baechle	select WEAK_ORDERING
24414a16ff4cSRalf Baechle	default n
24424a16ff4cSRalf Baechle	help
2443044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2444044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2445044505c7SPaul Burton	  its ability to start secondary CPUs.
24464a16ff4cSRalf Baechle
24475cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
24485cac93b3SPaul Burton	  instead of this.
24495cac93b3SPaul Burton
24500ee958e1SPaul Burtonconfig MIPS_CPS
24510ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
24525a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
24530ee958e1SPaul Burton	select MIPS_CM
24541d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
24550ee958e1SPaul Burton	select SMP
24560ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
24571d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2458c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
24590ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
24600ee958e1SPaul Burton	select WEAK_ORDERING
24610ee958e1SPaul Burton	help
24620ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
24630ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
24640ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24650ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24660ee958e1SPaul Burton	  support is unavailable.
24670ee958e1SPaul Burton
24683179d37eSPaul Burtonconfig MIPS_CPS_PM
246939a59593SMarkos Chandras	depends on MIPS_CPS
24703179d37eSPaul Burton	bool
24713179d37eSPaul Burton
24729f98f3ddSPaul Burtonconfig MIPS_CM
24739f98f3ddSPaul Burton	bool
24743c9b4166SPaul Burton	select MIPS_CPC
24759f98f3ddSPaul Burton
24769c38cf44SPaul Burtonconfig MIPS_CPC
24779c38cf44SPaul Burton	bool
24782600990eSRalf Baechle
24791da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
24801da177e4SLinus Torvalds	bool
24811da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
24821da177e4SLinus Torvalds	default y
24831da177e4SLinus Torvalds
24841da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
24851da177e4SLinus Torvalds	bool
24861da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
24871da177e4SLinus Torvalds	default y
24881da177e4SLinus Torvalds
24899e2b5372SMarkos Chandraschoice
24909e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
24919e2b5372SMarkos Chandras
24929e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
24939e2b5372SMarkos Chandras	bool "None"
24949e2b5372SMarkos Chandras	help
24959e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
24969e2b5372SMarkos Chandras
24979693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
24989693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
24999e2b5372SMarkos Chandras	bool "SmartMIPS"
25009693a853SFranck Bui-Huu	help
25019693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25029693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25039693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25049693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25059693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25069693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25079693a853SFranck Bui-Huu	  here.
25089693a853SFranck Bui-Huu
2509bce86083SSteven J. Hillconfig CPU_MICROMIPS
25107fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25119e2b5372SMarkos Chandras	bool "microMIPS"
2512bce86083SSteven J. Hill	help
2513bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2514bce86083SSteven J. Hill	  microMIPS ISA
2515bce86083SSteven J. Hill
25169e2b5372SMarkos Chandrasendchoice
25179e2b5372SMarkos Chandras
2518a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25190ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2520a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2521c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25222a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2523a5e9a69eSPaul Burton	help
2524a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2525a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25261db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25271db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25281db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25291db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25301db1af84SPaul Burton	  the size & complexity of your kernel.
2531a5e9a69eSPaul Burton
2532a5e9a69eSPaul Burton	  If unsure, say Y.
2533a5e9a69eSPaul Burton
25341da177e4SLinus Torvaldsconfig CPU_HAS_WB
2535f7062ddbSRalf Baechle	bool
2536e01402b1SRalf Baechle
2537df0ac8a4SKevin Cernekeeconfig XKS01
2538df0ac8a4SKevin Cernekee	bool
2539df0ac8a4SKevin Cernekee
25408256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
25418256b17eSFlorian Fainelli	bool
25428256b17eSFlorian Fainelli
2543932afdeeSYasha Cherikovskyconfig CPU_HAS_LOAD_STORE_LR
2544932afdeeSYasha Cherikovsky	bool
2545932afdeeSYasha Cherikovsky	help
2546932afdeeSYasha Cherikovsky	  CPU has support for unaligned load and store instructions:
2547932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
2548932afdeeSYasha Cherikovsky	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit systems).
2549932afdeeSYasha Cherikovsky
2550f41ae0b2SRalf Baechle#
2551f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2552f41ae0b2SRalf Baechle#
2553e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2554f41ae0b2SRalf Baechle	bool
2555e01402b1SRalf Baechle
2556f41ae0b2SRalf Baechle#
2557f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2558f41ae0b2SRalf Baechle#
2559e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2560f41ae0b2SRalf Baechle	bool
2561e01402b1SRalf Baechle
25621da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
25631da177e4SLinus Torvalds	bool
25641da177e4SLinus Torvalds	depends on !CPU_R3000
25651da177e4SLinus Torvalds	default y
25661da177e4SLinus Torvalds
25671da177e4SLinus Torvalds#
256820d60d99SMaciej W. Rozycki# CPU non-features
256920d60d99SMaciej W. Rozycki#
257020d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
257120d60d99SMaciej W. Rozycki	bool
257220d60d99SMaciej W. Rozycki
257320d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
257420d60d99SMaciej W. Rozycki	bool
257520d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
257620d60d99SMaciej W. Rozycki
257720d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
257820d60d99SMaciej W. Rozycki	bool
257920d60d99SMaciej W. Rozycki
25804edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
25814edf00a4SPaul Burton	int
25824edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
25834edf00a4SPaul Burton	default 4 if CPU_R8000
25844edf00a4SPaul Burton	default 0
25854edf00a4SPaul Burton
25864edf00a4SPaul Burtonconfig MIPS_ASID_BITS
25874edf00a4SPaul Burton	int
25882db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
25894edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
25904edf00a4SPaul Burton	default 8
25914edf00a4SPaul Burton
25922db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
25932db003a5SPaul Burton	bool
25942db003a5SPaul Burton
25954a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
25964a5dc51eSMarcin Nowakowski	bool
25974a5dc51eSMarcin Nowakowski
259820d60d99SMaciej W. Rozycki#
25991da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
26001da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
26011da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
26021da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
26031da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
26041da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
26051da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
26061da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2607797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2608797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2609797798c1SRalf Baechle#   support.
26101da177e4SLinus Torvalds#
26111da177e4SLinus Torvaldsconfig HIGHMEM
26121da177e4SLinus Torvalds	bool "High Memory Support"
2613a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2614797798c1SRalf Baechle
2615797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2616797798c1SRalf Baechle	bool
2617797798c1SRalf Baechle
2618797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2619797798c1SRalf Baechle	bool
26201da177e4SLinus Torvalds
26219693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
26229693a853SFranck Bui-Huu	bool
26239693a853SFranck Bui-Huu
2624a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2625a6a4834cSSteven J. Hill	bool
2626a6a4834cSSteven J. Hill
2627377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2628377cb1b6SRalf Baechle	bool
2629377cb1b6SRalf Baechle	help
2630377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2631377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2632377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2633377cb1b6SRalf Baechle
2634a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2635a5e9a69eSPaul Burton	bool
2636a5e9a69eSPaul Burton
2637b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2638b4819b59SYoichi Yuasa	def_bool y
2639f133f22dSWu Zhangjin	depends on !NUMA && !CPU_LOONGSON2
2640b4819b59SYoichi Yuasa
2641d8cb4e11SRalf Baechleconfig ARCH_DISCONTIGMEM_ENABLE
2642d8cb4e11SRalf Baechle	bool
2643d8cb4e11SRalf Baechle	default y if SGI_IP27
2644d8cb4e11SRalf Baechle	help
26453dde6ad8SDavid Sterba	  Say Y to support efficient handling of discontiguous physical memory,
2646d8cb4e11SRalf Baechle	  for architectures which are either NUMA (Non-Uniform Memory Access)
2647d8cb4e11SRalf Baechle	  or have huge holes in the physical address space for other reasons.
2648ad56b738SMike Rapoport	  See <file:Documentation/vm/numa.rst> for more.
2649d8cb4e11SRalf Baechle
2650b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2651b1c6cd42SAtsushi Nemoto	bool
26527de58fabSAtsushi Nemoto	select SPARSEMEM_STATIC
265331473747SAtsushi Nemoto
2654d8cb4e11SRalf Baechleconfig NUMA
2655d8cb4e11SRalf Baechle	bool "NUMA Support"
2656d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2657d8cb4e11SRalf Baechle	help
2658d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2659d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2660d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2661d8cb4e11SRalf Baechle	  leave it disabled; on single node systems disable this option
2662d8cb4e11SRalf Baechle	  disabled.
2663d8cb4e11SRalf Baechle
2664d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2665d8cb4e11SRalf Baechle	bool
2666d8cb4e11SRalf Baechle
26678c530ea3SMatt Redfearnconfig RELOCATABLE
26688c530ea3SMatt Redfearn	bool "Relocatable kernel"
26693ff72be4SSteven J. Hill	depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC)
26708c530ea3SMatt Redfearn	help
26718c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
26728c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
26738c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
26748c530ea3SMatt Redfearn	  but are discarded at runtime
26758c530ea3SMatt Redfearn
2676069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2677069fd766SMatt Redfearn	hex "Relocation table size"
2678069fd766SMatt Redfearn	depends on RELOCATABLE
2679069fd766SMatt Redfearn	range 0x0 0x01000000
2680069fd766SMatt Redfearn	default "0x00100000"
2681069fd766SMatt Redfearn	---help---
2682069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2683069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2684069fd766SMatt Redfearn
2685069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2686069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2687069fd766SMatt Redfearn
2688069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2689069fd766SMatt Redfearn
2690069fd766SMatt Redfearn	  If unsure, leave at the default value.
2691069fd766SMatt Redfearn
2692405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2693405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2694405bc8fdSMatt Redfearn	depends on RELOCATABLE
2695405bc8fdSMatt Redfearn	---help---
2696405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2697405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2698405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2699405bc8fdSMatt Redfearn	  of kernel internals.
2700405bc8fdSMatt Redfearn
2701405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2702405bc8fdSMatt Redfearn
2703405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2704405bc8fdSMatt Redfearn
2705405bc8fdSMatt Redfearn	  If unsure, say N.
2706405bc8fdSMatt Redfearn
2707405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2708405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2709405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2710405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2711405bc8fdSMatt Redfearn	range 0x0 0x08000000
2712405bc8fdSMatt Redfearn	default "0x01000000"
2713405bc8fdSMatt Redfearn	---help---
2714405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2715405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2716405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2717405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2718405bc8fdSMatt Redfearn
2719405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2720405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2721405bc8fdSMatt Redfearn
2722c80d79d7SYasunori Gotoconfig NODES_SHIFT
2723c80d79d7SYasunori Goto	int
2724c80d79d7SYasunori Goto	default "6"
2725c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2726c80d79d7SYasunori Goto
272714f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
272814f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
272923021b2bSYang Shi	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON3)
273014f70012SDeng-Cheng Zhu	default y
273114f70012SDeng-Cheng Zhu	help
273214f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
273314f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
273414f70012SDeng-Cheng Zhu
27351da177e4SLinus Torvaldsconfig SMP
27361da177e4SLinus Torvalds	bool "Multi-Processing support"
2737e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2738e73ea273SRalf Baechle	help
27391da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
27404a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
27414a474157SRobert Graffham	  than one CPU, say Y.
27421da177e4SLinus Torvalds
27434a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
27441da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
27451da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
27464a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
27471da177e4SLinus Torvalds	  will run faster if you say N here.
27481da177e4SLinus Torvalds
27491da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
27501da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
27511da177e4SLinus Torvalds
275203502faaSAdrian Bunk	  See also the SMP-HOWTO available at
275303502faaSAdrian Bunk	  <http://www.tldp.org/docs.html#howto>.
27541da177e4SLinus Torvalds
27551da177e4SLinus Torvalds	  If you don't know what to do here, say N.
27561da177e4SLinus Torvalds
27577840d618SMatt Redfearnconfig HOTPLUG_CPU
27587840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
27597840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
27607840d618SMatt Redfearn	help
27617840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
27627840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
27637840d618SMatt Redfearn	  (Note: power management support will enable this option
27647840d618SMatt Redfearn	    automatically on SMP systems. )
27657840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
27667840d618SMatt Redfearn
276787353d8aSRalf Baechleconfig SMP_UP
276887353d8aSRalf Baechle	bool
276987353d8aSRalf Baechle
27704a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
27714a16ff4cSRalf Baechle	bool
27724a16ff4cSRalf Baechle
27730ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
27740ee958e1SPaul Burton	bool
27750ee958e1SPaul Burton
2776e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2777e73ea273SRalf Baechle	bool
2778e73ea273SRalf Baechle
2779130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2780130e2fb7SRalf Baechle	bool
2781130e2fb7SRalf Baechle
2782130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2783130e2fb7SRalf Baechle	bool
2784130e2fb7SRalf Baechle
2785130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2786130e2fb7SRalf Baechle	bool
2787130e2fb7SRalf Baechle
2788130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2789130e2fb7SRalf Baechle	bool
2790130e2fb7SRalf Baechle
2791130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2792130e2fb7SRalf Baechle	bool
2793130e2fb7SRalf Baechle
27941da177e4SLinus Torvaldsconfig NR_CPUS
2795a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2796a91796a9SJayachandran C	range 2 256
27971da177e4SLinus Torvalds	depends on SMP
2798130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2799130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2800130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2801130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2802130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
28031da177e4SLinus Torvalds	help
28041da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
28051da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
28061da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
280772ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
280872ede9b1SAtsushi Nemoto	  and 2 for all others.
28091da177e4SLinus Torvalds
28101da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
281172ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
281272ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
281372ede9b1SAtsushi Nemoto	  power of two.
28141da177e4SLinus Torvalds
2815399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2816399aaa25SAl Cooper	bool
2817399aaa25SAl Cooper
28187820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
28197820b84bSDavid Daney	bool
28207820b84bSDavid Daney
28217820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
28227820b84bSDavid Daney	int
28237820b84bSDavid Daney	depends on SMP
28247820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
28257820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
28267820b84bSDavid Daney
28271723b4a3SAtsushi Nemoto#
28281723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
28291723b4a3SAtsushi Nemoto#
28301723b4a3SAtsushi Nemoto
28311723b4a3SAtsushi Nemotochoice
28321723b4a3SAtsushi Nemoto	prompt "Timer frequency"
28331723b4a3SAtsushi Nemoto	default HZ_250
28341723b4a3SAtsushi Nemoto	help
28351723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
28361723b4a3SAtsushi Nemoto
283767596573SPaul Burton	config HZ_24
283867596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
283967596573SPaul Burton
28401723b4a3SAtsushi Nemoto	config HZ_48
28410f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
28421723b4a3SAtsushi Nemoto
28431723b4a3SAtsushi Nemoto	config HZ_100
28441723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
28451723b4a3SAtsushi Nemoto
28461723b4a3SAtsushi Nemoto	config HZ_128
28471723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
28481723b4a3SAtsushi Nemoto
28491723b4a3SAtsushi Nemoto	config HZ_250
28501723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
28511723b4a3SAtsushi Nemoto
28521723b4a3SAtsushi Nemoto	config HZ_256
28531723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
28541723b4a3SAtsushi Nemoto
28551723b4a3SAtsushi Nemoto	config HZ_1000
28561723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
28571723b4a3SAtsushi Nemoto
28581723b4a3SAtsushi Nemoto	config HZ_1024
28591723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
28601723b4a3SAtsushi Nemoto
28611723b4a3SAtsushi Nemotoendchoice
28621723b4a3SAtsushi Nemoto
286367596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
286467596573SPaul Burton	bool
286567596573SPaul Burton
28661723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
28671723b4a3SAtsushi Nemoto	bool
28681723b4a3SAtsushi Nemoto
28691723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
28701723b4a3SAtsushi Nemoto	bool
28711723b4a3SAtsushi Nemoto
28721723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
28731723b4a3SAtsushi Nemoto	bool
28741723b4a3SAtsushi Nemoto
28751723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
28761723b4a3SAtsushi Nemoto	bool
28771723b4a3SAtsushi Nemoto
28781723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
28791723b4a3SAtsushi Nemoto	bool
28801723b4a3SAtsushi Nemoto
28811723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
28821723b4a3SAtsushi Nemoto	bool
28831723b4a3SAtsushi Nemoto
28841723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
28851723b4a3SAtsushi Nemoto	bool
28861723b4a3SAtsushi Nemoto
28871723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
28881723b4a3SAtsushi Nemoto	bool
288967596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
289067596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
289167596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
289267596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
289367596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
289467596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
289567596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
28961723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
28971723b4a3SAtsushi Nemoto
28981723b4a3SAtsushi Nemotoconfig HZ
28991723b4a3SAtsushi Nemoto	int
290067596573SPaul Burton	default 24 if HZ_24
29011723b4a3SAtsushi Nemoto	default 48 if HZ_48
29021723b4a3SAtsushi Nemoto	default 100 if HZ_100
29031723b4a3SAtsushi Nemoto	default 128 if HZ_128
29041723b4a3SAtsushi Nemoto	default 250 if HZ_250
29051723b4a3SAtsushi Nemoto	default 256 if HZ_256
29061723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
29071723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
29081723b4a3SAtsushi Nemoto
290996685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
291096685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
291196685b17SDeng-Cheng Zhu
2912ea6e942bSAtsushi Nemotoconfig KEXEC
29137d60717eSKees Cook	bool "Kexec system call"
29142965faa5SDave Young	select KEXEC_CORE
2915ea6e942bSAtsushi Nemoto	help
2916ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
2917ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
29183dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
2919ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
2920ea6e942bSAtsushi Nemoto
292101dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
2922ea6e942bSAtsushi Nemoto
2923ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
2924ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
2925bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
2926bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
2927bf220695SGeert Uytterhoeven	  made.
2928ea6e942bSAtsushi Nemoto
29297aa1c8f4SRalf Baechleconfig CRASH_DUMP
29307aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
29317aa1c8f4SRalf Baechle	help
29327aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
29337aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
29347aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
29357aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
29367aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
29377aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
29387aa1c8f4SRalf Baechle	  PHYSICAL_START.
29397aa1c8f4SRalf Baechle
29407aa1c8f4SRalf Baechleconfig PHYSICAL_START
29417aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
29428bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
29437aa1c8f4SRalf Baechle	depends on CRASH_DUMP
29447aa1c8f4SRalf Baechle	help
29457aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
29467aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
29477aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
29487aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
29497aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
29507aa1c8f4SRalf Baechle
2951ea6e942bSAtsushi Nemotoconfig SECCOMP
2952ea6e942bSAtsushi Nemoto	bool "Enable seccomp to safely compute untrusted bytecode"
2953293c5bd1SRalf Baechle	depends on PROC_FS
2954ea6e942bSAtsushi Nemoto	default y
2955ea6e942bSAtsushi Nemoto	help
2956ea6e942bSAtsushi Nemoto	  This kernel feature is useful for number crunching applications
2957ea6e942bSAtsushi Nemoto	  that may need to compute untrusted bytecode during their
2958ea6e942bSAtsushi Nemoto	  execution. By using pipes or other transports made available to
2959ea6e942bSAtsushi Nemoto	  the process as file descriptors supporting the read/write
2960ea6e942bSAtsushi Nemoto	  syscalls, it's possible to isolate those applications in
2961ea6e942bSAtsushi Nemoto	  their own address space using seccomp. Once seccomp is
2962ea6e942bSAtsushi Nemoto	  enabled via /proc/<pid>/seccomp, it cannot be disabled
2963ea6e942bSAtsushi Nemoto	  and the task is only allowed to execute a few safe syscalls
2964ea6e942bSAtsushi Nemoto	  defined by each seccomp mode.
2965ea6e942bSAtsushi Nemoto
2966ea6e942bSAtsushi Nemoto	  If unsure, say Y. Only embedded should say N here.
2967ea6e942bSAtsushi Nemoto
2968597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
2969b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
2970597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
2971597ce172SPaul Burton	help
2972597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
2973597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
2974597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2975597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
2976597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
2977597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
2978597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
2979597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
2980597ce172SPaul Burton	  saying N here.
2981597ce172SPaul Burton
298206e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
298306e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
298406e2e882SPaul Burton	  worked on. In order to avoid userland becoming dependant upon current
298506e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
298606e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
298706e2e882SPaul Burton	  said details.
298806e2e882SPaul Burton
298906e2e882SPaul Burton	  If unsure, say N.
2990597ce172SPaul Burton
2991f2ffa5abSDezhong Diaoconfig USE_OF
29920b3e06fdSJonas Gorski	bool
2993f2ffa5abSDezhong Diao	select OF
2994e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
2995abd2363fSGrant Likely	select IRQ_DOMAIN
2996f2ffa5abSDezhong Diao
29972fe8ea39SDengcheng Zhuconfig UHI_BOOT
29982fe8ea39SDengcheng Zhu	bool
29992fe8ea39SDengcheng Zhu
30007fafb068SAndrew Brestickerconfig BUILTIN_DTB
30017fafb068SAndrew Bresticker	bool
30027fafb068SAndrew Bresticker
30031da8f179SJonas Gorskichoice
30045b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
30051da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
30061da8f179SJonas Gorski
30071da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
30081da8f179SJonas Gorski		bool "None"
30091da8f179SJonas Gorski		help
30101da8f179SJonas Gorski		  Do not enable appended dtb support.
30111da8f179SJonas Gorski
301287db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
301387db537dSAaro Koskinen		bool "vmlinux"
301487db537dSAaro Koskinen		help
301587db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
301687db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
301787db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
301887db537dSAaro Koskinen		  objcopy:
301987db537dSAaro Koskinen
302087db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
302187db537dSAaro Koskinen
302287db537dSAaro Koskinen		  This is meant as a backward compatiblity convenience for those
302387db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
302487db537dSAaro Koskinen		  the documented boot protocol using a device tree.
302587db537dSAaro Koskinen
30261da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3027b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
30281da8f179SJonas Gorski		help
30291da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3030b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
30311da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
30321da8f179SJonas Gorski
30331da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
30341da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
30351da8f179SJonas Gorski		  the documented boot protocol using a device tree.
30361da8f179SJonas Gorski
30371da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
30381da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
30391da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
30401da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
30411da8f179SJonas Gorski		  if you don't intend to always append a DTB.
30421da8f179SJonas Gorskiendchoice
30431da8f179SJonas Gorski
30442024972eSJonas Gorskichoice
30452024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
30462bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
30473f5f0a44SPaul Burton					 !MIPS_MALTA && \
30482bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
30492024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
30502024972eSJonas Gorski
30512024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
30522024972eSJonas Gorski		depends on USE_OF
30532024972eSJonas Gorski		bool "Dtb kernel arguments if available"
30542024972eSJonas Gorski
30552024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
30562024972eSJonas Gorski		depends on USE_OF
30572024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
30582024972eSJonas Gorski
30592024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
30602024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3061ed47e153SRabin Vincent
3062ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3063ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3064ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
30652024972eSJonas Gorskiendchoice
30662024972eSJonas Gorski
30675e83d430SRalf Baechleendmenu
30685e83d430SRalf Baechle
30691df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
30701df0f0ffSAtsushi Nemoto	bool
30711df0f0ffSAtsushi Nemoto	default y
30721df0f0ffSAtsushi Nemoto
30731df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
30741df0f0ffSAtsushi Nemoto	bool
30751df0f0ffSAtsushi Nemoto	default y
30761df0f0ffSAtsushi Nemoto
3077e1e16115SAaro Koskinenconfig HAVE_LATENCYTOP_SUPPORT
3078e1e16115SAaro Koskinen	bool
3079e1e16115SAaro Koskinen	default y
3080e1e16115SAaro Koskinen
3081a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3082a728ab52SKirill A. Shutemov	int
30833377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3084a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3085a728ab52SKirill A. Shutemov	default 2
3086a728ab52SKirill A. Shutemov
30876c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
30886c359eb1SPaul Burton	bool
30896c359eb1SPaul Burton
30901da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
30911da177e4SLinus Torvalds
3092c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
30932eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3094c5611df9SPaul Burton	bool
3095c5611df9SPaul Burton
3096c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3097c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3098c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
30992eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
31001da177e4SLinus Torvalds
31011da177e4SLinus Torvalds#
31021da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
31031da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
31041da177e4SLinus Torvalds# users to choose the right thing ...
31051da177e4SLinus Torvalds#
31061da177e4SLinus Torvaldsconfig ISA
31071da177e4SLinus Torvalds	bool
31081da177e4SLinus Torvalds
31091da177e4SLinus Torvaldsconfig TC
31101da177e4SLinus Torvalds	bool "TURBOchannel support"
31111da177e4SLinus Torvalds	depends on MACH_DECSTATION
31121da177e4SLinus Torvalds	help
311350a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
311450a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
311550a23e6eSJustin P. Mattock	  at:
311650a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
311750a23e6eSJustin P. Mattock	  and:
311850a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
311950a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
312050a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
31211da177e4SLinus Torvalds
31221da177e4SLinus Torvaldsconfig MMU
31231da177e4SLinus Torvalds	bool
31241da177e4SLinus Torvalds	default y
31251da177e4SLinus Torvalds
3126109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3127109c32ffSMatt Redfearn	default 12 if 64BIT
3128109c32ffSMatt Redfearn	default 8
3129109c32ffSMatt Redfearn
3130109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3131109c32ffSMatt Redfearn	default 18 if 64BIT
3132109c32ffSMatt Redfearn	default 15
3133109c32ffSMatt Redfearn
3134109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3135109c32ffSMatt Redfearn	default 8
3136109c32ffSMatt Redfearn
3137109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3138109c32ffSMatt Redfearn	default 15
3139109c32ffSMatt Redfearn
3140d865bea4SRalf Baechleconfig I8253
3141d865bea4SRalf Baechle	bool
3142798778b8SRussell King	select CLKSRC_I8253
31432d02612fSThomas Gleixner	select CLKEVT_I8253
31449726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3145d865bea4SRalf Baechle
3146e05eb3f8SRalf Baechleconfig ZONE_DMA
3147e05eb3f8SRalf Baechle	bool
3148e05eb3f8SRalf Baechle
3149cce335aeSRalf Baechleconfig ZONE_DMA32
3150cce335aeSRalf Baechle	bool
3151cce335aeSRalf Baechle
31521da177e4SLinus Torvaldsendmenu
31531da177e4SLinus Torvalds
31541da177e4SLinus Torvaldsconfig TRAD_SIGNALS
31551da177e4SLinus Torvalds	bool
31561da177e4SLinus Torvalds
31571da177e4SLinus Torvaldsconfig MIPS32_COMPAT
315878aaf956SRalf Baechle	bool
31591da177e4SLinus Torvalds
31601da177e4SLinus Torvaldsconfig COMPAT
31611da177e4SLinus Torvalds	bool
31621da177e4SLinus Torvalds
316305e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
316405e43966SAtsushi Nemoto	bool
316505e43966SAtsushi Nemoto
31661da177e4SLinus Torvaldsconfig MIPS32_O32
31671da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
316878aaf956SRalf Baechle	depends on 64BIT
316978aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
317078aaf956SRalf Baechle	select COMPAT
317178aaf956SRalf Baechle	select MIPS32_COMPAT
317278aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
31731da177e4SLinus Torvalds	help
31741da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
31751da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
31761da177e4SLinus Torvalds	  existing binaries are in this format.
31771da177e4SLinus Torvalds
31781da177e4SLinus Torvalds	  If unsure, say Y.
31791da177e4SLinus Torvalds
31801da177e4SLinus Torvaldsconfig MIPS32_N32
31811da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3182c22eacfeSRalf Baechle	depends on 64BIT
31835a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
318478aaf956SRalf Baechle	select COMPAT
318578aaf956SRalf Baechle	select MIPS32_COMPAT
318678aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
31871da177e4SLinus Torvalds	help
31881da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
31891da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
31901da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
31911da177e4SLinus Torvalds	  cases.
31921da177e4SLinus Torvalds
31931da177e4SLinus Torvalds	  If unsure, say N.
31941da177e4SLinus Torvalds
31951da177e4SLinus Torvaldsconfig BINFMT_ELF32
31961da177e4SLinus Torvalds	bool
31971da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3198f43edca7SRalf Baechle	select ELFCORE
31991da177e4SLinus Torvalds
32002116245eSRalf Baechlemenu "Power management options"
3201952fa954SRodolfo Giometti
3202363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3203363c55caSWu Zhangjin	def_bool y
32043f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3205363c55caSWu Zhangjin
3206f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3207f4cb5700SJohannes Berg	def_bool y
32083f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3209f4cb5700SJohannes Berg
32102116245eSRalf Baechlesource "kernel/power/Kconfig"
3211952fa954SRodolfo Giometti
32121da177e4SLinus Torvaldsendmenu
32131da177e4SLinus Torvalds
32147a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
32157a998935SViresh Kumar	bool
32167a998935SViresh Kumar
32177a998935SViresh Kumarmenu "CPU Power Management"
3218c095ebafSPaul Burton
3219c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
32207a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
32217a998935SViresh Kumarendif
32229726b43aSWu Zhangjin
3223c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3224c095ebafSPaul Burton
3225c095ebafSPaul Burtonendmenu
3226c095ebafSPaul Burton
322798cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
322898cdee0eSRalf Baechle
32292235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3230