1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 7b847bd64SKees Cook select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000 8dfad83cbSFlorian Fainelli select ARCH_HAS_DEBUG_VIRTUAL if !64BIT 934c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 1034c01e41SAlexander Lobakin select ARCH_HAS_KCOV 1166633abdSTiezhu Yang select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA 1234c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 13e6226997SArnd Bergmann select ARCH_HAS_STRNCPY_FROM_USER 14e6226997SArnd Bergmann select ARCH_HAS_STRNLEN_USER 1512597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 161e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 178b3165e5SXingxing Su select ARCH_HAS_GCOV_PROFILE_ALL 18c55944ccSNick Desaulniers select ARCH_KEEP_MEMBLOCK 1912597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 201ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 2112597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 22dce44566SAnshuman Khandual select ARCH_USE_MEMTEST 2325da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 240b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 25855f9a8eSAnshuman Khandual select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES 269035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 2712597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 28d3a4e0f1SAlexander Lobakin select ARCH_WANT_LD_ORPHAN_WARN 2910916706SShile Zhang select BUILDTIME_TABLE_SORT 3012597988SMatt Redfearn select CLONE_BACKWARDS 3157eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 3212597988SMatt Redfearn select CPU_PM if CPU_IDLE 3312597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 3412597988SMatt Redfearn select GENERIC_CMOS_UPDATE 3512597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 3624640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 37b962aeb0SPaul Burton select GENERIC_IOMAP 3812597988SMatt Redfearn select GENERIC_IRQ_PROBE 3912597988SMatt Redfearn select GENERIC_IRQ_SHOW 406630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 41740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 42740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 43740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 44740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 45740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 4612597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 4712597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 4812597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 496ca297d4SPeter Zijlstra select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 50906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 5112597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 5242b20995SArnd Bergmann select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT 53109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 54109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 55490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 56c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 5745e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 582ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 5924a9c541SFrederic Weisbecker select HAVE_CONTEXT_TRACKING_USER 60490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 6164575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 6212597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 6312597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 6412597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 6512597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 6601bdc58eSJohan Almbladh select HAVE_EBPF_JIT if !CPU_MICROMIPS && \ 6701bdc58eSJohan Almbladh !CPU_DADDI_WORKAROUNDS && \ 6801bdc58eSJohan Almbladh !CPU_R4000_WORKAROUNDS && \ 6901bdc58eSJohan Almbladh !CPU_R4400_WORKAROUNDS 7012597988SMatt Redfearn select HAVE_EXIT_THREAD 7167a929e0SChristoph Hellwig select HAVE_FAST_GUP 7212597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 7329c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 7412597988SMatt Redfearn select HAVE_FUNCTION_TRACER 7534c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 7634c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 77b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 7812597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7912597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 80c1bf207dSDavid Daney select HAVE_KPROBES 81c1bf207dSDavid Daney select HAVE_KRETPROBES 82c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 83786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 8442a0bb3fSPetr Mladek select HAVE_NMI 8512597988SMatt Redfearn select HAVE_PERF_EVENTS 861ddc96bdSTiezhu Yang select HAVE_PERF_REGS 871ddc96bdSTiezhu Yang select HAVE_PERF_USER_STACK_DUMP 8808bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 899ea141adSPaul Burton select HAVE_RSEQ 9016c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 91d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 9212597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 93a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 9412597988SMatt Redfearn select IRQ_FORCED_THREADING 956630a8e5SChristoph Hellwig select ISA if EISA 9612597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 9734c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 9812597988SMatt Redfearn select PERF_USE_VMALLOC 99981aa1d3SThomas Gleixner select PCI_MSI_ARCH_FALLBACKS if PCI_MSI 10005a0a344SArnd Bergmann select RTC_LIB 10112597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 1024aae683fSMasahiro Yamada select TRACE_IRQFLAGS_SUPPORT 1030bb87f05SAl Viro select ARCH_HAS_ELFCORE_COMPAT 104e0a8b93eSNemanja Rakovic select HAVE_ARCH_KCSAN if 64BIT 1051da177e4SLinus Torvalds 106d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 107d3991572SChristoph Hellwig bool 108d3991572SChristoph Hellwig 109c434b9f8SPaul Cercueilconfig MIPS_GENERIC 110c434b9f8SPaul Cercueil bool 111c434b9f8SPaul Cercueil 112f0f4a753SPaul Cercueilconfig MACH_INGENIC 113f0f4a753SPaul Cercueil bool 114f0f4a753SPaul Cercueil select SYS_SUPPORTS_32BIT_KERNEL 115f0f4a753SPaul Cercueil select SYS_SUPPORTS_LITTLE_ENDIAN 116f0f4a753SPaul Cercueil select SYS_SUPPORTS_ZBOOT 117f0f4a753SPaul Cercueil select DMA_NONCOHERENT 118f0f4a753SPaul Cercueil select IRQ_MIPS_CPU 119f0f4a753SPaul Cercueil select PINCTRL 120f0f4a753SPaul Cercueil select GPIOLIB 121f0f4a753SPaul Cercueil select COMMON_CLK 122f0f4a753SPaul Cercueil select GENERIC_IRQ_CHIP 123f0f4a753SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 124f0f4a753SPaul Cercueil select USE_OF 125f0f4a753SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 126f0f4a753SPaul Cercueil select MIPS_EXTERNAL_TIMER 127f0f4a753SPaul Cercueil 1281da177e4SLinus Torvaldsmenu "Machine selection" 1291da177e4SLinus Torvalds 1305e83d430SRalf Baechlechoice 1315e83d430SRalf Baechle prompt "System type" 132c434b9f8SPaul Cercueil default MIPS_GENERIC_KERNEL 1331da177e4SLinus Torvalds 134c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL 135eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 136c434b9f8SPaul Cercueil select MIPS_GENERIC 137eed0eabdSPaul Burton select BOOT_RAW 138eed0eabdSPaul Burton select BUILTIN_DTB 139eed0eabdSPaul Burton select CEVT_R4K 140eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 141eed0eabdSPaul Burton select COMMON_CLK 142eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 14334c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 144eed0eabdSPaul Burton select CSRC_R4K 1454e066441SChristoph Hellwig select DMA_NONCOHERENT 146eb01d42aSChristoph Hellwig select HAVE_PCI 147eed0eabdSPaul Burton select IRQ_MIPS_CPU 1480211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 149eed0eabdSPaul Burton select MIPS_CPU_SCACHE 150eed0eabdSPaul Burton select MIPS_GIC 151eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 152eed0eabdSPaul Burton select NO_EXCEPT_FILL 153eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 154eed0eabdSPaul Burton select SMP_UP if SMP 155a3078e59SMatt Redfearn select SWAP_IO_SPACE 156eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 157eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 158eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 159eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 160eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 161eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 162eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 163eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 164eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 165eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 166eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 167eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 168eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 16934c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 170eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 171eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 172eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 173c3e2ee65SPaul Cercueil select SYS_SUPPORTS_ZBOOT 17434c01e41SAlexander Lobakin select UHI_BOOT 1752e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1762e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1772e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1782e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1792e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1802e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 181eed0eabdSPaul Burton select USE_OF 182eed0eabdSPaul Burton help 183eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 184eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 185eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 186eed0eabdSPaul Burton Interface) specification. 187eed0eabdSPaul Burton 18842a4f17dSManuel Laussconfig MIPS_ALCHEMY 189c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 190d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 191f772cdb2SRalf Baechle select CEVT_R4K 192d7ea335cSSteven J. Hill select CSRC_R4K 19367e38cf2SRalf Baechle select IRQ_MIPS_CPU 194a86497d6SChristoph Hellwig select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is 195d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 19642a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 19742a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 19842a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 199d30a2b47SLinus Walleij select GPIOLIB 2001b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 20147440229SManuel Lauss select COMMON_CLK 2021da177e4SLinus Torvalds 2037ca5dc14SFlorian Fainelliconfig AR7 2047ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 2057ca5dc14SFlorian Fainelli select BOOT_ELF32 206b408b611SArnd Bergmann select COMMON_CLK 2077ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 2087ca5dc14SFlorian Fainelli select CEVT_R4K 2097ca5dc14SFlorian Fainelli select CSRC_R4K 21067e38cf2SRalf Baechle select IRQ_MIPS_CPU 2117ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 2127ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 2137ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 2147ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 2157ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 2167ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 217377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2181b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 219d30a2b47SLinus Walleij select GPIOLIB 2207ca5dc14SFlorian Fainelli select VLYNQ 2217ca5dc14SFlorian Fainelli help 2227ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 2237ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 2247ca5dc14SFlorian Fainelli 22543cc739fSSergey Ryazanovconfig ATH25 22643cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 22743cc739fSSergey Ryazanov select CEVT_R4K 22843cc739fSSergey Ryazanov select CSRC_R4K 22943cc739fSSergey Ryazanov select DMA_NONCOHERENT 23067e38cf2SRalf Baechle select IRQ_MIPS_CPU 2311753e74eSSergey Ryazanov select IRQ_DOMAIN 23243cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 23343cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 23443cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2358aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 23643cc739fSSergey Ryazanov help 23743cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 23843cc739fSSergey Ryazanov 239d4a67d9dSGabor Juhosconfig ATH79 240d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 241ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 242d4a67d9dSGabor Juhos select BOOT_RAW 243d4a67d9dSGabor Juhos select CEVT_R4K 244d4a67d9dSGabor Juhos select CSRC_R4K 245d4a67d9dSGabor Juhos select DMA_NONCOHERENT 246d30a2b47SLinus Walleij select GPIOLIB 247a08227a2SJohn Crispin select PINCTRL 248411520afSAlban Bedel select COMMON_CLK 24967e38cf2SRalf Baechle select IRQ_MIPS_CPU 250d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 251d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 252d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 253d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 254377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 255b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 25603c8c407SAlban Bedel select USE_OF 25753d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 258d4a67d9dSGabor Juhos help 259d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 260d4a67d9dSGabor Juhos 2615f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2625f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 26329906e1aSÁlvaro Fernández Rojas select ARCH_HAS_RESET_CONTROLLER 264d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 265d666cd02SKevin Cernekee select BOOT_RAW 266d666cd02SKevin Cernekee select NO_EXCEPT_FILL 267d666cd02SKevin Cernekee select USE_OF 268d666cd02SKevin Cernekee select CEVT_R4K 269d666cd02SKevin Cernekee select CSRC_R4K 270d666cd02SKevin Cernekee select SYNC_R4K 271d666cd02SKevin Cernekee select COMMON_CLK 272c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 27360b858f2SKevin Cernekee select BCM7038_L1_IRQ 27460b858f2SKevin Cernekee select BCM7120_L2_IRQ 27560b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 27667e38cf2SRalf Baechle select IRQ_MIPS_CPU 27760b858f2SKevin Cernekee select DMA_NONCOHERENT 278d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 27960b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 280d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 281d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 28260b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 28360b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 28460b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 285d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 286d666cd02SKevin Cernekee select SWAP_IO_SPACE 28760b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28860b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 28960b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 29060b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2914dc4704cSJustin Chen select HARDIRQS_SW_RESEND 2921d987052SFlorian Fainelli select HAVE_PCI 2931d987052SFlorian Fainelli select PCI_DRIVERS_GENERIC 294466ab2eaSFlorian Fainelli select FW_CFE 295d666cd02SKevin Cernekee help 2965f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2975f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2985f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2995f2d4459SKevin Cernekee must be set appropriately for your board. 300d666cd02SKevin Cernekee 3011c0c13ebSAurelien Jarnoconfig BCM47XX 302c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 303fe08f8c2SHauke Mehrtens select BOOT_RAW 30442f77542SRalf Baechle select CEVT_R4K 305940f6b48SRalf Baechle select CSRC_R4K 3061c0c13ebSAurelien Jarno select DMA_NONCOHERENT 307eb01d42aSChristoph Hellwig select HAVE_PCI 30867e38cf2SRalf Baechle select IRQ_MIPS_CPU 309314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 310dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 3111c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 3121c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 313377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 3146507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 31525e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 316e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 317c949c0bcSRafał Miłecki select GPIOLIB 318c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 319f6e734a8SRafał Miłecki select BCM47XX_NVRAM 3202ab71a02SRafał Miłecki select BCM47XX_SPROM 321dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 3221c0c13ebSAurelien Jarno help 3231c0c13ebSAurelien Jarno Support for BCM47XX based boards 3241c0c13ebSAurelien Jarno 325e7300d04SMaxime Bizonconfig BCM63XX 326e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 327ae8de61cSFlorian Fainelli select BOOT_RAW 328e7300d04SMaxime Bizon select CEVT_R4K 329e7300d04SMaxime Bizon select CSRC_R4K 330fc264022SJonas Gorski select SYNC_R4K 331e7300d04SMaxime Bizon select DMA_NONCOHERENT 33267e38cf2SRalf Baechle select IRQ_MIPS_CPU 333e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 334e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 335e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 3365eeaafc8SRandy Dunlap select SYS_HAS_CPU_BMIPS32_3300 3375eeaafc8SRandy Dunlap select SYS_HAS_CPU_BMIPS4350 3385eeaafc8SRandy Dunlap select SYS_HAS_CPU_BMIPS4380 339e7300d04SMaxime Bizon select SWAP_IO_SPACE 340d30a2b47SLinus Walleij select GPIOLIB 341af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 342bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 343e7300d04SMaxime Bizon help 344e7300d04SMaxime Bizon Support for BCM63XX based boards 345e7300d04SMaxime Bizon 3461da177e4SLinus Torvaldsconfig MIPS_COBALT 3473fa986faSMartin Michlmayr bool "Cobalt Server" 34842f77542SRalf Baechle select CEVT_R4K 349940f6b48SRalf Baechle select CSRC_R4K 3501097c6acSYoichi Yuasa select CEVT_GT641XX 3511da177e4SLinus Torvalds select DMA_NONCOHERENT 352eb01d42aSChristoph Hellwig select FORCE_PCI 353d865bea4SRalf Baechle select I8253 3541da177e4SLinus Torvalds select I8259 35567e38cf2SRalf Baechle select IRQ_MIPS_CPU 356d5ab1a69SYoichi Yuasa select IRQ_GT641XX 357252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3587cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3590a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 360ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3610e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3625e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 363e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3641da177e4SLinus Torvalds 3651da177e4SLinus Torvaldsconfig MACH_DECSTATION 3663fa986faSMartin Michlmayr bool "DECstations" 3671da177e4SLinus Torvalds select BOOT_ELF32 3686457d9fcSYoichi Yuasa select CEVT_DS1287 36981d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3704247417dSYoichi Yuasa select CSRC_IOASIC 37181d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 37220d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 37320d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 37420d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3751da177e4SLinus Torvalds select DMA_NONCOHERENT 376ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 37767e38cf2SRalf Baechle select IRQ_MIPS_CPU 3787cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3797cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 380ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3817d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3825e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3831723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3841723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3851723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 386930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3875e83d430SRalf Baechle help 3881da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3891da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3901da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3911da177e4SLinus Torvalds 3921da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3931da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3941da177e4SLinus Torvalds 3951da177e4SLinus Torvalds DECstation 5000/50 3961da177e4SLinus Torvalds DECstation 5000/150 3971da177e4SLinus Torvalds DECstation 5000/260 3981da177e4SLinus Torvalds DECsystem 5900/260 3991da177e4SLinus Torvalds 4001da177e4SLinus Torvalds otherwise choose R3000. 4011da177e4SLinus Torvalds 4025e83d430SRalf Baechleconfig MACH_JAZZ 4033fa986faSMartin Michlmayr bool "Jazz family of machines" 40439b2d756SThomas Bogendoerfer select ARC_MEMORY 40539b2d756SThomas Bogendoerfer select ARC_PROMLIB 406a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 4077a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 4082f9237d4SChristoph Hellwig select DMA_OPS 4090e2794b0SRalf Baechle select FW_ARC 4100e2794b0SRalf Baechle select FW_ARC32 4115e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 41242f77542SRalf Baechle select CEVT_R4K 413940f6b48SRalf Baechle select CSRC_R4K 414e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 4155e83d430SRalf Baechle select GENERIC_ISA_DMA 4168a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 41767e38cf2SRalf Baechle select IRQ_MIPS_CPU 418d865bea4SRalf Baechle select I8253 4195e83d430SRalf Baechle select I8259 4205e83d430SRalf Baechle select ISA 4217cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 4225e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 4237d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 4241723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 425aadfe4b5SArnd Bergmann select SYS_SUPPORTS_LITTLE_ENDIAN 4261da177e4SLinus Torvalds help 4275e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 4285e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 429692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 4305e83d430SRalf Baechle Olivetti M700-10 workstations. 4315e83d430SRalf Baechle 432f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC 433de361e8bSPaul Burton bool "Ingenic SoC based machines" 434f0f4a753SPaul Cercueil select MIPS_GENERIC 435f0f4a753SPaul Cercueil select MACH_INGENIC 436f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 437eb384937SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 438eb384937SPaul Cercueil select MIPS_EXTERNAL_TIMER 4395ebabe59SLars-Peter Clausen 440171bb2f1SJohn Crispinconfig LANTIQ 441171bb2f1SJohn Crispin bool "Lantiq based platforms" 442171bb2f1SJohn Crispin select DMA_NONCOHERENT 44367e38cf2SRalf Baechle select IRQ_MIPS_CPU 444171bb2f1SJohn Crispin select CEVT_R4K 445171bb2f1SJohn Crispin select CSRC_R4K 446b74cc639SSander Vanheule select NO_EXCEPT_FILL 447171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 448171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 449171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 450171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 451377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 452171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 453f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 454171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 455d30a2b47SLinus Walleij select GPIOLIB 456171bb2f1SJohn Crispin select SWAP_IO_SPACE 457171bb2f1SJohn Crispin select BOOT_RAW 458bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 459a0392222SJohn Crispin select USE_OF 4603f8c50c9SJohn Crispin select PINCTRL 4613f8c50c9SJohn Crispin select PINCTRL_LANTIQ 462c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 463c530781cSJohn Crispin select RESET_CONTROLLER 464171bb2f1SJohn Crispin 46530ad29bbSHuacai Chenconfig MACH_LOONGSON32 466caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 467c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 468ade299d8SYoichi Yuasa help 46930ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 47085749d24SWu Zhangjin 47130ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 47230ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 47330ad29bbSHuacai Chen Sciences (CAS). 474ade299d8SYoichi Yuasa 47571e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 47671e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 477ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 478ca585cf9SKelvin Cheung help 47971e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 480ca585cf9SKelvin Cheung 48171e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 482caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4836fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4846fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4856fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4866fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4876fbde6b4SJiaxun Yang select BOOT_ELF32 4886fbde6b4SJiaxun Yang select BOARD_SCACHE 4896fbde6b4SJiaxun Yang select CSRC_R4K 4906fbde6b4SJiaxun Yang select CEVT_R4K 4916fbde6b4SJiaxun Yang select FORCE_PCI 4926fbde6b4SJiaxun Yang select ISA 4936fbde6b4SJiaxun Yang select I8259 4946fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4957d6d2837SJiaxun Yang select NO_EXCEPT_FILL 4965125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4976fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4986423e59aSJiaxun Yang select PCI_DRIVERS_GENERIC 4996fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 5006fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 5016fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 5026fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 5036fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 5046fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 5056fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 5066fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 50771e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 508a307a4ceSJinyang He select SYS_SUPPORTS_RELOCATABLE 5096fbde6b4SJiaxun Yang select ZONE_DMA32 51087fcfa7bSJiaxun Yang select COMMON_CLK 51187fcfa7bSJiaxun Yang select USE_OF 51287fcfa7bSJiaxun Yang select BUILTIN_DTB 51339c1485cSHuacai Chen select PCI_HOST_GENERIC 514f8f9f21cSFeiyang Chen select HAVE_ARCH_NODEDATA_EXTENSION if NUMA 51571e2f4ddSJiaxun Yang help 516caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 517caed1d1bSHuacai Chen 518caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 519caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 520caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 521caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 522ca585cf9SKelvin Cheung 5231da177e4SLinus Torvaldsconfig MIPS_MALTA 5243fa986faSMartin Michlmayr bool "MIPS Malta board" 52561ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 526a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5277a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5281da177e4SLinus Torvalds select BOOT_ELF32 529fa71c960SRalf Baechle select BOOT_RAW 530e8823d26SPaul Burton select BUILTIN_DTB 53142f77542SRalf Baechle select CEVT_R4K 532fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 53342b002abSGuenter Roeck select COMMON_CLK 53447bf2b03SMaksym Kokhan select CSRC_R4K 535a86497d6SChristoph Hellwig select DMA_NONCOHERENT 5361da177e4SLinus Torvalds select GENERIC_ISA_DMA 5378a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 538eb01d42aSChristoph Hellwig select HAVE_PCI 539d865bea4SRalf Baechle select I8253 5401da177e4SLinus Torvalds select I8259 54147bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5425e83d430SRalf Baechle select MIPS_BONITO64 5439318c51aSChris Dearman select MIPS_CPU_SCACHE 54447bf2b03SMaksym Kokhan select MIPS_GIC 545a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5465e83d430SRalf Baechle select MIPS_MSC 54747bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 548ecafe3e9SPaul Burton select SMP_UP if SMP 5491da177e4SLinus Torvalds select SWAP_IO_SPACE 5507cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5517cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 552bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 553c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 554575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5557cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5565d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 557575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5587cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5597cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 560ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 561ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5625e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 563c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5645e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 565424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 56647bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5670365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 568e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 569f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 57047bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5719693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 572f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5731b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 574e8823d26SPaul Burton select USE_OF 575886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 576abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5771da177e4SLinus Torvalds help 578f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5791da177e4SLinus Torvalds board. 5801da177e4SLinus Torvalds 5812572f00dSJoshua Hendersonconfig MACH_PIC32 5822572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5832572f00dSJoshua Henderson help 5842572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5852572f00dSJoshua Henderson 5862572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5872572f00dSJoshua Henderson microcontrollers. 5882572f00dSJoshua Henderson 589baec970aSLauri Kasanenconfig MACH_NINTENDO64 590baec970aSLauri Kasanen bool "Nintendo 64 console" 591baec970aSLauri Kasanen select CEVT_R4K 592baec970aSLauri Kasanen select CSRC_R4K 593baec970aSLauri Kasanen select SYS_HAS_CPU_R4300 594baec970aSLauri Kasanen select SYS_SUPPORTS_BIG_ENDIAN 595baec970aSLauri Kasanen select SYS_SUPPORTS_ZBOOT 596baec970aSLauri Kasanen select SYS_SUPPORTS_32BIT_KERNEL 597baec970aSLauri Kasanen select SYS_SUPPORTS_64BIT_KERNEL 598baec970aSLauri Kasanen select DMA_NONCOHERENT 599baec970aSLauri Kasanen select IRQ_MIPS_CPU 600baec970aSLauri Kasanen 601ae2b5bb6SJohn Crispinconfig RALINK 602ae2b5bb6SJohn Crispin bool "Ralink based machines" 603ae2b5bb6SJohn Crispin select CEVT_R4K 60435f752beSArnd Bergmann select COMMON_CLK 605ae2b5bb6SJohn Crispin select CSRC_R4K 606ae2b5bb6SJohn Crispin select BOOT_RAW 607ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 60867e38cf2SRalf Baechle select IRQ_MIPS_CPU 609ae2b5bb6SJohn Crispin select USE_OF 610ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 611ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 612ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 613377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 6141f0400d0SChuanhong Guo select SYS_SUPPORTS_ZBOOT 615ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 6162a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6172a153f1cSJohn Crispin select RESET_CONTROLLER 618ae2b5bb6SJohn Crispin 6194042147aSBert Vermeulenconfig MACH_REALTEK_RTL 6204042147aSBert Vermeulen bool "Realtek RTL838x/RTL839x based machines" 6214042147aSBert Vermeulen select MIPS_GENERIC 6224042147aSBert Vermeulen select DMA_NONCOHERENT 6234042147aSBert Vermeulen select IRQ_MIPS_CPU 6244042147aSBert Vermeulen select CSRC_R4K 6254042147aSBert Vermeulen select CEVT_R4K 6264042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R1 6274042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R2 6284042147aSBert Vermeulen select SYS_SUPPORTS_BIG_ENDIAN 6294042147aSBert Vermeulen select SYS_SUPPORTS_32BIT_KERNEL 6304042147aSBert Vermeulen select SYS_SUPPORTS_MIPS16 6314042147aSBert Vermeulen select SYS_SUPPORTS_MULTITHREADING 6324042147aSBert Vermeulen select SYS_SUPPORTS_VPE_LOADER 6334042147aSBert Vermeulen select BOOT_RAW 6344042147aSBert Vermeulen select PINCTRL 6354042147aSBert Vermeulen select USE_OF 6364042147aSBert Vermeulen 6371da177e4SLinus Torvaldsconfig SGI_IP22 6383fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 639c0de00b2SThomas Bogendoerfer select ARC_MEMORY 64039b2d756SThomas Bogendoerfer select ARC_PROMLIB 6410e2794b0SRalf Baechle select FW_ARC 6420e2794b0SRalf Baechle select FW_ARC32 6437a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6441da177e4SLinus Torvalds select BOOT_ELF32 64542f77542SRalf Baechle select CEVT_R4K 646940f6b48SRalf Baechle select CSRC_R4K 647e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6481da177e4SLinus Torvalds select DMA_NONCOHERENT 6496630a8e5SChristoph Hellwig select HAVE_EISA 650d865bea4SRalf Baechle select I8253 65168de4803SThomas Bogendoerfer select I8259 6521da177e4SLinus Torvalds select IP22_CPU_SCACHE 65367e38cf2SRalf Baechle select IRQ_MIPS_CPU 654aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 655e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 656e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 65736e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 658e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 659e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 660e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6611da177e4SLinus Torvalds select SWAP_IO_SPACE 6627cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6637cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 664c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 665ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 666ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6675e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 668802b8362SThomas Bogendoerfer select WAR_R4600_V1_INDEX_ICACHEOP 6695e5b6527SThomas Bogendoerfer select WAR_R4600_V1_HIT_CACHEOP 67044def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 671930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6721da177e4SLinus Torvalds help 6731da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6741da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6751da177e4SLinus Torvalds that runs on these, say Y here. 6761da177e4SLinus Torvalds 6771da177e4SLinus Torvaldsconfig SGI_IP27 6783fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 67954aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 680397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 6810e2794b0SRalf Baechle select FW_ARC 6820e2794b0SRalf Baechle select FW_ARC64 683e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 6845e83d430SRalf Baechle select BOOT_ELF64 685e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 68604100459SChristoph Hellwig select FORCE_PCI 68736a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 688eb01d42aSChristoph Hellwig select HAVE_PCI 68969a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 690e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 691130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 692a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 693a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 6947cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 695ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6965e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 697d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6981a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 699256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 700930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 7016c86a302SMike Rapoport select NUMA 702f8f9f21cSFeiyang Chen select HAVE_ARCH_NODEDATA_EXTENSION 7031da177e4SLinus Torvalds help 7041da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 7051da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 7061da177e4SLinus Torvalds here. 7071da177e4SLinus Torvalds 708e2defae5SThomas Bogendoerferconfig SGI_IP28 7097d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 710c0de00b2SThomas Bogendoerfer select ARC_MEMORY 71139b2d756SThomas Bogendoerfer select ARC_PROMLIB 7120e2794b0SRalf Baechle select FW_ARC 7130e2794b0SRalf Baechle select FW_ARC64 7147a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 715e2defae5SThomas Bogendoerfer select BOOT_ELF64 716e2defae5SThomas Bogendoerfer select CEVT_R4K 717e2defae5SThomas Bogendoerfer select CSRC_R4K 718e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 719e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 720e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 72167e38cf2SRalf Baechle select IRQ_MIPS_CPU 7226630a8e5SChristoph Hellwig select HAVE_EISA 723e2defae5SThomas Bogendoerfer select I8253 724e2defae5SThomas Bogendoerfer select I8259 725e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 726e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7275b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 728e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 729e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 730e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 731e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 732e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 733c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 734e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 735e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 736256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 737dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 738e2defae5SThomas Bogendoerfer help 739e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 740e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 741e2defae5SThomas Bogendoerfer 7427505576dSThomas Bogendoerferconfig SGI_IP30 7437505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7447505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7457505576dSThomas Bogendoerfer select FW_ARC 7467505576dSThomas Bogendoerfer select FW_ARC64 7477505576dSThomas Bogendoerfer select BOOT_ELF64 7487505576dSThomas Bogendoerfer select CEVT_R4K 7497505576dSThomas Bogendoerfer select CSRC_R4K 75004100459SChristoph Hellwig select FORCE_PCI 7517505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7527505576dSThomas Bogendoerfer select ZONE_DMA32 7537505576dSThomas Bogendoerfer select HAVE_PCI 7547505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7557505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7567505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7577505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7587505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7597505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7607505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7617505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7627505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 763256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 7647505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7657505576dSThomas Bogendoerfer select ARC_MEMORY 7667505576dSThomas Bogendoerfer help 7677505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7687505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7697505576dSThomas Bogendoerfer 7701da177e4SLinus Torvaldsconfig SGI_IP32 771cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 77239b2d756SThomas Bogendoerfer select ARC_MEMORY 77339b2d756SThomas Bogendoerfer select ARC_PROMLIB 77403df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 7750e2794b0SRalf Baechle select FW_ARC 7760e2794b0SRalf Baechle select FW_ARC32 7771da177e4SLinus Torvalds select BOOT_ELF32 77842f77542SRalf Baechle select CEVT_R4K 779940f6b48SRalf Baechle select CSRC_R4K 7801da177e4SLinus Torvalds select DMA_NONCOHERENT 781eb01d42aSChristoph Hellwig select HAVE_PCI 78267e38cf2SRalf Baechle select IRQ_MIPS_CPU 7831da177e4SLinus Torvalds select R5000_CPU_SCACHE 7841da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7857cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7867cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7877cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 788dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 789ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7905e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 791886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 7921da177e4SLinus Torvalds help 7931da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7941da177e4SLinus Torvalds 7955e83d430SRalf Baechleconfig SIBYTE_CRHONE 7963fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 7975e83d430SRalf Baechle select BOOT_ELF32 7985e83d430SRalf Baechle select SIBYTE_BCM1125 7995e83d430SRalf Baechle select SWAP_IO_SPACE 8007cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8015e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8025e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8035e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8045e83d430SRalf Baechle 805ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 806ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 807ade299d8SYoichi Yuasa select BOOT_ELF32 80803452347SThomas Bogendoerfer select SIBYTE_SB1250 809ade299d8SYoichi Yuasa select SWAP_IO_SPACE 810ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 811ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 812ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 813ade299d8SYoichi Yuasa 814ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 815ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 816ade299d8SYoichi Yuasa select BOOT_ELF32 817fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 818ade299d8SYoichi Yuasa select SIBYTE_SB1250 819ade299d8SYoichi Yuasa select SWAP_IO_SPACE 820ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 821ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 822ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 823ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 824cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 825e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 826ade299d8SYoichi Yuasa 827ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 828ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 829ade299d8SYoichi Yuasa select BOOT_ELF32 830fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 831ade299d8SYoichi Yuasa select SIBYTE_SB1250 832ade299d8SYoichi Yuasa select SWAP_IO_SPACE 833ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 834ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 835ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 836ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 837756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 838ade299d8SYoichi Yuasa 839ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 840ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 841ade299d8SYoichi Yuasa select BOOT_ELF32 842ade299d8SYoichi Yuasa select SIBYTE_SB1250 843ade299d8SYoichi Yuasa select SWAP_IO_SPACE 844ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 845ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 846ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 847e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 848ade299d8SYoichi Yuasa 849ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 850ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 851ade299d8SYoichi Yuasa select BOOT_ELF32 852ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 853ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 854ade299d8SYoichi Yuasa select SWAP_IO_SPACE 855ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 856ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 857651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 858ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 859cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 860e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 861ade299d8SYoichi Yuasa 86214b36af4SThomas Bogendoerferconfig SNI_RM 86314b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 86439b2d756SThomas Bogendoerfer select ARC_MEMORY 86539b2d756SThomas Bogendoerfer select ARC_PROMLIB 8660e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8670e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 868aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8695e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 870a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8717a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 8725e83d430SRalf Baechle select BOOT_ELF32 87342f77542SRalf Baechle select CEVT_R4K 874940f6b48SRalf Baechle select CSRC_R4K 875e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8765e83d430SRalf Baechle select DMA_NONCOHERENT 8775e83d430SRalf Baechle select GENERIC_ISA_DMA 8786630a8e5SChristoph Hellwig select HAVE_EISA 8798a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 880eb01d42aSChristoph Hellwig select HAVE_PCI 88167e38cf2SRalf Baechle select IRQ_MIPS_CPU 882d865bea4SRalf Baechle select I8253 8835e83d430SRalf Baechle select I8259 8845e83d430SRalf Baechle select ISA 885564c836fSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_6 8864a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8877cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8884a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 889c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8904a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 89136a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 892ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 8937d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 8944a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 8955e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8965e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 89744def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 8981da177e4SLinus Torvalds help 89914b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 90014b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 9015e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 9025e83d430SRalf Baechle support this machine type. 9031da177e4SLinus Torvalds 904edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 905edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 90624a1c023SThomas Bogendoerfer select WAR_TX49XX_ICACHE_INDEX_INV 90723fbee9dSRalf Baechle 90873b4390fSRalf Baechleconfig MIKROTIK_RB532 90973b4390fSRalf Baechle bool "Mikrotik RB532 boards" 91073b4390fSRalf Baechle select CEVT_R4K 91173b4390fSRalf Baechle select CSRC_R4K 91273b4390fSRalf Baechle select DMA_NONCOHERENT 913eb01d42aSChristoph Hellwig select HAVE_PCI 91467e38cf2SRalf Baechle select IRQ_MIPS_CPU 91573b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 91673b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 91773b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 91873b4390fSRalf Baechle select SWAP_IO_SPACE 91973b4390fSRalf Baechle select BOOT_RAW 920d30a2b47SLinus Walleij select GPIOLIB 921930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 92273b4390fSRalf Baechle help 92373b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 92473b4390fSRalf Baechle based on the IDT RC32434 SoC. 92573b4390fSRalf Baechle 9269ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9279ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 928a86c7f72SDavid Daney select CEVT_R4K 929ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9301753d50cSChristoph Hellwig select HAVE_RAPIDIO 931d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 932a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 933a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 934f65aad41SRalf Baechle select EDAC_SUPPORT 935b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 93673569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 93773569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 938a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9395e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 940eb01d42aSChristoph Hellwig select HAVE_PCI 94178bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 94278bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 94378bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 944f00e001eSDavid Daney select ZONE_DMA32 945d30a2b47SLinus Walleij select GPIOLIB 9466e511163SDavid Daney select USE_OF 9476e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9486e511163SDavid Daney select SYS_SUPPORTS_SMP 9497820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9507820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 951e326479fSAndrew Bresticker select BUILTIN_DTB 952f766b28aSJulian Braha select MTD 9538c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 95409230cbcSChristoph Hellwig select SWIOTLB 9553ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 956a86c7f72SDavid Daney help 957a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 958a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 959a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 960a86c7f72SDavid Daney Some of the supported boards are: 961a86c7f72SDavid Daney EBT3000 962a86c7f72SDavid Daney EBH3000 963a86c7f72SDavid Daney EBH3100 964a86c7f72SDavid Daney Thunder 965a86c7f72SDavid Daney Kodama 966a86c7f72SDavid Daney Hikari 967a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 968a86c7f72SDavid Daney 9691da177e4SLinus Torvaldsendchoice 9701da177e4SLinus Torvalds 971e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 9723b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 973d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 974a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 975e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 9768945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 977eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 978a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig" 9795e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 9808ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 9812572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 982ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 98329c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 98438b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 98522b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 986a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 98771e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 98830ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 98930ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 99038b18f72SRalf Baechle 9915e83d430SRalf Baechleendmenu 9925e83d430SRalf Baechle 9933c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 9943c9ee7efSAkinobu Mita bool 9953c9ee7efSAkinobu Mita default y 9963c9ee7efSAkinobu Mita 9971da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 9981da177e4SLinus Torvalds bool 9991da177e4SLinus Torvalds default y 10001da177e4SLinus Torvalds 1001ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10021cc89038SAtsushi Nemoto bool 10031cc89038SAtsushi Nemoto default y 10041cc89038SAtsushi Nemoto 10051da177e4SLinus Torvalds# 10061da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10071da177e4SLinus Torvalds# 10080e2794b0SRalf Baechleconfig FW_ARC 10091da177e4SLinus Torvalds bool 10101da177e4SLinus Torvalds 101161ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 101261ed242dSRalf Baechle bool 101361ed242dSRalf Baechle 10149267a30dSMarc St-Jeanconfig BOOT_RAW 10159267a30dSMarc St-Jean bool 10169267a30dSMarc St-Jean 1017217dd11eSRalf Baechleconfig CEVT_BCM1480 1018217dd11eSRalf Baechle bool 1019217dd11eSRalf Baechle 10206457d9fcSYoichi Yuasaconfig CEVT_DS1287 10216457d9fcSYoichi Yuasa bool 10226457d9fcSYoichi Yuasa 10231097c6acSYoichi Yuasaconfig CEVT_GT641XX 10241097c6acSYoichi Yuasa bool 10251097c6acSYoichi Yuasa 102642f77542SRalf Baechleconfig CEVT_R4K 102742f77542SRalf Baechle bool 102842f77542SRalf Baechle 1029217dd11eSRalf Baechleconfig CEVT_SB1250 1030217dd11eSRalf Baechle bool 1031217dd11eSRalf Baechle 1032229f773eSAtsushi Nemotoconfig CEVT_TXX9 1033229f773eSAtsushi Nemoto bool 1034229f773eSAtsushi Nemoto 1035217dd11eSRalf Baechleconfig CSRC_BCM1480 1036217dd11eSRalf Baechle bool 1037217dd11eSRalf Baechle 10384247417dSYoichi Yuasaconfig CSRC_IOASIC 10394247417dSYoichi Yuasa bool 10404247417dSYoichi Yuasa 1041940f6b48SRalf Baechleconfig CSRC_R4K 104238586428SSerge Semin select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1043940f6b48SRalf Baechle bool 1044940f6b48SRalf Baechle 1045217dd11eSRalf Baechleconfig CSRC_SB1250 1046217dd11eSRalf Baechle bool 1047217dd11eSRalf Baechle 1048a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1049a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1050a7f4df4eSAlex Smith 1051a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1052d30a2b47SLinus Walleij select GPIOLIB 1053a9aec7feSAtsushi Nemoto bool 1054a9aec7feSAtsushi Nemoto 10550e2794b0SRalf Baechleconfig FW_CFE 1056df78b5c8SAurelien Jarno bool 1057df78b5c8SAurelien Jarno 105840e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 105940e084a5SRalf Baechle bool 106040e084a5SRalf Baechle 10611da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 10621da177e4SLinus Torvalds bool 1063db91427bSChristoph Hellwig # 1064db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1065db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1066db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1067db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1068db91427bSChristoph Hellwig # significant advantages. 1069db91427bSChristoph Hellwig # 10706be87d61SJiaxun Yang select ARCH_HAS_SETUP_DMA_OPS 1071419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1072fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1073*e0b7fd12SJiaxun Yang select ARCH_HAS_SYNC_DMA_FOR_CPU 1074f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1075fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 107634dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 107734dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 10784ce588cdSRalf Baechle 107936a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 10801da177e4SLinus Torvalds bool 10811da177e4SLinus Torvalds 10821b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1083dbb74540SRalf Baechle bool 1084dbb74540SRalf Baechle 10851da177e4SLinus Torvaldsconfig MIPS_BONITO64 10861da177e4SLinus Torvalds bool 10871da177e4SLinus Torvalds 10881da177e4SLinus Torvaldsconfig MIPS_MSC 10891da177e4SLinus Torvalds bool 10901da177e4SLinus Torvalds 109139b8d525SRalf Baechleconfig SYNC_R4K 109239b8d525SRalf Baechle bool 109339b8d525SRalf Baechle 1094ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1095d388d685SMaciej W. Rozycki def_bool n 1096d388d685SMaciej W. Rozycki 10974e0748f5SMarkos Chandrasconfig GENERIC_CSUM 109818d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 10994e0748f5SMarkos Chandras 11008313da30SRalf Baechleconfig GENERIC_ISA_DMA 11018313da30SRalf Baechle bool 11028313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1103a35bee8aSNamhyung Kim select ISA_DMA_API 11048313da30SRalf Baechle 1105aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1106aa414dffSRalf Baechle bool 11078313da30SRalf Baechle select GENERIC_ISA_DMA 1108aa414dffSRalf Baechle 110978bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 111078bdbbacSMasahiro Yamada bool 111178bdbbacSMasahiro Yamada 111278bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 111378bdbbacSMasahiro Yamada bool 111478bdbbacSMasahiro Yamada 111578bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 111678bdbbacSMasahiro Yamada bool 111778bdbbacSMasahiro Yamada 1118a35bee8aSNamhyung Kimconfig ISA_DMA_API 1119a35bee8aSNamhyung Kim bool 1120a35bee8aSNamhyung Kim 11218c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 11228c530ea3SMatt Redfearn bool 11238c530ea3SMatt Redfearn help 11248c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 11258c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 11268c530ea3SMatt Redfearn to allow access to command line and entropy sources. 11278c530ea3SMatt Redfearn 11285e83d430SRalf Baechle# 11296b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 11305e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 11315e83d430SRalf Baechle# choice statement should be more obvious to the user. 11325e83d430SRalf Baechle# 11335e83d430SRalf Baechlechoice 11346b2aac42SMasanari Iida prompt "Endianness selection" 11351da177e4SLinus Torvalds help 11361da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 11375e83d430SRalf Baechle byte order. These modes require different kernels and a different 11383cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 11395e83d430SRalf Baechle particular system but some systems are just as commonly used in the 11403dde6ad8SDavid Sterba one or the other endianness. 11415e83d430SRalf Baechle 11425e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 11435e83d430SRalf Baechle bool "Big endian" 11445e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 11455e83d430SRalf Baechle 11465e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 11475e83d430SRalf Baechle bool "Little endian" 11485e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 11495e83d430SRalf Baechle 11505e83d430SRalf Baechleendchoice 11515e83d430SRalf Baechle 115222b0763aSDavid Daneyconfig EXPORT_UASM 115322b0763aSDavid Daney bool 115422b0763aSDavid Daney 11552116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 11562116245eSRalf Baechle bool 11572116245eSRalf Baechle 11585e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 11595e83d430SRalf Baechle bool 11605e83d430SRalf Baechle 11615e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 11625e83d430SRalf Baechle bool 11631da177e4SLinus Torvalds 1164aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1165aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1166aa1762f4SDavid Daney 11678420fd00SAtsushi Nemotoconfig IRQ_TXX9 11688420fd00SAtsushi Nemoto bool 11698420fd00SAtsushi Nemoto 1170d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1171d5ab1a69SYoichi Yuasa bool 1172d5ab1a69SYoichi Yuasa 1173252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 11741da177e4SLinus Torvalds bool 11751da177e4SLinus Torvalds 1176a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1177a57140e9SThomas Bogendoerfer bool 1178a57140e9SThomas Bogendoerfer 11799267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 11809267a30dSMarc St-Jean bool 11819267a30dSMarc St-Jean 1182a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1183a7e07b1aSMarkos Chandras bool 1184a7e07b1aSMarkos Chandras 11851da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 11861da177e4SLinus Torvalds bool 11871da177e4SLinus Torvalds 1188e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1189e2defae5SThomas Bogendoerfer bool 1190e2defae5SThomas Bogendoerfer 11915b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 11925b438c44SThomas Bogendoerfer bool 11935b438c44SThomas Bogendoerfer 1194e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1195e2defae5SThomas Bogendoerfer bool 1196e2defae5SThomas Bogendoerfer 1197e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1198e2defae5SThomas Bogendoerfer bool 1199e2defae5SThomas Bogendoerfer 1200e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1201e2defae5SThomas Bogendoerfer bool 1202e2defae5SThomas Bogendoerfer 1203e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1204e2defae5SThomas Bogendoerfer bool 1205e2defae5SThomas Bogendoerfer 1206e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1207e2defae5SThomas Bogendoerfer bool 1208e2defae5SThomas Bogendoerfer 12090e2794b0SRalf Baechleconfig FW_ARC32 12105e83d430SRalf Baechle bool 12115e83d430SRalf Baechle 1212aaa9fad3SPaul Bolleconfig FW_SNIPROM 1213231a35d3SThomas Bogendoerfer bool 1214231a35d3SThomas Bogendoerfer 12151da177e4SLinus Torvaldsconfig BOOT_ELF32 12161da177e4SLinus Torvalds bool 12171da177e4SLinus Torvalds 1218930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1219930beb5aSFlorian Fainelli bool 1220930beb5aSFlorian Fainelli 1221930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1222930beb5aSFlorian Fainelli bool 1223930beb5aSFlorian Fainelli 1224930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1225930beb5aSFlorian Fainelli bool 1226930beb5aSFlorian Fainelli 1227930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1228930beb5aSFlorian Fainelli bool 1229930beb5aSFlorian Fainelli 12301da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 12311da177e4SLinus Torvalds int 1232a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 12335432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 12345432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 12355432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 12361da177e4SLinus Torvalds default "5" 12371da177e4SLinus Torvalds 1238e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1239e9422427SThomas Bogendoerfer bool 1240e9422427SThomas Bogendoerfer 12411da177e4SLinus Torvaldsconfig ARC_CONSOLE 12421da177e4SLinus Torvalds bool "ARC console support" 1243e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 12441da177e4SLinus Torvalds 12451da177e4SLinus Torvaldsconfig ARC_MEMORY 12461da177e4SLinus Torvalds bool 12471da177e4SLinus Torvalds 12481da177e4SLinus Torvaldsconfig ARC_PROMLIB 12491da177e4SLinus Torvalds bool 12501da177e4SLinus Torvalds 12510e2794b0SRalf Baechleconfig FW_ARC64 12521da177e4SLinus Torvalds bool 12531da177e4SLinus Torvalds 12541da177e4SLinus Torvaldsconfig BOOT_ELF64 12551da177e4SLinus Torvalds bool 12561da177e4SLinus Torvalds 12571da177e4SLinus Torvaldsmenu "CPU selection" 12581da177e4SLinus Torvalds 12591da177e4SLinus Torvaldschoice 12601da177e4SLinus Torvalds prompt "CPU type" 12611da177e4SLinus Torvalds default CPU_R4X00 12621da177e4SLinus Torvalds 1263268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1264caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1265268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1266d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 126751522217SJiaxun Yang select CPU_MIPSR2 126851522217SJiaxun Yang select CPU_HAS_PREFETCH 12690e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 12700e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 12710e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 12727507445bSHuacai Chen select CPU_SUPPORTS_MSA 127351522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 127451522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 12750e476d91SHuacai Chen select WEAK_ORDERING 12760e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 12777507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1278b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 127917c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 12807f3b3c2bSJackie Liu select MIPS_FP_SUPPORT 1281d30a2b47SLinus Walleij select GPIOLIB 128209230cbcSChristoph Hellwig select SWIOTLB 12830f78355cSHuacai Chen select HAVE_KVM 12840e476d91SHuacai Chen help 1285caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1286caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1287caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1288caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1289caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 12900e476d91SHuacai Chen 1291caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1292caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 12931e820da3SHuacai Chen default n 1294268a2d60SJiaxun Yang depends on CPU_LOONGSON64 12951e820da3SHuacai Chen help 1296caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 12971e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1298268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 12991e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13001e820da3SHuacai Chen Fast TLB refill support, etc. 13011e820da3SHuacai Chen 13021e820da3SHuacai Chen This option enable those enhancements which are not probed at run 13031e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 13041e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1305caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 13061e820da3SHuacai Chen 1307e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 13083f059a7eSXi Ruoyao bool "Loongson-3 LLSC Workarounds" 1309e02e07e3SHuacai Chen default y if SMP 1310268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1311e02e07e3SHuacai Chen help 1312caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1313e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1314e02e07e3SHuacai Chen 13153f059a7eSXi Ruoyao Say Y, unless you know what you are doing. 1316e02e07e3SHuacai Chen 1317ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION 1318ec7a9318SWANG Xuerui bool "Emulate the CPUCFG instruction on older Loongson cores" 1319ec7a9318SWANG Xuerui default y 1320ec7a9318SWANG Xuerui depends on CPU_LOONGSON64 1321ec7a9318SWANG Xuerui help 1322ec7a9318SWANG Xuerui Loongson-3A R4 and newer have the CPUCFG instruction available for 1323ec7a9318SWANG Xuerui userland to query CPU capabilities, much like CPUID on x86. This 1324ec7a9318SWANG Xuerui option provides emulation of the instruction on older Loongson 1325ec7a9318SWANG Xuerui cores, back to Loongson-3A1000. 1326ec7a9318SWANG Xuerui 1327ec7a9318SWANG Xuerui If unsure, please say Y. 1328ec7a9318SWANG Xuerui 13293702bba5SWu Zhangjinconfig CPU_LOONGSON2E 13303702bba5SWu Zhangjin bool "Loongson 2E" 13313702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1332268a2d60SJiaxun Yang select CPU_LOONGSON2EF 13332a21c730SFuxin Zhang help 13342a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 13352a21c730SFuxin Zhang with many extensions. 13362a21c730SFuxin Zhang 133725985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 13386f7a251aSWu Zhangjin bonito64. 13396f7a251aSWu Zhangjin 13406f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 13416f7a251aSWu Zhangjin bool "Loongson 2F" 13426f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1343268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1344d30a2b47SLinus Walleij select GPIOLIB 13456f7a251aSWu Zhangjin help 13466f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 13476f7a251aSWu Zhangjin with many extensions. 13486f7a251aSWu Zhangjin 13496f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 13506f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 13516f7a251aSWu Zhangjin Loongson2E. 13526f7a251aSWu Zhangjin 1353ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1354ca585cf9SKelvin Cheung bool "Loongson 1B" 1355ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1356b2afb64cSHuacai Chen select CPU_LOONGSON32 13579ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1358ca585cf9SKelvin Cheung help 1359ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1360968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1361968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1362ca585cf9SKelvin Cheung 136312e3280bSYang Lingconfig CPU_LOONGSON1C 136412e3280bSYang Ling bool "Loongson 1C" 136512e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1366b2afb64cSHuacai Chen select CPU_LOONGSON32 136712e3280bSYang Ling select LEDS_GPIO_REGISTER 136812e3280bSYang Ling help 136912e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1370968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1371968dc5a0S谢致邦 (XIE Zhibang) instruction set. 137212e3280bSYang Ling 13736e760c8dSRalf Baechleconfig CPU_MIPS32_R1 13746e760c8dSRalf Baechle bool "MIPS32 Release 1" 13757cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 13766e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1377797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1378ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 13796e760c8dSRalf Baechle help 13805e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 13811e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 13821e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 13831e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 13841e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 13851e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 13861e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 13871e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 13881e5f1caaSRalf Baechle performance. 13891e5f1caaSRalf Baechle 13901e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 13911e5f1caaSRalf Baechle bool "MIPS32 Release 2" 13927cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 13931e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1394797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1395ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1396a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 13972235a54dSSanjay Lal select HAVE_KVM 13981e5f1caaSRalf Baechle help 13995e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 14006e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14016e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14026e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14036e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14041da177e4SLinus Torvalds 1405ab7c01fdSSerge Seminconfig CPU_MIPS32_R5 1406ab7c01fdSSerge Semin bool "MIPS32 Release 5" 1407ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS32_R5 1408ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1409ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1410ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1411ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1412ab7c01fdSSerge Semin select HAVE_KVM 1413ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT 1414ab7c01fdSSerge Semin help 1415ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1416ab7c01fdSSerge Semin MIPS32 architecture. New MIPS processors, starting with the Warrior 1417ab7c01fdSSerge Semin family, are based on a MIPS32r5 processor. If you own an older 1418ab7c01fdSSerge Semin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1419ab7c01fdSSerge Semin 14207fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1421674d10e2SMarkos Chandras bool "MIPS32 Release 6" 14227fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 14237fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 142418d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 14257fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 14267fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 14277fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 14287fd08ca5SLeonid Yegoshin select HAVE_KVM 14297fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 14307fd08ca5SLeonid Yegoshin help 14317fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 14327fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 14337fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 14347fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 14357fd08ca5SLeonid Yegoshin 14366e760c8dSRalf Baechleconfig CPU_MIPS64_R1 14376e760c8dSRalf Baechle bool "MIPS64 Release 1" 14387cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1439797798c1SRalf Baechle select CPU_HAS_PREFETCH 1440ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1441ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1442ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14439cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 14446e760c8dSRalf Baechle help 14456e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 14466e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 14476e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 14486e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14496e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 14501e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 14511e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 14521e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 14531e5f1caaSRalf Baechle performance. 14541e5f1caaSRalf Baechle 14551e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 14561e5f1caaSRalf Baechle bool "MIPS64 Release 2" 14577cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1458797798c1SRalf Baechle select CPU_HAS_PREFETCH 14591e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 14601e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1461ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14629cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1463a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 146440a2df49SJames Hogan select HAVE_KVM 14651e5f1caaSRalf Baechle help 14661e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 14671e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 14681e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 14691e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14701e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 14711da177e4SLinus Torvalds 1472ab7c01fdSSerge Seminconfig CPU_MIPS64_R5 1473ab7c01fdSSerge Semin bool "MIPS64 Release 5" 1474ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS64_R5 1475ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1476ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1477ab7c01fdSSerge Semin select CPU_SUPPORTS_64BIT_KERNEL 1478ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1479ab7c01fdSSerge Semin select CPU_SUPPORTS_HUGEPAGES 1480ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1481ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1482ab7c01fdSSerge Semin select HAVE_KVM 1483ab7c01fdSSerge Semin help 1484ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1485ab7c01fdSSerge Semin MIPS64 architecture. This is a intermediate MIPS architecture 1486ab7c01fdSSerge Semin release partly implementing release 6 features. Though there is no 1487ab7c01fdSSerge Semin any hardware known to be based on this release. 1488ab7c01fdSSerge Semin 14897fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1490674d10e2SMarkos Chandras bool "MIPS64 Release 6" 14917fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 14927fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 149318d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 14947fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 14957fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 14967fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1497afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 14987fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 14992e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 150040a2df49SJames Hogan select HAVE_KVM 15017fd08ca5SLeonid Yegoshin help 15027fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15037fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15047fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15057fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15067fd08ca5SLeonid Yegoshin 1507281e3aeaSSerge Seminconfig CPU_P5600 1508281e3aeaSSerge Semin bool "MIPS Warrior P5600" 1509281e3aeaSSerge Semin depends on SYS_HAS_CPU_P5600 1510281e3aeaSSerge Semin select CPU_HAS_PREFETCH 1511281e3aeaSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1512281e3aeaSSerge Semin select CPU_SUPPORTS_HIGHMEM 1513281e3aeaSSerge Semin select CPU_SUPPORTS_MSA 1514281e3aeaSSerge Semin select CPU_SUPPORTS_CPUFREQ 1515281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_VI 1516281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_EI 1517281e3aeaSSerge Semin select HAVE_KVM 1518281e3aeaSSerge Semin select MIPS_O32_FP64_SUPPORT 1519281e3aeaSSerge Semin help 1520281e3aeaSSerge Semin Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1521281e3aeaSSerge Semin It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1522281e3aeaSSerge Semin MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1523281e3aeaSSerge Semin level features like up to six P5600 calculation cores, CM2 with L2 1524281e3aeaSSerge Semin cache, IOCU/IOMMU (though might be unused depending on the system- 1525281e3aeaSSerge Semin specific IP core configuration), GIC, CPC, virtualisation module, 1526281e3aeaSSerge Semin eJTAG and PDtrace. 1527281e3aeaSSerge Semin 15281da177e4SLinus Torvaldsconfig CPU_R3000 15291da177e4SLinus Torvalds bool "R3000" 15307cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1531f7062ddbSRalf Baechle select CPU_HAS_WB 153254746829SPaul Burton select CPU_R3K_TLB 1533ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1534797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15351da177e4SLinus Torvalds help 15361da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 15371da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 15381da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 15391da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 15401da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 15411da177e4SLinus Torvalds try to recompile with R3000. 15421da177e4SLinus Torvalds 154365ce6197SLauri Kasanenconfig CPU_R4300 154465ce6197SLauri Kasanen bool "R4300" 154565ce6197SLauri Kasanen depends on SYS_HAS_CPU_R4300 154665ce6197SLauri Kasanen select CPU_SUPPORTS_32BIT_KERNEL 154765ce6197SLauri Kasanen select CPU_SUPPORTS_64BIT_KERNEL 154865ce6197SLauri Kasanen help 154965ce6197SLauri Kasanen MIPS Technologies R4300-series processors. 155065ce6197SLauri Kasanen 15511da177e4SLinus Torvaldsconfig CPU_R4X00 15521da177e4SLinus Torvalds bool "R4x00" 15537cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1554ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1555ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1556970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15571da177e4SLinus Torvalds help 15581da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 15591da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 15601da177e4SLinus Torvalds 15611da177e4SLinus Torvaldsconfig CPU_TX49XX 15621da177e4SLinus Torvalds bool "R49XX" 15637cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1564de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1565ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1566ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1567970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15681da177e4SLinus Torvalds 15691da177e4SLinus Torvaldsconfig CPU_R5000 15701da177e4SLinus Torvalds bool "R5000" 15717cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1572ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1573ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1574970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15751da177e4SLinus Torvalds help 15761da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 15771da177e4SLinus Torvalds 1578542c1020SShinya Kuribayashiconfig CPU_R5500 1579542c1020SShinya Kuribayashi bool "R5500" 1580542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1581542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1582542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 15839cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1584542c1020SShinya Kuribayashi help 1585542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1586542c1020SShinya Kuribayashi instruction set. 1587542c1020SShinya Kuribayashi 15881da177e4SLinus Torvaldsconfig CPU_NEVADA 15891da177e4SLinus Torvalds bool "RM52xx" 15907cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1591ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1592ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1593970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15941da177e4SLinus Torvalds help 15951da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 15961da177e4SLinus Torvalds 15971da177e4SLinus Torvaldsconfig CPU_R10000 15981da177e4SLinus Torvalds bool "R10000" 15997cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 16005e83d430SRalf Baechle select CPU_HAS_PREFETCH 1601ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1602ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1603797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1604970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16051da177e4SLinus Torvalds help 16061da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 16071da177e4SLinus Torvalds 16081da177e4SLinus Torvaldsconfig CPU_RM7000 16091da177e4SLinus Torvalds bool "RM7000" 16107cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 16115e83d430SRalf Baechle select CPU_HAS_PREFETCH 1612ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1613ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1614797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1615970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16161da177e4SLinus Torvalds 16171da177e4SLinus Torvaldsconfig CPU_SB1 16181da177e4SLinus Torvalds bool "SB1" 16197cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1620ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1621ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1622797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1623970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16240004a9dfSRalf Baechle select WEAK_ORDERING 16251da177e4SLinus Torvalds 1626a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1627a86c7f72SDavid Daney bool "Cavium Octeon processor" 16285e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1629a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1630a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1631a86c7f72SDavid Daney select WEAK_ORDERING 1632a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 16339cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1634df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1635df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1636930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 16370ae3abcdSJames Hogan select HAVE_KVM 1638a86c7f72SDavid Daney help 1639a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1640a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1641a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1642a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1643a86c7f72SDavid Daney 1644cd746249SJonas Gorskiconfig CPU_BMIPS 1645cd746249SJonas Gorski bool "Broadcom BMIPS" 1646cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1647cd746249SJonas Gorski select CPU_MIPS32 1648fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1649cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1650cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1651cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1652cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1653cd746249SJonas Gorski select DMA_NONCOHERENT 165467e38cf2SRalf Baechle select IRQ_MIPS_CPU 1655cd746249SJonas Gorski select SWAP_IO_SPACE 1656cd746249SJonas Gorski select WEAK_ORDERING 1657c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 165869aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1659a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1660a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1661bf8bde41SFlorian Fainelli select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 1662c1c0c461SKevin Cernekee help 1663fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1664c1c0c461SKevin Cernekee 16651da177e4SLinus Torvaldsendchoice 16661da177e4SLinus Torvalds 1667a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1668a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1669a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 1670281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1671281e3aeaSSerge Semin CPU_P5600 1672a6e18781SLeonid Yegoshin help 1673a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1674a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1675a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1676a6e18781SLeonid Yegoshin 1677a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1678a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1679a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1680a6e18781SLeonid Yegoshin select EVA 1681a6e18781SLeonid Yegoshin default y 1682a6e18781SLeonid Yegoshin help 1683a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1684a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1685a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1686a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1687a6e18781SLeonid Yegoshin 1688c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1689c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1690c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1691281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1692c5b36783SSteven J. Hill help 1693c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1694c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1695c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1696c5b36783SSteven J. Hill 1697c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1698c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1699c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1700c5b36783SSteven J. Hill depends on !EVA 1701c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1702c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1703c5b36783SSteven J. Hill select XPA 1704c5b36783SSteven J. Hill select HIGHMEM 1705d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1706c5b36783SSteven J. Hill default n 1707c5b36783SSteven J. Hill help 1708c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1709c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1710c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1711c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1712c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1713c5b36783SSteven J. Hill If unsure, say 'N' here. 1714c5b36783SSteven J. Hill 1715622844bfSWu Zhangjinif CPU_LOONGSON2F 1716622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1717622844bfSWu Zhangjin bool 1718622844bfSWu Zhangjin 1719622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1720622844bfSWu Zhangjin bool 1721622844bfSWu Zhangjin 1722622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1723622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1724622844bfSWu Zhangjin default y 1725622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1726622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1727622844bfSWu Zhangjin help 1728622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1729622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1730622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1731622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1732622844bfSWu Zhangjin 1733622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1734622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1735622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1736622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1737622844bfSWu Zhangjin systems. 1738622844bfSWu Zhangjin 1739622844bfSWu Zhangjin If unsure, please say Y. 1740622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1741622844bfSWu Zhangjin 17421b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 17431b93b3c3SWu Zhangjin bool 17441b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 17451b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 174631c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 17471b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1748fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 17494e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 1750a510b616SPaul Cercueil select HAVE_KERNEL_ZSTD 17511b93b3c3SWu Zhangjin 17521b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 17531b93b3c3SWu Zhangjin bool 17541b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 17551b93b3c3SWu Zhangjin 1756dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1757dbb98314SAlban Bedel bool 1758dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1759dbb98314SAlban Bedel 1760268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 17613702bba5SWu Zhangjin bool 17623702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 17633702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 17643702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1765970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1766e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 17673702bba5SWu Zhangjin 1768b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1769ca585cf9SKelvin Cheung bool 1770ca585cf9SKelvin Cheung select CPU_MIPS32 17717e280f6bSJiaxun Yang select CPU_MIPSR2 1772ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1773ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1774ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1775f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1776ca585cf9SKelvin Cheung 1777fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 177804fa8bf7SJonas Gorski select SMP_UP if SMP 17791bbb6c1bSKevin Cernekee bool 1780cd746249SJonas Gorski 1781cd746249SJonas Gorskiconfig CPU_BMIPS4350 1782cd746249SJonas Gorski bool 1783cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1784cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1785cd746249SJonas Gorski 1786cd746249SJonas Gorskiconfig CPU_BMIPS4380 1787cd746249SJonas Gorski bool 1788bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1789cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1790cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1791b4720809SFlorian Fainelli select CPU_HAS_RIXI 1792cd746249SJonas Gorski 1793cd746249SJonas Gorskiconfig CPU_BMIPS5000 1794cd746249SJonas Gorski bool 1795cd746249SJonas Gorski select MIPS_CPU_SCACHE 1796bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1797cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1798cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1799b4720809SFlorian Fainelli select CPU_HAS_RIXI 18001bbb6c1bSKevin Cernekee 1801268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 18020e476d91SHuacai Chen bool 18030e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1804b2edcfc8SHuacai Chen select CPU_HAS_RIXI 18050e476d91SHuacai Chen 18063702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 18072a21c730SFuxin Zhang bool 18082a21c730SFuxin Zhang 18096f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 18106f7a251aSWu Zhangjin bool 181155045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 181255045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 18136f7a251aSWu Zhangjin 1814ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1815ca585cf9SKelvin Cheung bool 1816ca585cf9SKelvin Cheung 181712e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 181812e3280bSYang Ling bool 181912e3280bSYang Ling 18207cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 18217cf8053bSRalf Baechle bool 18227cf8053bSRalf Baechle 18237cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 18247cf8053bSRalf Baechle bool 18257cf8053bSRalf Baechle 1826a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1827a6e18781SLeonid Yegoshin bool 1828a6e18781SLeonid Yegoshin 1829c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1830c5b36783SSteven J. Hill bool 1831c5b36783SSteven J. Hill 18327fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 18337fd08ca5SLeonid Yegoshin bool 18347fd08ca5SLeonid Yegoshin 18357cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 18367cf8053bSRalf Baechle bool 18377cf8053bSRalf Baechle 18387cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 18397cf8053bSRalf Baechle bool 18407cf8053bSRalf Baechle 1841fd4eb90bSLukas Bulwahnconfig SYS_HAS_CPU_MIPS64_R5 1842fd4eb90bSLukas Bulwahn bool 1843fd4eb90bSLukas Bulwahn 18447fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 18457fd08ca5SLeonid Yegoshin bool 18467fd08ca5SLeonid Yegoshin 1847281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600 1848281e3aeaSSerge Semin bool 1849281e3aeaSSerge Semin 18507cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 18517cf8053bSRalf Baechle bool 18527cf8053bSRalf Baechle 185365ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300 185465ce6197SLauri Kasanen bool 185565ce6197SLauri Kasanen 18567cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 18577cf8053bSRalf Baechle bool 18587cf8053bSRalf Baechle 18597cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 18607cf8053bSRalf Baechle bool 18617cf8053bSRalf Baechle 18627cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 18637cf8053bSRalf Baechle bool 18647cf8053bSRalf Baechle 1865542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1866542c1020SShinya Kuribayashi bool 1867542c1020SShinya Kuribayashi 18687cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 18697cf8053bSRalf Baechle bool 18707cf8053bSRalf Baechle 18717cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 18727cf8053bSRalf Baechle bool 18737cf8053bSRalf Baechle 18747cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 18757cf8053bSRalf Baechle bool 18767cf8053bSRalf Baechle 18777cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 18787cf8053bSRalf Baechle bool 18797cf8053bSRalf Baechle 18805e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 18815e683389SDavid Daney bool 18825e683389SDavid Daney 1883cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 1884c1c0c461SKevin Cernekee bool 1885c1c0c461SKevin Cernekee 1886fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 1887c1c0c461SKevin Cernekee bool 1888cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1889c1c0c461SKevin Cernekee 1890c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 1891c1c0c461SKevin Cernekee bool 1892cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1893c1c0c461SKevin Cernekee 1894c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 1895c1c0c461SKevin Cernekee bool 1896cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1897c1c0c461SKevin Cernekee 1898c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 1899c1c0c461SKevin Cernekee bool 1900cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1901c1c0c461SKevin Cernekee 190217099b11SRalf Baechle# 190317099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 190417099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 190517099b11SRalf Baechle# 19060004a9dfSRalf Baechleconfig WEAK_ORDERING 19070004a9dfSRalf Baechle bool 190817099b11SRalf Baechle 190917099b11SRalf Baechle# 191017099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 191117099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 191217099b11SRalf Baechle# 191317099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 191417099b11SRalf Baechle bool 19155e83d430SRalf Baechleendmenu 19165e83d430SRalf Baechle 19175e83d430SRalf Baechle# 19185e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 19195e83d430SRalf Baechle# 19205e83d430SRalf Baechleconfig CPU_MIPS32 19215e83d430SRalf Baechle bool 1922ab7c01fdSSerge Semin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 1923281e3aeaSSerge Semin CPU_MIPS32_R6 || CPU_P5600 19245e83d430SRalf Baechle 19255e83d430SRalf Baechleconfig CPU_MIPS64 19265e83d430SRalf Baechle bool 1927ab7c01fdSSerge Semin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 19285a4fa44fSJason A. Donenfeld CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON 19295e83d430SRalf Baechle 19305e83d430SRalf Baechle# 193157eeacedSPaul Burton# These indicate the revision of the architecture 19325e83d430SRalf Baechle# 19335e83d430SRalf Baechleconfig CPU_MIPSR1 19345e83d430SRalf Baechle bool 19355e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 19365e83d430SRalf Baechle 19375e83d430SRalf Baechleconfig CPU_MIPSR2 19385e83d430SRalf Baechle bool 1939a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 19408256b17eSFlorian Fainelli select CPU_HAS_RIXI 1941ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 1942a7e07b1aSMarkos Chandras select MIPS_SPRAM 19435e83d430SRalf Baechle 1944ab7c01fdSSerge Seminconfig CPU_MIPSR5 1945ab7c01fdSSerge Semin bool 1946281e3aeaSSerge Semin default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 1947ab7c01fdSSerge Semin select CPU_HAS_RIXI 1948ab7c01fdSSerge Semin select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 1949ab7c01fdSSerge Semin select MIPS_SPRAM 1950ab7c01fdSSerge Semin 19517fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 19527fd08ca5SLeonid Yegoshin bool 19537fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 19548256b17eSFlorian Fainelli select CPU_HAS_RIXI 1955ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 195687321fddSPaul Burton select HAVE_ARCH_BITREVERSE 19572db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 19584a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 1959a7e07b1aSMarkos Chandras select MIPS_SPRAM 19605e83d430SRalf Baechle 196157eeacedSPaul Burtonconfig TARGET_ISA_REV 196257eeacedSPaul Burton int 196357eeacedSPaul Burton default 1 if CPU_MIPSR1 196457eeacedSPaul Burton default 2 if CPU_MIPSR2 1965ab7c01fdSSerge Semin default 5 if CPU_MIPSR5 196657eeacedSPaul Burton default 6 if CPU_MIPSR6 196757eeacedSPaul Burton default 0 196857eeacedSPaul Burton help 196957eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 197057eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 197157eeacedSPaul Burton 1972a6e18781SLeonid Yegoshinconfig EVA 1973a6e18781SLeonid Yegoshin bool 1974a6e18781SLeonid Yegoshin 1975c5b36783SSteven J. Hillconfig XPA 1976c5b36783SSteven J. Hill bool 1977c5b36783SSteven J. Hill 19785e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 19795e83d430SRalf Baechle bool 19805e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 19815e83d430SRalf Baechle bool 19825e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 19835e83d430SRalf Baechle bool 19845e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 19855e83d430SRalf Baechle bool 198655045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 198755045ff5SWu Zhangjin bool 198855045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 198955045ff5SWu Zhangjin bool 19909cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 19919cffd154SDavid Daney bool 1992a670c82dSLukas Bulwahn depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA)) 199382622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 199482622284SDavid Daney bool 1995c6972fb9SHuang Pei depends on 64BIT 199695b8a5e0SThomas Bogendoerfer default y if (CPU_MIPSR2 || CPU_MIPSR6) 19975e83d430SRalf Baechle 19988192c9eaSDavid Daney# 19998192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 20008192c9eaSDavid Daney# 20018192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 20028192c9eaSDavid Daney bool 2003679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 20048192c9eaSDavid Daney 20055e83d430SRalf Baechlemenu "Kernel type" 20065e83d430SRalf Baechle 20075e83d430SRalf Baechlechoice 20085e83d430SRalf Baechle prompt "Kernel code model" 20095e83d430SRalf Baechle help 20105e83d430SRalf Baechle You should only select this option if you have a workload that 20115e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 20125e83d430SRalf Baechle large memory. You will only be presented a single option in this 20135e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 20145e83d430SRalf Baechle 20155e83d430SRalf Baechleconfig 32BIT 20165e83d430SRalf Baechle bool "32-bit kernel" 20175e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 20185e83d430SRalf Baechle select TRAD_SIGNALS 20195e83d430SRalf Baechle help 20205e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2021f17c4ca3SRalf Baechle 20225e83d430SRalf Baechleconfig 64BIT 20235e83d430SRalf Baechle bool "64-bit kernel" 20245e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 20255e83d430SRalf Baechle help 20265e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 20275e83d430SRalf Baechle 20285e83d430SRalf Baechleendchoice 20295e83d430SRalf Baechle 20301e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 20311e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 20321e321fa9SLeonid Yegoshin depends on 64BIT 20331e321fa9SLeonid Yegoshin help 20343377e227SAlex Belits Support a maximum at least 48 bits of application virtual 20353377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 20363377e227SAlex Belits For page sizes 16k and above, this option results in a small 20373377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 20383377e227SAlex Belits level of page tables is added which imposes both a memory 20393377e227SAlex Belits overhead as well as slower TLB fault handling. 20403377e227SAlex Belits 20411e321fa9SLeonid Yegoshin If unsure, say N. 20421e321fa9SLeonid Yegoshin 204379876cc1SYunQiang Suconfig ZBOOT_LOAD_ADDRESS 204479876cc1SYunQiang Su hex "Compressed kernel load address" 204579876cc1SYunQiang Su default 0xffffffff80400000 if BCM47XX 204679876cc1SYunQiang Su default 0x0 204779876cc1SYunQiang Su depends on SYS_SUPPORTS_ZBOOT 204879876cc1SYunQiang Su help 204979876cc1SYunQiang Su The address to load compressed kernel, aka vmlinuz. 205079876cc1SYunQiang Su 205179876cc1SYunQiang Su This is only used if non-zero. 205279876cc1SYunQiang Su 20531da177e4SLinus Torvaldschoice 20541da177e4SLinus Torvalds prompt "Kernel page size" 20551da177e4SLinus Torvalds default PAGE_SIZE_4KB 20561da177e4SLinus Torvalds 20571da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 20581da177e4SLinus Torvalds bool "4kB" 2059268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 20601da177e4SLinus Torvalds help 20611da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 20621da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 20631da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 20641da177e4SLinus Torvalds recommended for low memory systems. 20651da177e4SLinus Torvalds 20661da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 20671da177e4SLinus Torvalds bool "8kB" 2068c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 20691e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 20701da177e4SLinus Torvalds help 20711da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 20721da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2073c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2074c2aeaaeaSPaul Burton distribution to support this. 20751da177e4SLinus Torvalds 20761da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 20771da177e4SLinus Torvalds bool "16kB" 2078455481fcSThomas Bogendoerfer depends on !CPU_R3000 20791da177e4SLinus Torvalds help 20801da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 20811da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2082714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2083714bfad6SRalf Baechle Linux distribution to support this. 20841da177e4SLinus Torvalds 2085c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2086c52399beSRalf Baechle bool "32kB" 2087c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 20881e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2089c52399beSRalf Baechle help 2090c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2091c52399beSRalf Baechle the price of higher memory consumption. This option is available 2092c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2093c52399beSRalf Baechle distribution to support this. 2094c52399beSRalf Baechle 20951da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 20961da177e4SLinus Torvalds bool "64kB" 2097455481fcSThomas Bogendoerfer depends on !CPU_R3000 20981da177e4SLinus Torvalds help 20991da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 21001da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 21011da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2102714bfad6SRalf Baechle writing this option is still high experimental. 21031da177e4SLinus Torvalds 21041da177e4SLinus Torvaldsendchoice 21051da177e4SLinus Torvalds 21060192445cSZi Yanconfig ARCH_FORCE_MAX_ORDER 2107c9bace7cSDavid Daney int "Maximum zone order" 2108e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2109e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2110e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2111e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2112e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2113e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2114ef923a76SPaul Cercueil range 0 64 2115c9bace7cSDavid Daney default "11" 2116c9bace7cSDavid Daney help 2117c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2118c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2119c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2120c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2121c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2122c9bace7cSDavid Daney increase this value. 2123c9bace7cSDavid Daney 2124c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2125c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2126c9bace7cSDavid Daney 2127c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2128c9bace7cSDavid Daney when choosing a value for this option. 2129c9bace7cSDavid Daney 21301da177e4SLinus Torvaldsconfig BOARD_SCACHE 21311da177e4SLinus Torvalds bool 21321da177e4SLinus Torvalds 21331da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 21341da177e4SLinus Torvalds bool 21351da177e4SLinus Torvalds select BOARD_SCACHE 21361da177e4SLinus Torvalds 21379318c51aSChris Dearman# 21389318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 21399318c51aSChris Dearman# 21409318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 21419318c51aSChris Dearman bool 21429318c51aSChris Dearman select BOARD_SCACHE 21439318c51aSChris Dearman 21441da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 21451da177e4SLinus Torvalds bool 21461da177e4SLinus Torvalds select BOARD_SCACHE 21471da177e4SLinus Torvalds 21481da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 21491da177e4SLinus Torvalds bool 21501da177e4SLinus Torvalds select BOARD_SCACHE 21511da177e4SLinus Torvalds 21521da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 21531da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 21541da177e4SLinus Torvalds depends on CPU_SB1 21551da177e4SLinus Torvalds help 21561da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 21571da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 21581da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 21591da177e4SLinus Torvalds 21601da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2161c8094b53SRalf Baechle bool 21621da177e4SLinus Torvalds 21633165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 21643165c846SFlorian Fainelli bool 2165455481fcSThomas Bogendoerfer default y if !CPU_R3000 21663165c846SFlorian Fainelli 2167c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2168183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2169183b40f9SPaul Burton default y 2170183b40f9SPaul Burton help 2171183b40f9SPaul Burton Select y to include support for floating point in the kernel 2172183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2173183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2174183b40f9SPaul Burton userland program attempting to use floating point instructions will 2175183b40f9SPaul Burton receive a SIGILL. 2176183b40f9SPaul Burton 2177183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2178183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2179183b40f9SPaul Burton 2180183b40f9SPaul Burton If unsure, say y. 2181c92e47e5SPaul Burton 218297f7dcbfSPaul Burtonconfig CPU_R2300_FPU 218397f7dcbfSPaul Burton bool 2184c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2185455481fcSThomas Bogendoerfer default y if CPU_R3000 218697f7dcbfSPaul Burton 218754746829SPaul Burtonconfig CPU_R3K_TLB 218854746829SPaul Burton bool 218954746829SPaul Burton 219091405eb6SFlorian Fainelliconfig CPU_R4K_FPU 219191405eb6SFlorian Fainelli bool 2192c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 219397f7dcbfSPaul Burton default y if !CPU_R2300_FPU 219491405eb6SFlorian Fainelli 219562cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 219662cedc4fSFlorian Fainelli bool 219754746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 219862cedc4fSFlorian Fainelli 219959d6ab86SRalf Baechleconfig MIPS_MT_SMP 2200a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 22015cbf9688SPaul Burton default y 2202527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 220359d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2204d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2205c080faa5SSteven J. Hill select SYNC_R4K 220659d6ab86SRalf Baechle select MIPS_MT 220759d6ab86SRalf Baechle select SMP 220887353d8aSRalf Baechle select SMP_UP 2209c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2210c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2211399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 221259d6ab86SRalf Baechle help 2213c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2214c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2215c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2216c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2217c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 221859d6ab86SRalf Baechle 2219f41ae0b2SRalf Baechleconfig MIPS_MT 2220f41ae0b2SRalf Baechle bool 2221f41ae0b2SRalf Baechle 22220ab7aefcSRalf Baechleconfig SCHED_SMT 22230ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 22240ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 22250ab7aefcSRalf Baechle default n 22260ab7aefcSRalf Baechle help 22270ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 22280ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 22290ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 22300ab7aefcSRalf Baechle 22310ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 22320ab7aefcSRalf Baechle bool 22330ab7aefcSRalf Baechle 2234f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2235f41ae0b2SRalf Baechle bool 2236f41ae0b2SRalf Baechle 2237f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2238f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2239f088fc84SRalf Baechle default y 2240b633648cSRalf Baechle depends on MIPS_MT_SMP 224107cc0c9eSRalf Baechle 2242b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2243b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 22449eaa9a82SPaul Burton depends on CPU_MIPSR6 2245c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2246b0a668fbSLeonid Yegoshin default y 2247b0a668fbSLeonid Yegoshin help 2248b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2249b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 225007edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2251b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2252b0a668fbSLeonid Yegoshin final kernel image. 2253b0a668fbSLeonid Yegoshin 2254f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2255f35764e7SJames Hogan bool 2256f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2257f35764e7SJames Hogan help 2258f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2259f35764e7SJames Hogan physical_memsize. 2260f35764e7SJames Hogan 226107cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 226207cc0c9eSRalf Baechle bool "VPE loader support." 2263f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 226407cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 226507cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 226607cc0c9eSRalf Baechle select MIPS_MT 226707cc0c9eSRalf Baechle help 226807cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 226907cc0c9eSRalf Baechle onto another VPE and running it. 2270f088fc84SRalf Baechle 227117a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 227217a1d523SDeng-Cheng Zhu bool 227317a1d523SDeng-Cheng Zhu default "y" 227417a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 227517a1d523SDeng-Cheng Zhu 22761a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 22771a2a6d7eSDeng-Cheng Zhu bool 22781a2a6d7eSDeng-Cheng Zhu default "y" 22791a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 22801a2a6d7eSDeng-Cheng Zhu 2281e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2282e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2283e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2284e01402b1SRalf Baechle default y 2285e01402b1SRalf Baechle help 2286e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2287e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2288e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2289e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2290e01402b1SRalf Baechle 2291e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2292e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2293e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2294e01402b1SRalf Baechle 2295da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2296da615cf6SDeng-Cheng Zhu bool 2297da615cf6SDeng-Cheng Zhu default "y" 2298da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2299da615cf6SDeng-Cheng Zhu 23002c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 23012c973ef0SDeng-Cheng Zhu bool 23022c973ef0SDeng-Cheng Zhu default "y" 23032c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 23042c973ef0SDeng-Cheng Zhu 23054a16ff4cSRalf Baechleconfig MIPS_CMP 23065cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 23075676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2308b10b43baSMarkos Chandras select SMP 2309eb9b5141STim Anderson select SYNC_R4K 2310b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 23114a16ff4cSRalf Baechle select WEAK_ORDERING 23124a16ff4cSRalf Baechle default n 23134a16ff4cSRalf Baechle help 2314044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2315044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2316044505c7SPaul Burton its ability to start secondary CPUs. 23174a16ff4cSRalf Baechle 23185cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 23195cac93b3SPaul Burton instead of this. 23205cac93b3SPaul Burton 23210ee958e1SPaul Burtonconfig MIPS_CPS 23220ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 23235a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 23240ee958e1SPaul Burton select MIPS_CM 23251d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 23260ee958e1SPaul Burton select SMP 23270ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 23281d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2329c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 23300ee958e1SPaul Burton select SYS_SUPPORTS_SMP 23310ee958e1SPaul Burton select WEAK_ORDERING 2332d8d3276bSWei Li select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 23330ee958e1SPaul Burton help 23340ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 23350ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 23360ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 23370ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 23380ee958e1SPaul Burton support is unavailable. 23390ee958e1SPaul Burton 23403179d37eSPaul Burtonconfig MIPS_CPS_PM 234139a59593SMarkos Chandras depends on MIPS_CPS 23423179d37eSPaul Burton bool 23433179d37eSPaul Burton 23449f98f3ddSPaul Burtonconfig MIPS_CM 23459f98f3ddSPaul Burton bool 23463c9b4166SPaul Burton select MIPS_CPC 23479f98f3ddSPaul Burton 23489c38cf44SPaul Burtonconfig MIPS_CPC 23499c38cf44SPaul Burton bool 23502600990eSRalf Baechle 23511da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 23521da177e4SLinus Torvalds bool 23531da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 23541da177e4SLinus Torvalds default y 23551da177e4SLinus Torvalds 23561da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 23571da177e4SLinus Torvalds bool 23581da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 23591da177e4SLinus Torvalds default y 23601da177e4SLinus Torvalds 23619e2b5372SMarkos Chandraschoice 23629e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 23639e2b5372SMarkos Chandras 23649e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 23659e2b5372SMarkos Chandras bool "None" 23669e2b5372SMarkos Chandras help 23679e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 23689e2b5372SMarkos Chandras 23699693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 23709693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 23719e2b5372SMarkos Chandras bool "SmartMIPS" 23729693a853SFranck Bui-Huu help 23739693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 23749693a853SFranck Bui-Huu increased security at both hardware and software level for 23759693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 23769693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 23779693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 23789693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 23799693a853SFranck Bui-Huu here. 23809693a853SFranck Bui-Huu 2381bce86083SSteven J. Hillconfig CPU_MICROMIPS 23827fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 23839e2b5372SMarkos Chandras bool "microMIPS" 2384bce86083SSteven J. Hill help 2385bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2386bce86083SSteven J. Hill microMIPS ISA 2387bce86083SSteven J. Hill 23889e2b5372SMarkos Chandrasendchoice 23899e2b5372SMarkos Chandras 2390a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 23910ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2392a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2393c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 23942a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2395a5e9a69eSPaul Burton help 2396a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2397a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 23981db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 23991db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 24001db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 24011db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 24021db1af84SPaul Burton the size & complexity of your kernel. 2403a5e9a69eSPaul Burton 2404a5e9a69eSPaul Burton If unsure, say Y. 2405a5e9a69eSPaul Burton 24061da177e4SLinus Torvaldsconfig CPU_HAS_WB 2407f7062ddbSRalf Baechle bool 2408e01402b1SRalf Baechle 2409df0ac8a4SKevin Cernekeeconfig XKS01 2410df0ac8a4SKevin Cernekee bool 2411df0ac8a4SKevin Cernekee 2412ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2413ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2414ba9196d2SJiaxun Yang bool 2415ba9196d2SJiaxun Yang 2416ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2417ba9196d2SJiaxun Yang bool 2418ba9196d2SJiaxun Yang 24198256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 24208256b17eSFlorian Fainelli bool 24218256b17eSFlorian Fainelli 242218d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2423932afdeeSYasha Cherikovsky bool 2424932afdeeSYasha Cherikovsky help 242518d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2426932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 242718d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 242818d84e2eSAlexander Lobakin systems). 2429932afdeeSYasha Cherikovsky 2430f41ae0b2SRalf Baechle# 2431f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2432f41ae0b2SRalf Baechle# 2433e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2434f41ae0b2SRalf Baechle bool 2435e01402b1SRalf Baechle 2436f41ae0b2SRalf Baechle# 2437f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2438f41ae0b2SRalf Baechle# 2439e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2440f41ae0b2SRalf Baechle bool 2441e01402b1SRalf Baechle 24421da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 24431da177e4SLinus Torvalds bool 24441da177e4SLinus Torvalds depends on !CPU_R3000 24451da177e4SLinus Torvalds default y 24461da177e4SLinus Torvalds 24471da177e4SLinus Torvalds# 244820d60d99SMaciej W. Rozycki# CPU non-features 244920d60d99SMaciej W. Rozycki# 2450b56d1cafSThomas Bogendoerfer 2451b56d1cafSThomas Bogendoerfer# Work around the "daddi" and "daddiu" CPU errata: 2452b56d1cafSThomas Bogendoerfer# 2453b56d1cafSThomas Bogendoerfer# - The `daddi' instruction fails to trap on overflow. 2454b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2455b56d1cafSThomas Bogendoerfer# erratum #23 2456b56d1cafSThomas Bogendoerfer# 2457b56d1cafSThomas Bogendoerfer# - The `daddiu' instruction can produce an incorrect result. 2458b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2459b56d1cafSThomas Bogendoerfer# erratum #41 2460b56d1cafSThomas Bogendoerfer# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum 2461b56d1cafSThomas Bogendoerfer# #15 2462b56d1cafSThomas Bogendoerfer# "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7 2463b56d1cafSThomas Bogendoerfer# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5 246420d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 246520d60d99SMaciej W. Rozycki bool 246620d60d99SMaciej W. Rozycki 2467b56d1cafSThomas Bogendoerfer# Work around certain R4000 CPU errata (as implemented by GCC): 2468b56d1cafSThomas Bogendoerfer# 2469b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result 2470b56d1cafSThomas Bogendoerfer# if executed immediately after starting an integer division: 2471b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2472b56d1cafSThomas Bogendoerfer# erratum #28 2473b56d1cafSThomas Bogendoerfer# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum 2474b56d1cafSThomas Bogendoerfer# #19 2475b56d1cafSThomas Bogendoerfer# 2476b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result 2477b56d1cafSThomas Bogendoerfer# if executed while an integer multiplication is in progress: 2478b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2479b56d1cafSThomas Bogendoerfer# errata #16 & #28 2480b56d1cafSThomas Bogendoerfer# 2481b56d1cafSThomas Bogendoerfer# - An integer division may give an incorrect result if started in 2482b56d1cafSThomas Bogendoerfer# a delay slot of a taken branch or a jump: 2483b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2484b56d1cafSThomas Bogendoerfer# erratum #52 248520d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 248620d60d99SMaciej W. Rozycki bool 248720d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 248820d60d99SMaciej W. Rozycki 2489b56d1cafSThomas Bogendoerfer# Work around certain R4400 CPU errata (as implemented by GCC): 2490b56d1cafSThomas Bogendoerfer# 2491b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result 2492b56d1cafSThomas Bogendoerfer# if executed immediately after starting an integer division: 2493b56d1cafSThomas Bogendoerfer# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10 2494b56d1cafSThomas Bogendoerfer# "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4 249520d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 249620d60d99SMaciej W. Rozycki bool 249720d60d99SMaciej W. Rozycki 2498071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2499071d2f0bSPaul Burton bool 2500071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2501071d2f0bSPaul Burton 25024edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 25034edf00a4SPaul Burton int 2504455481fcSThomas Bogendoerfer default 6 if CPU_R3000 25054edf00a4SPaul Burton default 0 25064edf00a4SPaul Burton 25074edf00a4SPaul Burtonconfig MIPS_ASID_BITS 25084edf00a4SPaul Burton int 25092db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 2510455481fcSThomas Bogendoerfer default 6 if CPU_R3000 25114edf00a4SPaul Burton default 8 25124edf00a4SPaul Burton 25132db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 25142db003a5SPaul Burton bool 25152db003a5SPaul Burton 25164a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 25174a5dc51eSMarcin Nowakowski bool 25184a5dc51eSMarcin Nowakowski 2519802b8362SThomas Bogendoerfer# R4600 erratum. Due to the lack of errata information the exact 2520802b8362SThomas Bogendoerfer# technical details aren't known. I've experimentally found that disabling 2521802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal 2522802b8362SThomas Bogendoerfer# with the issue. 2523802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP 2524802b8362SThomas Bogendoerfer bool 2525802b8362SThomas Bogendoerfer 25265e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 25275e5b6527SThomas Bogendoerfer# 25285e5b6527SThomas Bogendoerfer# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 25295e5b6527SThomas Bogendoerfer# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 25305e5b6527SThomas Bogendoerfer# executed if there is no other dcache activity. If the dcache is 253118ff14c8SColin Ian King# accessed for another instruction immediately preceding when these 25325e5b6527SThomas Bogendoerfer# cache instructions are executing, it is possible that the dcache 25335e5b6527SThomas Bogendoerfer# tag match outputs used by these cache instructions will be 25345e5b6527SThomas Bogendoerfer# incorrect. These cache instructions should be preceded by at least 25355e5b6527SThomas Bogendoerfer# four instructions that are not any kind of load or store 25365e5b6527SThomas Bogendoerfer# instruction. 25375e5b6527SThomas Bogendoerfer# 25385e5b6527SThomas Bogendoerfer# This is not allowed: lw 25395e5b6527SThomas Bogendoerfer# nop 25405e5b6527SThomas Bogendoerfer# nop 25415e5b6527SThomas Bogendoerfer# nop 25425e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 25435e5b6527SThomas Bogendoerfer# 25445e5b6527SThomas Bogendoerfer# This is allowed: lw 25455e5b6527SThomas Bogendoerfer# nop 25465e5b6527SThomas Bogendoerfer# nop 25475e5b6527SThomas Bogendoerfer# nop 25485e5b6527SThomas Bogendoerfer# nop 25495e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 25505e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP 25515e5b6527SThomas Bogendoerfer bool 25525e5b6527SThomas Bogendoerfer 255344def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA. 255444def342SThomas Bogendoerfer# 255544def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 255644def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 255744def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty. These 255844def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss 255944def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer." 256044def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 256144def342SThomas Bogendoerfer# in .pdf format.) 256244def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP 256344def342SThomas Bogendoerfer bool 256444def342SThomas Bogendoerfer 256524a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 256624a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following 256724a1c023SThomas Bogendoerfer# operation is not guaranteed." 256824a1c023SThomas Bogendoerfer# 256924a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I 257024a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV 257124a1c023SThomas Bogendoerfer bool 257224a1c023SThomas Bogendoerfer 2573886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2574886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same 2575886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious 2576886ee136SThomas Bogendoerfer# exceptions. 2577886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS 2578886ee136SThomas Bogendoerfer bool 2579886ee136SThomas Bogendoerfer 2580256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2581256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically. 2582256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC 2583256ec489SThomas Bogendoerfer bool 2584256ec489SThomas Bogendoerfer 2585a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction" 2586a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB 2587a7fbed98SThomas Bogendoerfer bool 2588a7fbed98SThomas Bogendoerfer 258920d60d99SMaciej W. Rozycki# 25901da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 25911da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 25921da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 25931da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 25941da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 25951da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 25961da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 25971da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2598797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2599797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2600797798c1SRalf Baechle# support. 26011da177e4SLinus Torvalds# 26021da177e4SLinus Torvaldsconfig HIGHMEM 26031da177e4SLinus Torvalds bool "High Memory Support" 2604a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2605a4c33e83SThomas Gleixner select KMAP_LOCAL 2606797798c1SRalf Baechle 2607797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2608797798c1SRalf Baechle bool 2609797798c1SRalf Baechle 2610797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2611797798c1SRalf Baechle bool 26121da177e4SLinus Torvalds 26139693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 26149693a853SFranck Bui-Huu bool 26159693a853SFranck Bui-Huu 2616a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2617a6a4834cSSteven J. Hill bool 2618a6a4834cSSteven J. Hill 2619377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2620377cb1b6SRalf Baechle bool 2621377cb1b6SRalf Baechle help 2622377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2623377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2624377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2625377cb1b6SRalf Baechle 2626a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2627a5e9a69eSPaul Burton bool 2628a5e9a69eSPaul Burton 2629b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2630b4819b59SYoichi Yuasa def_bool y 2631268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2632b4819b59SYoichi Yuasa 2633b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2634b1c6cd42SAtsushi Nemoto bool 263531473747SAtsushi Nemoto 2636d8cb4e11SRalf Baechleconfig NUMA 2637d8cb4e11SRalf Baechle bool "NUMA Support" 2638d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2639cf8194e4STiezhu Yang select SMP 26407ecd19cfSKefeng Wang select HAVE_SETUP_PER_CPU_AREA 26417ecd19cfSKefeng Wang select NEED_PER_CPU_EMBED_FIRST_CHUNK 2642d8cb4e11SRalf Baechle help 2643d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2644d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2645d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2646172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2647d8cb4e11SRalf Baechle disabled. 2648d8cb4e11SRalf Baechle 2649d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2650d8cb4e11SRalf Baechle bool 2651d8cb4e11SRalf Baechle 2652f8f9f21cSFeiyang Chenconfig HAVE_ARCH_NODEDATA_EXTENSION 2653f8f9f21cSFeiyang Chen bool 2654f8f9f21cSFeiyang Chen 26558c530ea3SMatt Redfearnconfig RELOCATABLE 26568c530ea3SMatt Redfearn bool "Relocatable kernel" 2657ab7c01fdSSerge Semin depends on SYS_SUPPORTS_RELOCATABLE 2658ab7c01fdSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2659ab7c01fdSSerge Semin CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2660ab7c01fdSSerge Semin CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2661a307a4ceSJinyang He CPU_P5600 || CAVIUM_OCTEON_SOC || \ 2662a307a4ceSJinyang He CPU_LOONGSON64 26638c530ea3SMatt Redfearn help 26648c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 26658c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 26668c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 26678c530ea3SMatt Redfearn but are discarded at runtime 26688c530ea3SMatt Redfearn 2669069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2670069fd766SMatt Redfearn hex "Relocation table size" 2671069fd766SMatt Redfearn depends on RELOCATABLE 2672069fd766SMatt Redfearn range 0x0 0x01000000 2673a307a4ceSJinyang He default "0x00200000" if CPU_LOONGSON64 2674069fd766SMatt Redfearn default "0x00100000" 2675a7f7f624SMasahiro Yamada help 2676069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2677069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2678069fd766SMatt Redfearn 2679069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2680069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2681069fd766SMatt Redfearn 2682069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2683069fd766SMatt Redfearn 2684069fd766SMatt Redfearn If unsure, leave at the default value. 2685069fd766SMatt Redfearn 2686405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2687405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2688405bc8fdSMatt Redfearn depends on RELOCATABLE 2689a7f7f624SMasahiro Yamada help 2690405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2691405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2692405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2693405bc8fdSMatt Redfearn of kernel internals. 2694405bc8fdSMatt Redfearn 2695405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2696405bc8fdSMatt Redfearn 2697405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2698405bc8fdSMatt Redfearn 2699405bc8fdSMatt Redfearn If unsure, say N. 2700405bc8fdSMatt Redfearn 2701405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2702405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2703405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2704405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2705405bc8fdSMatt Redfearn range 0x0 0x08000000 2706405bc8fdSMatt Redfearn default "0x01000000" 2707a7f7f624SMasahiro Yamada help 2708405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2709405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2710405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2711405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2712405bc8fdSMatt Redfearn 2713405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2714405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2715405bc8fdSMatt Redfearn 2716c80d79d7SYasunori Gotoconfig NODES_SHIFT 2717c80d79d7SYasunori Goto int 2718c80d79d7SYasunori Goto default "6" 2719a9ee6cf5SMike Rapoport depends on NUMA 2720c80d79d7SYasunori Goto 272114f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 272214f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 272395b8a5e0SThomas Bogendoerfer depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64) 272414f70012SDeng-Cheng Zhu default y 272514f70012SDeng-Cheng Zhu help 272614f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 272714f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 272814f70012SDeng-Cheng Zhu 2729be8fa1cbSTiezhu Yangconfig DMI 2730be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2731be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2732be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2733be8fa1cbSTiezhu Yang default y 2734be8fa1cbSTiezhu Yang help 2735be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2736be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2737be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2738be8fa1cbSTiezhu Yang BIOS code. 2739be8fa1cbSTiezhu Yang 27401da177e4SLinus Torvaldsconfig SMP 27411da177e4SLinus Torvalds bool "Multi-Processing support" 2742e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2743e73ea273SRalf Baechle help 27441da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 27454a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 27464a474157SRobert Graffham than one CPU, say Y. 27471da177e4SLinus Torvalds 27484a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 27491da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 27501da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 27514a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 27521da177e4SLinus Torvalds will run faster if you say N here. 27531da177e4SLinus Torvalds 27541da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 27551da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 27561da177e4SLinus Torvalds 275703502faaSAdrian Bunk See also the SMP-HOWTO available at 2758ef054ad3SAlexander A. Klimov <https://www.tldp.org/docs.html#howto>. 27591da177e4SLinus Torvalds 27601da177e4SLinus Torvalds If you don't know what to do here, say N. 27611da177e4SLinus Torvalds 27627840d618SMatt Redfearnconfig HOTPLUG_CPU 27637840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 27647840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 27657840d618SMatt Redfearn help 27667840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 27677840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 27687840d618SMatt Redfearn (Note: power management support will enable this option 27697840d618SMatt Redfearn automatically on SMP systems. ) 27707840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 27717840d618SMatt Redfearn 277287353d8aSRalf Baechleconfig SMP_UP 277387353d8aSRalf Baechle bool 277487353d8aSRalf Baechle 27754a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 27764a16ff4cSRalf Baechle bool 27774a16ff4cSRalf Baechle 27780ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 27790ee958e1SPaul Burton bool 27800ee958e1SPaul Burton 2781e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2782e73ea273SRalf Baechle bool 2783e73ea273SRalf Baechle 2784130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2785130e2fb7SRalf Baechle bool 2786130e2fb7SRalf Baechle 2787130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2788130e2fb7SRalf Baechle bool 2789130e2fb7SRalf Baechle 2790130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2791130e2fb7SRalf Baechle bool 2792130e2fb7SRalf Baechle 2793130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2794130e2fb7SRalf Baechle bool 2795130e2fb7SRalf Baechle 2796130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2797130e2fb7SRalf Baechle bool 2798130e2fb7SRalf Baechle 27991da177e4SLinus Torvaldsconfig NR_CPUS 2800a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2801a91796a9SJayachandran C range 2 256 28021da177e4SLinus Torvalds depends on SMP 2803130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2804130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2805130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2806130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2807130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 28081da177e4SLinus Torvalds help 28091da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 28101da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 28111da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 281272ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 281372ede9b1SAtsushi Nemoto and 2 for all others. 28141da177e4SLinus Torvalds 28151da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 281672ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 281772ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 281872ede9b1SAtsushi Nemoto power of two. 28191da177e4SLinus Torvalds 2820399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2821399aaa25SAl Cooper bool 2822399aaa25SAl Cooper 28237820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 28247820b84bSDavid Daney bool 28257820b84bSDavid Daney 28267820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 28277820b84bSDavid Daney int 28287820b84bSDavid Daney depends on SMP 28297820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 28307820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 28317820b84bSDavid Daney 28321723b4a3SAtsushi Nemoto# 28331723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 28341723b4a3SAtsushi Nemoto# 28351723b4a3SAtsushi Nemoto 28361723b4a3SAtsushi Nemotochoice 28371723b4a3SAtsushi Nemoto prompt "Timer frequency" 28381723b4a3SAtsushi Nemoto default HZ_250 28391723b4a3SAtsushi Nemoto help 28401723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 28411723b4a3SAtsushi Nemoto 284267596573SPaul Burton config HZ_24 284367596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 284467596573SPaul Burton 28451723b4a3SAtsushi Nemoto config HZ_48 28460f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 28471723b4a3SAtsushi Nemoto 28481723b4a3SAtsushi Nemoto config HZ_100 28491723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 28501723b4a3SAtsushi Nemoto 28511723b4a3SAtsushi Nemoto config HZ_128 28521723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 28531723b4a3SAtsushi Nemoto 28541723b4a3SAtsushi Nemoto config HZ_250 28551723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 28561723b4a3SAtsushi Nemoto 28571723b4a3SAtsushi Nemoto config HZ_256 28581723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 28591723b4a3SAtsushi Nemoto 28601723b4a3SAtsushi Nemoto config HZ_1000 28611723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 28621723b4a3SAtsushi Nemoto 28631723b4a3SAtsushi Nemoto config HZ_1024 28641723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 28651723b4a3SAtsushi Nemoto 28661723b4a3SAtsushi Nemotoendchoice 28671723b4a3SAtsushi Nemoto 286867596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 286967596573SPaul Burton bool 287067596573SPaul Burton 28711723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 28721723b4a3SAtsushi Nemoto bool 28731723b4a3SAtsushi Nemoto 28741723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 28751723b4a3SAtsushi Nemoto bool 28761723b4a3SAtsushi Nemoto 28771723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 28781723b4a3SAtsushi Nemoto bool 28791723b4a3SAtsushi Nemoto 28801723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 28811723b4a3SAtsushi Nemoto bool 28821723b4a3SAtsushi Nemoto 28831723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 28841723b4a3SAtsushi Nemoto bool 28851723b4a3SAtsushi Nemoto 28861723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 28871723b4a3SAtsushi Nemoto bool 28881723b4a3SAtsushi Nemoto 28891723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 28901723b4a3SAtsushi Nemoto bool 28911723b4a3SAtsushi Nemoto 28921723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 28931723b4a3SAtsushi Nemoto bool 289467596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 289567596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 289667596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 289767596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 289867596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 289967596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 290067596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 29011723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 29021723b4a3SAtsushi Nemoto 29031723b4a3SAtsushi Nemotoconfig HZ 29041723b4a3SAtsushi Nemoto int 290567596573SPaul Burton default 24 if HZ_24 29061723b4a3SAtsushi Nemoto default 48 if HZ_48 29071723b4a3SAtsushi Nemoto default 100 if HZ_100 29081723b4a3SAtsushi Nemoto default 128 if HZ_128 29091723b4a3SAtsushi Nemoto default 250 if HZ_250 29101723b4a3SAtsushi Nemoto default 256 if HZ_256 29111723b4a3SAtsushi Nemoto default 1000 if HZ_1000 29121723b4a3SAtsushi Nemoto default 1024 if HZ_1024 29131723b4a3SAtsushi Nemoto 291496685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 291596685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 291696685b17SDeng-Cheng Zhu 2917ea6e942bSAtsushi Nemotoconfig KEXEC 29187d60717eSKees Cook bool "Kexec system call" 29192965faa5SDave Young select KEXEC_CORE 2920ea6e942bSAtsushi Nemoto help 2921ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 2922ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 29233dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 2924ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 2925ea6e942bSAtsushi Nemoto 292601dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 2927ea6e942bSAtsushi Nemoto 2928ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 2929ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 2930bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 2931bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 2932bf220695SGeert Uytterhoeven made. 2933ea6e942bSAtsushi Nemoto 29347aa1c8f4SRalf Baechleconfig CRASH_DUMP 29357aa1c8f4SRalf Baechle bool "Kernel crash dumps" 29367aa1c8f4SRalf Baechle help 29377aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 29387aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 29397aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 29407aa1c8f4SRalf Baechle a specially reserved region and then later executed after 29417aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 29427aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 29437aa1c8f4SRalf Baechle PHYSICAL_START. 29447aa1c8f4SRalf Baechle 29457aa1c8f4SRalf Baechleconfig PHYSICAL_START 29467aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 29478bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 29487aa1c8f4SRalf Baechle depends on CRASH_DUMP 29497aa1c8f4SRalf Baechle help 29507aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 29517aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 29527aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 29537aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 29547aa1c8f4SRalf Baechle passed to the panic-ed kernel). 29557aa1c8f4SRalf Baechle 2956597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 2957b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 2958597ce172SPaul Burton depends on 32BIT || MIPS32_O32 2959597ce172SPaul Burton help 2960597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 2961597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 2962597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 2963597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 2964597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 2965597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 2966597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 2967597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 2968597ce172SPaul Burton saying N here. 2969597ce172SPaul Burton 297006e2e882SPaul Burton Although binutils currently supports use of this flag the details 297106e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 297218ff14c8SColin Ian King worked on. In order to avoid userland becoming dependent upon current 297306e2e882SPaul Burton behaviour before the details have been finalised, this option should 297406e2e882SPaul Burton be considered experimental and only enabled by those working upon 297506e2e882SPaul Burton said details. 297606e2e882SPaul Burton 297706e2e882SPaul Burton If unsure, say N. 2978597ce172SPaul Burton 2979f2ffa5abSDezhong Diaoconfig USE_OF 29800b3e06fdSJonas Gorski bool 2981f2ffa5abSDezhong Diao select OF 2982e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 2983abd2363fSGrant Likely select IRQ_DOMAIN 2984f2ffa5abSDezhong Diao 29852fe8ea39SDengcheng Zhuconfig UHI_BOOT 29862fe8ea39SDengcheng Zhu bool 29872fe8ea39SDengcheng Zhu 29887fafb068SAndrew Brestickerconfig BUILTIN_DTB 29897fafb068SAndrew Bresticker bool 29907fafb068SAndrew Bresticker 29911da8f179SJonas Gorskichoice 29925b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 29931da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 29941da8f179SJonas Gorski 29951da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 29961da8f179SJonas Gorski bool "None" 29971da8f179SJonas Gorski help 29981da8f179SJonas Gorski Do not enable appended dtb support. 29991da8f179SJonas Gorski 300087db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 300187db537dSAaro Koskinen bool "vmlinux" 300287db537dSAaro Koskinen help 300387db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 300487db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 300587db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 300687db537dSAaro Koskinen objcopy: 300787db537dSAaro Koskinen 300887db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 300987db537dSAaro Koskinen 301018ff14c8SColin Ian King This is meant as a backward compatibility convenience for those 301187db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 301287db537dSAaro Koskinen the documented boot protocol using a device tree. 301387db537dSAaro Koskinen 30141da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3015b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 30161da8f179SJonas Gorski help 30171da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3018b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 30191da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 30201da8f179SJonas Gorski 30211da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 30221da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 30231da8f179SJonas Gorski the documented boot protocol using a device tree. 30241da8f179SJonas Gorski 30251da8f179SJonas Gorski Beware that there is very little in terms of protection against 30261da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 30271da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 30281da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 30291da8f179SJonas Gorski if you don't intend to always append a DTB. 30301da8f179SJonas Gorskiendchoice 30311da8f179SJonas Gorski 30322024972eSJonas Gorskichoice 30332024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 30342bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 303587fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 30362bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 30372024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 30382024972eSJonas Gorski 30392024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 30402024972eSJonas Gorski depends on USE_OF 30412024972eSJonas Gorski bool "Dtb kernel arguments if available" 30422024972eSJonas Gorski 30432024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 30442024972eSJonas Gorski depends on USE_OF 30452024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 30462024972eSJonas Gorski 30472024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 30482024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3049ed47e153SRabin Vincent 3050ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3051ed47e153SRabin Vincent depends on CMDLINE_BOOL 3052ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 30532024972eSJonas Gorskiendchoice 30542024972eSJonas Gorski 30555e83d430SRalf Baechleendmenu 30565e83d430SRalf Baechle 30571df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 30581df0f0ffSAtsushi Nemoto bool 30591df0f0ffSAtsushi Nemoto default y 30601df0f0ffSAtsushi Nemoto 30611df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 30621df0f0ffSAtsushi Nemoto bool 30631df0f0ffSAtsushi Nemoto default y 30641df0f0ffSAtsushi Nemoto 3065a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3066a728ab52SKirill A. Shutemov int 30673377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 306841ce097fSHuang Pei default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48) 3069a728ab52SKirill A. Shutemov default 2 3070a728ab52SKirill A. Shutemov 30716c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 30726c359eb1SPaul Burton bool 30736c359eb1SPaul Burton 30741da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 30751da177e4SLinus Torvalds 3076c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 30772eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3078c5611df9SPaul Burton bool 3079c5611df9SPaul Burton 3080c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3081c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3082c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 30832eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 30841da177e4SLinus Torvalds 30851da177e4SLinus Torvalds# 30861da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 30871da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 30881da177e4SLinus Torvalds# users to choose the right thing ... 30891da177e4SLinus Torvalds# 30901da177e4SLinus Torvaldsconfig ISA 30911da177e4SLinus Torvalds bool 30921da177e4SLinus Torvalds 30931da177e4SLinus Torvaldsconfig TC 30941da177e4SLinus Torvalds bool "TURBOchannel support" 30951da177e4SLinus Torvalds depends on MACH_DECSTATION 30961da177e4SLinus Torvalds help 309750a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 309850a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 309950a23e6eSJustin P. Mattock at: 310050a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 310150a23e6eSJustin P. Mattock and: 310250a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 310350a23e6eSJustin P. Mattock Linux driver support status is documented at: 310450a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 31051da177e4SLinus Torvalds 31061da177e4SLinus Torvaldsconfig MMU 31071da177e4SLinus Torvalds bool 31081da177e4SLinus Torvalds default y 31091da177e4SLinus Torvalds 3110109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3111109c32ffSMatt Redfearn default 12 if 64BIT 3112109c32ffSMatt Redfearn default 8 3113109c32ffSMatt Redfearn 3114109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3115109c32ffSMatt Redfearn default 18 if 64BIT 3116109c32ffSMatt Redfearn default 15 3117109c32ffSMatt Redfearn 3118109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3119109c32ffSMatt Redfearn default 8 3120109c32ffSMatt Redfearn 3121109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3122109c32ffSMatt Redfearn default 15 3123109c32ffSMatt Redfearn 3124d865bea4SRalf Baechleconfig I8253 3125d865bea4SRalf Baechle bool 3126798778b8SRussell King select CLKSRC_I8253 31272d02612fSThomas Gleixner select CLKEVT_I8253 31289726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 31291da177e4SLinus Torvaldsendmenu 31301da177e4SLinus Torvalds 31311da177e4SLinus Torvaldsconfig TRAD_SIGNALS 31321da177e4SLinus Torvalds bool 31331da177e4SLinus Torvalds 31341da177e4SLinus Torvaldsconfig MIPS32_COMPAT 313578aaf956SRalf Baechle bool 31361da177e4SLinus Torvalds 31371da177e4SLinus Torvaldsconfig COMPAT 31381da177e4SLinus Torvalds bool 31391da177e4SLinus Torvalds 31401da177e4SLinus Torvaldsconfig MIPS32_O32 31411da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 314278aaf956SRalf Baechle depends on 64BIT 314378aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 314478aaf956SRalf Baechle select COMPAT 314578aaf956SRalf Baechle select MIPS32_COMPAT 31461da177e4SLinus Torvalds help 31471da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 31481da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 31491da177e4SLinus Torvalds existing binaries are in this format. 31501da177e4SLinus Torvalds 31511da177e4SLinus Torvalds If unsure, say Y. 31521da177e4SLinus Torvalds 31531da177e4SLinus Torvaldsconfig MIPS32_N32 31541da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3155c22eacfeSRalf Baechle depends on 64BIT 31565a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 315778aaf956SRalf Baechle select COMPAT 315878aaf956SRalf Baechle select MIPS32_COMPAT 31591da177e4SLinus Torvalds help 31601da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 31611da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 31621da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 31631da177e4SLinus Torvalds cases. 31641da177e4SLinus Torvalds 31651da177e4SLinus Torvalds If unsure, say N. 31661da177e4SLinus Torvalds 3167d49fc692SNathan Chancellorconfig CC_HAS_MNO_BRANCH_LIKELY 3168d49fc692SNathan Chancellor def_bool y 3169d49fc692SNathan Chancellor depends on $(cc-option,-mno-branch-likely) 3170d49fc692SNathan Chancellor 31711a2c73f4SJiaxun Yang# https://github.com/llvm/llvm-project/issues/61045 31721a2c73f4SJiaxun Yangconfig CC_HAS_BROKEN_INLINE_COMPAT_BRANCH 31731a2c73f4SJiaxun Yang def_bool y if CC_IS_CLANG 31741a2c73f4SJiaxun Yang 31752116245eSRalf Baechlemenu "Power management options" 3176952fa954SRodolfo Giometti 3177363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3178363c55caSWu Zhangjin def_bool y 31793f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3180363c55caSWu Zhangjin 3181f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3182f4cb5700SJohannes Berg def_bool y 31833f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3184f4cb5700SJohannes Berg 31852116245eSRalf Baechlesource "kernel/power/Kconfig" 3186952fa954SRodolfo Giometti 31871da177e4SLinus Torvaldsendmenu 31881da177e4SLinus Torvalds 31897a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 31907a998935SViresh Kumar bool 31917a998935SViresh Kumar 31927a998935SViresh Kumarmenu "CPU Power Management" 3193c095ebafSPaul Burton 3194c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 31957a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 319631f12fdcSJuerg Haefligerendif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 31979726b43aSWu Zhangjin 3198c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3199c095ebafSPaul Burton 3200c095ebafSPaul Burtonendmenu 3201c095ebafSPaul Burton 32022235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3203e91946d6SNathan Chancellor 3204e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3205