1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 734c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 834c01e41SAlexander Lobakin select ARCH_HAS_KCOV 934c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 1012597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 111e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 128b3165e5SXingxing Su select ARCH_HAS_GCOV_PROFILE_ALL 13a8c0f1c6STiezhu Yang select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL 1412597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 151ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1612597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1725da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 180b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 199035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 2012597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 2110916706SShile Zhang select BUILDTIME_TABLE_SORT 2212597988SMatt Redfearn select CLONE_BACKWARDS 2357eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 2412597988SMatt Redfearn select CPU_PM if CPU_IDLE 2512597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2612597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2712597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 2824640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 29b962aeb0SPaul Burton select GENERIC_IOMAP 3012597988SMatt Redfearn select GENERIC_IRQ_PROBE 3112597988SMatt Redfearn select GENERIC_IRQ_SHOW 326630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 33740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 34740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 35740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 36740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 37740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 3812597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 3912597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 4012597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 41446f062bSChristoph Hellwig select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 4212597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 43906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 4412597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 4588547001SJason Wessel select HAVE_ARCH_KGDB 46109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 47109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 48490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 49c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 5045e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 512ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 5236366e36SPaul Burton select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS 5312597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 54490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 5564575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 5612597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 5712597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 5812597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 5912597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 6034c01e41SAlexander Lobakin select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2 6112597988SMatt Redfearn select HAVE_EXIT_THREAD 6267a929e0SChristoph Hellwig select HAVE_FAST_GUP 6312597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 6429c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 6512597988SMatt Redfearn select HAVE_FUNCTION_TRACER 6634c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 6734c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 6812597988SMatt Redfearn select HAVE_IDE 69b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 7012597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7112597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 72c1bf207dSDavid Daney select HAVE_KPROBES 73c1bf207dSDavid Daney select HAVE_KRETPROBES 74c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 75786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 7642a0bb3fSPetr Mladek select HAVE_NMI 7712597988SMatt Redfearn select HAVE_OPROFILE 7812597988SMatt Redfearn select HAVE_PERF_EVENTS 7908bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 809ea141adSPaul Burton select HAVE_RSEQ 8116c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 82d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 8312597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 84a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 8512597988SMatt Redfearn select IRQ_FORCED_THREADING 866630a8e5SChristoph Hellwig select ISA if EISA 8712597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 8834c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 8912597988SMatt Redfearn select PERF_USE_VMALLOC 90981aa1d3SThomas Gleixner select PCI_MSI_ARCH_FALLBACKS if PCI_MSI 9105a0a344SArnd Bergmann select RTC_LIB 925e6e9852SChristoph Hellwig select SET_FS 9312597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 9412597988SMatt Redfearn select VIRT_TO_BUS 951da177e4SLinus Torvalds 96d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 97d3991572SChristoph Hellwig bool 98d3991572SChristoph Hellwig 99c434b9f8SPaul Cercueilconfig MIPS_GENERIC 100c434b9f8SPaul Cercueil bool 101c434b9f8SPaul Cercueil 102f0f4a753SPaul Cercueilconfig MACH_INGENIC 103f0f4a753SPaul Cercueil bool 104f0f4a753SPaul Cercueil select SYS_SUPPORTS_32BIT_KERNEL 105f0f4a753SPaul Cercueil select SYS_SUPPORTS_LITTLE_ENDIAN 106f0f4a753SPaul Cercueil select SYS_SUPPORTS_ZBOOT 107f0f4a753SPaul Cercueil select DMA_NONCOHERENT 108f0f4a753SPaul Cercueil select IRQ_MIPS_CPU 109f0f4a753SPaul Cercueil select PINCTRL 110f0f4a753SPaul Cercueil select GPIOLIB 111f0f4a753SPaul Cercueil select COMMON_CLK 112f0f4a753SPaul Cercueil select GENERIC_IRQ_CHIP 113f0f4a753SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 114f0f4a753SPaul Cercueil select USE_OF 115f0f4a753SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 116f0f4a753SPaul Cercueil select MIPS_EXTERNAL_TIMER 117f0f4a753SPaul Cercueil 1181da177e4SLinus Torvaldsmenu "Machine selection" 1191da177e4SLinus Torvalds 1205e83d430SRalf Baechlechoice 1215e83d430SRalf Baechle prompt "System type" 122c434b9f8SPaul Cercueil default MIPS_GENERIC_KERNEL 1231da177e4SLinus Torvalds 124c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL 125eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 126c434b9f8SPaul Cercueil select MIPS_GENERIC 127eed0eabdSPaul Burton select BOOT_RAW 128eed0eabdSPaul Burton select BUILTIN_DTB 129eed0eabdSPaul Burton select CEVT_R4K 130eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 131eed0eabdSPaul Burton select COMMON_CLK 132eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 13334c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 134eed0eabdSPaul Burton select CSRC_R4K 135eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 136eb01d42aSChristoph Hellwig select HAVE_PCI 137eed0eabdSPaul Burton select IRQ_MIPS_CPU 1380211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 139eed0eabdSPaul Burton select MIPS_CPU_SCACHE 140eed0eabdSPaul Burton select MIPS_GIC 141eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 142eed0eabdSPaul Burton select NO_EXCEPT_FILL 143eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 144eed0eabdSPaul Burton select SMP_UP if SMP 145a3078e59SMatt Redfearn select SWAP_IO_SPACE 146eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 147eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 148eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 149eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 150eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 151eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 152eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 153eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 154eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 155eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 156eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 157eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 158eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 15934c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 160eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 161eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 162eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 163c3e2ee65SPaul Cercueil select SYS_SUPPORTS_ZBOOT 16434c01e41SAlexander Lobakin select UHI_BOOT 1652e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1662e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1672e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1682e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1692e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1702e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 171eed0eabdSPaul Burton select USE_OF 172eed0eabdSPaul Burton help 173eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 174eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 175eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 176eed0eabdSPaul Burton Interface) specification. 177eed0eabdSPaul Burton 17842a4f17dSManuel Laussconfig MIPS_ALCHEMY 179c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 180d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 181f772cdb2SRalf Baechle select CEVT_R4K 182d7ea335cSSteven J. Hill select CSRC_R4K 18367e38cf2SRalf Baechle select IRQ_MIPS_CPU 18488e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 185d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 18642a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 18742a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 18842a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 189d30a2b47SLinus Walleij select GPIOLIB 1901b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 19147440229SManuel Lauss select COMMON_CLK 1921da177e4SLinus Torvalds 1937ca5dc14SFlorian Fainelliconfig AR7 1947ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1957ca5dc14SFlorian Fainelli select BOOT_ELF32 1967ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 1977ca5dc14SFlorian Fainelli select CEVT_R4K 1987ca5dc14SFlorian Fainelli select CSRC_R4K 19967e38cf2SRalf Baechle select IRQ_MIPS_CPU 2007ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 2017ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 2027ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 2037ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 2047ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 2057ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 206377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2071b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 208d30a2b47SLinus Walleij select GPIOLIB 2097ca5dc14SFlorian Fainelli select VLYNQ 210bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 2117ca5dc14SFlorian Fainelli help 2127ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 2137ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 2147ca5dc14SFlorian Fainelli 21543cc739fSSergey Ryazanovconfig ATH25 21643cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 21743cc739fSSergey Ryazanov select CEVT_R4K 21843cc739fSSergey Ryazanov select CSRC_R4K 21943cc739fSSergey Ryazanov select DMA_NONCOHERENT 22067e38cf2SRalf Baechle select IRQ_MIPS_CPU 2211753e74eSSergey Ryazanov select IRQ_DOMAIN 22243cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 22343cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 22443cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2258aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 22643cc739fSSergey Ryazanov help 22743cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 22843cc739fSSergey Ryazanov 229d4a67d9dSGabor Juhosconfig ATH79 230d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 231ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 232d4a67d9dSGabor Juhos select BOOT_RAW 233d4a67d9dSGabor Juhos select CEVT_R4K 234d4a67d9dSGabor Juhos select CSRC_R4K 235d4a67d9dSGabor Juhos select DMA_NONCOHERENT 236d30a2b47SLinus Walleij select GPIOLIB 237a08227a2SJohn Crispin select PINCTRL 238411520afSAlban Bedel select COMMON_CLK 23967e38cf2SRalf Baechle select IRQ_MIPS_CPU 240d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 241d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 242d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 243d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 244377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 245b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 24603c8c407SAlban Bedel select USE_OF 24753d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 248d4a67d9dSGabor Juhos help 249d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 250d4a67d9dSGabor Juhos 2515f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2525f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 25329906e1aSÁlvaro Fernández Rojas select ARCH_HAS_RESET_CONTROLLER 254d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 255d59098a0SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 256d666cd02SKevin Cernekee select BOOT_RAW 257d666cd02SKevin Cernekee select NO_EXCEPT_FILL 258d666cd02SKevin Cernekee select USE_OF 259d666cd02SKevin Cernekee select CEVT_R4K 260d666cd02SKevin Cernekee select CSRC_R4K 261d666cd02SKevin Cernekee select SYNC_R4K 262d666cd02SKevin Cernekee select COMMON_CLK 263c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 26460b858f2SKevin Cernekee select BCM7038_L1_IRQ 26560b858f2SKevin Cernekee select BCM7120_L2_IRQ 26660b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 26767e38cf2SRalf Baechle select IRQ_MIPS_CPU 26860b858f2SKevin Cernekee select DMA_NONCOHERENT 269d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 27060b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 271d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 272d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 27360b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 27460b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 27560b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 276d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 277d666cd02SKevin Cernekee select SWAP_IO_SPACE 27860b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 27960b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 28060b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28160b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2824dc4704cSJustin Chen select HARDIRQS_SW_RESEND 283d666cd02SKevin Cernekee help 2845f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2855f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2865f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2875f2d4459SKevin Cernekee must be set appropriately for your board. 288d666cd02SKevin Cernekee 2891c0c13ebSAurelien Jarnoconfig BCM47XX 290c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 291fe08f8c2SHauke Mehrtens select BOOT_RAW 29242f77542SRalf Baechle select CEVT_R4K 293940f6b48SRalf Baechle select CSRC_R4K 2941c0c13ebSAurelien Jarno select DMA_NONCOHERENT 295eb01d42aSChristoph Hellwig select HAVE_PCI 29667e38cf2SRalf Baechle select IRQ_MIPS_CPU 297314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 298dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 2991c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 3001c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 301377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 3026507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 30325e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 304e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 305c949c0bcSRafał Miłecki select GPIOLIB 306c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 307f6e734a8SRafał Miłecki select BCM47XX_NVRAM 3082ab71a02SRafał Miłecki select BCM47XX_SPROM 309dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 3101c0c13ebSAurelien Jarno help 3111c0c13ebSAurelien Jarno Support for BCM47XX based boards 3121c0c13ebSAurelien Jarno 313e7300d04SMaxime Bizonconfig BCM63XX 314e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 315ae8de61cSFlorian Fainelli select BOOT_RAW 316e7300d04SMaxime Bizon select CEVT_R4K 317e7300d04SMaxime Bizon select CSRC_R4K 318fc264022SJonas Gorski select SYNC_R4K 319e7300d04SMaxime Bizon select DMA_NONCOHERENT 32067e38cf2SRalf Baechle select IRQ_MIPS_CPU 321e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 322e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 323e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 324e7300d04SMaxime Bizon select SWAP_IO_SPACE 325d30a2b47SLinus Walleij select GPIOLIB 326af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 327c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 328bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 329e7300d04SMaxime Bizon help 330e7300d04SMaxime Bizon Support for BCM63XX based boards 331e7300d04SMaxime Bizon 3321da177e4SLinus Torvaldsconfig MIPS_COBALT 3333fa986faSMartin Michlmayr bool "Cobalt Server" 33442f77542SRalf Baechle select CEVT_R4K 335940f6b48SRalf Baechle select CSRC_R4K 3361097c6acSYoichi Yuasa select CEVT_GT641XX 3371da177e4SLinus Torvalds select DMA_NONCOHERENT 338eb01d42aSChristoph Hellwig select FORCE_PCI 339d865bea4SRalf Baechle select I8253 3401da177e4SLinus Torvalds select I8259 34167e38cf2SRalf Baechle select IRQ_MIPS_CPU 342d5ab1a69SYoichi Yuasa select IRQ_GT641XX 343252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3447cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3450a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 346ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3470e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3485e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 349e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3501da177e4SLinus Torvalds 3511da177e4SLinus Torvaldsconfig MACH_DECSTATION 3523fa986faSMartin Michlmayr bool "DECstations" 3531da177e4SLinus Torvalds select BOOT_ELF32 3546457d9fcSYoichi Yuasa select CEVT_DS1287 35581d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3564247417dSYoichi Yuasa select CSRC_IOASIC 35781d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 35820d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 35920d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 36020d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3611da177e4SLinus Torvalds select DMA_NONCOHERENT 362ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 36367e38cf2SRalf Baechle select IRQ_MIPS_CPU 3647cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3657cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 366ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3677d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3685e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3691723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3701723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3711723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 372930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3735e83d430SRalf Baechle help 3741da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3751da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3761da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3771da177e4SLinus Torvalds 3781da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3791da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3801da177e4SLinus Torvalds 3811da177e4SLinus Torvalds DECstation 5000/50 3821da177e4SLinus Torvalds DECstation 5000/150 3831da177e4SLinus Torvalds DECstation 5000/260 3841da177e4SLinus Torvalds DECsystem 5900/260 3851da177e4SLinus Torvalds 3861da177e4SLinus Torvalds otherwise choose R3000. 3871da177e4SLinus Torvalds 3885e83d430SRalf Baechleconfig MACH_JAZZ 3893fa986faSMartin Michlmayr bool "Jazz family of machines" 39039b2d756SThomas Bogendoerfer select ARC_MEMORY 39139b2d756SThomas Bogendoerfer select ARC_PROMLIB 392a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 3937a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 3942f9237d4SChristoph Hellwig select DMA_OPS 3950e2794b0SRalf Baechle select FW_ARC 3960e2794b0SRalf Baechle select FW_ARC32 3975e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 39842f77542SRalf Baechle select CEVT_R4K 399940f6b48SRalf Baechle select CSRC_R4K 400e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 4015e83d430SRalf Baechle select GENERIC_ISA_DMA 4028a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 40367e38cf2SRalf Baechle select IRQ_MIPS_CPU 404d865bea4SRalf Baechle select I8253 4055e83d430SRalf Baechle select I8259 4065e83d430SRalf Baechle select ISA 4077cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 4085e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 4097d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 4101723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 4111da177e4SLinus Torvalds help 4125e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 4135e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 414692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 4155e83d430SRalf Baechle Olivetti M700-10 workstations. 4165e83d430SRalf Baechle 417f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC 418de361e8bSPaul Burton bool "Ingenic SoC based machines" 419f0f4a753SPaul Cercueil select MIPS_GENERIC 420f0f4a753SPaul Cercueil select MACH_INGENIC 421f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 4225ebabe59SLars-Peter Clausen 423171bb2f1SJohn Crispinconfig LANTIQ 424171bb2f1SJohn Crispin bool "Lantiq based platforms" 425171bb2f1SJohn Crispin select DMA_NONCOHERENT 42667e38cf2SRalf Baechle select IRQ_MIPS_CPU 427171bb2f1SJohn Crispin select CEVT_R4K 428171bb2f1SJohn Crispin select CSRC_R4K 429171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 430171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 431171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 432171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 433377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 434171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 435f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 436171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 437d30a2b47SLinus Walleij select GPIOLIB 438171bb2f1SJohn Crispin select SWAP_IO_SPACE 439171bb2f1SJohn Crispin select BOOT_RAW 440287e3f3fSJohn Crispin select CLKDEV_LOOKUP 441bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 442a0392222SJohn Crispin select USE_OF 4433f8c50c9SJohn Crispin select PINCTRL 4443f8c50c9SJohn Crispin select PINCTRL_LANTIQ 445c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 446c530781cSJohn Crispin select RESET_CONTROLLER 447171bb2f1SJohn Crispin 44830ad29bbSHuacai Chenconfig MACH_LOONGSON32 449caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 450c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 451ade299d8SYoichi Yuasa help 45230ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 45385749d24SWu Zhangjin 45430ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 45530ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 45630ad29bbSHuacai Chen Sciences (CAS). 457ade299d8SYoichi Yuasa 45871e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 45971e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 460ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 461ca585cf9SKelvin Cheung help 46271e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 463ca585cf9SKelvin Cheung 46471e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 465caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4666fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4676fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4686fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4696fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4706fbde6b4SJiaxun Yang select BOOT_ELF32 4716fbde6b4SJiaxun Yang select BOARD_SCACHE 4726fbde6b4SJiaxun Yang select CSRC_R4K 4736fbde6b4SJiaxun Yang select CEVT_R4K 4746fbde6b4SJiaxun Yang select CPU_HAS_WB 4756fbde6b4SJiaxun Yang select FORCE_PCI 4766fbde6b4SJiaxun Yang select ISA 4776fbde6b4SJiaxun Yang select I8259 4786fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4797d6d2837SJiaxun Yang select NO_EXCEPT_FILL 4805125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4816fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4826423e59aSJiaxun Yang select PCI_DRIVERS_GENERIC 4836fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 4846fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 4856fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 4866fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 4876fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 4886fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 4896fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 4906fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 49171e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 492a307a4ceSJinyang He select SYS_SUPPORTS_RELOCATABLE 4936fbde6b4SJiaxun Yang select ZONE_DMA32 49487fcfa7bSJiaxun Yang select COMMON_CLK 49587fcfa7bSJiaxun Yang select USE_OF 49687fcfa7bSJiaxun Yang select BUILTIN_DTB 49739c1485cSHuacai Chen select PCI_HOST_GENERIC 49871e2f4ddSJiaxun Yang help 499caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 500caed1d1bSHuacai Chen 501caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 502caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 503caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 504caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 505ca585cf9SKelvin Cheung 5066a438309SAndrew Brestickerconfig MACH_PISTACHIO 5076a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 5086a438309SAndrew Bresticker select BOOT_ELF32 5096a438309SAndrew Bresticker select BOOT_RAW 5106a438309SAndrew Bresticker select CEVT_R4K 5116a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 5126a438309SAndrew Bresticker select COMMON_CLK 5136a438309SAndrew Bresticker select CSRC_R4K 514645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 515d30a2b47SLinus Walleij select GPIOLIB 51667e38cf2SRalf Baechle select IRQ_MIPS_CPU 5176a438309SAndrew Bresticker select MFD_SYSCON 5186a438309SAndrew Bresticker select MIPS_CPU_SCACHE 5196a438309SAndrew Bresticker select MIPS_GIC 5206a438309SAndrew Bresticker select PINCTRL 5216a438309SAndrew Bresticker select REGULATOR 5226a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 5236a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 5246a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 5256a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 5266a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 52741cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 5286a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 529018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 530018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 5316a438309SAndrew Bresticker select USE_OF 5326a438309SAndrew Bresticker help 5336a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 5346a438309SAndrew Bresticker 5351da177e4SLinus Torvaldsconfig MIPS_MALTA 5363fa986faSMartin Michlmayr bool "MIPS Malta board" 53761ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 538a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5397a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5401da177e4SLinus Torvalds select BOOT_ELF32 541fa71c960SRalf Baechle select BOOT_RAW 542e8823d26SPaul Burton select BUILTIN_DTB 54342f77542SRalf Baechle select CEVT_R4K 544fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 54542b002abSGuenter Roeck select COMMON_CLK 54647bf2b03SMaksym Kokhan select CSRC_R4K 547885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 5481da177e4SLinus Torvalds select GENERIC_ISA_DMA 5498a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 550eb01d42aSChristoph Hellwig select HAVE_PCI 551d865bea4SRalf Baechle select I8253 5521da177e4SLinus Torvalds select I8259 55347bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5545e83d430SRalf Baechle select MIPS_BONITO64 5559318c51aSChris Dearman select MIPS_CPU_SCACHE 55647bf2b03SMaksym Kokhan select MIPS_GIC 557a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5585e83d430SRalf Baechle select MIPS_MSC 55947bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 560ecafe3e9SPaul Burton select SMP_UP if SMP 5611da177e4SLinus Torvalds select SWAP_IO_SPACE 5627cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5637cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 564bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 565c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 566575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5677cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5685d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 569575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5707cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5717cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 572ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 573ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5745e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 575c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5765e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 577424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 57847bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5790365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 580e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 581f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 58247bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5839693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 584f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5851b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 586e8823d26SPaul Burton select USE_OF 587886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 588abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5891da177e4SLinus Torvalds help 590f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5911da177e4SLinus Torvalds board. 5921da177e4SLinus Torvalds 5932572f00dSJoshua Hendersonconfig MACH_PIC32 5942572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5952572f00dSJoshua Henderson help 5962572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5972572f00dSJoshua Henderson 5982572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5992572f00dSJoshua Henderson microcontrollers. 6002572f00dSJoshua Henderson 6015e83d430SRalf Baechleconfig MACH_VR41XX 60274142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 60342f77542SRalf Baechle select CEVT_R4K 604940f6b48SRalf Baechle select CSRC_R4K 6057cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 606377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 607d30a2b47SLinus Walleij select GPIOLIB 6085e83d430SRalf Baechle 609ae2b5bb6SJohn Crispinconfig RALINK 610ae2b5bb6SJohn Crispin bool "Ralink based machines" 611ae2b5bb6SJohn Crispin select CEVT_R4K 612ae2b5bb6SJohn Crispin select CSRC_R4K 613ae2b5bb6SJohn Crispin select BOOT_RAW 614ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 61567e38cf2SRalf Baechle select IRQ_MIPS_CPU 616ae2b5bb6SJohn Crispin select USE_OF 617ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 618ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 619ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 620ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 621377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 6221f0400d0SChuanhong Guo select SYS_SUPPORTS_ZBOOT 623ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 624ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6252a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6262a153f1cSJohn Crispin select RESET_CONTROLLER 627ae2b5bb6SJohn Crispin 6281da177e4SLinus Torvaldsconfig SGI_IP22 6293fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 630c0de00b2SThomas Bogendoerfer select ARC_MEMORY 63139b2d756SThomas Bogendoerfer select ARC_PROMLIB 6320e2794b0SRalf Baechle select FW_ARC 6330e2794b0SRalf Baechle select FW_ARC32 6347a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6351da177e4SLinus Torvalds select BOOT_ELF32 63642f77542SRalf Baechle select CEVT_R4K 637940f6b48SRalf Baechle select CSRC_R4K 638e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6391da177e4SLinus Torvalds select DMA_NONCOHERENT 6406630a8e5SChristoph Hellwig select HAVE_EISA 641d865bea4SRalf Baechle select I8253 64268de4803SThomas Bogendoerfer select I8259 6431da177e4SLinus Torvalds select IP22_CPU_SCACHE 64467e38cf2SRalf Baechle select IRQ_MIPS_CPU 645aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 646e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 647e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 64836e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 649e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 650e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 651e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6521da177e4SLinus Torvalds select SWAP_IO_SPACE 6537cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6547cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 655c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 656ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 657ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6585e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 659802b8362SThomas Bogendoerfer select WAR_R4600_V1_INDEX_ICACHEOP 6605e5b6527SThomas Bogendoerfer select WAR_R4600_V1_HIT_CACHEOP 66144def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 662930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6631da177e4SLinus Torvalds help 6641da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6651da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6661da177e4SLinus Torvalds that runs on these, say Y here. 6671da177e4SLinus Torvalds 6681da177e4SLinus Torvaldsconfig SGI_IP27 6693fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 67054aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 671397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 6720e2794b0SRalf Baechle select FW_ARC 6730e2794b0SRalf Baechle select FW_ARC64 674e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 6755e83d430SRalf Baechle select BOOT_ELF64 676e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 67736a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 678eb01d42aSChristoph Hellwig select HAVE_PCI 67969a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 680e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 681130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 682a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 683a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 6847cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 685ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6865e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 687d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6881a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 689256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 690930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6916c86a302SMike Rapoport select NUMA 6921da177e4SLinus Torvalds help 6931da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 6941da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 6951da177e4SLinus Torvalds here. 6961da177e4SLinus Torvalds 697e2defae5SThomas Bogendoerferconfig SGI_IP28 6987d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 699c0de00b2SThomas Bogendoerfer select ARC_MEMORY 70039b2d756SThomas Bogendoerfer select ARC_PROMLIB 7010e2794b0SRalf Baechle select FW_ARC 7020e2794b0SRalf Baechle select FW_ARC64 7037a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 704e2defae5SThomas Bogendoerfer select BOOT_ELF64 705e2defae5SThomas Bogendoerfer select CEVT_R4K 706e2defae5SThomas Bogendoerfer select CSRC_R4K 707e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 708e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 709e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 71067e38cf2SRalf Baechle select IRQ_MIPS_CPU 7116630a8e5SChristoph Hellwig select HAVE_EISA 712e2defae5SThomas Bogendoerfer select I8253 713e2defae5SThomas Bogendoerfer select I8259 714e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 715e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7165b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 717e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 718e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 719e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 720e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 721e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 722c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 723e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 724e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 725256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 726dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 727e2defae5SThomas Bogendoerfer help 728e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 729e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 730e2defae5SThomas Bogendoerfer 7317505576dSThomas Bogendoerferconfig SGI_IP30 7327505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7337505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7347505576dSThomas Bogendoerfer select FW_ARC 7357505576dSThomas Bogendoerfer select FW_ARC64 7367505576dSThomas Bogendoerfer select BOOT_ELF64 7377505576dSThomas Bogendoerfer select CEVT_R4K 7387505576dSThomas Bogendoerfer select CSRC_R4K 7397505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7407505576dSThomas Bogendoerfer select ZONE_DMA32 7417505576dSThomas Bogendoerfer select HAVE_PCI 7427505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7437505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7447505576dSThomas Bogendoerfer select NR_CPUS_DEFAULT_2 7457505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7467505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7477505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7487505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7497505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7507505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7517505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 752256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 7537505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7547505576dSThomas Bogendoerfer select ARC_MEMORY 7557505576dSThomas Bogendoerfer help 7567505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7577505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7587505576dSThomas Bogendoerfer 7591da177e4SLinus Torvaldsconfig SGI_IP32 760cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 76139b2d756SThomas Bogendoerfer select ARC_MEMORY 76239b2d756SThomas Bogendoerfer select ARC_PROMLIB 76303df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 7640e2794b0SRalf Baechle select FW_ARC 7650e2794b0SRalf Baechle select FW_ARC32 7661da177e4SLinus Torvalds select BOOT_ELF32 76742f77542SRalf Baechle select CEVT_R4K 768940f6b48SRalf Baechle select CSRC_R4K 7691da177e4SLinus Torvalds select DMA_NONCOHERENT 770eb01d42aSChristoph Hellwig select HAVE_PCI 77167e38cf2SRalf Baechle select IRQ_MIPS_CPU 7721da177e4SLinus Torvalds select R5000_CPU_SCACHE 7731da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7747cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7757cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7767cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 777dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 778ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7795e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 780886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 7811da177e4SLinus Torvalds help 7821da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7831da177e4SLinus Torvalds 784ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 785ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7865e83d430SRalf Baechle select BOOT_ELF32 7875e83d430SRalf Baechle select SIBYTE_BCM1120 7885e83d430SRalf Baechle select SWAP_IO_SPACE 7897cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7905e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7915e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7925e83d430SRalf Baechle 793ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 794ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 7955e83d430SRalf Baechle select BOOT_ELF32 7965e83d430SRalf Baechle select SIBYTE_BCM1120 7975e83d430SRalf Baechle select SWAP_IO_SPACE 7987cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7995e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8005e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8015e83d430SRalf Baechle 8025e83d430SRalf Baechleconfig SIBYTE_CRHONE 8033fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 8045e83d430SRalf Baechle select BOOT_ELF32 8055e83d430SRalf Baechle select SIBYTE_BCM1125 8065e83d430SRalf Baechle select SWAP_IO_SPACE 8077cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8085e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8095e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8105e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8115e83d430SRalf Baechle 812ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 813ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 814ade299d8SYoichi Yuasa select BOOT_ELF32 815ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 816ade299d8SYoichi Yuasa select SWAP_IO_SPACE 817ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 818ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 819ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 820ade299d8SYoichi Yuasa 821ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 822ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 823ade299d8SYoichi Yuasa select BOOT_ELF32 824fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 825ade299d8SYoichi Yuasa select SIBYTE_SB1250 826ade299d8SYoichi Yuasa select SWAP_IO_SPACE 827ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 828ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 829ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 830ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 831cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 832e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 833ade299d8SYoichi Yuasa 834ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 835ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 836ade299d8SYoichi Yuasa select BOOT_ELF32 837fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 838ade299d8SYoichi Yuasa select SIBYTE_SB1250 839ade299d8SYoichi Yuasa select SWAP_IO_SPACE 840ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 841ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 842ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 843ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 844756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 845ade299d8SYoichi Yuasa 846ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 847ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 848ade299d8SYoichi Yuasa select BOOT_ELF32 849ade299d8SYoichi Yuasa select SIBYTE_SB1250 850ade299d8SYoichi Yuasa select SWAP_IO_SPACE 851ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 852ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 853ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 854e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 855ade299d8SYoichi Yuasa 856ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 857ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 858ade299d8SYoichi Yuasa select BOOT_ELF32 859ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 860ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 861ade299d8SYoichi Yuasa select SWAP_IO_SPACE 862ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 863ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 864651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 865ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 866cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 867e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 868ade299d8SYoichi Yuasa 86914b36af4SThomas Bogendoerferconfig SNI_RM 87014b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 87139b2d756SThomas Bogendoerfer select ARC_MEMORY 87239b2d756SThomas Bogendoerfer select ARC_PROMLIB 8730e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8740e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 875aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8765e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 877a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8787a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 8795e83d430SRalf Baechle select BOOT_ELF32 88042f77542SRalf Baechle select CEVT_R4K 881940f6b48SRalf Baechle select CSRC_R4K 882e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8835e83d430SRalf Baechle select DMA_NONCOHERENT 8845e83d430SRalf Baechle select GENERIC_ISA_DMA 8856630a8e5SChristoph Hellwig select HAVE_EISA 8868a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 887eb01d42aSChristoph Hellwig select HAVE_PCI 88867e38cf2SRalf Baechle select IRQ_MIPS_CPU 889d865bea4SRalf Baechle select I8253 8905e83d430SRalf Baechle select I8259 8915e83d430SRalf Baechle select ISA 892564c836fSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_6 8934a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8947cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8954a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 896c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8974a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 89836a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 899ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 9007d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 9014a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 9025e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 9035e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 90444def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 9051da177e4SLinus Torvalds help 90614b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 90714b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 9085e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 9095e83d430SRalf Baechle support this machine type. 9101da177e4SLinus Torvalds 911edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 912edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 9135e83d430SRalf Baechle 914edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 915edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 91624a1c023SThomas Bogendoerfer select WAR_TX49XX_ICACHE_INDEX_INV 91723fbee9dSRalf Baechle 91873b4390fSRalf Baechleconfig MIKROTIK_RB532 91973b4390fSRalf Baechle bool "Mikrotik RB532 boards" 92073b4390fSRalf Baechle select CEVT_R4K 92173b4390fSRalf Baechle select CSRC_R4K 92273b4390fSRalf Baechle select DMA_NONCOHERENT 923eb01d42aSChristoph Hellwig select HAVE_PCI 92467e38cf2SRalf Baechle select IRQ_MIPS_CPU 92573b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 92673b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 92773b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 92873b4390fSRalf Baechle select SWAP_IO_SPACE 92973b4390fSRalf Baechle select BOOT_RAW 930d30a2b47SLinus Walleij select GPIOLIB 931930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 93273b4390fSRalf Baechle help 93373b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 93473b4390fSRalf Baechle based on the IDT RC32434 SoC. 93573b4390fSRalf Baechle 9369ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9379ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 938a86c7f72SDavid Daney select CEVT_R4K 939ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9401753d50cSChristoph Hellwig select HAVE_RAPIDIO 941d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 942a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 943a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 944f65aad41SRalf Baechle select EDAC_SUPPORT 945b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 94673569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 94773569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 948a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9495e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 950eb01d42aSChristoph Hellwig select HAVE_PCI 95178bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 95278bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 95378bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 954f00e001eSDavid Daney select ZONE_DMA32 955465aaed0SDavid Daney select HOLES_IN_ZONE 956d30a2b47SLinus Walleij select GPIOLIB 9576e511163SDavid Daney select USE_OF 9586e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9596e511163SDavid Daney select SYS_SUPPORTS_SMP 9607820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9617820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 962e326479fSAndrew Bresticker select BUILTIN_DTB 9638c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 96409230cbcSChristoph Hellwig select SWIOTLB 9653ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 966a86c7f72SDavid Daney help 967a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 968a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 969a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 970a86c7f72SDavid Daney Some of the supported boards are: 971a86c7f72SDavid Daney EBT3000 972a86c7f72SDavid Daney EBH3000 973a86c7f72SDavid Daney EBH3100 974a86c7f72SDavid Daney Thunder 975a86c7f72SDavid Daney Kodama 976a86c7f72SDavid Daney Hikari 977a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 978a86c7f72SDavid Daney 9797f058e85SJayachandran Cconfig NLM_XLR_BOARD 9807f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 9817f058e85SJayachandran C select BOOT_ELF32 9827f058e85SJayachandran C select NLM_COMMON 9837f058e85SJayachandran C select SYS_HAS_CPU_XLR 9847f058e85SJayachandran C select SYS_SUPPORTS_SMP 985eb01d42aSChristoph Hellwig select HAVE_PCI 9867f058e85SJayachandran C select SWAP_IO_SPACE 9877f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9887f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 989d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 9907f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9917f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 9927f058e85SJayachandran C select NR_CPUS_DEFAULT_32 9937f058e85SJayachandran C select CEVT_R4K 9947f058e85SJayachandran C select CSRC_R4K 99567e38cf2SRalf Baechle select IRQ_MIPS_CPU 996b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9977f058e85SJayachandran C select SYNC_R4K 9987f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 9998f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10008f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10017f058e85SJayachandran C help 10027f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 10037f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 10047f058e85SJayachandran C 10051c773ea4SJayachandran Cconfig NLM_XLP_BOARD 10061c773ea4SJayachandran C bool "Netlogic XLP based systems" 10071c773ea4SJayachandran C select BOOT_ELF32 10081c773ea4SJayachandran C select NLM_COMMON 10091c773ea4SJayachandran C select SYS_HAS_CPU_XLP 10101c773ea4SJayachandran C select SYS_SUPPORTS_SMP 1011eb01d42aSChristoph Hellwig select HAVE_PCI 10121c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 10131c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 1014d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1015d30a2b47SLinus Walleij select GPIOLIB 10161c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 10171c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 10181c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 10191c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 10201c773ea4SJayachandran C select CEVT_R4K 10211c773ea4SJayachandran C select CSRC_R4K 102267e38cf2SRalf Baechle select IRQ_MIPS_CPU 1023b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 10241c773ea4SJayachandran C select SYNC_R4K 10251c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 10262f6528e1SJayachandran C select USE_OF 10278f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10288f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10291c773ea4SJayachandran C help 10301c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 10311c773ea4SJayachandran C Say Y here if you have a XLP based board. 10321c773ea4SJayachandran C 10331da177e4SLinus Torvaldsendchoice 10341da177e4SLinus Torvalds 1035e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10363b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1037d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1038a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1039e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10408945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1041eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 1042a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig" 10435e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10448ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10452572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1046af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 1047ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 104829c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 104938b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 105022b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10515e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1052a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 105371e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 105430ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 105530ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10567f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 105738b18f72SRalf Baechle 10585e83d430SRalf Baechleendmenu 10595e83d430SRalf Baechle 10603c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10613c9ee7efSAkinobu Mita bool 10623c9ee7efSAkinobu Mita default y 10633c9ee7efSAkinobu Mita 10641da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10651da177e4SLinus Torvalds bool 10661da177e4SLinus Torvalds default y 10671da177e4SLinus Torvalds 1068ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10691cc89038SAtsushi Nemoto bool 10701cc89038SAtsushi Nemoto default y 10711cc89038SAtsushi Nemoto 10721da177e4SLinus Torvalds# 10731da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10741da177e4SLinus Torvalds# 10750e2794b0SRalf Baechleconfig FW_ARC 10761da177e4SLinus Torvalds bool 10771da177e4SLinus Torvalds 107861ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 107961ed242dSRalf Baechle bool 108061ed242dSRalf Baechle 10819267a30dSMarc St-Jeanconfig BOOT_RAW 10829267a30dSMarc St-Jean bool 10839267a30dSMarc St-Jean 1084217dd11eSRalf Baechleconfig CEVT_BCM1480 1085217dd11eSRalf Baechle bool 1086217dd11eSRalf Baechle 10876457d9fcSYoichi Yuasaconfig CEVT_DS1287 10886457d9fcSYoichi Yuasa bool 10896457d9fcSYoichi Yuasa 10901097c6acSYoichi Yuasaconfig CEVT_GT641XX 10911097c6acSYoichi Yuasa bool 10921097c6acSYoichi Yuasa 109342f77542SRalf Baechleconfig CEVT_R4K 109442f77542SRalf Baechle bool 109542f77542SRalf Baechle 1096217dd11eSRalf Baechleconfig CEVT_SB1250 1097217dd11eSRalf Baechle bool 1098217dd11eSRalf Baechle 1099229f773eSAtsushi Nemotoconfig CEVT_TXX9 1100229f773eSAtsushi Nemoto bool 1101229f773eSAtsushi Nemoto 1102217dd11eSRalf Baechleconfig CSRC_BCM1480 1103217dd11eSRalf Baechle bool 1104217dd11eSRalf Baechle 11054247417dSYoichi Yuasaconfig CSRC_IOASIC 11064247417dSYoichi Yuasa bool 11074247417dSYoichi Yuasa 1108940f6b48SRalf Baechleconfig CSRC_R4K 110938586428SSerge Semin select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1110940f6b48SRalf Baechle bool 1111940f6b48SRalf Baechle 1112217dd11eSRalf Baechleconfig CSRC_SB1250 1113217dd11eSRalf Baechle bool 1114217dd11eSRalf Baechle 1115a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1116a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1117a7f4df4eSAlex Smith 1118a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1119d30a2b47SLinus Walleij select GPIOLIB 1120a9aec7feSAtsushi Nemoto bool 1121a9aec7feSAtsushi Nemoto 11220e2794b0SRalf Baechleconfig FW_CFE 1123df78b5c8SAurelien Jarno bool 1124df78b5c8SAurelien Jarno 112540e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 112640e084a5SRalf Baechle bool 112740e084a5SRalf Baechle 1128885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1129f3ecc0ffSChristoph Hellwig select ARCH_HAS_DMA_COHERENCE_H 1130885014bcSFelix Fietkau select DMA_NONCOHERENT 1131885014bcSFelix Fietkau bool 1132885014bcSFelix Fietkau 113320d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 113420d33064SPaul Burton bool 1135347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 11365748e1b3SChristoph Hellwig select DMA_NONCOHERENT 113720d33064SPaul Burton 11381da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11391da177e4SLinus Torvalds bool 1140db91427bSChristoph Hellwig # 1141db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1142db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1143db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1144db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1145db91427bSChristoph Hellwig # significant advantages. 1146db91427bSChristoph Hellwig # 1147419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1148fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1149f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1150fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 115134dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 115234dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 11534ce588cdSRalf Baechle 115436a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11551da177e4SLinus Torvalds bool 11561da177e4SLinus Torvalds 11571b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1158dbb74540SRalf Baechle bool 1159dbb74540SRalf Baechle 11601da177e4SLinus Torvaldsconfig MIPS_BONITO64 11611da177e4SLinus Torvalds bool 11621da177e4SLinus Torvalds 11631da177e4SLinus Torvaldsconfig MIPS_MSC 11641da177e4SLinus Torvalds bool 11651da177e4SLinus Torvalds 116639b8d525SRalf Baechleconfig SYNC_R4K 116739b8d525SRalf Baechle bool 116839b8d525SRalf Baechle 1169ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1170d388d685SMaciej W. Rozycki def_bool n 1171d388d685SMaciej W. Rozycki 11724e0748f5SMarkos Chandrasconfig GENERIC_CSUM 117318d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 11744e0748f5SMarkos Chandras 11758313da30SRalf Baechleconfig GENERIC_ISA_DMA 11768313da30SRalf Baechle bool 11778313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1178a35bee8aSNamhyung Kim select ISA_DMA_API 11798313da30SRalf Baechle 1180aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1181aa414dffSRalf Baechle bool 11828313da30SRalf Baechle select GENERIC_ISA_DMA 1183aa414dffSRalf Baechle 118478bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 118578bdbbacSMasahiro Yamada bool 118678bdbbacSMasahiro Yamada 118778bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 118878bdbbacSMasahiro Yamada bool 118978bdbbacSMasahiro Yamada 119078bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 119178bdbbacSMasahiro Yamada bool 119278bdbbacSMasahiro Yamada 1193a35bee8aSNamhyung Kimconfig ISA_DMA_API 1194a35bee8aSNamhyung Kim bool 1195a35bee8aSNamhyung Kim 1196465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1197465aaed0SDavid Daney bool 1198465aaed0SDavid Daney 11998c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 12008c530ea3SMatt Redfearn bool 12018c530ea3SMatt Redfearn help 12028c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 12038c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 12048c530ea3SMatt Redfearn to allow access to command line and entropy sources. 12058c530ea3SMatt Redfearn 1206f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1207f381bf6dSDavid Daney def_bool y 1208f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1209f381bf6dSDavid Daney 1210f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1211f381bf6dSDavid Daney def_bool y 1212f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1213f381bf6dSDavid Daney 1214f381bf6dSDavid Daney 12155e83d430SRalf Baechle# 12166b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 12175e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 12185e83d430SRalf Baechle# choice statement should be more obvious to the user. 12195e83d430SRalf Baechle# 12205e83d430SRalf Baechlechoice 12216b2aac42SMasanari Iida prompt "Endianness selection" 12221da177e4SLinus Torvalds help 12231da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 12245e83d430SRalf Baechle byte order. These modes require different kernels and a different 12253cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 12265e83d430SRalf Baechle particular system but some systems are just as commonly used in the 12273dde6ad8SDavid Sterba one or the other endianness. 12285e83d430SRalf Baechle 12295e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 12305e83d430SRalf Baechle bool "Big endian" 12315e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 12325e83d430SRalf Baechle 12335e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 12345e83d430SRalf Baechle bool "Little endian" 12355e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12365e83d430SRalf Baechle 12375e83d430SRalf Baechleendchoice 12385e83d430SRalf Baechle 123922b0763aSDavid Daneyconfig EXPORT_UASM 124022b0763aSDavid Daney bool 124122b0763aSDavid Daney 12422116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12432116245eSRalf Baechle bool 12442116245eSRalf Baechle 12455e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12465e83d430SRalf Baechle bool 12475e83d430SRalf Baechle 12485e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12495e83d430SRalf Baechle bool 12501da177e4SLinus Torvalds 12519cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12529cffd154SDavid Daney bool 125345e03e62SDaniel Silsby depends on CPU_SUPPORTS_HUGEPAGES 12549cffd154SDavid Daney default y 12559cffd154SDavid Daney 1256aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1257aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1258aa1762f4SDavid Daney 12591da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K 12601da177e4SLinus Torvalds bool 12611da177e4SLinus Torvalds 12629267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12639267a30dSMarc St-Jean bool 12649267a30dSMarc St-Jean 12659267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12669267a30dSMarc St-Jean bool 12679267a30dSMarc St-Jean 12688420fd00SAtsushi Nemotoconfig IRQ_TXX9 12698420fd00SAtsushi Nemoto bool 12708420fd00SAtsushi Nemoto 1271d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1272d5ab1a69SYoichi Yuasa bool 1273d5ab1a69SYoichi Yuasa 1274252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12751da177e4SLinus Torvalds bool 12761da177e4SLinus Torvalds 1277a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1278a57140e9SThomas Bogendoerfer bool 1279a57140e9SThomas Bogendoerfer 12809267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12819267a30dSMarc St-Jean bool 12829267a30dSMarc St-Jean 1283a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1284a7e07b1aSMarkos Chandras bool 1285a7e07b1aSMarkos Chandras 12861da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12871da177e4SLinus Torvalds bool 12881da177e4SLinus Torvalds 1289e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1290e2defae5SThomas Bogendoerfer bool 1291e2defae5SThomas Bogendoerfer 12925b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12935b438c44SThomas Bogendoerfer bool 12945b438c44SThomas Bogendoerfer 1295e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1296e2defae5SThomas Bogendoerfer bool 1297e2defae5SThomas Bogendoerfer 1298e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1299e2defae5SThomas Bogendoerfer bool 1300e2defae5SThomas Bogendoerfer 1301e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1302e2defae5SThomas Bogendoerfer bool 1303e2defae5SThomas Bogendoerfer 1304e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1305e2defae5SThomas Bogendoerfer bool 1306e2defae5SThomas Bogendoerfer 1307e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1308e2defae5SThomas Bogendoerfer bool 1309e2defae5SThomas Bogendoerfer 13100e2794b0SRalf Baechleconfig FW_ARC32 13115e83d430SRalf Baechle bool 13125e83d430SRalf Baechle 1313aaa9fad3SPaul Bolleconfig FW_SNIPROM 1314231a35d3SThomas Bogendoerfer bool 1315231a35d3SThomas Bogendoerfer 13161da177e4SLinus Torvaldsconfig BOOT_ELF32 13171da177e4SLinus Torvalds bool 13181da177e4SLinus Torvalds 1319930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1320930beb5aSFlorian Fainelli bool 1321930beb5aSFlorian Fainelli 1322930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1323930beb5aSFlorian Fainelli bool 1324930beb5aSFlorian Fainelli 1325930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1326930beb5aSFlorian Fainelli bool 1327930beb5aSFlorian Fainelli 1328930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1329930beb5aSFlorian Fainelli bool 1330930beb5aSFlorian Fainelli 13311da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13321da177e4SLinus Torvalds int 1333a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13345432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13355432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13365432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13371da177e4SLinus Torvalds default "5" 13381da177e4SLinus Torvalds 1339e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1340e9422427SThomas Bogendoerfer bool 1341e9422427SThomas Bogendoerfer 13421da177e4SLinus Torvaldsconfig ARC_CONSOLE 13431da177e4SLinus Torvalds bool "ARC console support" 1344e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13451da177e4SLinus Torvalds 13461da177e4SLinus Torvaldsconfig ARC_MEMORY 13471da177e4SLinus Torvalds bool 13481da177e4SLinus Torvalds 13491da177e4SLinus Torvaldsconfig ARC_PROMLIB 13501da177e4SLinus Torvalds bool 13511da177e4SLinus Torvalds 13520e2794b0SRalf Baechleconfig FW_ARC64 13531da177e4SLinus Torvalds bool 13541da177e4SLinus Torvalds 13551da177e4SLinus Torvaldsconfig BOOT_ELF64 13561da177e4SLinus Torvalds bool 13571da177e4SLinus Torvalds 13581da177e4SLinus Torvaldsmenu "CPU selection" 13591da177e4SLinus Torvalds 13601da177e4SLinus Torvaldschoice 13611da177e4SLinus Torvalds prompt "CPU type" 13621da177e4SLinus Torvalds default CPU_R4X00 13631da177e4SLinus Torvalds 1364268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1365caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1366268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1367d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 136851522217SJiaxun Yang select CPU_MIPSR2 136951522217SJiaxun Yang select CPU_HAS_PREFETCH 13700e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13710e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13720e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13737507445bSHuacai Chen select CPU_SUPPORTS_MSA 137451522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 137551522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 13760e476d91SHuacai Chen select WEAK_ORDERING 13770e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 13787507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1379b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 138017c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1381d30a2b47SLinus Walleij select GPIOLIB 138209230cbcSChristoph Hellwig select SWIOTLB 13830f78355cSHuacai Chen select HAVE_KVM 13840e476d91SHuacai Chen help 1385caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1386caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1387caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1388caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1389caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 13900e476d91SHuacai Chen 1391caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1392caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 13931e820da3SHuacai Chen default n 1394268a2d60SJiaxun Yang depends on CPU_LOONGSON64 13951e820da3SHuacai Chen help 1396caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 13971e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1398268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 13991e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 14001e820da3SHuacai Chen Fast TLB refill support, etc. 14011e820da3SHuacai Chen 14021e820da3SHuacai Chen This option enable those enhancements which are not probed at run 14031e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 14041e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1405caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 14061e820da3SHuacai Chen 1407e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 1408caed1d1bSHuacai Chen bool "Old Loongson-3 LLSC Workarounds" 1409e02e07e3SHuacai Chen default y if SMP 1410268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1411e02e07e3SHuacai Chen help 1412caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1413e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1414e02e07e3SHuacai Chen 1415caed1d1bSHuacai Chen Newer Loongson-3 will fix these issues and no workarounds are needed. 1416e02e07e3SHuacai Chen The workarounds have no significant side effect on them but may 1417e02e07e3SHuacai Chen decrease the performance of the system so this option should be 1418e02e07e3SHuacai Chen disabled unless the kernel is intended to be run on old systems. 1419e02e07e3SHuacai Chen 1420e02e07e3SHuacai Chen If unsure, please say Y. 1421e02e07e3SHuacai Chen 1422ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION 1423ec7a9318SWANG Xuerui bool "Emulate the CPUCFG instruction on older Loongson cores" 1424ec7a9318SWANG Xuerui default y 1425ec7a9318SWANG Xuerui depends on CPU_LOONGSON64 1426ec7a9318SWANG Xuerui help 1427ec7a9318SWANG Xuerui Loongson-3A R4 and newer have the CPUCFG instruction available for 1428ec7a9318SWANG Xuerui userland to query CPU capabilities, much like CPUID on x86. This 1429ec7a9318SWANG Xuerui option provides emulation of the instruction on older Loongson 1430ec7a9318SWANG Xuerui cores, back to Loongson-3A1000. 1431ec7a9318SWANG Xuerui 1432ec7a9318SWANG Xuerui If unsure, please say Y. 1433ec7a9318SWANG Xuerui 14343702bba5SWu Zhangjinconfig CPU_LOONGSON2E 14353702bba5SWu Zhangjin bool "Loongson 2E" 14363702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1437268a2d60SJiaxun Yang select CPU_LOONGSON2EF 14382a21c730SFuxin Zhang help 14392a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 14402a21c730SFuxin Zhang with many extensions. 14412a21c730SFuxin Zhang 144225985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14436f7a251aSWu Zhangjin bonito64. 14446f7a251aSWu Zhangjin 14456f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14466f7a251aSWu Zhangjin bool "Loongson 2F" 14476f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1448268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1449d30a2b47SLinus Walleij select GPIOLIB 14506f7a251aSWu Zhangjin help 14516f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14526f7a251aSWu Zhangjin with many extensions. 14536f7a251aSWu Zhangjin 14546f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14556f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14566f7a251aSWu Zhangjin Loongson2E. 14576f7a251aSWu Zhangjin 1458ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1459ca585cf9SKelvin Cheung bool "Loongson 1B" 1460ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1461b2afb64cSHuacai Chen select CPU_LOONGSON32 14629ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1463ca585cf9SKelvin Cheung help 1464ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1465968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1466968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1467ca585cf9SKelvin Cheung 146812e3280bSYang Lingconfig CPU_LOONGSON1C 146912e3280bSYang Ling bool "Loongson 1C" 147012e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1471b2afb64cSHuacai Chen select CPU_LOONGSON32 147212e3280bSYang Ling select LEDS_GPIO_REGISTER 147312e3280bSYang Ling help 147412e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1475968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1476968dc5a0S谢致邦 (XIE Zhibang) instruction set. 147712e3280bSYang Ling 14786e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14796e760c8dSRalf Baechle bool "MIPS32 Release 1" 14807cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14816e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1482797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1483ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14846e760c8dSRalf Baechle help 14855e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14861e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14871e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14881e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14891e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14901e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14911e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14921e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14931e5f1caaSRalf Baechle performance. 14941e5f1caaSRalf Baechle 14951e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14961e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14977cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14981e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1499797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1500ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1501a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 15022235a54dSSanjay Lal select HAVE_KVM 15031e5f1caaSRalf Baechle help 15045e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 15056e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 15066e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 15076e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15086e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 15091da177e4SLinus Torvalds 1510ab7c01fdSSerge Seminconfig CPU_MIPS32_R5 1511ab7c01fdSSerge Semin bool "MIPS32 Release 5" 1512ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS32_R5 1513ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1514ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1515ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1516ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1517ab7c01fdSSerge Semin select HAVE_KVM 1518ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT 1519ab7c01fdSSerge Semin help 1520ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1521ab7c01fdSSerge Semin MIPS32 architecture. New MIPS processors, starting with the Warrior 1522ab7c01fdSSerge Semin family, are based on a MIPS32r5 processor. If you own an older 1523ab7c01fdSSerge Semin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1524ab7c01fdSSerge Semin 15257fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1526674d10e2SMarkos Chandras bool "MIPS32 Release 6" 15277fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 15287fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 152918d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15307fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15317fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15327fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15337fd08ca5SLeonid Yegoshin select HAVE_KVM 15347fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 15357fd08ca5SLeonid Yegoshin help 15367fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15377fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 15387fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 15397fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 15407fd08ca5SLeonid Yegoshin 15416e760c8dSRalf Baechleconfig CPU_MIPS64_R1 15426e760c8dSRalf Baechle bool "MIPS64 Release 1" 15437cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1544797798c1SRalf Baechle select CPU_HAS_PREFETCH 1545ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1546ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1547ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15489cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 15496e760c8dSRalf Baechle help 15506e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 15516e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15526e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15536e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15546e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15551e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15561e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15571e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15581e5f1caaSRalf Baechle performance. 15591e5f1caaSRalf Baechle 15601e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15611e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15627cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1563797798c1SRalf Baechle select CPU_HAS_PREFETCH 15641e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15651e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1566ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15679cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1568a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 156940a2df49SJames Hogan select HAVE_KVM 15701e5f1caaSRalf Baechle help 15711e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15721e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15731e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15741e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15751e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15761da177e4SLinus Torvalds 1577ab7c01fdSSerge Seminconfig CPU_MIPS64_R5 1578ab7c01fdSSerge Semin bool "MIPS64 Release 5" 1579ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS64_R5 1580ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1581ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1582ab7c01fdSSerge Semin select CPU_SUPPORTS_64BIT_KERNEL 1583ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1584ab7c01fdSSerge Semin select CPU_SUPPORTS_HUGEPAGES 1585ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1586ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1587ab7c01fdSSerge Semin select HAVE_KVM 1588ab7c01fdSSerge Semin help 1589ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1590ab7c01fdSSerge Semin MIPS64 architecture. This is a intermediate MIPS architecture 1591ab7c01fdSSerge Semin release partly implementing release 6 features. Though there is no 1592ab7c01fdSSerge Semin any hardware known to be based on this release. 1593ab7c01fdSSerge Semin 15947fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1595674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15967fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15977fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 159818d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15997fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 16007fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 16017fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1602afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 16037fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 16042e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 160540a2df49SJames Hogan select HAVE_KVM 16067fd08ca5SLeonid Yegoshin help 16077fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 16087fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 16097fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 16107fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 16117fd08ca5SLeonid Yegoshin 1612281e3aeaSSerge Seminconfig CPU_P5600 1613281e3aeaSSerge Semin bool "MIPS Warrior P5600" 1614281e3aeaSSerge Semin depends on SYS_HAS_CPU_P5600 1615281e3aeaSSerge Semin select CPU_HAS_PREFETCH 1616281e3aeaSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1617281e3aeaSSerge Semin select CPU_SUPPORTS_HIGHMEM 1618281e3aeaSSerge Semin select CPU_SUPPORTS_MSA 1619281e3aeaSSerge Semin select CPU_SUPPORTS_CPUFREQ 1620281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_VI 1621281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_EI 1622281e3aeaSSerge Semin select HAVE_KVM 1623281e3aeaSSerge Semin select MIPS_O32_FP64_SUPPORT 1624281e3aeaSSerge Semin help 1625281e3aeaSSerge Semin Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1626281e3aeaSSerge Semin It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1627281e3aeaSSerge Semin MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1628281e3aeaSSerge Semin level features like up to six P5600 calculation cores, CM2 with L2 1629281e3aeaSSerge Semin cache, IOCU/IOMMU (though might be unused depending on the system- 1630281e3aeaSSerge Semin specific IP core configuration), GIC, CPC, virtualisation module, 1631281e3aeaSSerge Semin eJTAG and PDtrace. 1632281e3aeaSSerge Semin 16331da177e4SLinus Torvaldsconfig CPU_R3000 16341da177e4SLinus Torvalds bool "R3000" 16357cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1636f7062ddbSRalf Baechle select CPU_HAS_WB 163754746829SPaul Burton select CPU_R3K_TLB 1638ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1639797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 16401da177e4SLinus Torvalds help 16411da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 16421da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 16431da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 16441da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 16451da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 16461da177e4SLinus Torvalds try to recompile with R3000. 16471da177e4SLinus Torvalds 16481da177e4SLinus Torvaldsconfig CPU_TX39XX 16491da177e4SLinus Torvalds bool "R39XX" 16507cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1651ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 165254746829SPaul Burton select CPU_R3K_TLB 16531da177e4SLinus Torvalds 16541da177e4SLinus Torvaldsconfig CPU_VR41XX 16551da177e4SLinus Torvalds bool "R41xx" 16567cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1657ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1658ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16591da177e4SLinus Torvalds help 16605e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 16611da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 16621da177e4SLinus Torvalds kernel built with this option will not run on any other type of 16631da177e4SLinus Torvalds processor or vice versa. 16641da177e4SLinus Torvalds 16651da177e4SLinus Torvaldsconfig CPU_R4X00 16661da177e4SLinus Torvalds bool "R4x00" 16677cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1668ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1669ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1670970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16711da177e4SLinus Torvalds help 16721da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 16731da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 16741da177e4SLinus Torvalds 16751da177e4SLinus Torvaldsconfig CPU_TX49XX 16761da177e4SLinus Torvalds bool "R49XX" 16777cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1678de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1679ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1680ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1681970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16821da177e4SLinus Torvalds 16831da177e4SLinus Torvaldsconfig CPU_R5000 16841da177e4SLinus Torvalds bool "R5000" 16857cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1686ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1687ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1688970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16891da177e4SLinus Torvalds help 16901da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 16911da177e4SLinus Torvalds 1692542c1020SShinya Kuribayashiconfig CPU_R5500 1693542c1020SShinya Kuribayashi bool "R5500" 1694542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1695542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1696542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16979cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1698542c1020SShinya Kuribayashi help 1699542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1700542c1020SShinya Kuribayashi instruction set. 1701542c1020SShinya Kuribayashi 17021da177e4SLinus Torvaldsconfig CPU_NEVADA 17031da177e4SLinus Torvalds bool "RM52xx" 17047cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1705ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1706ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1707970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17081da177e4SLinus Torvalds help 17091da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 17101da177e4SLinus Torvalds 17111da177e4SLinus Torvaldsconfig CPU_R10000 17121da177e4SLinus Torvalds bool "R10000" 17137cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 17145e83d430SRalf Baechle select CPU_HAS_PREFETCH 1715ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1716ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1717797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1718970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17191da177e4SLinus Torvalds help 17201da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 17211da177e4SLinus Torvalds 17221da177e4SLinus Torvaldsconfig CPU_RM7000 17231da177e4SLinus Torvalds bool "RM7000" 17247cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 17255e83d430SRalf Baechle select CPU_HAS_PREFETCH 1726ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1727ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1728797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1729970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17301da177e4SLinus Torvalds 17311da177e4SLinus Torvaldsconfig CPU_SB1 17321da177e4SLinus Torvalds bool "SB1" 17337cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1734ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1735ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1736797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1737970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17380004a9dfSRalf Baechle select WEAK_ORDERING 17391da177e4SLinus Torvalds 1740a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1741a86c7f72SDavid Daney bool "Cavium Octeon processor" 17425e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1743a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1744a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1745a86c7f72SDavid Daney select WEAK_ORDERING 1746a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 17479cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1748df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1749df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1750930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 17510ae3abcdSJames Hogan select HAVE_KVM 1752a86c7f72SDavid Daney help 1753a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1754a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1755a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1756a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1757a86c7f72SDavid Daney 1758cd746249SJonas Gorskiconfig CPU_BMIPS 1759cd746249SJonas Gorski bool "Broadcom BMIPS" 1760cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1761cd746249SJonas Gorski select CPU_MIPS32 1762fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1763cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1764cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1765cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1766cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1767cd746249SJonas Gorski select DMA_NONCOHERENT 176867e38cf2SRalf Baechle select IRQ_MIPS_CPU 1769cd746249SJonas Gorski select SWAP_IO_SPACE 1770cd746249SJonas Gorski select WEAK_ORDERING 1771c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 177269aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1773a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1774a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1775c1c0c461SKevin Cernekee help 1776fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1777c1c0c461SKevin Cernekee 17787f058e85SJayachandran Cconfig CPU_XLR 17797f058e85SJayachandran C bool "Netlogic XLR SoC" 17807f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 17817f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17827f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17837f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1784970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17857f058e85SJayachandran C select WEAK_ORDERING 17867f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17877f058e85SJayachandran C help 17887f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 17891c773ea4SJayachandran C 17901c773ea4SJayachandran Cconfig CPU_XLP 17911c773ea4SJayachandran C bool "Netlogic XLP SoC" 17921c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 17931c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17941c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17951c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 17961c773ea4SJayachandran C select WEAK_ORDERING 17971c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17981c773ea4SJayachandran C select CPU_HAS_PREFETCH 1799d6504846SJayachandran C select CPU_MIPSR2 1800ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 18012db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 18021c773ea4SJayachandran C help 18031c773ea4SJayachandran C Netlogic Microsystems XLP processors. 18041da177e4SLinus Torvaldsendchoice 18051da177e4SLinus Torvalds 1806a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1807a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1808a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 1809281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1810281e3aeaSSerge Semin CPU_P5600 1811a6e18781SLeonid Yegoshin help 1812a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1813a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1814a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1815a6e18781SLeonid Yegoshin 1816a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1817a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1818a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1819a6e18781SLeonid Yegoshin select EVA 1820a6e18781SLeonid Yegoshin default y 1821a6e18781SLeonid Yegoshin help 1822a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1823a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1824a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1825a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1826a6e18781SLeonid Yegoshin 1827c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1828c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1829c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1830281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1831c5b36783SSteven J. Hill help 1832c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1833c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1834c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1835c5b36783SSteven J. Hill 1836c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1837c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1838c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1839c5b36783SSteven J. Hill depends on !EVA 1840c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1841c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1842c5b36783SSteven J. Hill select XPA 1843c5b36783SSteven J. Hill select HIGHMEM 1844d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1845c5b36783SSteven J. Hill default n 1846c5b36783SSteven J. Hill help 1847c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1848c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1849c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1850c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1851c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1852c5b36783SSteven J. Hill If unsure, say 'N' here. 1853c5b36783SSteven J. Hill 1854622844bfSWu Zhangjinif CPU_LOONGSON2F 1855622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1856622844bfSWu Zhangjin bool 1857622844bfSWu Zhangjin 1858622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1859622844bfSWu Zhangjin bool 1860622844bfSWu Zhangjin 1861622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1862622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1863622844bfSWu Zhangjin default y 1864622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1865622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1866622844bfSWu Zhangjin help 1867622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1868622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1869622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1870622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1871622844bfSWu Zhangjin 1872622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1873622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1874622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1875622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1876622844bfSWu Zhangjin systems. 1877622844bfSWu Zhangjin 1878622844bfSWu Zhangjin If unsure, please say Y. 1879622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1880622844bfSWu Zhangjin 18811b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18821b93b3c3SWu Zhangjin bool 18831b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18841b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 188531c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18861b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1887fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18884e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 1889a510b616SPaul Cercueil select HAVE_KERNEL_ZSTD 18901b93b3c3SWu Zhangjin 18911b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18921b93b3c3SWu Zhangjin bool 18931b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 18941b93b3c3SWu Zhangjin 1895dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1896dbb98314SAlban Bedel bool 1897dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1898dbb98314SAlban Bedel 1899268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 19003702bba5SWu Zhangjin bool 19013702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 19023702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 19033702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1904970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1905e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 19063702bba5SWu Zhangjin 1907b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1908ca585cf9SKelvin Cheung bool 1909ca585cf9SKelvin Cheung select CPU_MIPS32 19107e280f6bSJiaxun Yang select CPU_MIPSR2 1911ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1912ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1913ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1914f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1915ca585cf9SKelvin Cheung 1916fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 191704fa8bf7SJonas Gorski select SMP_UP if SMP 19181bbb6c1bSKevin Cernekee bool 1919cd746249SJonas Gorski 1920cd746249SJonas Gorskiconfig CPU_BMIPS4350 1921cd746249SJonas Gorski bool 1922cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1923cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1924cd746249SJonas Gorski 1925cd746249SJonas Gorskiconfig CPU_BMIPS4380 1926cd746249SJonas Gorski bool 1927bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1928cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1929cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1930b4720809SFlorian Fainelli select CPU_HAS_RIXI 1931cd746249SJonas Gorski 1932cd746249SJonas Gorskiconfig CPU_BMIPS5000 1933cd746249SJonas Gorski bool 1934cd746249SJonas Gorski select MIPS_CPU_SCACHE 1935bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1936cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1937cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1938b4720809SFlorian Fainelli select CPU_HAS_RIXI 19391bbb6c1bSKevin Cernekee 1940268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 19410e476d91SHuacai Chen bool 19420e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1943b2edcfc8SHuacai Chen select CPU_HAS_RIXI 19440e476d91SHuacai Chen 19453702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 19462a21c730SFuxin Zhang bool 19472a21c730SFuxin Zhang 19486f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 19496f7a251aSWu Zhangjin bool 195055045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 195155045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 19526f7a251aSWu Zhangjin 1953ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1954ca585cf9SKelvin Cheung bool 1955ca585cf9SKelvin Cheung 195612e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 195712e3280bSYang Ling bool 195812e3280bSYang Ling 19597cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 19607cf8053bSRalf Baechle bool 19617cf8053bSRalf Baechle 19627cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 19637cf8053bSRalf Baechle bool 19647cf8053bSRalf Baechle 1965a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1966a6e18781SLeonid Yegoshin bool 1967a6e18781SLeonid Yegoshin 1968c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1969c5b36783SSteven J. Hill bool 19709ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1971c5b36783SSteven J. Hill 19727fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 19737fd08ca5SLeonid Yegoshin bool 19749ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19757fd08ca5SLeonid Yegoshin 19767cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 19777cf8053bSRalf Baechle bool 19787cf8053bSRalf Baechle 19797cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 19807cf8053bSRalf Baechle bool 19817cf8053bSRalf Baechle 19827fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 19837fd08ca5SLeonid Yegoshin bool 19849ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19857fd08ca5SLeonid Yegoshin 1986281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600 1987281e3aeaSSerge Semin bool 1988281e3aeaSSerge Semin select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1989281e3aeaSSerge Semin 19907cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19917cf8053bSRalf Baechle bool 19927cf8053bSRalf Baechle 19937cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 19947cf8053bSRalf Baechle bool 19957cf8053bSRalf Baechle 19967cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 19977cf8053bSRalf Baechle bool 19987cf8053bSRalf Baechle 19997cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 20007cf8053bSRalf Baechle bool 20017cf8053bSRalf Baechle 20027cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 20037cf8053bSRalf Baechle bool 20047cf8053bSRalf Baechle 20057cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 20067cf8053bSRalf Baechle bool 20077cf8053bSRalf Baechle 2008542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 2009542c1020SShinya Kuribayashi bool 2010542c1020SShinya Kuribayashi 20117cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 20127cf8053bSRalf Baechle bool 20137cf8053bSRalf Baechle 20147cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 20157cf8053bSRalf Baechle bool 20169ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20177cf8053bSRalf Baechle 20187cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 20197cf8053bSRalf Baechle bool 20207cf8053bSRalf Baechle 20217cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 20227cf8053bSRalf Baechle bool 20237cf8053bSRalf Baechle 20245e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 20255e683389SDavid Daney bool 20265e683389SDavid Daney 2027cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 2028c1c0c461SKevin Cernekee bool 2029c1c0c461SKevin Cernekee 2030fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 2031c1c0c461SKevin Cernekee bool 2032cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2033c1c0c461SKevin Cernekee 2034c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 2035c1c0c461SKevin Cernekee bool 2036cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2037c1c0c461SKevin Cernekee 2038c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 2039c1c0c461SKevin Cernekee bool 2040cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2041c1c0c461SKevin Cernekee 2042c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 2043c1c0c461SKevin Cernekee bool 2044cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2045f263f2a2SHauke Mehrtens select ARCH_HAS_SYNC_DMA_FOR_CPU 2046c1c0c461SKevin Cernekee 20477f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 20487f058e85SJayachandran C bool 20497f058e85SJayachandran C 20501c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 20511c773ea4SJayachandran C bool 20521c773ea4SJayachandran C 205317099b11SRalf Baechle# 205417099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 205517099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 205617099b11SRalf Baechle# 20570004a9dfSRalf Baechleconfig WEAK_ORDERING 20580004a9dfSRalf Baechle bool 205917099b11SRalf Baechle 206017099b11SRalf Baechle# 206117099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 206217099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 206317099b11SRalf Baechle# 206417099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 206517099b11SRalf Baechle bool 20665e83d430SRalf Baechleendmenu 20675e83d430SRalf Baechle 20685e83d430SRalf Baechle# 20695e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 20705e83d430SRalf Baechle# 20715e83d430SRalf Baechleconfig CPU_MIPS32 20725e83d430SRalf Baechle bool 2073ab7c01fdSSerge Semin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 2074281e3aeaSSerge Semin CPU_MIPS32_R6 || CPU_P5600 20755e83d430SRalf Baechle 20765e83d430SRalf Baechleconfig CPU_MIPS64 20775e83d430SRalf Baechle bool 2078ab7c01fdSSerge Semin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 2079ab7c01fdSSerge Semin CPU_MIPS64_R6 20805e83d430SRalf Baechle 20815e83d430SRalf Baechle# 208257eeacedSPaul Burton# These indicate the revision of the architecture 20835e83d430SRalf Baechle# 20845e83d430SRalf Baechleconfig CPU_MIPSR1 20855e83d430SRalf Baechle bool 20865e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20875e83d430SRalf Baechle 20885e83d430SRalf Baechleconfig CPU_MIPSR2 20895e83d430SRalf Baechle bool 2090a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 20918256b17eSFlorian Fainelli select CPU_HAS_RIXI 2092ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2093a7e07b1aSMarkos Chandras select MIPS_SPRAM 20945e83d430SRalf Baechle 2095ab7c01fdSSerge Seminconfig CPU_MIPSR5 2096ab7c01fdSSerge Semin bool 2097281e3aeaSSerge Semin default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 2098ab7c01fdSSerge Semin select CPU_HAS_RIXI 2099ab7c01fdSSerge Semin select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2100ab7c01fdSSerge Semin select MIPS_SPRAM 2101ab7c01fdSSerge Semin 21027fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 21037fd08ca5SLeonid Yegoshin bool 21047fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 21058256b17eSFlorian Fainelli select CPU_HAS_RIXI 2106ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 210787321fddSPaul Burton select HAVE_ARCH_BITREVERSE 21082db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 21094a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 2110a7e07b1aSMarkos Chandras select MIPS_SPRAM 21115e83d430SRalf Baechle 211257eeacedSPaul Burtonconfig TARGET_ISA_REV 211357eeacedSPaul Burton int 211457eeacedSPaul Burton default 1 if CPU_MIPSR1 211557eeacedSPaul Burton default 2 if CPU_MIPSR2 2116ab7c01fdSSerge Semin default 5 if CPU_MIPSR5 211757eeacedSPaul Burton default 6 if CPU_MIPSR6 211857eeacedSPaul Burton default 0 211957eeacedSPaul Burton help 212057eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 212157eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 212257eeacedSPaul Burton 2123a6e18781SLeonid Yegoshinconfig EVA 2124a6e18781SLeonid Yegoshin bool 2125a6e18781SLeonid Yegoshin 2126c5b36783SSteven J. Hillconfig XPA 2127c5b36783SSteven J. Hill bool 2128c5b36783SSteven J. Hill 21295e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 21305e83d430SRalf Baechle bool 21315e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 21325e83d430SRalf Baechle bool 21335e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 21345e83d430SRalf Baechle bool 21355e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 21365e83d430SRalf Baechle bool 213755045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 213855045ff5SWu Zhangjin bool 213955045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 214055045ff5SWu Zhangjin bool 21419cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 21429cffd154SDavid Daney bool 2143171543e7SDaniel Silsby depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA)) 214482622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 214582622284SDavid Daney bool 2146cebf8c0fSPaul Burton default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 21475e83d430SRalf Baechle 21488192c9eaSDavid Daney# 21498192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 21508192c9eaSDavid Daney# 21518192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 21528192c9eaSDavid Daney bool 2153679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 21548192c9eaSDavid Daney 21555e83d430SRalf Baechlemenu "Kernel type" 21565e83d430SRalf Baechle 21575e83d430SRalf Baechlechoice 21585e83d430SRalf Baechle prompt "Kernel code model" 21595e83d430SRalf Baechle help 21605e83d430SRalf Baechle You should only select this option if you have a workload that 21615e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 21625e83d430SRalf Baechle large memory. You will only be presented a single option in this 21635e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 21645e83d430SRalf Baechle 21655e83d430SRalf Baechleconfig 32BIT 21665e83d430SRalf Baechle bool "32-bit kernel" 21675e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 21685e83d430SRalf Baechle select TRAD_SIGNALS 21695e83d430SRalf Baechle help 21705e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2171f17c4ca3SRalf Baechle 21725e83d430SRalf Baechleconfig 64BIT 21735e83d430SRalf Baechle bool "64-bit kernel" 21745e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 21755e83d430SRalf Baechle help 21765e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 21775e83d430SRalf Baechle 21785e83d430SRalf Baechleendchoice 21795e83d430SRalf Baechle 21802235a54dSSanjay Lalconfig KVM_GUEST 21812235a54dSSanjay Lal bool "KVM Guest Kernel" 218201edc5e7SJiaxun Yang depends on CPU_MIPS32_R2 2183f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 21842235a54dSSanjay Lal help 2185caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2186caa1faa7SJames Hogan mode. 21872235a54dSSanjay Lal 2188eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2189eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 21902235a54dSSanjay Lal depends on KVM_GUEST 2191eda3d33cSJames Hogan default 100 21922235a54dSSanjay Lal help 2193eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2194eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2195eda3d33cSJames Hogan timer frequency is specified directly. 21962235a54dSSanjay Lal 21971e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 21981e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 21991e321fa9SLeonid Yegoshin depends on 64BIT 22001e321fa9SLeonid Yegoshin help 22013377e227SAlex Belits Support a maximum at least 48 bits of application virtual 22023377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 22033377e227SAlex Belits For page sizes 16k and above, this option results in a small 22043377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 22053377e227SAlex Belits level of page tables is added which imposes both a memory 22063377e227SAlex Belits overhead as well as slower TLB fault handling. 22073377e227SAlex Belits 22081e321fa9SLeonid Yegoshin If unsure, say N. 22091e321fa9SLeonid Yegoshin 22101da177e4SLinus Torvaldschoice 22111da177e4SLinus Torvalds prompt "Kernel page size" 22121da177e4SLinus Torvalds default PAGE_SIZE_4KB 22131da177e4SLinus Torvalds 22141da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 22151da177e4SLinus Torvalds bool "4kB" 2216268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 22171da177e4SLinus Torvalds help 22181da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 22191da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 22201da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 22211da177e4SLinus Torvalds recommended for low memory systems. 22221da177e4SLinus Torvalds 22231da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 22241da177e4SLinus Torvalds bool "8kB" 2225c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 22261e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 22271da177e4SLinus Torvalds help 22281da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 22291da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2230c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2231c2aeaaeaSPaul Burton distribution to support this. 22321da177e4SLinus Torvalds 22331da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 22341da177e4SLinus Torvalds bool "16kB" 2235714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 22361da177e4SLinus Torvalds help 22371da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 22381da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2239714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2240714bfad6SRalf Baechle Linux distribution to support this. 22411da177e4SLinus Torvalds 2242c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2243c52399beSRalf Baechle bool "32kB" 2244c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 22451e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2246c52399beSRalf Baechle help 2247c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2248c52399beSRalf Baechle the price of higher memory consumption. This option is available 2249c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2250c52399beSRalf Baechle distribution to support this. 2251c52399beSRalf Baechle 22521da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 22531da177e4SLinus Torvalds bool "64kB" 22543b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 22551da177e4SLinus Torvalds help 22561da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 22571da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 22581da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2259714bfad6SRalf Baechle writing this option is still high experimental. 22601da177e4SLinus Torvalds 22611da177e4SLinus Torvaldsendchoice 22621da177e4SLinus Torvalds 2263c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2264c9bace7cSDavid Daney int "Maximum zone order" 2265e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2266e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2267e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2268e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2269e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2270e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2271ef923a76SPaul Cercueil range 0 64 2272c9bace7cSDavid Daney default "11" 2273c9bace7cSDavid Daney help 2274c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2275c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2276c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2277c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2278c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2279c9bace7cSDavid Daney increase this value. 2280c9bace7cSDavid Daney 2281c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2282c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2283c9bace7cSDavid Daney 2284c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2285c9bace7cSDavid Daney when choosing a value for this option. 2286c9bace7cSDavid Daney 22871da177e4SLinus Torvaldsconfig BOARD_SCACHE 22881da177e4SLinus Torvalds bool 22891da177e4SLinus Torvalds 22901da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 22911da177e4SLinus Torvalds bool 22921da177e4SLinus Torvalds select BOARD_SCACHE 22931da177e4SLinus Torvalds 22949318c51aSChris Dearman# 22959318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 22969318c51aSChris Dearman# 22979318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 22989318c51aSChris Dearman bool 22999318c51aSChris Dearman select BOARD_SCACHE 23009318c51aSChris Dearman 23011da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 23021da177e4SLinus Torvalds bool 23031da177e4SLinus Torvalds select BOARD_SCACHE 23041da177e4SLinus Torvalds 23051da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 23061da177e4SLinus Torvalds bool 23071da177e4SLinus Torvalds select BOARD_SCACHE 23081da177e4SLinus Torvalds 23091da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 23101da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 23111da177e4SLinus Torvalds depends on CPU_SB1 23121da177e4SLinus Torvalds help 23131da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 23141da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 23151da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 23161da177e4SLinus Torvalds 23171da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2318c8094b53SRalf Baechle bool 23191da177e4SLinus Torvalds 23203165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 23213165c846SFlorian Fainelli bool 2322c2aeaaeaSPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 23233165c846SFlorian Fainelli 2324c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2325183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2326183b40f9SPaul Burton default y 2327183b40f9SPaul Burton help 2328183b40f9SPaul Burton Select y to include support for floating point in the kernel 2329183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2330183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2331183b40f9SPaul Burton userland program attempting to use floating point instructions will 2332183b40f9SPaul Burton receive a SIGILL. 2333183b40f9SPaul Burton 2334183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2335183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2336183b40f9SPaul Burton 2337183b40f9SPaul Burton If unsure, say y. 2338c92e47e5SPaul Burton 233997f7dcbfSPaul Burtonconfig CPU_R2300_FPU 234097f7dcbfSPaul Burton bool 2341c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 234297f7dcbfSPaul Burton default y if CPU_R3000 || CPU_TX39XX 234397f7dcbfSPaul Burton 234454746829SPaul Burtonconfig CPU_R3K_TLB 234554746829SPaul Burton bool 234654746829SPaul Burton 234791405eb6SFlorian Fainelliconfig CPU_R4K_FPU 234891405eb6SFlorian Fainelli bool 2349c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 235097f7dcbfSPaul Burton default y if !CPU_R2300_FPU 235191405eb6SFlorian Fainelli 235262cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 235362cedc4fSFlorian Fainelli bool 235454746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 235562cedc4fSFlorian Fainelli 235659d6ab86SRalf Baechleconfig MIPS_MT_SMP 2357a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 23585cbf9688SPaul Burton default y 2359527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 236059d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2361d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2362c080faa5SSteven J. Hill select SYNC_R4K 236359d6ab86SRalf Baechle select MIPS_MT 236459d6ab86SRalf Baechle select SMP 236587353d8aSRalf Baechle select SMP_UP 2366c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2367c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2368399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 236959d6ab86SRalf Baechle help 2370c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2371c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2372c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2373c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2374c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 237559d6ab86SRalf Baechle 2376f41ae0b2SRalf Baechleconfig MIPS_MT 2377f41ae0b2SRalf Baechle bool 2378f41ae0b2SRalf Baechle 23790ab7aefcSRalf Baechleconfig SCHED_SMT 23800ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 23810ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 23820ab7aefcSRalf Baechle default n 23830ab7aefcSRalf Baechle help 23840ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 23850ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 23860ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 23870ab7aefcSRalf Baechle 23880ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 23890ab7aefcSRalf Baechle bool 23900ab7aefcSRalf Baechle 2391f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2392f41ae0b2SRalf Baechle bool 2393f41ae0b2SRalf Baechle 2394f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2395f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2396f088fc84SRalf Baechle default y 2397b633648cSRalf Baechle depends on MIPS_MT_SMP 239807cc0c9eSRalf Baechle 2399b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2400b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 24019eaa9a82SPaul Burton depends on CPU_MIPSR6 2402c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2403b0a668fbSLeonid Yegoshin default y 2404b0a668fbSLeonid Yegoshin help 2405b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2406b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 240707edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2408b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2409b0a668fbSLeonid Yegoshin final kernel image. 2410b0a668fbSLeonid Yegoshin 2411f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2412f35764e7SJames Hogan bool 2413f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2414f35764e7SJames Hogan help 2415f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2416f35764e7SJames Hogan physical_memsize. 2417f35764e7SJames Hogan 241807cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 241907cc0c9eSRalf Baechle bool "VPE loader support." 2420f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 242107cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 242207cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 242307cc0c9eSRalf Baechle select MIPS_MT 242407cc0c9eSRalf Baechle help 242507cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 242607cc0c9eSRalf Baechle onto another VPE and running it. 2427f088fc84SRalf Baechle 242817a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 242917a1d523SDeng-Cheng Zhu bool 243017a1d523SDeng-Cheng Zhu default "y" 243117a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 243217a1d523SDeng-Cheng Zhu 24331a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 24341a2a6d7eSDeng-Cheng Zhu bool 24351a2a6d7eSDeng-Cheng Zhu default "y" 24361a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 24371a2a6d7eSDeng-Cheng Zhu 2438e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2439e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2440e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2441e01402b1SRalf Baechle default y 2442e01402b1SRalf Baechle help 2443e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2444e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2445e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2446e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2447e01402b1SRalf Baechle 2448e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2449e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2450e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2451e01402b1SRalf Baechle 2452da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2453da615cf6SDeng-Cheng Zhu bool 2454da615cf6SDeng-Cheng Zhu default "y" 2455da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2456da615cf6SDeng-Cheng Zhu 24572c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 24582c973ef0SDeng-Cheng Zhu bool 24592c973ef0SDeng-Cheng Zhu default "y" 24602c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 24612c973ef0SDeng-Cheng Zhu 24624a16ff4cSRalf Baechleconfig MIPS_CMP 24635cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 24645676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2465b10b43baSMarkos Chandras select SMP 2466eb9b5141STim Anderson select SYNC_R4K 2467b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 24684a16ff4cSRalf Baechle select WEAK_ORDERING 24694a16ff4cSRalf Baechle default n 24704a16ff4cSRalf Baechle help 2471044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2472044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2473044505c7SPaul Burton its ability to start secondary CPUs. 24744a16ff4cSRalf Baechle 24755cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 24765cac93b3SPaul Burton instead of this. 24775cac93b3SPaul Burton 24780ee958e1SPaul Burtonconfig MIPS_CPS 24790ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 24805a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 24810ee958e1SPaul Burton select MIPS_CM 24821d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 24830ee958e1SPaul Burton select SMP 24840ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 24851d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2486c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 24870ee958e1SPaul Burton select SYS_SUPPORTS_SMP 24880ee958e1SPaul Burton select WEAK_ORDERING 2489d8d3276bSWei Li select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 24900ee958e1SPaul Burton help 24910ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 24920ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 24930ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 24940ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 24950ee958e1SPaul Burton support is unavailable. 24960ee958e1SPaul Burton 24973179d37eSPaul Burtonconfig MIPS_CPS_PM 249839a59593SMarkos Chandras depends on MIPS_CPS 24993179d37eSPaul Burton bool 25003179d37eSPaul Burton 25019f98f3ddSPaul Burtonconfig MIPS_CM 25029f98f3ddSPaul Burton bool 25033c9b4166SPaul Burton select MIPS_CPC 25049f98f3ddSPaul Burton 25059c38cf44SPaul Burtonconfig MIPS_CPC 25069c38cf44SPaul Burton bool 25072600990eSRalf Baechle 25081da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 25091da177e4SLinus Torvalds bool 25101da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 25111da177e4SLinus Torvalds default y 25121da177e4SLinus Torvalds 25131da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 25141da177e4SLinus Torvalds bool 25151da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 25161da177e4SLinus Torvalds default y 25171da177e4SLinus Torvalds 25189e2b5372SMarkos Chandraschoice 25199e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 25209e2b5372SMarkos Chandras 25219e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 25229e2b5372SMarkos Chandras bool "None" 25239e2b5372SMarkos Chandras help 25249e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 25259e2b5372SMarkos Chandras 25269693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 25279693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 25289e2b5372SMarkos Chandras bool "SmartMIPS" 25299693a853SFranck Bui-Huu help 25309693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 25319693a853SFranck Bui-Huu increased security at both hardware and software level for 25329693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 25339693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 25349693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 25359693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 25369693a853SFranck Bui-Huu here. 25379693a853SFranck Bui-Huu 2538bce86083SSteven J. Hillconfig CPU_MICROMIPS 25397fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 25409e2b5372SMarkos Chandras bool "microMIPS" 2541bce86083SSteven J. Hill help 2542bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2543bce86083SSteven J. Hill microMIPS ISA 2544bce86083SSteven J. Hill 25459e2b5372SMarkos Chandrasendchoice 25469e2b5372SMarkos Chandras 2547a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 25480ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2549a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2550c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 25512a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2552a5e9a69eSPaul Burton help 2553a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2554a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 25551db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 25561db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 25571db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 25581db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 25591db1af84SPaul Burton the size & complexity of your kernel. 2560a5e9a69eSPaul Burton 2561a5e9a69eSPaul Burton If unsure, say Y. 2562a5e9a69eSPaul Burton 25631da177e4SLinus Torvaldsconfig CPU_HAS_WB 2564f7062ddbSRalf Baechle bool 2565e01402b1SRalf Baechle 2566df0ac8a4SKevin Cernekeeconfig XKS01 2567df0ac8a4SKevin Cernekee bool 2568df0ac8a4SKevin Cernekee 2569ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2570ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2571ba9196d2SJiaxun Yang bool 2572ba9196d2SJiaxun Yang 2573ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2574ba9196d2SJiaxun Yang bool 2575ba9196d2SJiaxun Yang 25768256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 25778256b17eSFlorian Fainelli bool 25788256b17eSFlorian Fainelli 257918d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2580932afdeeSYasha Cherikovsky bool 2581932afdeeSYasha Cherikovsky help 258218d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2583932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 258418d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 258518d84e2eSAlexander Lobakin systems). 2586932afdeeSYasha Cherikovsky 2587f41ae0b2SRalf Baechle# 2588f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2589f41ae0b2SRalf Baechle# 2590e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2591f41ae0b2SRalf Baechle bool 2592e01402b1SRalf Baechle 2593f41ae0b2SRalf Baechle# 2594f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2595f41ae0b2SRalf Baechle# 2596e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2597f41ae0b2SRalf Baechle bool 2598e01402b1SRalf Baechle 25991da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 26001da177e4SLinus Torvalds bool 26011da177e4SLinus Torvalds depends on !CPU_R3000 26021da177e4SLinus Torvalds default y 26031da177e4SLinus Torvalds 26041da177e4SLinus Torvalds# 260520d60d99SMaciej W. Rozycki# CPU non-features 260620d60d99SMaciej W. Rozycki# 260720d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 260820d60d99SMaciej W. Rozycki bool 260920d60d99SMaciej W. Rozycki 261020d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 261120d60d99SMaciej W. Rozycki bool 261220d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 261320d60d99SMaciej W. Rozycki 261420d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 261520d60d99SMaciej W. Rozycki bool 261620d60d99SMaciej W. Rozycki 2617071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2618071d2f0bSPaul Burton bool 2619071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2620071d2f0bSPaul Burton 26214edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 26224edf00a4SPaul Burton int 26234edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26244edf00a4SPaul Burton default 0 26254edf00a4SPaul Burton 26264edf00a4SPaul Burtonconfig MIPS_ASID_BITS 26274edf00a4SPaul Burton int 26282db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 26294edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26304edf00a4SPaul Burton default 8 26314edf00a4SPaul Burton 26322db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 26332db003a5SPaul Burton bool 26342db003a5SPaul Burton 26354a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 26364a5dc51eSMarcin Nowakowski bool 26374a5dc51eSMarcin Nowakowski 2638802b8362SThomas Bogendoerfer# R4600 erratum. Due to the lack of errata information the exact 2639802b8362SThomas Bogendoerfer# technical details aren't known. I've experimentally found that disabling 2640802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal 2641802b8362SThomas Bogendoerfer# with the issue. 2642802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP 2643802b8362SThomas Bogendoerfer bool 2644802b8362SThomas Bogendoerfer 26455e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 26465e5b6527SThomas Bogendoerfer# 26475e5b6527SThomas Bogendoerfer# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 26485e5b6527SThomas Bogendoerfer# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 26495e5b6527SThomas Bogendoerfer# executed if there is no other dcache activity. If the dcache is 265018ff14c8SColin Ian King# accessed for another instruction immediately preceding when these 26515e5b6527SThomas Bogendoerfer# cache instructions are executing, it is possible that the dcache 26525e5b6527SThomas Bogendoerfer# tag match outputs used by these cache instructions will be 26535e5b6527SThomas Bogendoerfer# incorrect. These cache instructions should be preceded by at least 26545e5b6527SThomas Bogendoerfer# four instructions that are not any kind of load or store 26555e5b6527SThomas Bogendoerfer# instruction. 26565e5b6527SThomas Bogendoerfer# 26575e5b6527SThomas Bogendoerfer# This is not allowed: lw 26585e5b6527SThomas Bogendoerfer# nop 26595e5b6527SThomas Bogendoerfer# nop 26605e5b6527SThomas Bogendoerfer# nop 26615e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26625e5b6527SThomas Bogendoerfer# 26635e5b6527SThomas Bogendoerfer# This is allowed: lw 26645e5b6527SThomas Bogendoerfer# nop 26655e5b6527SThomas Bogendoerfer# nop 26665e5b6527SThomas Bogendoerfer# nop 26675e5b6527SThomas Bogendoerfer# nop 26685e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26695e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP 26705e5b6527SThomas Bogendoerfer bool 26715e5b6527SThomas Bogendoerfer 267244def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA. 267344def342SThomas Bogendoerfer# 267444def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 267544def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 267644def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty. These 267744def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss 267844def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer." 267944def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 268044def342SThomas Bogendoerfer# in .pdf format.) 268144def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP 268244def342SThomas Bogendoerfer bool 268344def342SThomas Bogendoerfer 268424a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 268524a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following 268624a1c023SThomas Bogendoerfer# operation is not guaranteed." 268724a1c023SThomas Bogendoerfer# 268824a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I 268924a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV 269024a1c023SThomas Bogendoerfer bool 269124a1c023SThomas Bogendoerfer 2692886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2693886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same 2694886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious 2695886ee136SThomas Bogendoerfer# exceptions. 2696886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS 2697886ee136SThomas Bogendoerfer bool 2698886ee136SThomas Bogendoerfer 2699256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2700256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically. 2701256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC 2702256ec489SThomas Bogendoerfer bool 2703256ec489SThomas Bogendoerfer 2704a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction" 2705a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB 2706a7fbed98SThomas Bogendoerfer bool 2707a7fbed98SThomas Bogendoerfer 270820d60d99SMaciej W. Rozycki# 27091da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 27101da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 27111da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 27121da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 27131da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 27141da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 27151da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 27161da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2717797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2718797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2719797798c1SRalf Baechle# support. 27201da177e4SLinus Torvalds# 27211da177e4SLinus Torvaldsconfig HIGHMEM 27221da177e4SLinus Torvalds bool "High Memory Support" 2723a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2724a4c33e83SThomas Gleixner select KMAP_LOCAL 2725797798c1SRalf Baechle 2726797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2727797798c1SRalf Baechle bool 2728797798c1SRalf Baechle 2729797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2730797798c1SRalf Baechle bool 27311da177e4SLinus Torvalds 27329693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 27339693a853SFranck Bui-Huu bool 27349693a853SFranck Bui-Huu 2735a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2736a6a4834cSSteven J. Hill bool 2737a6a4834cSSteven J. Hill 2738377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2739377cb1b6SRalf Baechle bool 2740377cb1b6SRalf Baechle help 2741377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2742377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2743377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2744377cb1b6SRalf Baechle 2745a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2746a5e9a69eSPaul Burton bool 2747a5e9a69eSPaul Burton 2748b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2749b4819b59SYoichi Yuasa def_bool y 2750268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2751b4819b59SYoichi Yuasa 2752b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2753b1c6cd42SAtsushi Nemoto bool 2754397dc00eSMike Rapoport select SPARSEMEM_STATIC if !SGI_IP27 275531473747SAtsushi Nemoto 2756d8cb4e11SRalf Baechleconfig NUMA 2757d8cb4e11SRalf Baechle bool "NUMA Support" 2758d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2759*cf8194e4STiezhu Yang select SMP 2760d8cb4e11SRalf Baechle help 2761d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2762d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2763d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2764172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2765d8cb4e11SRalf Baechle disabled. 2766d8cb4e11SRalf Baechle 2767d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2768d8cb4e11SRalf Baechle bool 2769d8cb4e11SRalf Baechle 2770f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA 2771f3c560a6SThomas Bogendoerfer def_bool y 2772f3c560a6SThomas Bogendoerfer depends on NUMA 2773f3c560a6SThomas Bogendoerfer 2774f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK 2775f3c560a6SThomas Bogendoerfer def_bool y 2776f3c560a6SThomas Bogendoerfer depends on NUMA 2777f3c560a6SThomas Bogendoerfer 27788c530ea3SMatt Redfearnconfig RELOCATABLE 27798c530ea3SMatt Redfearn bool "Relocatable kernel" 2780ab7c01fdSSerge Semin depends on SYS_SUPPORTS_RELOCATABLE 2781ab7c01fdSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2782ab7c01fdSSerge Semin CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2783ab7c01fdSSerge Semin CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2784a307a4ceSJinyang He CPU_P5600 || CAVIUM_OCTEON_SOC || \ 2785a307a4ceSJinyang He CPU_LOONGSON64 27868c530ea3SMatt Redfearn help 27878c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 27888c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 27898c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 27908c530ea3SMatt Redfearn but are discarded at runtime 27918c530ea3SMatt Redfearn 2792069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2793069fd766SMatt Redfearn hex "Relocation table size" 2794069fd766SMatt Redfearn depends on RELOCATABLE 2795069fd766SMatt Redfearn range 0x0 0x01000000 2796a307a4ceSJinyang He default "0x00200000" if CPU_LOONGSON64 2797069fd766SMatt Redfearn default "0x00100000" 2798a7f7f624SMasahiro Yamada help 2799069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2800069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2801069fd766SMatt Redfearn 2802069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2803069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2804069fd766SMatt Redfearn 2805069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2806069fd766SMatt Redfearn 2807069fd766SMatt Redfearn If unsure, leave at the default value. 2808069fd766SMatt Redfearn 2809405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2810405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2811405bc8fdSMatt Redfearn depends on RELOCATABLE 2812a7f7f624SMasahiro Yamada help 2813405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2814405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2815405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2816405bc8fdSMatt Redfearn of kernel internals. 2817405bc8fdSMatt Redfearn 2818405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2819405bc8fdSMatt Redfearn 2820405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2821405bc8fdSMatt Redfearn 2822405bc8fdSMatt Redfearn If unsure, say N. 2823405bc8fdSMatt Redfearn 2824405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2825405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2826405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2827405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2828405bc8fdSMatt Redfearn range 0x0 0x08000000 2829405bc8fdSMatt Redfearn default "0x01000000" 2830a7f7f624SMasahiro Yamada help 2831405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2832405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2833405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2834405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2835405bc8fdSMatt Redfearn 2836405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2837405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2838405bc8fdSMatt Redfearn 2839c80d79d7SYasunori Gotoconfig NODES_SHIFT 2840c80d79d7SYasunori Goto int 2841c80d79d7SYasunori Goto default "6" 2842c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2843c80d79d7SYasunori Goto 284414f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 284514f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 2846268a2d60SJiaxun Yang depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64) 284714f70012SDeng-Cheng Zhu default y 284814f70012SDeng-Cheng Zhu help 284914f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 285014f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 285114f70012SDeng-Cheng Zhu 2852be8fa1cbSTiezhu Yangconfig DMI 2853be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2854be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2855be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2856be8fa1cbSTiezhu Yang default y 2857be8fa1cbSTiezhu Yang help 2858be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2859be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2860be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2861be8fa1cbSTiezhu Yang BIOS code. 2862be8fa1cbSTiezhu Yang 28631da177e4SLinus Torvaldsconfig SMP 28641da177e4SLinus Torvalds bool "Multi-Processing support" 2865e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2866e73ea273SRalf Baechle help 28671da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 28684a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 28694a474157SRobert Graffham than one CPU, say Y. 28701da177e4SLinus Torvalds 28714a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 28721da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 28731da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 28744a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 28751da177e4SLinus Torvalds will run faster if you say N here. 28761da177e4SLinus Torvalds 28771da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 28781da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 28791da177e4SLinus Torvalds 288003502faaSAdrian Bunk See also the SMP-HOWTO available at 2881ef054ad3SAlexander A. Klimov <https://www.tldp.org/docs.html#howto>. 28821da177e4SLinus Torvalds 28831da177e4SLinus Torvalds If you don't know what to do here, say N. 28841da177e4SLinus Torvalds 28857840d618SMatt Redfearnconfig HOTPLUG_CPU 28867840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 28877840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 28887840d618SMatt Redfearn help 28897840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 28907840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 28917840d618SMatt Redfearn (Note: power management support will enable this option 28927840d618SMatt Redfearn automatically on SMP systems. ) 28937840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 28947840d618SMatt Redfearn 289587353d8aSRalf Baechleconfig SMP_UP 289687353d8aSRalf Baechle bool 289787353d8aSRalf Baechle 28984a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 28994a16ff4cSRalf Baechle bool 29004a16ff4cSRalf Baechle 29010ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 29020ee958e1SPaul Burton bool 29030ee958e1SPaul Burton 2904e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2905e73ea273SRalf Baechle bool 2906e73ea273SRalf Baechle 2907130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2908130e2fb7SRalf Baechle bool 2909130e2fb7SRalf Baechle 2910130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2911130e2fb7SRalf Baechle bool 2912130e2fb7SRalf Baechle 2913130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2914130e2fb7SRalf Baechle bool 2915130e2fb7SRalf Baechle 2916130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2917130e2fb7SRalf Baechle bool 2918130e2fb7SRalf Baechle 2919130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2920130e2fb7SRalf Baechle bool 2921130e2fb7SRalf Baechle 29221da177e4SLinus Torvaldsconfig NR_CPUS 2923a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2924a91796a9SJayachandran C range 2 256 29251da177e4SLinus Torvalds depends on SMP 2926130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2927130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2928130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2929130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2930130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 29311da177e4SLinus Torvalds help 29321da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 29331da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 29341da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 293572ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 293672ede9b1SAtsushi Nemoto and 2 for all others. 29371da177e4SLinus Torvalds 29381da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 293972ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 294072ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 294172ede9b1SAtsushi Nemoto power of two. 29421da177e4SLinus Torvalds 2943399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2944399aaa25SAl Cooper bool 2945399aaa25SAl Cooper 29467820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 29477820b84bSDavid Daney bool 29487820b84bSDavid Daney 29497820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 29507820b84bSDavid Daney int 29517820b84bSDavid Daney depends on SMP 29527820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 29537820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 29547820b84bSDavid Daney 29551723b4a3SAtsushi Nemoto# 29561723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 29571723b4a3SAtsushi Nemoto# 29581723b4a3SAtsushi Nemoto 29591723b4a3SAtsushi Nemotochoice 29601723b4a3SAtsushi Nemoto prompt "Timer frequency" 29611723b4a3SAtsushi Nemoto default HZ_250 29621723b4a3SAtsushi Nemoto help 29631723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 29641723b4a3SAtsushi Nemoto 296567596573SPaul Burton config HZ_24 296667596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 296767596573SPaul Burton 29681723b4a3SAtsushi Nemoto config HZ_48 29690f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 29701723b4a3SAtsushi Nemoto 29711723b4a3SAtsushi Nemoto config HZ_100 29721723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 29731723b4a3SAtsushi Nemoto 29741723b4a3SAtsushi Nemoto config HZ_128 29751723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 29761723b4a3SAtsushi Nemoto 29771723b4a3SAtsushi Nemoto config HZ_250 29781723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 29791723b4a3SAtsushi Nemoto 29801723b4a3SAtsushi Nemoto config HZ_256 29811723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 29821723b4a3SAtsushi Nemoto 29831723b4a3SAtsushi Nemoto config HZ_1000 29841723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 29851723b4a3SAtsushi Nemoto 29861723b4a3SAtsushi Nemoto config HZ_1024 29871723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 29881723b4a3SAtsushi Nemoto 29891723b4a3SAtsushi Nemotoendchoice 29901723b4a3SAtsushi Nemoto 299167596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 299267596573SPaul Burton bool 299367596573SPaul Burton 29941723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 29951723b4a3SAtsushi Nemoto bool 29961723b4a3SAtsushi Nemoto 29971723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 29981723b4a3SAtsushi Nemoto bool 29991723b4a3SAtsushi Nemoto 30001723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 30011723b4a3SAtsushi Nemoto bool 30021723b4a3SAtsushi Nemoto 30031723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 30041723b4a3SAtsushi Nemoto bool 30051723b4a3SAtsushi Nemoto 30061723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 30071723b4a3SAtsushi Nemoto bool 30081723b4a3SAtsushi Nemoto 30091723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 30101723b4a3SAtsushi Nemoto bool 30111723b4a3SAtsushi Nemoto 30121723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 30131723b4a3SAtsushi Nemoto bool 30141723b4a3SAtsushi Nemoto 30151723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 30161723b4a3SAtsushi Nemoto bool 301767596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 301867596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 301967596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 302067596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 302167596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 302267596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 302367596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 30241723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 30251723b4a3SAtsushi Nemoto 30261723b4a3SAtsushi Nemotoconfig HZ 30271723b4a3SAtsushi Nemoto int 302867596573SPaul Burton default 24 if HZ_24 30291723b4a3SAtsushi Nemoto default 48 if HZ_48 30301723b4a3SAtsushi Nemoto default 100 if HZ_100 30311723b4a3SAtsushi Nemoto default 128 if HZ_128 30321723b4a3SAtsushi Nemoto default 250 if HZ_250 30331723b4a3SAtsushi Nemoto default 256 if HZ_256 30341723b4a3SAtsushi Nemoto default 1000 if HZ_1000 30351723b4a3SAtsushi Nemoto default 1024 if HZ_1024 30361723b4a3SAtsushi Nemoto 303796685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 303896685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 303996685b17SDeng-Cheng Zhu 3040ea6e942bSAtsushi Nemotoconfig KEXEC 30417d60717eSKees Cook bool "Kexec system call" 30422965faa5SDave Young select KEXEC_CORE 3043ea6e942bSAtsushi Nemoto help 3044ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 3045ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 30463dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 3047ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 3048ea6e942bSAtsushi Nemoto 304901dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 3050ea6e942bSAtsushi Nemoto 3051ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 3052ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 3053bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 3054bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 3055bf220695SGeert Uytterhoeven made. 3056ea6e942bSAtsushi Nemoto 30577aa1c8f4SRalf Baechleconfig CRASH_DUMP 30587aa1c8f4SRalf Baechle bool "Kernel crash dumps" 30597aa1c8f4SRalf Baechle help 30607aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 30617aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 30627aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 30637aa1c8f4SRalf Baechle a specially reserved region and then later executed after 30647aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 30657aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 30667aa1c8f4SRalf Baechle PHYSICAL_START. 30677aa1c8f4SRalf Baechle 30687aa1c8f4SRalf Baechleconfig PHYSICAL_START 30697aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 30708bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 30717aa1c8f4SRalf Baechle depends on CRASH_DUMP 30727aa1c8f4SRalf Baechle help 30737aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 30747aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 30757aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 30767aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 30777aa1c8f4SRalf Baechle passed to the panic-ed kernel). 30787aa1c8f4SRalf Baechle 3079597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 3080b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 3081597ce172SPaul Burton depends on 32BIT || MIPS32_O32 3082597ce172SPaul Burton help 3083597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 3084597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 3085597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 3086597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 3087597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 3088597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 3089597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 3090597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 3091597ce172SPaul Burton saying N here. 3092597ce172SPaul Burton 309306e2e882SPaul Burton Although binutils currently supports use of this flag the details 309406e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 309518ff14c8SColin Ian King worked on. In order to avoid userland becoming dependent upon current 309606e2e882SPaul Burton behaviour before the details have been finalised, this option should 309706e2e882SPaul Burton be considered experimental and only enabled by those working upon 309806e2e882SPaul Burton said details. 309906e2e882SPaul Burton 310006e2e882SPaul Burton If unsure, say N. 3101597ce172SPaul Burton 3102f2ffa5abSDezhong Diaoconfig USE_OF 31030b3e06fdSJonas Gorski bool 3104f2ffa5abSDezhong Diao select OF 3105e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 3106abd2363fSGrant Likely select IRQ_DOMAIN 3107f2ffa5abSDezhong Diao 31082fe8ea39SDengcheng Zhuconfig UHI_BOOT 31092fe8ea39SDengcheng Zhu bool 31102fe8ea39SDengcheng Zhu 31117fafb068SAndrew Brestickerconfig BUILTIN_DTB 31127fafb068SAndrew Bresticker bool 31137fafb068SAndrew Bresticker 31141da8f179SJonas Gorskichoice 31155b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 31161da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 31171da8f179SJonas Gorski 31181da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 31191da8f179SJonas Gorski bool "None" 31201da8f179SJonas Gorski help 31211da8f179SJonas Gorski Do not enable appended dtb support. 31221da8f179SJonas Gorski 312387db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 312487db537dSAaro Koskinen bool "vmlinux" 312587db537dSAaro Koskinen help 312687db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 312787db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 312887db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 312987db537dSAaro Koskinen objcopy: 313087db537dSAaro Koskinen 313187db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 313287db537dSAaro Koskinen 313318ff14c8SColin Ian King This is meant as a backward compatibility convenience for those 313487db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 313587db537dSAaro Koskinen the documented boot protocol using a device tree. 313687db537dSAaro Koskinen 31371da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3138b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 31391da8f179SJonas Gorski help 31401da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3141b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 31421da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 31431da8f179SJonas Gorski 31441da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 31451da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 31461da8f179SJonas Gorski the documented boot protocol using a device tree. 31471da8f179SJonas Gorski 31481da8f179SJonas Gorski Beware that there is very little in terms of protection against 31491da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 31501da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 31511da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 31521da8f179SJonas Gorski if you don't intend to always append a DTB. 31531da8f179SJonas Gorskiendchoice 31541da8f179SJonas Gorski 31552024972eSJonas Gorskichoice 31562024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 31572bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 315887fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 31592bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 31602024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 31612024972eSJonas Gorski 31622024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 31632024972eSJonas Gorski depends on USE_OF 31642024972eSJonas Gorski bool "Dtb kernel arguments if available" 31652024972eSJonas Gorski 31662024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 31672024972eSJonas Gorski depends on USE_OF 31682024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 31692024972eSJonas Gorski 31702024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 31712024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3172ed47e153SRabin Vincent 3173ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3174ed47e153SRabin Vincent depends on CMDLINE_BOOL 3175ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 31762024972eSJonas Gorskiendchoice 31772024972eSJonas Gorski 31785e83d430SRalf Baechleendmenu 31795e83d430SRalf Baechle 31801df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 31811df0f0ffSAtsushi Nemoto bool 31821df0f0ffSAtsushi Nemoto default y 31831df0f0ffSAtsushi Nemoto 31841df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 31851df0f0ffSAtsushi Nemoto bool 31861df0f0ffSAtsushi Nemoto default y 31871df0f0ffSAtsushi Nemoto 3188a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3189a728ab52SKirill A. Shutemov int 31903377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3191a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 3192a728ab52SKirill A. Shutemov default 2 3193a728ab52SKirill A. Shutemov 31946c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 31956c359eb1SPaul Burton bool 31966c359eb1SPaul Burton 31971da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 31981da177e4SLinus Torvalds 3199c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 32002eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3201c5611df9SPaul Burton bool 3202c5611df9SPaul Burton 3203c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3204c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3205c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 32062eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 32071da177e4SLinus Torvalds 32081da177e4SLinus Torvalds# 32091da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 32101da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 32111da177e4SLinus Torvalds# users to choose the right thing ... 32121da177e4SLinus Torvalds# 32131da177e4SLinus Torvaldsconfig ISA 32141da177e4SLinus Torvalds bool 32151da177e4SLinus Torvalds 32161da177e4SLinus Torvaldsconfig TC 32171da177e4SLinus Torvalds bool "TURBOchannel support" 32181da177e4SLinus Torvalds depends on MACH_DECSTATION 32191da177e4SLinus Torvalds help 322050a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 322150a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 322250a23e6eSJustin P. Mattock at: 322350a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 322450a23e6eSJustin P. Mattock and: 322550a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 322650a23e6eSJustin P. Mattock Linux driver support status is documented at: 322750a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 32281da177e4SLinus Torvalds 32291da177e4SLinus Torvaldsconfig MMU 32301da177e4SLinus Torvalds bool 32311da177e4SLinus Torvalds default y 32321da177e4SLinus Torvalds 3233109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3234109c32ffSMatt Redfearn default 12 if 64BIT 3235109c32ffSMatt Redfearn default 8 3236109c32ffSMatt Redfearn 3237109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3238109c32ffSMatt Redfearn default 18 if 64BIT 3239109c32ffSMatt Redfearn default 15 3240109c32ffSMatt Redfearn 3241109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3242109c32ffSMatt Redfearn default 8 3243109c32ffSMatt Redfearn 3244109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3245109c32ffSMatt Redfearn default 15 3246109c32ffSMatt Redfearn 3247d865bea4SRalf Baechleconfig I8253 3248d865bea4SRalf Baechle bool 3249798778b8SRussell King select CLKSRC_I8253 32502d02612fSThomas Gleixner select CLKEVT_I8253 32519726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3252d865bea4SRalf Baechle 3253e05eb3f8SRalf Baechleconfig ZONE_DMA 3254e05eb3f8SRalf Baechle bool 3255e05eb3f8SRalf Baechle 3256cce335aeSRalf Baechleconfig ZONE_DMA32 3257cce335aeSRalf Baechle bool 3258cce335aeSRalf Baechle 32591da177e4SLinus Torvaldsendmenu 32601da177e4SLinus Torvalds 32611da177e4SLinus Torvaldsconfig TRAD_SIGNALS 32621da177e4SLinus Torvalds bool 32631da177e4SLinus Torvalds 32641da177e4SLinus Torvaldsconfig MIPS32_COMPAT 326578aaf956SRalf Baechle bool 32661da177e4SLinus Torvalds 32671da177e4SLinus Torvaldsconfig COMPAT 32681da177e4SLinus Torvalds bool 32691da177e4SLinus Torvalds 327005e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 327105e43966SAtsushi Nemoto bool 327205e43966SAtsushi Nemoto 32731da177e4SLinus Torvaldsconfig MIPS32_O32 32741da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 327578aaf956SRalf Baechle depends on 64BIT 327678aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 327778aaf956SRalf Baechle select COMPAT 327878aaf956SRalf Baechle select MIPS32_COMPAT 327978aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 32801da177e4SLinus Torvalds help 32811da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 32821da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 32831da177e4SLinus Torvalds existing binaries are in this format. 32841da177e4SLinus Torvalds 32851da177e4SLinus Torvalds If unsure, say Y. 32861da177e4SLinus Torvalds 32871da177e4SLinus Torvaldsconfig MIPS32_N32 32881da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3289c22eacfeSRalf Baechle depends on 64BIT 32905a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 329178aaf956SRalf Baechle select COMPAT 329278aaf956SRalf Baechle select MIPS32_COMPAT 329378aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 32941da177e4SLinus Torvalds help 32951da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 32961da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 32971da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 32981da177e4SLinus Torvalds cases. 32991da177e4SLinus Torvalds 33001da177e4SLinus Torvalds If unsure, say N. 33011da177e4SLinus Torvalds 33021da177e4SLinus Torvaldsconfig BINFMT_ELF32 33031da177e4SLinus Torvalds bool 33041da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3305f43edca7SRalf Baechle select ELFCORE 33061da177e4SLinus Torvalds 33072116245eSRalf Baechlemenu "Power management options" 3308952fa954SRodolfo Giometti 3309363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3310363c55caSWu Zhangjin def_bool y 33113f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3312363c55caSWu Zhangjin 3313f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3314f4cb5700SJohannes Berg def_bool y 33153f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3316f4cb5700SJohannes Berg 33172116245eSRalf Baechlesource "kernel/power/Kconfig" 3318952fa954SRodolfo Giometti 33191da177e4SLinus Torvaldsendmenu 33201da177e4SLinus Torvalds 33217a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 33227a998935SViresh Kumar bool 33237a998935SViresh Kumar 33247a998935SViresh Kumarmenu "CPU Power Management" 3325c095ebafSPaul Burton 3326c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 33277a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 33287a998935SViresh Kumarendif 33299726b43aSWu Zhangjin 3330c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3331c095ebafSPaul Burton 3332c095ebafSPaul Burtonendmenu 3333c095ebafSPaul Burton 333498cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 333598cdee0eSRalf Baechle 33362235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3337e91946d6SNathan Chancellor 3338e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3339