xref: /linux/arch/mips/Kconfig (revision c8d2bcc467c8a1a85983c24e0331cf19fe94668f)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7b847bd64SKees Cook	select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000
8dfad83cbSFlorian Fainelli	select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
934c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
1034c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
1166633abdSTiezhu Yang	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
1234c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
13e6226997SArnd Bergmann	select ARCH_HAS_STRNCPY_FROM_USER
14e6226997SArnd Bergmann	select ARCH_HAS_STRNLEN_USER
1512597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
161e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
178b3165e5SXingxing Su	select ARCH_HAS_GCOV_PROFILE_ALL
18c55944ccSNick Desaulniers	select ARCH_KEEP_MEMBLOCK
191ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
2012597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
21dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
2225da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
230b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
24855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
259035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
2612597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
27d3a4e0f1SAlexander Lobakin	select ARCH_WANT_LD_ORPHAN_WARN
2810916706SShile Zhang	select BUILDTIME_TABLE_SORT
2912597988SMatt Redfearn	select CLONE_BACKWARDS
3057eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
3112597988SMatt Redfearn	select CPU_PM if CPU_IDLE
3212597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
3312597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
3412597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
3524640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
36b962aeb0SPaul Burton	select GENERIC_IOMAP
3712597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3812597988SMatt Redfearn	select GENERIC_IRQ_SHOW
396630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
40740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
41740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
42740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
43740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
44740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
4512597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
4612597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
4712597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
486ca297d4SPeter Zijlstra	select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
49fcbfe812SNiklas Schnelle	select HAS_IOPORT if !NO_IOPORT_MAP || ISA
50906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
5112597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
5242b20995SArnd Bergmann	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
53109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
54109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
55490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
56c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
5745e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
582ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5924a9c541SFrederic Weisbecker	select HAVE_CONTEXT_TRACKING_USER
60490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
6164575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
6212597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
6312597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
6412597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
6512597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
667364d60cSJiaxun Yang	select HAVE_EBPF_JIT if !CPU_MICROMIPS
6712597988SMatt Redfearn	select HAVE_EXIT_THREAD
6867a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6912597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
7029c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
7112597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
7234c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
7334c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
74b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
7512597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7612597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
77c1bf207dSDavid Daney	select HAVE_KPROBES
78c1bf207dSDavid Daney	select HAVE_KRETPROBES
79c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
80786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
8142a0bb3fSPetr Mladek	select HAVE_NMI
8212597988SMatt Redfearn	select HAVE_PERF_EVENTS
831ddc96bdSTiezhu Yang	select HAVE_PERF_REGS
841ddc96bdSTiezhu Yang	select HAVE_PERF_USER_STACK_DUMP
8508bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
869ea141adSPaul Burton	select HAVE_RSEQ
8716c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
88d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8912597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
90a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
9112597988SMatt Redfearn	select IRQ_FORCED_THREADING
926630a8e5SChristoph Hellwig	select ISA if EISA
9312597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
9434c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
9512597988SMatt Redfearn	select PERF_USE_VMALLOC
96981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
9705a0a344SArnd Bergmann	select RTC_LIB
9812597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
994aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT
1000bb87f05SAl Viro	select ARCH_HAS_ELFCORE_COMPAT
101e0a8b93eSNemanja Rakovic	select HAVE_ARCH_KCSAN if 64BIT
1021da177e4SLinus Torvalds
103d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
104d3991572SChristoph Hellwig	bool
105d3991572SChristoph Hellwig
106c434b9f8SPaul Cercueilconfig MIPS_GENERIC
107c434b9f8SPaul Cercueil	bool
108c434b9f8SPaul Cercueil
109f0f4a753SPaul Cercueilconfig MACH_INGENIC
110f0f4a753SPaul Cercueil	bool
111f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
112f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
113f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
114f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
115f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
116f0f4a753SPaul Cercueil	select PINCTRL
117f0f4a753SPaul Cercueil	select GPIOLIB
118f0f4a753SPaul Cercueil	select COMMON_CLK
119f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
120f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
121f0f4a753SPaul Cercueil	select USE_OF
122f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
123f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
124f0f4a753SPaul Cercueil
1251da177e4SLinus Torvaldsmenu "Machine selection"
1261da177e4SLinus Torvalds
1275e83d430SRalf Baechlechoice
1285e83d430SRalf Baechle	prompt "System type"
129c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1301da177e4SLinus Torvalds
131c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
132eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
133c434b9f8SPaul Cercueil	select MIPS_GENERIC
134eed0eabdSPaul Burton	select BOOT_RAW
135eed0eabdSPaul Burton	select BUILTIN_DTB
136eed0eabdSPaul Burton	select CEVT_R4K
137eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
138eed0eabdSPaul Burton	select COMMON_CLK
139eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
14034c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
141eed0eabdSPaul Burton	select CSRC_R4K
1424e066441SChristoph Hellwig	select DMA_NONCOHERENT
143eb01d42aSChristoph Hellwig	select HAVE_PCI
144eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1450211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
146eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
147eed0eabdSPaul Burton	select MIPS_GIC
148eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
149eed0eabdSPaul Burton	select NO_EXCEPT_FILL
150eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
151eed0eabdSPaul Burton	select SMP_UP if SMP
152a3078e59SMatt Redfearn	select SWAP_IO_SPACE
153eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
154eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
155eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
156eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
157eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
158eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
159eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
160eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
161eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
162eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
163eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
164eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
165eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
16634c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
167eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
168eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
169eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
170c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
17134c01e41SAlexander Lobakin	select UHI_BOOT
1722e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1732e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1742e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1752e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1762e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1772e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
178eed0eabdSPaul Burton	select USE_OF
179eed0eabdSPaul Burton	help
180eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
181eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
182eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
183eed0eabdSPaul Burton	  Interface) specification.
184eed0eabdSPaul Burton
18542a4f17dSManuel Laussconfig MIPS_ALCHEMY
186c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
187d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
188f772cdb2SRalf Baechle	select CEVT_R4K
189d7ea335cSSteven J. Hill	select CSRC_R4K
19067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
191a86497d6SChristoph Hellwig	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
192d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
19342a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
19442a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
19542a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
196d30a2b47SLinus Walleij	select GPIOLIB
1971b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19847440229SManuel Lauss	select COMMON_CLK
1991da177e4SLinus Torvalds
2007ca5dc14SFlorian Fainelliconfig AR7
2017ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
2027ca5dc14SFlorian Fainelli	select BOOT_ELF32
203b408b611SArnd Bergmann	select COMMON_CLK
2047ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
2057ca5dc14SFlorian Fainelli	select CEVT_R4K
2067ca5dc14SFlorian Fainelli	select CSRC_R4K
20767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2087ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2097ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2107ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2117ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2127ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2137ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
214377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2151b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
216d30a2b47SLinus Walleij	select GPIOLIB
2177ca5dc14SFlorian Fainelli	select VLYNQ
2187ca5dc14SFlorian Fainelli	help
2197ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2207ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2217ca5dc14SFlorian Fainelli
22243cc739fSSergey Ryazanovconfig ATH25
22343cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
22443cc739fSSergey Ryazanov	select CEVT_R4K
22543cc739fSSergey Ryazanov	select CSRC_R4K
22643cc739fSSergey Ryazanov	select DMA_NONCOHERENT
22767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2281753e74eSSergey Ryazanov	select IRQ_DOMAIN
22943cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
23043cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
23143cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2328aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
23343cc739fSSergey Ryazanov	help
23443cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
23543cc739fSSergey Ryazanov
236d4a67d9dSGabor Juhosconfig ATH79
237d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
238ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
239d4a67d9dSGabor Juhos	select BOOT_RAW
240d4a67d9dSGabor Juhos	select CEVT_R4K
241d4a67d9dSGabor Juhos	select CSRC_R4K
242d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
243d30a2b47SLinus Walleij	select GPIOLIB
244a08227a2SJohn Crispin	select PINCTRL
245411520afSAlban Bedel	select COMMON_CLK
24667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
247d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
248d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
249d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
250d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
251377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
252b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
25303c8c407SAlban Bedel	select USE_OF
25453d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
255d4a67d9dSGabor Juhos	help
256d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
257d4a67d9dSGabor Juhos
2585f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2595f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
26029906e1aSÁlvaro Fernández Rojas	select ARCH_HAS_RESET_CONTROLLER
261d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
262d666cd02SKevin Cernekee	select BOOT_RAW
263d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
264d666cd02SKevin Cernekee	select USE_OF
265d666cd02SKevin Cernekee	select CEVT_R4K
266d666cd02SKevin Cernekee	select CSRC_R4K
267d666cd02SKevin Cernekee	select SYNC_R4K
268d666cd02SKevin Cernekee	select COMMON_CLK
269c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
27060b858f2SKevin Cernekee	select BCM7038_L1_IRQ
27160b858f2SKevin Cernekee	select BCM7120_L2_IRQ
27260b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
27367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
27460b858f2SKevin Cernekee	select DMA_NONCOHERENT
275d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
27660b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
277d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
278d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
27960b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
28060b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
28160b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
282d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
283d666cd02SKevin Cernekee	select SWAP_IO_SPACE
28460b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28560b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
28660b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28760b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2884dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
2891d987052SFlorian Fainelli	select HAVE_PCI
2901d987052SFlorian Fainelli	select PCI_DRIVERS_GENERIC
291466ab2eaSFlorian Fainelli	select FW_CFE
292d666cd02SKevin Cernekee	help
2935f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2945f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2955f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2965f2d4459SKevin Cernekee	  must be set appropriately for your board.
297d666cd02SKevin Cernekee
2981c0c13ebSAurelien Jarnoconfig BCM47XX
299c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
300fe08f8c2SHauke Mehrtens	select BOOT_RAW
30142f77542SRalf Baechle	select CEVT_R4K
302940f6b48SRalf Baechle	select CSRC_R4K
3031c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
304eb01d42aSChristoph Hellwig	select HAVE_PCI
30567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
306314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
307dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
3081c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
3091c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
310377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3116507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
31225e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
313e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
314c949c0bcSRafał Miłecki	select GPIOLIB
315c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
316f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3172ab71a02SRafał Miłecki	select BCM47XX_SPROM
318dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3191c0c13ebSAurelien Jarno	help
3201c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3211c0c13ebSAurelien Jarno
322e7300d04SMaxime Bizonconfig BCM63XX
323e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
324ae8de61cSFlorian Fainelli	select BOOT_RAW
325e7300d04SMaxime Bizon	select CEVT_R4K
326e7300d04SMaxime Bizon	select CSRC_R4K
327fc264022SJonas Gorski	select SYNC_R4K
328e7300d04SMaxime Bizon	select DMA_NONCOHERENT
32967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
330e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
331e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
332e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
3335eeaafc8SRandy Dunlap	select SYS_HAS_CPU_BMIPS32_3300
3345eeaafc8SRandy Dunlap	select SYS_HAS_CPU_BMIPS4350
3355eeaafc8SRandy Dunlap	select SYS_HAS_CPU_BMIPS4380
336e7300d04SMaxime Bizon	select SWAP_IO_SPACE
337d30a2b47SLinus Walleij	select GPIOLIB
338af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
339bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
340e7300d04SMaxime Bizon	help
341e7300d04SMaxime Bizon	  Support for BCM63XX based boards
342e7300d04SMaxime Bizon
3431da177e4SLinus Torvaldsconfig MIPS_COBALT
3443fa986faSMartin Michlmayr	bool "Cobalt Server"
34542f77542SRalf Baechle	select CEVT_R4K
346940f6b48SRalf Baechle	select CSRC_R4K
3471097c6acSYoichi Yuasa	select CEVT_GT641XX
3481da177e4SLinus Torvalds	select DMA_NONCOHERENT
349eb01d42aSChristoph Hellwig	select FORCE_PCI
350d865bea4SRalf Baechle	select I8253
3511da177e4SLinus Torvalds	select I8259
35267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
353d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
354252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3557cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3560a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
357ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3580e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3595e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
360e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3611da177e4SLinus Torvalds
3621da177e4SLinus Torvaldsconfig MACH_DECSTATION
3633fa986faSMartin Michlmayr	bool "DECstations"
3641da177e4SLinus Torvalds	select BOOT_ELF32
3656457d9fcSYoichi Yuasa	select CEVT_DS1287
36681d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3674247417dSYoichi Yuasa	select CSRC_IOASIC
36881d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
36920d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
37020d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
37120d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3721da177e4SLinus Torvalds	select DMA_NONCOHERENT
373ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
37467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3757cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3767cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
377ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3787d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3795e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3801723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3811723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3821723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
383930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3845e83d430SRalf Baechle	help
3851da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3861da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3871da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3881da177e4SLinus Torvalds
3891da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3901da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3911da177e4SLinus Torvalds
3921da177e4SLinus Torvalds		DECstation 5000/50
3931da177e4SLinus Torvalds		DECstation 5000/150
3941da177e4SLinus Torvalds		DECstation 5000/260
3951da177e4SLinus Torvalds		DECsystem 5900/260
3961da177e4SLinus Torvalds
3971da177e4SLinus Torvalds	  otherwise choose R3000.
3981da177e4SLinus Torvalds
3995e83d430SRalf Baechleconfig MACH_JAZZ
4003fa986faSMartin Michlmayr	bool "Jazz family of machines"
40139b2d756SThomas Bogendoerfer	select ARC_MEMORY
40239b2d756SThomas Bogendoerfer	select ARC_PROMLIB
403a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
4047a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
4052f9237d4SChristoph Hellwig	select DMA_OPS
4060e2794b0SRalf Baechle	select FW_ARC
4070e2794b0SRalf Baechle	select FW_ARC32
4085e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
40942f77542SRalf Baechle	select CEVT_R4K
410940f6b48SRalf Baechle	select CSRC_R4K
411e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
4125e83d430SRalf Baechle	select GENERIC_ISA_DMA
4138a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
41467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
415d865bea4SRalf Baechle	select I8253
4165e83d430SRalf Baechle	select I8259
4175e83d430SRalf Baechle	select ISA
4187cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4195e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4207d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4211723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
422aadfe4b5SArnd Bergmann	select SYS_SUPPORTS_LITTLE_ENDIAN
4231da177e4SLinus Torvalds	help
4245e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4255e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
426692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4275e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4285e83d430SRalf Baechle
429f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
430de361e8bSPaul Burton	bool "Ingenic SoC based machines"
431f0f4a753SPaul Cercueil	select MIPS_GENERIC
432f0f4a753SPaul Cercueil	select MACH_INGENIC
433f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
434eb384937SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
435eb384937SPaul Cercueil	select MIPS_EXTERNAL_TIMER
4365ebabe59SLars-Peter Clausen
437171bb2f1SJohn Crispinconfig LANTIQ
438171bb2f1SJohn Crispin	bool "Lantiq based platforms"
439171bb2f1SJohn Crispin	select DMA_NONCOHERENT
44067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
441171bb2f1SJohn Crispin	select CEVT_R4K
442171bb2f1SJohn Crispin	select CSRC_R4K
443b74cc639SSander Vanheule	select NO_EXCEPT_FILL
444171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
445171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
446171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
447171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
448377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
449171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
450f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
451171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
452d30a2b47SLinus Walleij	select GPIOLIB
453171bb2f1SJohn Crispin	select SWAP_IO_SPACE
454171bb2f1SJohn Crispin	select BOOT_RAW
455bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
456a0392222SJohn Crispin	select USE_OF
4573f8c50c9SJohn Crispin	select PINCTRL
4583f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
459c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
460c530781cSJohn Crispin	select RESET_CONTROLLER
461171bb2f1SJohn Crispin
46230ad29bbSHuacai Chenconfig MACH_LOONGSON32
463caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
464c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
465ade299d8SYoichi Yuasa	help
46630ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
46785749d24SWu Zhangjin
46830ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
46930ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
47030ad29bbSHuacai Chen	  Sciences (CAS).
471ade299d8SYoichi Yuasa
47271e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
47371e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
474ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
475ca585cf9SKelvin Cheung	help
47671e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
477ca585cf9SKelvin Cheung
47871e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
479caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4806fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4816fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4826fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4836fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4846fbde6b4SJiaxun Yang	select BOOT_ELF32
4856fbde6b4SJiaxun Yang	select BOARD_SCACHE
4866fbde6b4SJiaxun Yang	select CSRC_R4K
4876fbde6b4SJiaxun Yang	select CEVT_R4K
4886fbde6b4SJiaxun Yang	select FORCE_PCI
4896fbde6b4SJiaxun Yang	select ISA
4906fbde6b4SJiaxun Yang	select I8259
4916fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4927d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4935125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4946fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4956423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4966fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4976fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4986fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4996fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
5006fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
5016fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
5026fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
5036fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
50471e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
505a307a4ceSJinyang He	select SYS_SUPPORTS_RELOCATABLE
5066fbde6b4SJiaxun Yang	select ZONE_DMA32
50787fcfa7bSJiaxun Yang	select COMMON_CLK
50887fcfa7bSJiaxun Yang	select USE_OF
50987fcfa7bSJiaxun Yang	select BUILTIN_DTB
51039c1485cSHuacai Chen	select PCI_HOST_GENERIC
511f8f9f21cSFeiyang Chen	select HAVE_ARCH_NODEDATA_EXTENSION if NUMA
51271e2f4ddSJiaxun Yang	help
513caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
514caed1d1bSHuacai Chen
515caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
516caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
517caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
518caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
519ca585cf9SKelvin Cheung
5201da177e4SLinus Torvaldsconfig MIPS_MALTA
5213fa986faSMartin Michlmayr	bool "MIPS Malta board"
52261ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
523a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5247a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5251da177e4SLinus Torvalds	select BOOT_ELF32
526fa71c960SRalf Baechle	select BOOT_RAW
527e8823d26SPaul Burton	select BUILTIN_DTB
52842f77542SRalf Baechle	select CEVT_R4K
529fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
53042b002abSGuenter Roeck	select COMMON_CLK
53147bf2b03SMaksym Kokhan	select CSRC_R4K
532a86497d6SChristoph Hellwig	select DMA_NONCOHERENT
5331da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5348a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
535eb01d42aSChristoph Hellwig	select HAVE_PCI
536d865bea4SRalf Baechle	select I8253
5371da177e4SLinus Torvalds	select I8259
53847bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5395e83d430SRalf Baechle	select MIPS_BONITO64
5409318c51aSChris Dearman	select MIPS_CPU_SCACHE
54147bf2b03SMaksym Kokhan	select MIPS_GIC
542a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5435e83d430SRalf Baechle	select MIPS_MSC
54447bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
545ecafe3e9SPaul Burton	select SMP_UP if SMP
5461da177e4SLinus Torvalds	select SWAP_IO_SPACE
5477cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5487cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
549bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
550c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
551575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5527cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5535d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
554575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5557cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5567cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
557ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
558ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5595e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
560c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5615e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
562424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
56347bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
564e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
565f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
56647bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5679693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
568f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5691b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
570e8823d26SPaul Burton	select USE_OF
571886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
572abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5731da177e4SLinus Torvalds	help
574f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5751da177e4SLinus Torvalds	  board.
5761da177e4SLinus Torvalds
5772572f00dSJoshua Hendersonconfig MACH_PIC32
5782572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5792572f00dSJoshua Henderson	help
5802572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5812572f00dSJoshua Henderson
5822572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5832572f00dSJoshua Henderson	  microcontrollers.
5842572f00dSJoshua Henderson
585baec970aSLauri Kasanenconfig MACH_NINTENDO64
586baec970aSLauri Kasanen	bool "Nintendo 64 console"
587baec970aSLauri Kasanen	select CEVT_R4K
588baec970aSLauri Kasanen	select CSRC_R4K
589baec970aSLauri Kasanen	select SYS_HAS_CPU_R4300
590baec970aSLauri Kasanen	select SYS_SUPPORTS_BIG_ENDIAN
591baec970aSLauri Kasanen	select SYS_SUPPORTS_ZBOOT
592baec970aSLauri Kasanen	select SYS_SUPPORTS_32BIT_KERNEL
593baec970aSLauri Kasanen	select SYS_SUPPORTS_64BIT_KERNEL
594baec970aSLauri Kasanen	select DMA_NONCOHERENT
595baec970aSLauri Kasanen	select IRQ_MIPS_CPU
596baec970aSLauri Kasanen
597ae2b5bb6SJohn Crispinconfig RALINK
598ae2b5bb6SJohn Crispin	bool "Ralink based machines"
599ae2b5bb6SJohn Crispin	select CEVT_R4K
60035f752beSArnd Bergmann	select COMMON_CLK
601ae2b5bb6SJohn Crispin	select CSRC_R4K
602ae2b5bb6SJohn Crispin	select BOOT_RAW
603ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
60467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
605ae2b5bb6SJohn Crispin	select USE_OF
606ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
607ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
608ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
609377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6101f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
611ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
6122a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6132a153f1cSJohn Crispin	select RESET_CONTROLLER
614ae2b5bb6SJohn Crispin
6154042147aSBert Vermeulenconfig MACH_REALTEK_RTL
6164042147aSBert Vermeulen	bool "Realtek RTL838x/RTL839x based machines"
6174042147aSBert Vermeulen	select MIPS_GENERIC
6184042147aSBert Vermeulen	select DMA_NONCOHERENT
6194042147aSBert Vermeulen	select IRQ_MIPS_CPU
6204042147aSBert Vermeulen	select CSRC_R4K
6214042147aSBert Vermeulen	select CEVT_R4K
6224042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R1
6234042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R2
6244042147aSBert Vermeulen	select SYS_SUPPORTS_BIG_ENDIAN
6254042147aSBert Vermeulen	select SYS_SUPPORTS_32BIT_KERNEL
6264042147aSBert Vermeulen	select SYS_SUPPORTS_MIPS16
6274042147aSBert Vermeulen	select SYS_SUPPORTS_MULTITHREADING
6284042147aSBert Vermeulen	select SYS_SUPPORTS_VPE_LOADER
6294042147aSBert Vermeulen	select BOOT_RAW
6304042147aSBert Vermeulen	select PINCTRL
6314042147aSBert Vermeulen	select USE_OF
6324042147aSBert Vermeulen
6331da177e4SLinus Torvaldsconfig SGI_IP22
6343fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
635c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
63639b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6370e2794b0SRalf Baechle	select FW_ARC
6380e2794b0SRalf Baechle	select FW_ARC32
6397a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6401da177e4SLinus Torvalds	select BOOT_ELF32
64142f77542SRalf Baechle	select CEVT_R4K
642940f6b48SRalf Baechle	select CSRC_R4K
643e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6441da177e4SLinus Torvalds	select DMA_NONCOHERENT
6456630a8e5SChristoph Hellwig	select HAVE_EISA
646d865bea4SRalf Baechle	select I8253
64768de4803SThomas Bogendoerfer	select I8259
6481da177e4SLinus Torvalds	select IP22_CPU_SCACHE
64967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
650aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
651e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
652e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
65336e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
654e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
655e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
656e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6571da177e4SLinus Torvalds	select SWAP_IO_SPACE
6587cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6597cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
660c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
661ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
662ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6635e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
664802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6655e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
66644def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
667930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6681da177e4SLinus Torvalds	help
6691da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6701da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6711da177e4SLinus Torvalds	  that runs on these, say Y here.
6721da177e4SLinus Torvalds
6731da177e4SLinus Torvaldsconfig SGI_IP27
6743fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
67554aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
676397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6770e2794b0SRalf Baechle	select FW_ARC
6780e2794b0SRalf Baechle	select FW_ARC64
679e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
6805e83d430SRalf Baechle	select BOOT_ELF64
681e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
68204100459SChristoph Hellwig	select FORCE_PCI
68336a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
684eb01d42aSChristoph Hellwig	select HAVE_PCI
68569a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
686e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
687130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
688a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
689a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
6907cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
691ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6925e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
693d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6941a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
695256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
696930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6976c86a302SMike Rapoport	select NUMA
698f8f9f21cSFeiyang Chen	select HAVE_ARCH_NODEDATA_EXTENSION
6991da177e4SLinus Torvalds	help
7001da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
7011da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
7021da177e4SLinus Torvalds	  here.
7031da177e4SLinus Torvalds
704e2defae5SThomas Bogendoerferconfig SGI_IP28
7057d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
706c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
70739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7080e2794b0SRalf Baechle	select FW_ARC
7090e2794b0SRalf Baechle	select FW_ARC64
7107a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
711e2defae5SThomas Bogendoerfer	select BOOT_ELF64
712e2defae5SThomas Bogendoerfer	select CEVT_R4K
713e2defae5SThomas Bogendoerfer	select CSRC_R4K
714e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
715e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
716e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
71767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7186630a8e5SChristoph Hellwig	select HAVE_EISA
719e2defae5SThomas Bogendoerfer	select I8253
720e2defae5SThomas Bogendoerfer	select I8259
721e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
722e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7235b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
724e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
725e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
726e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
727e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
728e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
729c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
730e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
731e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
732256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
733dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
734e2defae5SThomas Bogendoerfer	help
735e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
736e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
737e2defae5SThomas Bogendoerfer
7387505576dSThomas Bogendoerferconfig SGI_IP30
7397505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7407505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7417505576dSThomas Bogendoerfer	select FW_ARC
7427505576dSThomas Bogendoerfer	select FW_ARC64
7437505576dSThomas Bogendoerfer	select BOOT_ELF64
7447505576dSThomas Bogendoerfer	select CEVT_R4K
7457505576dSThomas Bogendoerfer	select CSRC_R4K
74604100459SChristoph Hellwig	select FORCE_PCI
7477505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7487505576dSThomas Bogendoerfer	select ZONE_DMA32
7497505576dSThomas Bogendoerfer	select HAVE_PCI
7507505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7517505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7527505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7537505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7547505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7557505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7567505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7577505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7587505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
759256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7607505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7617505576dSThomas Bogendoerfer	select ARC_MEMORY
7627505576dSThomas Bogendoerfer	help
7637505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7647505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7657505576dSThomas Bogendoerfer
7661da177e4SLinus Torvaldsconfig SGI_IP32
767cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
76839b2d756SThomas Bogendoerfer	select ARC_MEMORY
76939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
77003df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7710e2794b0SRalf Baechle	select FW_ARC
7720e2794b0SRalf Baechle	select FW_ARC32
7731da177e4SLinus Torvalds	select BOOT_ELF32
77442f77542SRalf Baechle	select CEVT_R4K
775940f6b48SRalf Baechle	select CSRC_R4K
7761da177e4SLinus Torvalds	select DMA_NONCOHERENT
777eb01d42aSChristoph Hellwig	select HAVE_PCI
77867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7791da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7801da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7817cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7827cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7837cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
784dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
785ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7865e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
787886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
7881da177e4SLinus Torvalds	help
7891da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7901da177e4SLinus Torvalds
7915e83d430SRalf Baechleconfig SIBYTE_CRHONE
7923fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
7935e83d430SRalf Baechle	select BOOT_ELF32
7945e83d430SRalf Baechle	select SIBYTE_BCM1125
7955e83d430SRalf Baechle	select SWAP_IO_SPACE
7967cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7975e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7985e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
7995e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8005e83d430SRalf Baechle
801ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
802ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
803ade299d8SYoichi Yuasa	select BOOT_ELF32
80403452347SThomas Bogendoerfer	select SIBYTE_SB1250
805ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
806ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
807ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
808ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
809ade299d8SYoichi Yuasa
810ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
811ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
812ade299d8SYoichi Yuasa	select BOOT_ELF32
813fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
814ade299d8SYoichi Yuasa	select SIBYTE_SB1250
815ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
816ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
817ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
818ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
819ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
820cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
821e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
822ade299d8SYoichi Yuasa
823ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
824ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
825ade299d8SYoichi Yuasa	select BOOT_ELF32
826fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
827ade299d8SYoichi Yuasa	select SIBYTE_SB1250
828ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
829ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
830ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
831ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
832ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
833756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
834ade299d8SYoichi Yuasa
835ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
836ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
837ade299d8SYoichi Yuasa	select BOOT_ELF32
838ade299d8SYoichi Yuasa	select SIBYTE_SB1250
839ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
840ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
841ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
842ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
843e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
844ade299d8SYoichi Yuasa
845ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
846ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
847ade299d8SYoichi Yuasa	select BOOT_ELF32
848ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
849ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
850ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
851ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
852ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
853651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
854ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
855cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
856e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
857ade299d8SYoichi Yuasa
85814b36af4SThomas Bogendoerferconfig SNI_RM
85914b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
86039b2d756SThomas Bogendoerfer	select ARC_MEMORY
86139b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8620e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8630e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
864aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8655e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
866a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8677a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8685e83d430SRalf Baechle	select BOOT_ELF32
86942f77542SRalf Baechle	select CEVT_R4K
870940f6b48SRalf Baechle	select CSRC_R4K
871e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8725e83d430SRalf Baechle	select DMA_NONCOHERENT
8735e83d430SRalf Baechle	select GENERIC_ISA_DMA
8746630a8e5SChristoph Hellwig	select HAVE_EISA
8758a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
876eb01d42aSChristoph Hellwig	select HAVE_PCI
87767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
878d865bea4SRalf Baechle	select I8253
8795e83d430SRalf Baechle	select I8259
8805e83d430SRalf Baechle	select ISA
881564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
8824a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8837cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8844a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
885c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8864a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
88736a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
888ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
8897d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
8904a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
8915e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8925e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
89344def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
8941da177e4SLinus Torvalds	help
89514b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
89614b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
8975e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
8985e83d430SRalf Baechle	  support this machine type.
8991da177e4SLinus Torvalds
900edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
901edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
90224a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
90323fbee9dSRalf Baechle
90473b4390fSRalf Baechleconfig MIKROTIK_RB532
90573b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
90673b4390fSRalf Baechle	select CEVT_R4K
90773b4390fSRalf Baechle	select CSRC_R4K
90873b4390fSRalf Baechle	select DMA_NONCOHERENT
909eb01d42aSChristoph Hellwig	select HAVE_PCI
91067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
91173b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
91273b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
91373b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
91473b4390fSRalf Baechle	select SWAP_IO_SPACE
91573b4390fSRalf Baechle	select BOOT_RAW
916d30a2b47SLinus Walleij	select GPIOLIB
917930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
91873b4390fSRalf Baechle	help
91973b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
92073b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
92173b4390fSRalf Baechle
9229ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9239ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
924a86c7f72SDavid Daney	select CEVT_R4K
925ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9261753d50cSChristoph Hellwig	select HAVE_RAPIDIO
927d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
928a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
929a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
930f65aad41SRalf Baechle	select EDAC_SUPPORT
931b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
93273569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
93373569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
934a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9355e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
936eb01d42aSChristoph Hellwig	select HAVE_PCI
93778bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
93878bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
93978bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
940f00e001eSDavid Daney	select ZONE_DMA32
941d30a2b47SLinus Walleij	select GPIOLIB
9426e511163SDavid Daney	select USE_OF
9436e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9446e511163SDavid Daney	select SYS_SUPPORTS_SMP
9457820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9467820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
947e326479fSAndrew Bresticker	select BUILTIN_DTB
948f766b28aSJulian Braha	select MTD
9498c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
95009230cbcSChristoph Hellwig	select SWIOTLB
9513ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
952a86c7f72SDavid Daney	help
953a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
954a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
955a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
956a86c7f72SDavid Daney	  Some of the supported boards are:
957a86c7f72SDavid Daney		EBT3000
958a86c7f72SDavid Daney		EBH3000
959a86c7f72SDavid Daney		EBH3100
960a86c7f72SDavid Daney		Thunder
961a86c7f72SDavid Daney		Kodama
962a86c7f72SDavid Daney		Hikari
963a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
964a86c7f72SDavid Daney
9651da177e4SLinus Torvaldsendchoice
9661da177e4SLinus Torvalds
967e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
9683b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
969d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
970a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
971e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
9728945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
973eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
974a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
9755e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
9768ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
9772572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
978ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
97929c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
98038b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
98122b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
982a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
98371e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
98430ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
98530ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
98638b18f72SRalf Baechle
9875e83d430SRalf Baechleendmenu
9885e83d430SRalf Baechle
9893c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
9903c9ee7efSAkinobu Mita	bool
9913c9ee7efSAkinobu Mita	default y
9923c9ee7efSAkinobu Mita
9931da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
9941da177e4SLinus Torvalds	bool
9951da177e4SLinus Torvalds	default y
9961da177e4SLinus Torvalds
997ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
9981cc89038SAtsushi Nemoto	bool
9991cc89038SAtsushi Nemoto	default y
10001cc89038SAtsushi Nemoto
10011da177e4SLinus Torvalds#
10021da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10031da177e4SLinus Torvalds#
10040e2794b0SRalf Baechleconfig FW_ARC
10051da177e4SLinus Torvalds	bool
10061da177e4SLinus Torvalds
100761ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
100861ed242dSRalf Baechle	bool
100961ed242dSRalf Baechle
10109267a30dSMarc St-Jeanconfig BOOT_RAW
10119267a30dSMarc St-Jean	bool
10129267a30dSMarc St-Jean
1013217dd11eSRalf Baechleconfig CEVT_BCM1480
1014217dd11eSRalf Baechle	bool
1015217dd11eSRalf Baechle
10166457d9fcSYoichi Yuasaconfig CEVT_DS1287
10176457d9fcSYoichi Yuasa	bool
10186457d9fcSYoichi Yuasa
10191097c6acSYoichi Yuasaconfig CEVT_GT641XX
10201097c6acSYoichi Yuasa	bool
10211097c6acSYoichi Yuasa
102242f77542SRalf Baechleconfig CEVT_R4K
102342f77542SRalf Baechle	bool
102442f77542SRalf Baechle
1025217dd11eSRalf Baechleconfig CEVT_SB1250
1026217dd11eSRalf Baechle	bool
1027217dd11eSRalf Baechle
1028229f773eSAtsushi Nemotoconfig CEVT_TXX9
1029229f773eSAtsushi Nemoto	bool
1030229f773eSAtsushi Nemoto
1031217dd11eSRalf Baechleconfig CSRC_BCM1480
1032217dd11eSRalf Baechle	bool
1033217dd11eSRalf Baechle
10344247417dSYoichi Yuasaconfig CSRC_IOASIC
10354247417dSYoichi Yuasa	bool
10364247417dSYoichi Yuasa
1037940f6b48SRalf Baechleconfig CSRC_R4K
103838586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1039940f6b48SRalf Baechle	bool
1040940f6b48SRalf Baechle
1041217dd11eSRalf Baechleconfig CSRC_SB1250
1042217dd11eSRalf Baechle	bool
1043217dd11eSRalf Baechle
1044a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1045a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1046a7f4df4eSAlex Smith
1047a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1048d30a2b47SLinus Walleij	select GPIOLIB
1049a9aec7feSAtsushi Nemoto	bool
1050a9aec7feSAtsushi Nemoto
10510e2794b0SRalf Baechleconfig FW_CFE
1052df78b5c8SAurelien Jarno	bool
1053df78b5c8SAurelien Jarno
105440e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
1055f5748b8cSTiezhu Yang	def_bool y
105640e084a5SRalf Baechle
10571da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
10581da177e4SLinus Torvalds	bool
1059db91427bSChristoph Hellwig	#
1060db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1061db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1062db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1063db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1064db91427bSChristoph Hellwig	# significant advantages.
1065db91427bSChristoph Hellwig	#
10666be87d61SJiaxun Yang	select ARCH_HAS_SETUP_DMA_OPS
1067419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1068fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1069e0b7fd12SJiaxun Yang	select ARCH_HAS_SYNC_DMA_FOR_CPU
1070f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1071fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
107234dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
107334dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
10744ce588cdSRalf Baechle
107536a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
10761da177e4SLinus Torvalds	bool
10771da177e4SLinus Torvalds
10781b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1079dbb74540SRalf Baechle	bool
1080dbb74540SRalf Baechle
10811da177e4SLinus Torvaldsconfig MIPS_BONITO64
10821da177e4SLinus Torvalds	bool
10831da177e4SLinus Torvalds
10841da177e4SLinus Torvaldsconfig MIPS_MSC
10851da177e4SLinus Torvalds	bool
10861da177e4SLinus Torvalds
108739b8d525SRalf Baechleconfig SYNC_R4K
108839b8d525SRalf Baechle	bool
108939b8d525SRalf Baechle
1090ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1091d388d685SMaciej W. Rozycki	def_bool n
1092d388d685SMaciej W. Rozycki
10934e0748f5SMarkos Chandrasconfig GENERIC_CSUM
109418d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
10954e0748f5SMarkos Chandras
10968313da30SRalf Baechleconfig GENERIC_ISA_DMA
10978313da30SRalf Baechle	bool
10988313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1099a35bee8aSNamhyung Kim	select ISA_DMA_API
11008313da30SRalf Baechle
1101aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1102aa414dffSRalf Baechle	bool
11038313da30SRalf Baechle	select GENERIC_ISA_DMA
1104aa414dffSRalf Baechle
110578bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
110678bdbbacSMasahiro Yamada	bool
110778bdbbacSMasahiro Yamada
110878bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
110978bdbbacSMasahiro Yamada	bool
111078bdbbacSMasahiro Yamada
111178bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
111278bdbbacSMasahiro Yamada	bool
111378bdbbacSMasahiro Yamada
1114a35bee8aSNamhyung Kimconfig ISA_DMA_API
1115a35bee8aSNamhyung Kim	bool
1116a35bee8aSNamhyung Kim
11178c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11188c530ea3SMatt Redfearn	bool
11198c530ea3SMatt Redfearn	help
11208c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
11218c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
11228c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
11238c530ea3SMatt Redfearn
11245e83d430SRalf Baechle#
11256b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
11265e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
11275e83d430SRalf Baechle# choice statement should be more obvious to the user.
11285e83d430SRalf Baechle#
11295e83d430SRalf Baechlechoice
11306b2aac42SMasanari Iida	prompt "Endianness selection"
11311da177e4SLinus Torvalds	help
11321da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
11335e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
11343cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
11355e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
11363dde6ad8SDavid Sterba	  one or the other endianness.
11375e83d430SRalf Baechle
11385e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
11395e83d430SRalf Baechle	bool "Big endian"
11405e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
11415e83d430SRalf Baechle
11425e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
11435e83d430SRalf Baechle	bool "Little endian"
11445e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
11455e83d430SRalf Baechle
11465e83d430SRalf Baechleendchoice
11475e83d430SRalf Baechle
114822b0763aSDavid Daneyconfig EXPORT_UASM
114922b0763aSDavid Daney	bool
115022b0763aSDavid Daney
11512116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
11522116245eSRalf Baechle	bool
11532116245eSRalf Baechle
11545e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
11555e83d430SRalf Baechle	bool
11565e83d430SRalf Baechle
11575e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
11585e83d430SRalf Baechle	bool
11591da177e4SLinus Torvalds
1160aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1161aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1162aa1762f4SDavid Daney
11638420fd00SAtsushi Nemotoconfig IRQ_TXX9
11648420fd00SAtsushi Nemoto	bool
11658420fd00SAtsushi Nemoto
1166d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1167d5ab1a69SYoichi Yuasa	bool
1168d5ab1a69SYoichi Yuasa
1169252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
11701da177e4SLinus Torvalds	bool
11711da177e4SLinus Torvalds
1172a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1173a57140e9SThomas Bogendoerfer	bool
1174a57140e9SThomas Bogendoerfer
11759267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
11769267a30dSMarc St-Jean	bool
11779267a30dSMarc St-Jean
1178a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1179a7e07b1aSMarkos Chandras	bool
1180a7e07b1aSMarkos Chandras
11811da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
11821da177e4SLinus Torvalds	bool
11831da177e4SLinus Torvalds
1184e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1185e2defae5SThomas Bogendoerfer	bool
1186e2defae5SThomas Bogendoerfer
11875b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
11885b438c44SThomas Bogendoerfer	bool
11895b438c44SThomas Bogendoerfer
1190e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1191e2defae5SThomas Bogendoerfer	bool
1192e2defae5SThomas Bogendoerfer
1193e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1194e2defae5SThomas Bogendoerfer	bool
1195e2defae5SThomas Bogendoerfer
1196e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1197e2defae5SThomas Bogendoerfer	bool
1198e2defae5SThomas Bogendoerfer
1199e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1200e2defae5SThomas Bogendoerfer	bool
1201e2defae5SThomas Bogendoerfer
1202e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1203e2defae5SThomas Bogendoerfer	bool
1204e2defae5SThomas Bogendoerfer
12050e2794b0SRalf Baechleconfig FW_ARC32
12065e83d430SRalf Baechle	bool
12075e83d430SRalf Baechle
1208aaa9fad3SPaul Bolleconfig FW_SNIPROM
1209231a35d3SThomas Bogendoerfer	bool
1210231a35d3SThomas Bogendoerfer
12111da177e4SLinus Torvaldsconfig BOOT_ELF32
12121da177e4SLinus Torvalds	bool
12131da177e4SLinus Torvalds
1214930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1215930beb5aSFlorian Fainelli	bool
1216930beb5aSFlorian Fainelli
1217930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1218930beb5aSFlorian Fainelli	bool
1219930beb5aSFlorian Fainelli
1220930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1221930beb5aSFlorian Fainelli	bool
1222930beb5aSFlorian Fainelli
1223930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1224930beb5aSFlorian Fainelli	bool
1225930beb5aSFlorian Fainelli
12261da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
12271da177e4SLinus Torvalds	int
1228a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
12295432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
12305432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
12315432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
12321da177e4SLinus Torvalds	default "5"
12331da177e4SLinus Torvalds
1234e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1235e9422427SThomas Bogendoerfer	bool
1236e9422427SThomas Bogendoerfer
12371da177e4SLinus Torvaldsconfig ARC_CONSOLE
12381da177e4SLinus Torvalds	bool "ARC console support"
1239e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
12401da177e4SLinus Torvalds
12411da177e4SLinus Torvaldsconfig ARC_MEMORY
12421da177e4SLinus Torvalds	bool
12431da177e4SLinus Torvalds
12441da177e4SLinus Torvaldsconfig ARC_PROMLIB
12451da177e4SLinus Torvalds	bool
12461da177e4SLinus Torvalds
12470e2794b0SRalf Baechleconfig FW_ARC64
12481da177e4SLinus Torvalds	bool
12491da177e4SLinus Torvalds
12501da177e4SLinus Torvaldsconfig BOOT_ELF64
12511da177e4SLinus Torvalds	bool
12521da177e4SLinus Torvalds
12531da177e4SLinus Torvaldsmenu "CPU selection"
12541da177e4SLinus Torvalds
12551da177e4SLinus Torvaldschoice
12561da177e4SLinus Torvalds	prompt "CPU type"
12571da177e4SLinus Torvalds	default CPU_R4X00
12581da177e4SLinus Torvalds
1259268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1260caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1261268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1262d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
126351522217SJiaxun Yang	select CPU_MIPSR2
126451522217SJiaxun Yang	select CPU_HAS_PREFETCH
12650e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
12660e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
12670e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
12687507445bSHuacai Chen	select CPU_SUPPORTS_MSA
126951522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
127051522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
12710e476d91SHuacai Chen	select WEAK_ORDERING
12720e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
12737507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1274b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
127517c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
12767f3b3c2bSJackie Liu	select MIPS_FP_SUPPORT
1277d30a2b47SLinus Walleij	select GPIOLIB
127809230cbcSChristoph Hellwig	select SWIOTLB
12790f78355cSHuacai Chen	select HAVE_KVM
12800e476d91SHuacai Chen	help
1281caed1d1bSHuacai Chen	  The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1282caed1d1bSHuacai Chen	  cores implements the MIPS64R2 instruction set with many extensions,
1283caed1d1bSHuacai Chen	  including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1284caed1d1bSHuacai Chen	  3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1285caed1d1bSHuacai Chen	  Loongson-2E/2F is not covered here and will be removed in future.
12860e476d91SHuacai Chen
1287caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1288caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
12891e820da3SHuacai Chen	default n
1290268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
12911e820da3SHuacai Chen	help
1292caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
12931e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1294268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
12951e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
12961e820da3SHuacai Chen	  Fast TLB refill support, etc.
12971e820da3SHuacai Chen
12981e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
12991e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
13001e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1301caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
13021e820da3SHuacai Chen
1303e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
13043f059a7eSXi Ruoyao	bool "Loongson-3 LLSC Workarounds"
1305e02e07e3SHuacai Chen	default y if SMP
1306268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1307e02e07e3SHuacai Chen	help
1308caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1309e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1310e02e07e3SHuacai Chen
13113f059a7eSXi Ruoyao	  Say Y, unless you know what you are doing.
1312e02e07e3SHuacai Chen
1313ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1314ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1315ec7a9318SWANG Xuerui	default y
1316ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1317ec7a9318SWANG Xuerui	help
1318ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1319ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1320ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1321ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1322ec7a9318SWANG Xuerui
1323ec7a9318SWANG Xuerui	  If unsure, please say Y.
1324ec7a9318SWANG Xuerui
13253702bba5SWu Zhangjinconfig CPU_LOONGSON2E
13263702bba5SWu Zhangjin	bool "Loongson 2E"
13273702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1328268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
13292a21c730SFuxin Zhang	help
13302a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
13312a21c730SFuxin Zhang	  with many extensions.
13322a21c730SFuxin Zhang
133325985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
13346f7a251aSWu Zhangjin	  bonito64.
13356f7a251aSWu Zhangjin
13366f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
13376f7a251aSWu Zhangjin	bool "Loongson 2F"
13386f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1339268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
13406f7a251aSWu Zhangjin	help
13416f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
13426f7a251aSWu Zhangjin	  with many extensions.
13436f7a251aSWu Zhangjin
13446f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
13456f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
13466f7a251aSWu Zhangjin	  Loongson2E.
13476f7a251aSWu Zhangjin
1348ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1349ca585cf9SKelvin Cheung	bool "Loongson 1B"
1350ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1351b2afb64cSHuacai Chen	select CPU_LOONGSON32
13529ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1353ca585cf9SKelvin Cheung	help
1354ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1355968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1356968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1357ca585cf9SKelvin Cheung
135812e3280bSYang Lingconfig CPU_LOONGSON1C
135912e3280bSYang Ling	bool "Loongson 1C"
136012e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1361b2afb64cSHuacai Chen	select CPU_LOONGSON32
136212e3280bSYang Ling	select LEDS_GPIO_REGISTER
136312e3280bSYang Ling	help
136412e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1365968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1366968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
136712e3280bSYang Ling
13686e760c8dSRalf Baechleconfig CPU_MIPS32_R1
13696e760c8dSRalf Baechle	bool "MIPS32 Release 1"
13707cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
13716e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1372797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1373ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
13746e760c8dSRalf Baechle	help
13755e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
13761e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
13771e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
13781e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
13791e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
13801e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
13811e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
13821e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
13831e5f1caaSRalf Baechle	  performance.
13841e5f1caaSRalf Baechle
13851e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
13861e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
13877cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
13881e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1389797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1390ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1391a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
13922235a54dSSanjay Lal	select HAVE_KVM
13931e5f1caaSRalf Baechle	help
13945e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
13956e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
13966e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
13976e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
13986e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
13991da177e4SLinus Torvalds
1400ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1401ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1402ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1403ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1404ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1405ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1406ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1407ab7c01fdSSerge Semin	select HAVE_KVM
1408ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1409ab7c01fdSSerge Semin	help
1410ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1411ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1412ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1413ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1414ab7c01fdSSerge Semin
14157fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1416674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
14177fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
14187fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
141918d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
14207fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
14217fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
14227fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
14237fd08ca5SLeonid Yegoshin	select HAVE_KVM
14247fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
14257fd08ca5SLeonid Yegoshin	help
14267fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
14277fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
14287fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
14297fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
14307fd08ca5SLeonid Yegoshin
14316e760c8dSRalf Baechleconfig CPU_MIPS64_R1
14326e760c8dSRalf Baechle	bool "MIPS64 Release 1"
14337cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1434797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1435ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1436ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1437ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14389cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
14396e760c8dSRalf Baechle	help
14406e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14416e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
14426e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
14436e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
14446e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
14451e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
14461e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
14471e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
14481e5f1caaSRalf Baechle	  performance.
14491e5f1caaSRalf Baechle
14501e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
14511e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
14527cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1453797798c1SRalf Baechle	select CPU_HAS_PREFETCH
14541e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
14551e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1456ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14579cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1458a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
145940a2df49SJames Hogan	select HAVE_KVM
14601e5f1caaSRalf Baechle	help
14611e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
14621e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
14631e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
14641e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14651e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
14661da177e4SLinus Torvalds
1467ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1468ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1469ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1470ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1471ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1472ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1473ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1474ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1475ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1476ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1477ab7c01fdSSerge Semin	select HAVE_KVM
1478ab7c01fdSSerge Semin	help
1479ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1480ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1481ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1482ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1483ab7c01fdSSerge Semin
14847fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1485674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
14867fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
14877fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
148818d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
14897fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
14907fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
14917fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1492afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
14937fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
14942e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
149540a2df49SJames Hogan	select HAVE_KVM
14967fd08ca5SLeonid Yegoshin	help
14977fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
14987fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
14997fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
15007fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
15017fd08ca5SLeonid Yegoshin
1502281e3aeaSSerge Seminconfig CPU_P5600
1503281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1504281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1505281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1506281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1507281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1508281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1509281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1510281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1511281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1512281e3aeaSSerge Semin	select HAVE_KVM
1513281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1514281e3aeaSSerge Semin	help
1515281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1516281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1517281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1518281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1519281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1520281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1521281e3aeaSSerge Semin	  eJTAG and PDtrace.
1522281e3aeaSSerge Semin
15231da177e4SLinus Torvaldsconfig CPU_R3000
15241da177e4SLinus Torvalds	bool "R3000"
15257cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1526f7062ddbSRalf Baechle	select CPU_HAS_WB
152754746829SPaul Burton	select CPU_R3K_TLB
1528ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1529797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15301da177e4SLinus Torvalds	help
15311da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
15321da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
15331da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
15341da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
15351da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
15361da177e4SLinus Torvalds	  try to recompile with R3000.
15371da177e4SLinus Torvalds
153865ce6197SLauri Kasanenconfig CPU_R4300
153965ce6197SLauri Kasanen	bool "R4300"
154065ce6197SLauri Kasanen	depends on SYS_HAS_CPU_R4300
154165ce6197SLauri Kasanen	select CPU_SUPPORTS_32BIT_KERNEL
154265ce6197SLauri Kasanen	select CPU_SUPPORTS_64BIT_KERNEL
154365ce6197SLauri Kasanen	help
154465ce6197SLauri Kasanen	  MIPS Technologies R4300-series processors.
154565ce6197SLauri Kasanen
15461da177e4SLinus Torvaldsconfig CPU_R4X00
15471da177e4SLinus Torvalds	bool "R4x00"
15487cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1549ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1550ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1551970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
15521da177e4SLinus Torvalds	help
15531da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
15541da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
15551da177e4SLinus Torvalds
15561da177e4SLinus Torvaldsconfig CPU_TX49XX
15571da177e4SLinus Torvalds	bool "R49XX"
15587cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1559de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1560ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1561ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1562970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
15631da177e4SLinus Torvalds
15641da177e4SLinus Torvaldsconfig CPU_R5000
15651da177e4SLinus Torvalds	bool "R5000"
15667cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1567ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1568ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1569970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
15701da177e4SLinus Torvalds	help
15711da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
15721da177e4SLinus Torvalds
1573542c1020SShinya Kuribayashiconfig CPU_R5500
1574542c1020SShinya Kuribayashi	bool "R5500"
1575542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1576542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1577542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
15789cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1579542c1020SShinya Kuribayashi	help
1580542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1581542c1020SShinya Kuribayashi	  instruction set.
1582542c1020SShinya Kuribayashi
15831da177e4SLinus Torvaldsconfig CPU_NEVADA
15841da177e4SLinus Torvalds	bool "RM52xx"
15857cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1586ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1587ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1588970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
15891da177e4SLinus Torvalds	help
15901da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
15911da177e4SLinus Torvalds
15921da177e4SLinus Torvaldsconfig CPU_R10000
15931da177e4SLinus Torvalds	bool "R10000"
15947cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
15955e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1596ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1597ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1598797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1599970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16001da177e4SLinus Torvalds	help
16011da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
16021da177e4SLinus Torvalds
16031da177e4SLinus Torvaldsconfig CPU_RM7000
16041da177e4SLinus Torvalds	bool "RM7000"
16057cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
16065e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1607ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1608ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1609797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1610970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16111da177e4SLinus Torvalds
16121da177e4SLinus Torvaldsconfig CPU_SB1
16131da177e4SLinus Torvalds	bool "SB1"
16147cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1615ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1616ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1617797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1618970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16190004a9dfSRalf Baechle	select WEAK_ORDERING
16201da177e4SLinus Torvalds
1621a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1622a86c7f72SDavid Daney	bool "Cavium Octeon processor"
16235e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1624a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1625a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1626a86c7f72SDavid Daney	select WEAK_ORDERING
1627a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
16289cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1629df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1630df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1631930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
16320ae3abcdSJames Hogan	select HAVE_KVM
1633a86c7f72SDavid Daney	help
1634a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1635a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1636a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1637a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1638a86c7f72SDavid Daney
1639cd746249SJonas Gorskiconfig CPU_BMIPS
1640cd746249SJonas Gorski	bool "Broadcom BMIPS"
1641cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1642cd746249SJonas Gorski	select CPU_MIPS32
1643fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1644cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1645cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1646cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1647cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1648cd746249SJonas Gorski	select DMA_NONCOHERENT
164967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1650cd746249SJonas Gorski	select SWAP_IO_SPACE
1651cd746249SJonas Gorski	select WEAK_ORDERING
1652c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
165369aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1654a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1655a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1656bf8bde41SFlorian Fainelli	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
1657c1c0c461SKevin Cernekee	help
1658fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1659c1c0c461SKevin Cernekee
16601da177e4SLinus Torvaldsendchoice
16611da177e4SLinus Torvalds
1662a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1663a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1664a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1665281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1666281e3aeaSSerge Semin		   CPU_P5600
1667a6e18781SLeonid Yegoshin	help
1668a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1669a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1670a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1671a6e18781SLeonid Yegoshin
1672a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1673a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1674a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1675a6e18781SLeonid Yegoshin	select EVA
1676a6e18781SLeonid Yegoshin	default y
1677a6e18781SLeonid Yegoshin	help
1678a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1679a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1680a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1681a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1682a6e18781SLeonid Yegoshin
1683c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1684c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1685c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1686281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1687c5b36783SSteven J. Hill	help
1688c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1689c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1690c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1691c5b36783SSteven J. Hill
1692c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1693c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1694c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1695c5b36783SSteven J. Hill	depends on !EVA
1696c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1697c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1698c5b36783SSteven J. Hill	select XPA
1699c5b36783SSteven J. Hill	select HIGHMEM
1700d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1701c5b36783SSteven J. Hill	default n
1702c5b36783SSteven J. Hill	help
1703c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1704c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1705c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1706c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1707c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1708c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1709c5b36783SSteven J. Hill
1710622844bfSWu Zhangjinif CPU_LOONGSON2F
1711622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1712622844bfSWu Zhangjin	bool
1713622844bfSWu Zhangjin
1714622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1715622844bfSWu Zhangjin	bool
1716622844bfSWu Zhangjin
1717622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1718622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1719622844bfSWu Zhangjin	default y
1720622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1721622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1722622844bfSWu Zhangjin	help
1723622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1724622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1725622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1726622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1727622844bfSWu Zhangjin
1728622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1729622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1730622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1731622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1732622844bfSWu Zhangjin	  systems.
1733622844bfSWu Zhangjin
1734622844bfSWu Zhangjin	  If unsure, please say Y.
1735622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1736622844bfSWu Zhangjin
17371b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
17381b93b3c3SWu Zhangjin	bool
17391b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
17401b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
174131c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
17421b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1743fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
17444e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1745a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
17461b93b3c3SWu Zhangjin
17471b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
17481b93b3c3SWu Zhangjin	bool
17491b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
17501b93b3c3SWu Zhangjin
1751dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1752dbb98314SAlban Bedel	bool
1753dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1754dbb98314SAlban Bedel
1755268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
17563702bba5SWu Zhangjin	bool
17573702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
17583702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
17593702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1760970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17613702bba5SWu Zhangjin
1762b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1763ca585cf9SKelvin Cheung	bool
1764ca585cf9SKelvin Cheung	select CPU_MIPS32
17657e280f6bSJiaxun Yang	select CPU_MIPSR2
1766ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1767ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1768ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1769f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1770ca585cf9SKelvin Cheung
1771fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
177204fa8bf7SJonas Gorski	select SMP_UP if SMP
17731bbb6c1bSKevin Cernekee	bool
1774cd746249SJonas Gorski
1775cd746249SJonas Gorskiconfig CPU_BMIPS4350
1776cd746249SJonas Gorski	bool
1777cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1778cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1779cd746249SJonas Gorski
1780cd746249SJonas Gorskiconfig CPU_BMIPS4380
1781cd746249SJonas Gorski	bool
1782bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1783cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1784cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1785b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1786cd746249SJonas Gorski
1787cd746249SJonas Gorskiconfig CPU_BMIPS5000
1788cd746249SJonas Gorski	bool
1789cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1790bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1791cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1792cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1793b4720809SFlorian Fainelli	select CPU_HAS_RIXI
17941bbb6c1bSKevin Cernekee
1795268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
17960e476d91SHuacai Chen	bool
17970e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1798b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
17990e476d91SHuacai Chen
18003702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
18012a21c730SFuxin Zhang	bool
18022a21c730SFuxin Zhang
18036f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
18046f7a251aSWu Zhangjin	bool
180555045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
180655045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
18076f7a251aSWu Zhangjin
1808ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1809ca585cf9SKelvin Cheung	bool
1810ca585cf9SKelvin Cheung
181112e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
181212e3280bSYang Ling	bool
181312e3280bSYang Ling
18147cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
18157cf8053bSRalf Baechle	bool
18167cf8053bSRalf Baechle
18177cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
18187cf8053bSRalf Baechle	bool
18197cf8053bSRalf Baechle
1820a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1821a6e18781SLeonid Yegoshin	bool
1822a6e18781SLeonid Yegoshin
1823c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1824c5b36783SSteven J. Hill	bool
1825c5b36783SSteven J. Hill
18267fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
18277fd08ca5SLeonid Yegoshin	bool
18287fd08ca5SLeonid Yegoshin
18297cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
18307cf8053bSRalf Baechle	bool
18317cf8053bSRalf Baechle
18327cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
18337cf8053bSRalf Baechle	bool
18347cf8053bSRalf Baechle
1835fd4eb90bSLukas Bulwahnconfig SYS_HAS_CPU_MIPS64_R5
1836fd4eb90bSLukas Bulwahn	bool
1837fd4eb90bSLukas Bulwahn
18387fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
18397fd08ca5SLeonid Yegoshin	bool
18407fd08ca5SLeonid Yegoshin
1841281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
1842281e3aeaSSerge Semin	bool
1843281e3aeaSSerge Semin
18447cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
18457cf8053bSRalf Baechle	bool
18467cf8053bSRalf Baechle
184765ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300
184865ce6197SLauri Kasanen	bool
184965ce6197SLauri Kasanen
18507cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
18517cf8053bSRalf Baechle	bool
18527cf8053bSRalf Baechle
18537cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
18547cf8053bSRalf Baechle	bool
18557cf8053bSRalf Baechle
18567cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
18577cf8053bSRalf Baechle	bool
18587cf8053bSRalf Baechle
1859542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
1860542c1020SShinya Kuribayashi	bool
1861542c1020SShinya Kuribayashi
18627cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
18637cf8053bSRalf Baechle	bool
18647cf8053bSRalf Baechle
18657cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
18667cf8053bSRalf Baechle	bool
18677cf8053bSRalf Baechle
18687cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
18697cf8053bSRalf Baechle	bool
18707cf8053bSRalf Baechle
18717cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
18727cf8053bSRalf Baechle	bool
18737cf8053bSRalf Baechle
18745e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
18755e683389SDavid Daney	bool
18765e683389SDavid Daney
1877cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
1878c1c0c461SKevin Cernekee	bool
1879c1c0c461SKevin Cernekee
1880fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
1881c1c0c461SKevin Cernekee	bool
1882cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1883c1c0c461SKevin Cernekee
1884c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
1885c1c0c461SKevin Cernekee	bool
1886cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1887c1c0c461SKevin Cernekee
1888c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
1889c1c0c461SKevin Cernekee	bool
1890cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1891c1c0c461SKevin Cernekee
1892c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
1893c1c0c461SKevin Cernekee	bool
1894cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1895c1c0c461SKevin Cernekee
189617099b11SRalf Baechle#
189717099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
189817099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
189917099b11SRalf Baechle#
19000004a9dfSRalf Baechleconfig WEAK_ORDERING
19010004a9dfSRalf Baechle	bool
190217099b11SRalf Baechle
190317099b11SRalf Baechle#
190417099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
190517099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
190617099b11SRalf Baechle#
190717099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
190817099b11SRalf Baechle	bool
19095e83d430SRalf Baechleendmenu
19105e83d430SRalf Baechle
19115e83d430SRalf Baechle#
19125e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
19135e83d430SRalf Baechle#
19145e83d430SRalf Baechleconfig CPU_MIPS32
19155e83d430SRalf Baechle	bool
1916ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
1917281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
19185e83d430SRalf Baechle
19195e83d430SRalf Baechleconfig CPU_MIPS64
19205e83d430SRalf Baechle	bool
1921ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
19225a4fa44fSJason A. Donenfeld		     CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
19235e83d430SRalf Baechle
19245e83d430SRalf Baechle#
192557eeacedSPaul Burton# These indicate the revision of the architecture
19265e83d430SRalf Baechle#
19275e83d430SRalf Baechleconfig CPU_MIPSR1
19285e83d430SRalf Baechle	bool
19295e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
19305e83d430SRalf Baechle
19315e83d430SRalf Baechleconfig CPU_MIPSR2
19325e83d430SRalf Baechle	bool
1933a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
19348256b17eSFlorian Fainelli	select CPU_HAS_RIXI
1935ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1936a7e07b1aSMarkos Chandras	select MIPS_SPRAM
19375e83d430SRalf Baechle
1938ab7c01fdSSerge Seminconfig CPU_MIPSR5
1939ab7c01fdSSerge Semin	bool
1940281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
1941ab7c01fdSSerge Semin	select CPU_HAS_RIXI
1942ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1943ab7c01fdSSerge Semin	select MIPS_SPRAM
1944ab7c01fdSSerge Semin
19457fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
19467fd08ca5SLeonid Yegoshin	bool
19477fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
19488256b17eSFlorian Fainelli	select CPU_HAS_RIXI
1949ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
195087321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
19512db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
19524a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
1953a7e07b1aSMarkos Chandras	select MIPS_SPRAM
19545e83d430SRalf Baechle
195557eeacedSPaul Burtonconfig TARGET_ISA_REV
195657eeacedSPaul Burton	int
195757eeacedSPaul Burton	default 1 if CPU_MIPSR1
195857eeacedSPaul Burton	default 2 if CPU_MIPSR2
1959ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
196057eeacedSPaul Burton	default 6 if CPU_MIPSR6
196157eeacedSPaul Burton	default 0
196257eeacedSPaul Burton	help
196357eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
196457eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
196557eeacedSPaul Burton
1966a6e18781SLeonid Yegoshinconfig EVA
1967a6e18781SLeonid Yegoshin	bool
1968a6e18781SLeonid Yegoshin
1969c5b36783SSteven J. Hillconfig XPA
1970c5b36783SSteven J. Hill	bool
1971c5b36783SSteven J. Hill
19725e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
19735e83d430SRalf Baechle	bool
19745e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
19755e83d430SRalf Baechle	bool
19765e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
19775e83d430SRalf Baechle	bool
19785e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
19795e83d430SRalf Baechle	bool
198055045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
198155045ff5SWu Zhangjin	bool
198255045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
198355045ff5SWu Zhangjin	bool
19849cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
19859cffd154SDavid Daney	bool
1986a670c82dSLukas Bulwahn	depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA))
198782622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
198882622284SDavid Daney	bool
1989c6972fb9SHuang Pei	depends on 64BIT
199095b8a5e0SThomas Bogendoerfer	default y if (CPU_MIPSR2 || CPU_MIPSR6)
19915e83d430SRalf Baechle
19928192c9eaSDavid Daney#
19938192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
19948192c9eaSDavid Daney#
19958192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
19968192c9eaSDavid Daney	bool
1997679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
19988192c9eaSDavid Daney
19995e83d430SRalf Baechlemenu "Kernel type"
20005e83d430SRalf Baechle
20015e83d430SRalf Baechlechoice
20025e83d430SRalf Baechle	prompt "Kernel code model"
20035e83d430SRalf Baechle	help
20045e83d430SRalf Baechle	  You should only select this option if you have a workload that
20055e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
20065e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
20075e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
20085e83d430SRalf Baechle
20095e83d430SRalf Baechleconfig 32BIT
20105e83d430SRalf Baechle	bool "32-bit kernel"
20115e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
20125e83d430SRalf Baechle	select TRAD_SIGNALS
20135e83d430SRalf Baechle	help
20145e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2015f17c4ca3SRalf Baechle
20165e83d430SRalf Baechleconfig 64BIT
20175e83d430SRalf Baechle	bool "64-bit kernel"
20185e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
20195e83d430SRalf Baechle	help
20205e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
20215e83d430SRalf Baechle
20225e83d430SRalf Baechleendchoice
20235e83d430SRalf Baechle
20241e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
20251e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
20261e321fa9SLeonid Yegoshin	depends on 64BIT
20271e321fa9SLeonid Yegoshin	help
20283377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
20293377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
20303377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
20313377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
20323377e227SAlex Belits	  level of page tables is added which imposes both a memory
20333377e227SAlex Belits	  overhead as well as slower TLB fault handling.
20343377e227SAlex Belits
20351e321fa9SLeonid Yegoshin	  If unsure, say N.
20361e321fa9SLeonid Yegoshin
203779876cc1SYunQiang Suconfig ZBOOT_LOAD_ADDRESS
203879876cc1SYunQiang Su	hex "Compressed kernel load address"
203979876cc1SYunQiang Su	default 0xffffffff80400000 if BCM47XX
204079876cc1SYunQiang Su	default 0x0
204179876cc1SYunQiang Su	depends on SYS_SUPPORTS_ZBOOT
204279876cc1SYunQiang Su	help
204379876cc1SYunQiang Su	  The address to load compressed kernel, aka vmlinuz.
204479876cc1SYunQiang Su
204579876cc1SYunQiang Su	  This is only used if non-zero.
204679876cc1SYunQiang Su
20471da177e4SLinus Torvaldschoice
20481da177e4SLinus Torvalds	prompt "Kernel page size"
20491da177e4SLinus Torvalds	default PAGE_SIZE_4KB
20501da177e4SLinus Torvalds
20511da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
20521da177e4SLinus Torvalds	bool "4kB"
2053268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
20541da177e4SLinus Torvalds	help
20551da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
20561da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
20571da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
20581da177e4SLinus Torvalds	  recommended for low memory systems.
20591da177e4SLinus Torvalds
20601da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
20611da177e4SLinus Torvalds	bool "8kB"
2062c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
20631e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
20641da177e4SLinus Torvalds	help
20651da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
20661da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2067c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2068c2aeaaeaSPaul Burton	  distribution to support this.
20691da177e4SLinus Torvalds
20701da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
20711da177e4SLinus Torvalds	bool "16kB"
2072455481fcSThomas Bogendoerfer	depends on !CPU_R3000
20731da177e4SLinus Torvalds	help
20741da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
20751da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2076714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2077714bfad6SRalf Baechle	  Linux distribution to support this.
20781da177e4SLinus Torvalds
2079c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2080c52399beSRalf Baechle	bool "32kB"
2081c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
20821e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2083c52399beSRalf Baechle	help
2084c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2085c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2086c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2087c52399beSRalf Baechle	  distribution to support this.
2088c52399beSRalf Baechle
20891da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
20901da177e4SLinus Torvalds	bool "64kB"
2091455481fcSThomas Bogendoerfer	depends on !CPU_R3000
20921da177e4SLinus Torvalds	help
20931da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
20941da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
20951da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2096714bfad6SRalf Baechle	  writing this option is still high experimental.
20971da177e4SLinus Torvalds
20981da177e4SLinus Torvaldsendchoice
20991da177e4SLinus Torvalds
21000192445cSZi Yanconfig ARCH_FORCE_MAX_ORDER
2101c9bace7cSDavid Daney	int "Maximum zone order"
210223baf831SKirill A. Shutemov	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
210323baf831SKirill A. Shutemov	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
210423baf831SKirill A. Shutemov	default "11" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
210523baf831SKirill A. Shutemov	default "10"
2106c9bace7cSDavid Daney	help
2107c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2108c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2109c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2110c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2111c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2112c9bace7cSDavid Daney	  increase this value.
2113c9bace7cSDavid Daney
2114c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2115c9bace7cSDavid Daney	  when choosing a value for this option.
2116c9bace7cSDavid Daney
21171da177e4SLinus Torvaldsconfig BOARD_SCACHE
21181da177e4SLinus Torvalds	bool
21191da177e4SLinus Torvalds
21201da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
21211da177e4SLinus Torvalds	bool
21221da177e4SLinus Torvalds	select BOARD_SCACHE
21231da177e4SLinus Torvalds
21249318c51aSChris Dearman#
21259318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
21269318c51aSChris Dearman#
21279318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
21289318c51aSChris Dearman	bool
21299318c51aSChris Dearman	select BOARD_SCACHE
21309318c51aSChris Dearman
21311da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
21321da177e4SLinus Torvalds	bool
21331da177e4SLinus Torvalds	select BOARD_SCACHE
21341da177e4SLinus Torvalds
21351da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
21361da177e4SLinus Torvalds	bool
21371da177e4SLinus Torvalds	select BOARD_SCACHE
21381da177e4SLinus Torvalds
21391da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
21401da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
21411da177e4SLinus Torvalds	depends on CPU_SB1
21421da177e4SLinus Torvalds	help
21431da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
21441da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
21451da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
21461da177e4SLinus Torvalds
21471da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2148c8094b53SRalf Baechle	bool
21491da177e4SLinus Torvalds
21503165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
21513165c846SFlorian Fainelli	bool
2152455481fcSThomas Bogendoerfer	default y if !CPU_R3000
21533165c846SFlorian Fainelli
2154c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2155183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2156183b40f9SPaul Burton	default y
2157183b40f9SPaul Burton	help
2158183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2159183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2160183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2161183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2162183b40f9SPaul Burton	  receive a SIGILL.
2163183b40f9SPaul Burton
2164183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2165183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2166183b40f9SPaul Burton
2167183b40f9SPaul Burton	  If unsure, say y.
2168c92e47e5SPaul Burton
216997f7dcbfSPaul Burtonconfig CPU_R2300_FPU
217097f7dcbfSPaul Burton	bool
2171c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2172455481fcSThomas Bogendoerfer	default y if CPU_R3000
217397f7dcbfSPaul Burton
217454746829SPaul Burtonconfig CPU_R3K_TLB
217554746829SPaul Burton	bool
217654746829SPaul Burton
217791405eb6SFlorian Fainelliconfig CPU_R4K_FPU
217891405eb6SFlorian Fainelli	bool
2179c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
218097f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
218191405eb6SFlorian Fainelli
218262cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
218362cedc4fSFlorian Fainelli	bool
218454746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
218562cedc4fSFlorian Fainelli
218659d6ab86SRalf Baechleconfig MIPS_MT_SMP
2187a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
21885cbf9688SPaul Burton	default y
2189527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
219059d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2191d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2192c080faa5SSteven J. Hill	select SYNC_R4K
219359d6ab86SRalf Baechle	select MIPS_MT
219459d6ab86SRalf Baechle	select SMP
219587353d8aSRalf Baechle	select SMP_UP
2196c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2197c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2198399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
219959d6ab86SRalf Baechle	help
2200c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2201c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2202c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2203c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2204c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
220559d6ab86SRalf Baechle
2206f41ae0b2SRalf Baechleconfig MIPS_MT
2207f41ae0b2SRalf Baechle	bool
2208f41ae0b2SRalf Baechle
22090ab7aefcSRalf Baechleconfig SCHED_SMT
22100ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
22110ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
22120ab7aefcSRalf Baechle	default n
22130ab7aefcSRalf Baechle	help
22140ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
22150ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
22160ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
22170ab7aefcSRalf Baechle
22180ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
22190ab7aefcSRalf Baechle	bool
22200ab7aefcSRalf Baechle
2221f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2222f41ae0b2SRalf Baechle	bool
2223f41ae0b2SRalf Baechle
2224f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2225f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2226f088fc84SRalf Baechle	default y
2227b633648cSRalf Baechle	depends on MIPS_MT_SMP
222807cc0c9eSRalf Baechle
2229b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2230b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
22319eaa9a82SPaul Burton	depends on CPU_MIPSR6
2232c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2233b0a668fbSLeonid Yegoshin	default y
2234b0a668fbSLeonid Yegoshin	help
2235b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2236b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
223707edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2238b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2239b0a668fbSLeonid Yegoshin	  final kernel image.
2240b0a668fbSLeonid Yegoshin
2241f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2242f35764e7SJames Hogan	bool
2243f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2244f35764e7SJames Hogan	help
2245f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2246f35764e7SJames Hogan	  physical_memsize.
2247f35764e7SJames Hogan
224807cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
224907cc0c9eSRalf Baechle	bool "VPE loader support."
2250f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
225107cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
225207cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
225307cc0c9eSRalf Baechle	select MIPS_MT
225407cc0c9eSRalf Baechle	help
225507cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
225607cc0c9eSRalf Baechle	  onto another VPE and running it.
2257f088fc84SRalf Baechle
22581a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
22591a2a6d7eSDeng-Cheng Zhu	bool
22601a2a6d7eSDeng-Cheng Zhu	default "y"
22617fb6f7b0SThomas Bogendoerfer	depends on MIPS_VPE_LOADER
22621a2a6d7eSDeng-Cheng Zhu
2263e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2264e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2265e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2266e01402b1SRalf Baechle	default y
2267e01402b1SRalf Baechle	help
2268e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2269e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2270e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2271e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2272e01402b1SRalf Baechle
2273e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2274e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2275e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2276e01402b1SRalf Baechle
22772c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
22782c973ef0SDeng-Cheng Zhu	bool
22792c973ef0SDeng-Cheng Zhu	default "y"
22807fb6f7b0SThomas Bogendoerfer	depends on MIPS_VPE_APSP_API
22815cac93b3SPaul Burton
22820ee958e1SPaul Burtonconfig MIPS_CPS
22830ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
22845a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
22850ee958e1SPaul Burton	select MIPS_CM
22861d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
22870ee958e1SPaul Burton	select SMP
2288*c8d2bcc4SThomas Gleixner	select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
22890ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
22901d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2291c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
22920ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
22930ee958e1SPaul Burton	select WEAK_ORDERING
2294d8d3276bSWei Li	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
22950ee958e1SPaul Burton	help
22960ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
22970ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
22980ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
22990ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
23000ee958e1SPaul Burton	  support is unavailable.
23010ee958e1SPaul Burton
23023179d37eSPaul Burtonconfig MIPS_CPS_PM
230339a59593SMarkos Chandras	depends on MIPS_CPS
23043179d37eSPaul Burton	bool
23053179d37eSPaul Burton
23069f98f3ddSPaul Burtonconfig MIPS_CM
23079f98f3ddSPaul Burton	bool
23083c9b4166SPaul Burton	select MIPS_CPC
23099f98f3ddSPaul Burton
23109c38cf44SPaul Burtonconfig MIPS_CPC
23119c38cf44SPaul Burton	bool
23124a16ff4cSRalf Baechle
23131da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
23141da177e4SLinus Torvalds	bool
23151da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
23161da177e4SLinus Torvalds	default y
23171da177e4SLinus Torvalds
23181da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
23191da177e4SLinus Torvalds	bool
23201da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
23211da177e4SLinus Torvalds	default y
23221da177e4SLinus Torvalds
23239e2b5372SMarkos Chandraschoice
23249e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
23259e2b5372SMarkos Chandras
23269e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
23279e2b5372SMarkos Chandras	bool "None"
23289e2b5372SMarkos Chandras	help
23299e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
23309e2b5372SMarkos Chandras
23319693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
23329693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
23339e2b5372SMarkos Chandras	bool "SmartMIPS"
23349693a853SFranck Bui-Huu	help
23359693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
23369693a853SFranck Bui-Huu	  increased security at both hardware and software level for
23379693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
23389693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
23399693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
23409693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
23419693a853SFranck Bui-Huu	  here.
23429693a853SFranck Bui-Huu
2343bce86083SSteven J. Hillconfig CPU_MICROMIPS
23447fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
23459e2b5372SMarkos Chandras	bool "microMIPS"
2346bce86083SSteven J. Hill	help
2347bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2348bce86083SSteven J. Hill	  microMIPS ISA
2349bce86083SSteven J. Hill
23509e2b5372SMarkos Chandrasendchoice
23519e2b5372SMarkos Chandras
2352a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
23530ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2354a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2355c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
23562a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2357a5e9a69eSPaul Burton	help
2358a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2359a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
23601db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
23611db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
23621db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
23631db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
23641db1af84SPaul Burton	  the size & complexity of your kernel.
2365a5e9a69eSPaul Burton
2366a5e9a69eSPaul Burton	  If unsure, say Y.
2367a5e9a69eSPaul Burton
23681da177e4SLinus Torvaldsconfig CPU_HAS_WB
2369f7062ddbSRalf Baechle	bool
2370e01402b1SRalf Baechle
2371df0ac8a4SKevin Cernekeeconfig XKS01
2372df0ac8a4SKevin Cernekee	bool
2373df0ac8a4SKevin Cernekee
2374ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2375ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2376ba9196d2SJiaxun Yang	bool
2377ba9196d2SJiaxun Yang
2378ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2379ba9196d2SJiaxun Yang	bool
2380ba9196d2SJiaxun Yang
23818256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
23828256b17eSFlorian Fainelli	bool
23838256b17eSFlorian Fainelli
238418d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2385932afdeeSYasha Cherikovsky	bool
2386932afdeeSYasha Cherikovsky	help
238718d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2388932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
238918d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
239018d84e2eSAlexander Lobakin	  systems).
2391932afdeeSYasha Cherikovsky
2392f41ae0b2SRalf Baechle#
2393f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2394f41ae0b2SRalf Baechle#
2395e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2396f41ae0b2SRalf Baechle	bool
2397e01402b1SRalf Baechle
2398f41ae0b2SRalf Baechle#
2399f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2400f41ae0b2SRalf Baechle#
2401e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2402f41ae0b2SRalf Baechle	bool
2403e01402b1SRalf Baechle
24041da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
24051da177e4SLinus Torvalds	bool
24061da177e4SLinus Torvalds	depends on !CPU_R3000
24071da177e4SLinus Torvalds	default y
24081da177e4SLinus Torvalds
24091da177e4SLinus Torvalds#
241020d60d99SMaciej W. Rozycki# CPU non-features
241120d60d99SMaciej W. Rozycki#
2412b56d1cafSThomas Bogendoerfer
2413b56d1cafSThomas Bogendoerfer# Work around the "daddi" and "daddiu" CPU errata:
2414b56d1cafSThomas Bogendoerfer#
2415b56d1cafSThomas Bogendoerfer# - The `daddi' instruction fails to trap on overflow.
2416b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2417b56d1cafSThomas Bogendoerfer#   erratum #23
2418b56d1cafSThomas Bogendoerfer#
2419b56d1cafSThomas Bogendoerfer# - The `daddiu' instruction can produce an incorrect result.
2420b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2421b56d1cafSThomas Bogendoerfer#   erratum #41
2422b56d1cafSThomas Bogendoerfer#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2423b56d1cafSThomas Bogendoerfer#   #15
2424b56d1cafSThomas Bogendoerfer#   "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7
2425b56d1cafSThomas Bogendoerfer#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5
242620d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
242720d60d99SMaciej W. Rozycki	bool
242820d60d99SMaciej W. Rozycki
2429b56d1cafSThomas Bogendoerfer# Work around certain R4000 CPU errata (as implemented by GCC):
2430b56d1cafSThomas Bogendoerfer#
2431b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result
2432b56d1cafSThomas Bogendoerfer#   if executed immediately after starting an integer division:
2433b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2434b56d1cafSThomas Bogendoerfer#   erratum #28
2435b56d1cafSThomas Bogendoerfer#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2436b56d1cafSThomas Bogendoerfer#   #19
2437b56d1cafSThomas Bogendoerfer#
2438b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result
2439b56d1cafSThomas Bogendoerfer#   if executed while an integer multiplication is in progress:
2440b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2441b56d1cafSThomas Bogendoerfer#   errata #16 & #28
2442b56d1cafSThomas Bogendoerfer#
2443b56d1cafSThomas Bogendoerfer# - An integer division may give an incorrect result if started in
2444b56d1cafSThomas Bogendoerfer#   a delay slot of a taken branch or a jump:
2445b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2446b56d1cafSThomas Bogendoerfer#   erratum #52
244720d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
244820d60d99SMaciej W. Rozycki	bool
244920d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
245020d60d99SMaciej W. Rozycki
2451b56d1cafSThomas Bogendoerfer# Work around certain R4400 CPU errata (as implemented by GCC):
2452b56d1cafSThomas Bogendoerfer#
2453b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result
2454b56d1cafSThomas Bogendoerfer#   if executed immediately after starting an integer division:
2455b56d1cafSThomas Bogendoerfer#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10
2456b56d1cafSThomas Bogendoerfer#   "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4
245720d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
245820d60d99SMaciej W. Rozycki	bool
245920d60d99SMaciej W. Rozycki
2460071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2461071d2f0bSPaul Burton	bool
2462071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2463071d2f0bSPaul Burton
24644edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
24654edf00a4SPaul Burton	int
2466455481fcSThomas Bogendoerfer	default 6 if CPU_R3000
24674edf00a4SPaul Burton	default 0
24684edf00a4SPaul Burton
24694edf00a4SPaul Burtonconfig MIPS_ASID_BITS
24704edf00a4SPaul Burton	int
24712db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
2472455481fcSThomas Bogendoerfer	default 6 if CPU_R3000
24734edf00a4SPaul Burton	default 8
24744edf00a4SPaul Burton
24752db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
24762db003a5SPaul Burton	bool
24772db003a5SPaul Burton
24784a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
24794a5dc51eSMarcin Nowakowski	bool
24804a5dc51eSMarcin Nowakowski
2481802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2482802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2483802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2484802b8362SThomas Bogendoerfer# with the issue.
2485802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2486802b8362SThomas Bogendoerfer	bool
2487802b8362SThomas Bogendoerfer
24885e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
24895e5b6527SThomas Bogendoerfer#
24905e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
24915e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
24925e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
249318ff14c8SColin Ian King#      accessed for another instruction immediately preceding when these
24945e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
24955e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
24965e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
24975e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
24985e5b6527SThomas Bogendoerfer#      instruction.
24995e5b6527SThomas Bogendoerfer#
25005e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
25015e5b6527SThomas Bogendoerfer#                              nop
25025e5b6527SThomas Bogendoerfer#                              nop
25035e5b6527SThomas Bogendoerfer#                              nop
25045e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
25055e5b6527SThomas Bogendoerfer#
25065e5b6527SThomas Bogendoerfer#      This is allowed:        lw
25075e5b6527SThomas Bogendoerfer#                              nop
25085e5b6527SThomas Bogendoerfer#                              nop
25095e5b6527SThomas Bogendoerfer#                              nop
25105e5b6527SThomas Bogendoerfer#                              nop
25115e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
25125e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
25135e5b6527SThomas Bogendoerfer	bool
25145e5b6527SThomas Bogendoerfer
251544def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
251644def342SThomas Bogendoerfer#
251744def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
251844def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
251944def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
252044def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
252144def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
252244def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
252344def342SThomas Bogendoerfer# in .pdf format.)
252444def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
252544def342SThomas Bogendoerfer	bool
252644def342SThomas Bogendoerfer
252724a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
252824a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
252924a1c023SThomas Bogendoerfer# operation is not guaranteed."
253024a1c023SThomas Bogendoerfer#
253124a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
253224a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
253324a1c023SThomas Bogendoerfer	bool
253424a1c023SThomas Bogendoerfer
2535886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2536886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2537886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2538886ee136SThomas Bogendoerfer# exceptions.
2539886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2540886ee136SThomas Bogendoerfer	bool
2541886ee136SThomas Bogendoerfer
2542256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2543256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2544256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2545256ec489SThomas Bogendoerfer	bool
2546256ec489SThomas Bogendoerfer
2547a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2548a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2549a7fbed98SThomas Bogendoerfer	bool
2550a7fbed98SThomas Bogendoerfer
255120d60d99SMaciej W. Rozycki#
25521da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
25531da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
25541da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
25551da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
25561da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
25571da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
25581da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
25591da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2560797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2561797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2562797798c1SRalf Baechle#   support.
25631da177e4SLinus Torvalds#
25641da177e4SLinus Torvaldsconfig HIGHMEM
25651da177e4SLinus Torvalds	bool "High Memory Support"
2566a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2567a4c33e83SThomas Gleixner	select KMAP_LOCAL
2568797798c1SRalf Baechle
2569797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2570797798c1SRalf Baechle	bool
2571797798c1SRalf Baechle
2572797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2573797798c1SRalf Baechle	bool
25741da177e4SLinus Torvalds
25759693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
25769693a853SFranck Bui-Huu	bool
25779693a853SFranck Bui-Huu
2578a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2579a6a4834cSSteven J. Hill	bool
2580a6a4834cSSteven J. Hill
2581377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2582377cb1b6SRalf Baechle	bool
2583377cb1b6SRalf Baechle	help
2584377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2585377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2586377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2587377cb1b6SRalf Baechle
2588a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2589a5e9a69eSPaul Burton	bool
2590a5e9a69eSPaul Burton
2591b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2592b4819b59SYoichi Yuasa	def_bool y
2593268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2594b4819b59SYoichi Yuasa
2595b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2596b1c6cd42SAtsushi Nemoto	bool
259731473747SAtsushi Nemoto
2598d8cb4e11SRalf Baechleconfig NUMA
2599d8cb4e11SRalf Baechle	bool "NUMA Support"
2600d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2601cf8194e4STiezhu Yang	select SMP
26027ecd19cfSKefeng Wang	select HAVE_SETUP_PER_CPU_AREA
26037ecd19cfSKefeng Wang	select NEED_PER_CPU_EMBED_FIRST_CHUNK
2604d8cb4e11SRalf Baechle	help
2605d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2606d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2607d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2608172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2609d8cb4e11SRalf Baechle	  disabled.
2610d8cb4e11SRalf Baechle
2611d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2612d8cb4e11SRalf Baechle	bool
2613d8cb4e11SRalf Baechle
2614f8f9f21cSFeiyang Chenconfig HAVE_ARCH_NODEDATA_EXTENSION
2615f8f9f21cSFeiyang Chen	bool
2616f8f9f21cSFeiyang Chen
26178c530ea3SMatt Redfearnconfig RELOCATABLE
26188c530ea3SMatt Redfearn	bool "Relocatable kernel"
2619ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2620ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2621ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2622ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2623a307a4ceSJinyang He		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2624a307a4ceSJinyang He		   CPU_LOONGSON64
26258c530ea3SMatt Redfearn	help
26268c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
26278c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
26288c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
26298c530ea3SMatt Redfearn	  but are discarded at runtime
26308c530ea3SMatt Redfearn
2631069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2632069fd766SMatt Redfearn	hex "Relocation table size"
2633069fd766SMatt Redfearn	depends on RELOCATABLE
2634069fd766SMatt Redfearn	range 0x0 0x01000000
2635a307a4ceSJinyang He	default "0x00200000" if CPU_LOONGSON64
2636069fd766SMatt Redfearn	default "0x00100000"
2637a7f7f624SMasahiro Yamada	help
2638069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2639069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2640069fd766SMatt Redfearn
2641069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2642069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2643069fd766SMatt Redfearn
2644069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2645069fd766SMatt Redfearn
2646069fd766SMatt Redfearn	  If unsure, leave at the default value.
2647069fd766SMatt Redfearn
2648405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2649405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2650405bc8fdSMatt Redfearn	depends on RELOCATABLE
2651a7f7f624SMasahiro Yamada	help
2652405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2653405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2654405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2655405bc8fdSMatt Redfearn	  of kernel internals.
2656405bc8fdSMatt Redfearn
2657405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2658405bc8fdSMatt Redfearn
2659405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2660405bc8fdSMatt Redfearn
2661405bc8fdSMatt Redfearn	  If unsure, say N.
2662405bc8fdSMatt Redfearn
2663405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2664405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2665405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2666405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2667405bc8fdSMatt Redfearn	range 0x0 0x08000000
2668405bc8fdSMatt Redfearn	default "0x01000000"
2669a7f7f624SMasahiro Yamada	help
2670405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2671405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2672405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2673405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2674405bc8fdSMatt Redfearn
2675405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2676405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2677405bc8fdSMatt Redfearn
2678c80d79d7SYasunori Gotoconfig NODES_SHIFT
2679c80d79d7SYasunori Goto	int
2680c80d79d7SYasunori Goto	default "6"
2681a9ee6cf5SMike Rapoport	depends on NUMA
2682c80d79d7SYasunori Goto
268314f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
268414f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
268595b8a5e0SThomas Bogendoerfer	depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64)
268614f70012SDeng-Cheng Zhu	default y
268714f70012SDeng-Cheng Zhu	help
268814f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
268914f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
269014f70012SDeng-Cheng Zhu
2691be8fa1cbSTiezhu Yangconfig DMI
2692be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2693be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2694be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2695be8fa1cbSTiezhu Yang	default y
2696be8fa1cbSTiezhu Yang	help
2697be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2698be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2699be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2700be8fa1cbSTiezhu Yang	  BIOS code.
2701be8fa1cbSTiezhu Yang
27021da177e4SLinus Torvaldsconfig SMP
27031da177e4SLinus Torvalds	bool "Multi-Processing support"
2704e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2705e73ea273SRalf Baechle	help
27061da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
27074a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
27084a474157SRobert Graffham	  than one CPU, say Y.
27091da177e4SLinus Torvalds
27104a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
27111da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
27121da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
27134a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
27141da177e4SLinus Torvalds	  will run faster if you say N here.
27151da177e4SLinus Torvalds
27161da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
27171da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
27181da177e4SLinus Torvalds
271903502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2720ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
27211da177e4SLinus Torvalds
27221da177e4SLinus Torvalds	  If you don't know what to do here, say N.
27231da177e4SLinus Torvalds
27247840d618SMatt Redfearnconfig HOTPLUG_CPU
27257840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
27267840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
27277840d618SMatt Redfearn	help
27287840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
27297840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
27307840d618SMatt Redfearn	  (Note: power management support will enable this option
27317840d618SMatt Redfearn	    automatically on SMP systems. )
27327840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
27337840d618SMatt Redfearn
273487353d8aSRalf Baechleconfig SMP_UP
273587353d8aSRalf Baechle	bool
273687353d8aSRalf Baechle
27370ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
27380ee958e1SPaul Burton	bool
27390ee958e1SPaul Burton
2740e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2741e73ea273SRalf Baechle	bool
2742e73ea273SRalf Baechle
2743130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2744130e2fb7SRalf Baechle	bool
2745130e2fb7SRalf Baechle
2746130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2747130e2fb7SRalf Baechle	bool
2748130e2fb7SRalf Baechle
2749130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2750130e2fb7SRalf Baechle	bool
2751130e2fb7SRalf Baechle
2752130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2753130e2fb7SRalf Baechle	bool
2754130e2fb7SRalf Baechle
2755130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2756130e2fb7SRalf Baechle	bool
2757130e2fb7SRalf Baechle
27581da177e4SLinus Torvaldsconfig NR_CPUS
2759a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2760a91796a9SJayachandran C	range 2 256
27611da177e4SLinus Torvalds	depends on SMP
2762130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2763130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2764130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2765130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2766130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
27671da177e4SLinus Torvalds	help
27681da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
27691da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
27701da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
277172ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
277272ede9b1SAtsushi Nemoto	  and 2 for all others.
27731da177e4SLinus Torvalds
27741da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
277572ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
277672ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
277772ede9b1SAtsushi Nemoto	  power of two.
27781da177e4SLinus Torvalds
2779399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2780399aaa25SAl Cooper	bool
2781399aaa25SAl Cooper
27827820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
27837820b84bSDavid Daney	bool
27847820b84bSDavid Daney
27857820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
27867820b84bSDavid Daney	int
27877820b84bSDavid Daney	depends on SMP
27887820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
27897820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
27907820b84bSDavid Daney
27911723b4a3SAtsushi Nemoto#
27921723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
27931723b4a3SAtsushi Nemoto#
27941723b4a3SAtsushi Nemoto
27951723b4a3SAtsushi Nemotochoice
27961723b4a3SAtsushi Nemoto	prompt "Timer frequency"
27971723b4a3SAtsushi Nemoto	default HZ_250
27981723b4a3SAtsushi Nemoto	help
27991723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
28001723b4a3SAtsushi Nemoto
280167596573SPaul Burton	config HZ_24
280267596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
280367596573SPaul Burton
28041723b4a3SAtsushi Nemoto	config HZ_48
28050f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
28061723b4a3SAtsushi Nemoto
28071723b4a3SAtsushi Nemoto	config HZ_100
28081723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
28091723b4a3SAtsushi Nemoto
28101723b4a3SAtsushi Nemoto	config HZ_128
28111723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
28121723b4a3SAtsushi Nemoto
28131723b4a3SAtsushi Nemoto	config HZ_250
28141723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
28151723b4a3SAtsushi Nemoto
28161723b4a3SAtsushi Nemoto	config HZ_256
28171723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
28181723b4a3SAtsushi Nemoto
28191723b4a3SAtsushi Nemoto	config HZ_1000
28201723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
28211723b4a3SAtsushi Nemoto
28221723b4a3SAtsushi Nemoto	config HZ_1024
28231723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
28241723b4a3SAtsushi Nemoto
28251723b4a3SAtsushi Nemotoendchoice
28261723b4a3SAtsushi Nemoto
282767596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
282867596573SPaul Burton	bool
282967596573SPaul Burton
28301723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
28311723b4a3SAtsushi Nemoto	bool
28321723b4a3SAtsushi Nemoto
28331723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
28341723b4a3SAtsushi Nemoto	bool
28351723b4a3SAtsushi Nemoto
28361723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
28371723b4a3SAtsushi Nemoto	bool
28381723b4a3SAtsushi Nemoto
28391723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
28401723b4a3SAtsushi Nemoto	bool
28411723b4a3SAtsushi Nemoto
28421723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
28431723b4a3SAtsushi Nemoto	bool
28441723b4a3SAtsushi Nemoto
28451723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
28461723b4a3SAtsushi Nemoto	bool
28471723b4a3SAtsushi Nemoto
28481723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
28491723b4a3SAtsushi Nemoto	bool
28501723b4a3SAtsushi Nemoto
28511723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
28521723b4a3SAtsushi Nemoto	bool
285367596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
285467596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
285567596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
285667596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
285767596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
285867596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
285967596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
28601723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
28611723b4a3SAtsushi Nemoto
28621723b4a3SAtsushi Nemotoconfig HZ
28631723b4a3SAtsushi Nemoto	int
286467596573SPaul Burton	default 24 if HZ_24
28651723b4a3SAtsushi Nemoto	default 48 if HZ_48
28661723b4a3SAtsushi Nemoto	default 100 if HZ_100
28671723b4a3SAtsushi Nemoto	default 128 if HZ_128
28681723b4a3SAtsushi Nemoto	default 250 if HZ_250
28691723b4a3SAtsushi Nemoto	default 256 if HZ_256
28701723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
28711723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
28721723b4a3SAtsushi Nemoto
287396685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
287496685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
287596685b17SDeng-Cheng Zhu
2876ea6e942bSAtsushi Nemotoconfig KEXEC
28777d60717eSKees Cook	bool "Kexec system call"
28782965faa5SDave Young	select KEXEC_CORE
2879ea6e942bSAtsushi Nemoto	help
2880ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
2881ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
28823dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
2883ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
2884ea6e942bSAtsushi Nemoto
288501dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
2886ea6e942bSAtsushi Nemoto
2887ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
2888ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
2889bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
2890bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
2891bf220695SGeert Uytterhoeven	  made.
2892ea6e942bSAtsushi Nemoto
28937aa1c8f4SRalf Baechleconfig CRASH_DUMP
28947aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
28957aa1c8f4SRalf Baechle	help
28967aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
28977aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
28987aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
28997aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
29007aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
29017aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
29027aa1c8f4SRalf Baechle	  PHYSICAL_START.
29037aa1c8f4SRalf Baechle
29047aa1c8f4SRalf Baechleconfig PHYSICAL_START
29057aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
29068bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
29077aa1c8f4SRalf Baechle	depends on CRASH_DUMP
29087aa1c8f4SRalf Baechle	help
29097aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
29107aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
29117aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
29127aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
29137aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
29147aa1c8f4SRalf Baechle
2915597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
2916b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
2917597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
2918597ce172SPaul Burton	help
2919597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
2920597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
2921597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2922597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
2923597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
2924597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
2925597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
2926597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
2927597ce172SPaul Burton	  saying N here.
2928597ce172SPaul Burton
292906e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
293006e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
293118ff14c8SColin Ian King	  worked on. In order to avoid userland becoming dependent upon current
293206e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
293306e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
293406e2e882SPaul Burton	  said details.
293506e2e882SPaul Burton
293606e2e882SPaul Burton	  If unsure, say N.
2937597ce172SPaul Burton
2938f2ffa5abSDezhong Diaoconfig USE_OF
29390b3e06fdSJonas Gorski	bool
2940f2ffa5abSDezhong Diao	select OF
2941e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
2942abd2363fSGrant Likely	select IRQ_DOMAIN
2943f2ffa5abSDezhong Diao
29442fe8ea39SDengcheng Zhuconfig UHI_BOOT
29452fe8ea39SDengcheng Zhu	bool
29462fe8ea39SDengcheng Zhu
29477fafb068SAndrew Brestickerconfig BUILTIN_DTB
29487fafb068SAndrew Bresticker	bool
29497fafb068SAndrew Bresticker
29501da8f179SJonas Gorskichoice
29515b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
29521da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
29531da8f179SJonas Gorski
29541da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
29551da8f179SJonas Gorski		bool "None"
29561da8f179SJonas Gorski		help
29571da8f179SJonas Gorski		  Do not enable appended dtb support.
29581da8f179SJonas Gorski
295987db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
296087db537dSAaro Koskinen		bool "vmlinux"
296187db537dSAaro Koskinen		help
296287db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
296387db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
296487db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
296587db537dSAaro Koskinen		  objcopy:
296687db537dSAaro Koskinen
296787db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
296887db537dSAaro Koskinen
296918ff14c8SColin Ian King		  This is meant as a backward compatibility convenience for those
297087db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
297187db537dSAaro Koskinen		  the documented boot protocol using a device tree.
297287db537dSAaro Koskinen
29731da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
2974b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
29751da8f179SJonas Gorski		help
29761da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
2977b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
29781da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
29791da8f179SJonas Gorski
29801da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
29811da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
29821da8f179SJonas Gorski		  the documented boot protocol using a device tree.
29831da8f179SJonas Gorski
29841da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
29851da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
29861da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
29871da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
29881da8f179SJonas Gorski		  if you don't intend to always append a DTB.
29891da8f179SJonas Gorskiendchoice
29901da8f179SJonas Gorski
29912024972eSJonas Gorskichoice
29922024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
29932bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
299487fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
29952bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
29962024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
29972024972eSJonas Gorski
29982024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
29992024972eSJonas Gorski		depends on USE_OF
30002024972eSJonas Gorski		bool "Dtb kernel arguments if available"
30012024972eSJonas Gorski
30022024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
30032024972eSJonas Gorski		depends on USE_OF
30042024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
30052024972eSJonas Gorski
30062024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
30072024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3008ed47e153SRabin Vincent
3009ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3010ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3011ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
30122024972eSJonas Gorskiendchoice
30132024972eSJonas Gorski
30145e83d430SRalf Baechleendmenu
30155e83d430SRalf Baechle
30161df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
30171df0f0ffSAtsushi Nemoto	bool
30181df0f0ffSAtsushi Nemoto	default y
30191df0f0ffSAtsushi Nemoto
30201df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
30211df0f0ffSAtsushi Nemoto	bool
30221df0f0ffSAtsushi Nemoto	default y
30231df0f0ffSAtsushi Nemoto
3024a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3025a728ab52SKirill A. Shutemov	int
30263377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
302741ce097fSHuang Pei	default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48)
3028a728ab52SKirill A. Shutemov	default 2
3029a728ab52SKirill A. Shutemov
30306c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
30316c359eb1SPaul Burton	bool
30326c359eb1SPaul Burton
30331da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
30341da177e4SLinus Torvalds
3035c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
30362eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3037c5611df9SPaul Burton	bool
3038c5611df9SPaul Burton
3039c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3040c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3041c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
30422eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
30431da177e4SLinus Torvalds
30441da177e4SLinus Torvalds#
30451da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
30461da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
30471da177e4SLinus Torvalds# users to choose the right thing ...
30481da177e4SLinus Torvalds#
30491da177e4SLinus Torvaldsconfig ISA
30501da177e4SLinus Torvalds	bool
30511da177e4SLinus Torvalds
30521da177e4SLinus Torvaldsconfig TC
30531da177e4SLinus Torvalds	bool "TURBOchannel support"
30541da177e4SLinus Torvalds	depends on MACH_DECSTATION
30551da177e4SLinus Torvalds	help
305650a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
305750a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
305850a23e6eSJustin P. Mattock	  at:
305950a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
306050a23e6eSJustin P. Mattock	  and:
306150a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
306250a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
306350a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
30641da177e4SLinus Torvalds
30651da177e4SLinus Torvaldsconfig MMU
30661da177e4SLinus Torvalds	bool
30671da177e4SLinus Torvalds	default y
30681da177e4SLinus Torvalds
3069109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3070109c32ffSMatt Redfearn	default 12 if 64BIT
3071109c32ffSMatt Redfearn	default 8
3072109c32ffSMatt Redfearn
3073109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3074109c32ffSMatt Redfearn	default 18 if 64BIT
3075109c32ffSMatt Redfearn	default 15
3076109c32ffSMatt Redfearn
3077109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3078109c32ffSMatt Redfearn	default 8
3079109c32ffSMatt Redfearn
3080109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3081109c32ffSMatt Redfearn	default 15
3082109c32ffSMatt Redfearn
3083d865bea4SRalf Baechleconfig I8253
3084d865bea4SRalf Baechle	bool
3085798778b8SRussell King	select CLKSRC_I8253
30862d02612fSThomas Gleixner	select CLKEVT_I8253
30879726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
30881da177e4SLinus Torvaldsendmenu
30891da177e4SLinus Torvalds
30901da177e4SLinus Torvaldsconfig TRAD_SIGNALS
30911da177e4SLinus Torvalds	bool
30921da177e4SLinus Torvalds
30931da177e4SLinus Torvaldsconfig MIPS32_COMPAT
309478aaf956SRalf Baechle	bool
30951da177e4SLinus Torvalds
30961da177e4SLinus Torvaldsconfig COMPAT
30971da177e4SLinus Torvalds	bool
30981da177e4SLinus Torvalds
30991da177e4SLinus Torvaldsconfig MIPS32_O32
31001da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
310178aaf956SRalf Baechle	depends on 64BIT
310278aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
310378aaf956SRalf Baechle	select COMPAT
310478aaf956SRalf Baechle	select MIPS32_COMPAT
31051da177e4SLinus Torvalds	help
31061da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
31071da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
31081da177e4SLinus Torvalds	  existing binaries are in this format.
31091da177e4SLinus Torvalds
31101da177e4SLinus Torvalds	  If unsure, say Y.
31111da177e4SLinus Torvalds
31121da177e4SLinus Torvaldsconfig MIPS32_N32
31131da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3114c22eacfeSRalf Baechle	depends on 64BIT
31155a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
311678aaf956SRalf Baechle	select COMPAT
311778aaf956SRalf Baechle	select MIPS32_COMPAT
31181da177e4SLinus Torvalds	help
31191da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
31201da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
31211da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
31221da177e4SLinus Torvalds	  cases.
31231da177e4SLinus Torvalds
31241da177e4SLinus Torvalds	  If unsure, say N.
31251da177e4SLinus Torvalds
3126d49fc692SNathan Chancellorconfig CC_HAS_MNO_BRANCH_LIKELY
3127d49fc692SNathan Chancellor	def_bool y
3128d49fc692SNathan Chancellor	depends on $(cc-option,-mno-branch-likely)
3129d49fc692SNathan Chancellor
31301a2c73f4SJiaxun Yang# https://github.com/llvm/llvm-project/issues/61045
31311a2c73f4SJiaxun Yangconfig CC_HAS_BROKEN_INLINE_COMPAT_BRANCH
31321a2c73f4SJiaxun Yang	def_bool y if CC_IS_CLANG
31331a2c73f4SJiaxun Yang
31342116245eSRalf Baechlemenu "Power management options"
3135952fa954SRodolfo Giometti
3136363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3137363c55caSWu Zhangjin	def_bool y
31383f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3139363c55caSWu Zhangjin
3140f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3141f4cb5700SJohannes Berg	def_bool y
31423f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3143f4cb5700SJohannes Berg
31442116245eSRalf Baechlesource "kernel/power/Kconfig"
3145952fa954SRodolfo Giometti
31461da177e4SLinus Torvaldsendmenu
31471da177e4SLinus Torvalds
31487a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
31497a998935SViresh Kumar	bool
31507a998935SViresh Kumar
31517a998935SViresh Kumarmenu "CPU Power Management"
3152c095ebafSPaul Burton
3153c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
31547a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
315531f12fdcSJuerg Haefligerendif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
31569726b43aSWu Zhangjin
3157c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3158c095ebafSPaul Burton
3159c095ebafSPaul Burtonendmenu
3160c095ebafSPaul Burton
31612235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3162e91946d6SNathan Chancellor
3163e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3164