1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 734c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 834c01e41SAlexander Lobakin select ARCH_HAS_KCOV 934c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 1012597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 111e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 128b3165e5SXingxing Su select ARCH_HAS_GCOV_PROFILE_ALL 13a8c0f1c6STiezhu Yang select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL 1412597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 151ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1612597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1725da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 180b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 199035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 2012597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 21d3a4e0f1SAlexander Lobakin select ARCH_WANT_LD_ORPHAN_WARN 2210916706SShile Zhang select BUILDTIME_TABLE_SORT 2312597988SMatt Redfearn select CLONE_BACKWARDS 2457eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 2512597988SMatt Redfearn select CPU_PM if CPU_IDLE 2612597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2712597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2812597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 29bab1dde3SAlexander Lobakin select GENERIC_FIND_FIRST_BIT 3024640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 31b962aeb0SPaul Burton select GENERIC_IOMAP 3212597988SMatt Redfearn select GENERIC_IRQ_PROBE 3312597988SMatt Redfearn select GENERIC_IRQ_SHOW 346630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 35740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 36740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 37740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 38740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 39740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 4012597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 4112597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 4212597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 43446f062bSChristoph Hellwig select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 4412597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 45906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 4612597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 4742b20995SArnd Bergmann select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT 48109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 49109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 50490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 51c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 5245e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 532ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 5436366e36SPaul Burton select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS 5512597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 56490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 5764575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 5812597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 5912597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 6012597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 6112597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 6234c01e41SAlexander Lobakin select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2 6312597988SMatt Redfearn select HAVE_EXIT_THREAD 6467a929e0SChristoph Hellwig select HAVE_FAST_GUP 6512597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 6629c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 6712597988SMatt Redfearn select HAVE_FUNCTION_TRACER 6834c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 6934c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 7012597988SMatt Redfearn select HAVE_IDE 71b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 7212597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7312597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 74c1bf207dSDavid Daney select HAVE_KPROBES 75c1bf207dSDavid Daney select HAVE_KRETPROBES 76c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 77786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 7842a0bb3fSPetr Mladek select HAVE_NMI 7912597988SMatt Redfearn select HAVE_PERF_EVENTS 801ddc96bdSTiezhu Yang select HAVE_PERF_REGS 811ddc96bdSTiezhu Yang select HAVE_PERF_USER_STACK_DUMP 8208bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 839ea141adSPaul Burton select HAVE_RSEQ 8416c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 85d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 8612597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 87a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 8812597988SMatt Redfearn select IRQ_FORCED_THREADING 896630a8e5SChristoph Hellwig select ISA if EISA 9012597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 9134c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 9212597988SMatt Redfearn select PERF_USE_VMALLOC 93981aa1d3SThomas Gleixner select PCI_MSI_ARCH_FALLBACKS if PCI_MSI 9405a0a344SArnd Bergmann select RTC_LIB 955e6e9852SChristoph Hellwig select SET_FS 9612597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 9712597988SMatt Redfearn select VIRT_TO_BUS 980bb87f05SAl Viro select ARCH_HAS_ELFCORE_COMPAT 991da177e4SLinus Torvalds 100d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 101d3991572SChristoph Hellwig bool 102d3991572SChristoph Hellwig 103c434b9f8SPaul Cercueilconfig MIPS_GENERIC 104c434b9f8SPaul Cercueil bool 105c434b9f8SPaul Cercueil 106f0f4a753SPaul Cercueilconfig MACH_INGENIC 107f0f4a753SPaul Cercueil bool 108f0f4a753SPaul Cercueil select SYS_SUPPORTS_32BIT_KERNEL 109f0f4a753SPaul Cercueil select SYS_SUPPORTS_LITTLE_ENDIAN 110f0f4a753SPaul Cercueil select SYS_SUPPORTS_ZBOOT 111f0f4a753SPaul Cercueil select DMA_NONCOHERENT 112f0f4a753SPaul Cercueil select IRQ_MIPS_CPU 113f0f4a753SPaul Cercueil select PINCTRL 114f0f4a753SPaul Cercueil select GPIOLIB 115f0f4a753SPaul Cercueil select COMMON_CLK 116f0f4a753SPaul Cercueil select GENERIC_IRQ_CHIP 117f0f4a753SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 118f0f4a753SPaul Cercueil select USE_OF 119f0f4a753SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 120f0f4a753SPaul Cercueil select MIPS_EXTERNAL_TIMER 121f0f4a753SPaul Cercueil 1221da177e4SLinus Torvaldsmenu "Machine selection" 1231da177e4SLinus Torvalds 1245e83d430SRalf Baechlechoice 1255e83d430SRalf Baechle prompt "System type" 126c434b9f8SPaul Cercueil default MIPS_GENERIC_KERNEL 1271da177e4SLinus Torvalds 128c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL 129eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 1304e066441SChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 131c434b9f8SPaul Cercueil select MIPS_GENERIC 132eed0eabdSPaul Burton select BOOT_RAW 133eed0eabdSPaul Burton select BUILTIN_DTB 134eed0eabdSPaul Burton select CEVT_R4K 135eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 136eed0eabdSPaul Burton select COMMON_CLK 137eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 13834c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 139eed0eabdSPaul Burton select CSRC_R4K 1404e066441SChristoph Hellwig select DMA_NONCOHERENT 141eb01d42aSChristoph Hellwig select HAVE_PCI 142eed0eabdSPaul Burton select IRQ_MIPS_CPU 1430211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 144eed0eabdSPaul Burton select MIPS_CPU_SCACHE 145eed0eabdSPaul Burton select MIPS_GIC 146eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 147eed0eabdSPaul Burton select NO_EXCEPT_FILL 148eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 149eed0eabdSPaul Burton select SMP_UP if SMP 150a3078e59SMatt Redfearn select SWAP_IO_SPACE 151eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 152eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 153eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 154eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 155eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 156eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 157eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 158eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 159eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 160eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 161eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 162eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 163eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 16434c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 165eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 166eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 167eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 168c3e2ee65SPaul Cercueil select SYS_SUPPORTS_ZBOOT 16934c01e41SAlexander Lobakin select UHI_BOOT 1702e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1712e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1722e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1732e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1742e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1752e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 176eed0eabdSPaul Burton select USE_OF 177eed0eabdSPaul Burton help 178eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 179eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 180eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 181eed0eabdSPaul Burton Interface) specification. 182eed0eabdSPaul Burton 18342a4f17dSManuel Laussconfig MIPS_ALCHEMY 184c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 185d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 186f772cdb2SRalf Baechle select CEVT_R4K 187d7ea335cSSteven J. Hill select CSRC_R4K 18867e38cf2SRalf Baechle select IRQ_MIPS_CPU 189a86497d6SChristoph Hellwig select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is 190d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 19142a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 19242a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 19342a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 194d30a2b47SLinus Walleij select GPIOLIB 1951b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 19647440229SManuel Lauss select COMMON_CLK 1971da177e4SLinus Torvalds 1987ca5dc14SFlorian Fainelliconfig AR7 1997ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 2007ca5dc14SFlorian Fainelli select BOOT_ELF32 2017ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 2027ca5dc14SFlorian Fainelli select CEVT_R4K 2037ca5dc14SFlorian Fainelli select CSRC_R4K 20467e38cf2SRalf Baechle select IRQ_MIPS_CPU 2057ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 2067ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 2077ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 2087ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 2097ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 2107ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 211377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2121b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 213d30a2b47SLinus Walleij select GPIOLIB 2147ca5dc14SFlorian Fainelli select VLYNQ 215bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 2167ca5dc14SFlorian Fainelli help 2177ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 2187ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 2197ca5dc14SFlorian Fainelli 22043cc739fSSergey Ryazanovconfig ATH25 22143cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 22243cc739fSSergey Ryazanov select CEVT_R4K 22343cc739fSSergey Ryazanov select CSRC_R4K 22443cc739fSSergey Ryazanov select DMA_NONCOHERENT 22567e38cf2SRalf Baechle select IRQ_MIPS_CPU 2261753e74eSSergey Ryazanov select IRQ_DOMAIN 22743cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 22843cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 22943cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2308aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 23143cc739fSSergey Ryazanov help 23243cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 23343cc739fSSergey Ryazanov 234d4a67d9dSGabor Juhosconfig ATH79 235d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 236ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 237d4a67d9dSGabor Juhos select BOOT_RAW 238d4a67d9dSGabor Juhos select CEVT_R4K 239d4a67d9dSGabor Juhos select CSRC_R4K 240d4a67d9dSGabor Juhos select DMA_NONCOHERENT 241d30a2b47SLinus Walleij select GPIOLIB 242a08227a2SJohn Crispin select PINCTRL 243411520afSAlban Bedel select COMMON_CLK 24467e38cf2SRalf Baechle select IRQ_MIPS_CPU 245d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 246d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 247d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 248d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 249377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 250b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 25103c8c407SAlban Bedel select USE_OF 25253d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 253d4a67d9dSGabor Juhos help 254d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 255d4a67d9dSGabor Juhos 2565f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2575f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 25829906e1aSÁlvaro Fernández Rojas select ARCH_HAS_RESET_CONTROLLER 259d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 260d59098a0SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 261d666cd02SKevin Cernekee select BOOT_RAW 262d666cd02SKevin Cernekee select NO_EXCEPT_FILL 263d666cd02SKevin Cernekee select USE_OF 264d666cd02SKevin Cernekee select CEVT_R4K 265d666cd02SKevin Cernekee select CSRC_R4K 266d666cd02SKevin Cernekee select SYNC_R4K 267d666cd02SKevin Cernekee select COMMON_CLK 268c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 26960b858f2SKevin Cernekee select BCM7038_L1_IRQ 27060b858f2SKevin Cernekee select BCM7120_L2_IRQ 27160b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 27267e38cf2SRalf Baechle select IRQ_MIPS_CPU 27360b858f2SKevin Cernekee select DMA_NONCOHERENT 274d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 27560b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 276d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 277d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 27860b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 27960b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 28060b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 281d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 282d666cd02SKevin Cernekee select SWAP_IO_SPACE 28360b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28460b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 28560b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28660b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2874dc4704cSJustin Chen select HARDIRQS_SW_RESEND 288d666cd02SKevin Cernekee help 2895f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2905f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2915f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2925f2d4459SKevin Cernekee must be set appropriately for your board. 293d666cd02SKevin Cernekee 2941c0c13ebSAurelien Jarnoconfig BCM47XX 295c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 296fe08f8c2SHauke Mehrtens select BOOT_RAW 29742f77542SRalf Baechle select CEVT_R4K 298940f6b48SRalf Baechle select CSRC_R4K 2991c0c13ebSAurelien Jarno select DMA_NONCOHERENT 300eb01d42aSChristoph Hellwig select HAVE_PCI 30167e38cf2SRalf Baechle select IRQ_MIPS_CPU 302314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 303dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 3041c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 3051c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 306377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 3076507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 30825e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 309e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 310c949c0bcSRafał Miłecki select GPIOLIB 311c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 312f6e734a8SRafał Miłecki select BCM47XX_NVRAM 3132ab71a02SRafał Miłecki select BCM47XX_SPROM 314dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 3151c0c13ebSAurelien Jarno help 3161c0c13ebSAurelien Jarno Support for BCM47XX based boards 3171c0c13ebSAurelien Jarno 318e7300d04SMaxime Bizonconfig BCM63XX 319e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 320ae8de61cSFlorian Fainelli select BOOT_RAW 321e7300d04SMaxime Bizon select CEVT_R4K 322e7300d04SMaxime Bizon select CSRC_R4K 323fc264022SJonas Gorski select SYNC_R4K 324e7300d04SMaxime Bizon select DMA_NONCOHERENT 32567e38cf2SRalf Baechle select IRQ_MIPS_CPU 326e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 327e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 328e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 329e7300d04SMaxime Bizon select SWAP_IO_SPACE 330d30a2b47SLinus Walleij select GPIOLIB 331af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 332c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 333bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 334e7300d04SMaxime Bizon help 335e7300d04SMaxime Bizon Support for BCM63XX based boards 336e7300d04SMaxime Bizon 3371da177e4SLinus Torvaldsconfig MIPS_COBALT 3383fa986faSMartin Michlmayr bool "Cobalt Server" 33942f77542SRalf Baechle select CEVT_R4K 340940f6b48SRalf Baechle select CSRC_R4K 3411097c6acSYoichi Yuasa select CEVT_GT641XX 3421da177e4SLinus Torvalds select DMA_NONCOHERENT 343eb01d42aSChristoph Hellwig select FORCE_PCI 344d865bea4SRalf Baechle select I8253 3451da177e4SLinus Torvalds select I8259 34667e38cf2SRalf Baechle select IRQ_MIPS_CPU 347d5ab1a69SYoichi Yuasa select IRQ_GT641XX 348252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3497cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3500a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 351ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3520e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3535e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 354e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3551da177e4SLinus Torvalds 3561da177e4SLinus Torvaldsconfig MACH_DECSTATION 3573fa986faSMartin Michlmayr bool "DECstations" 3581da177e4SLinus Torvalds select BOOT_ELF32 3596457d9fcSYoichi Yuasa select CEVT_DS1287 36081d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3614247417dSYoichi Yuasa select CSRC_IOASIC 36281d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 36320d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 36420d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 36520d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3661da177e4SLinus Torvalds select DMA_NONCOHERENT 367ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 36867e38cf2SRalf Baechle select IRQ_MIPS_CPU 3697cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3707cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 371ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3727d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3735e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3741723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3751723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3761723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 377930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3785e83d430SRalf Baechle help 3791da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3801da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3811da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3821da177e4SLinus Torvalds 3831da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3841da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3851da177e4SLinus Torvalds 3861da177e4SLinus Torvalds DECstation 5000/50 3871da177e4SLinus Torvalds DECstation 5000/150 3881da177e4SLinus Torvalds DECstation 5000/260 3891da177e4SLinus Torvalds DECsystem 5900/260 3901da177e4SLinus Torvalds 3911da177e4SLinus Torvalds otherwise choose R3000. 3921da177e4SLinus Torvalds 3935e83d430SRalf Baechleconfig MACH_JAZZ 3943fa986faSMartin Michlmayr bool "Jazz family of machines" 39539b2d756SThomas Bogendoerfer select ARC_MEMORY 39639b2d756SThomas Bogendoerfer select ARC_PROMLIB 397a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 3987a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 3992f9237d4SChristoph Hellwig select DMA_OPS 4000e2794b0SRalf Baechle select FW_ARC 4010e2794b0SRalf Baechle select FW_ARC32 4025e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 40342f77542SRalf Baechle select CEVT_R4K 404940f6b48SRalf Baechle select CSRC_R4K 405e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 4065e83d430SRalf Baechle select GENERIC_ISA_DMA 4078a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 40867e38cf2SRalf Baechle select IRQ_MIPS_CPU 409d865bea4SRalf Baechle select I8253 4105e83d430SRalf Baechle select I8259 4115e83d430SRalf Baechle select ISA 4127cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 4135e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 4147d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 4151723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 416aadfe4b5SArnd Bergmann select SYS_SUPPORTS_LITTLE_ENDIAN 4171da177e4SLinus Torvalds help 4185e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 4195e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 420692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 4215e83d430SRalf Baechle Olivetti M700-10 workstations. 4225e83d430SRalf Baechle 423f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC 424de361e8bSPaul Burton bool "Ingenic SoC based machines" 425f0f4a753SPaul Cercueil select MIPS_GENERIC 426f0f4a753SPaul Cercueil select MACH_INGENIC 427f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 4285ebabe59SLars-Peter Clausen 429171bb2f1SJohn Crispinconfig LANTIQ 430171bb2f1SJohn Crispin bool "Lantiq based platforms" 431171bb2f1SJohn Crispin select DMA_NONCOHERENT 43267e38cf2SRalf Baechle select IRQ_MIPS_CPU 433171bb2f1SJohn Crispin select CEVT_R4K 434171bb2f1SJohn Crispin select CSRC_R4K 435171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 436171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 437171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 438171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 439377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 440171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 441f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 442171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 443d30a2b47SLinus Walleij select GPIOLIB 444171bb2f1SJohn Crispin select SWAP_IO_SPACE 445171bb2f1SJohn Crispin select BOOT_RAW 446287e3f3fSJohn Crispin select CLKDEV_LOOKUP 447bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 448a0392222SJohn Crispin select USE_OF 4493f8c50c9SJohn Crispin select PINCTRL 4503f8c50c9SJohn Crispin select PINCTRL_LANTIQ 451c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 452c530781cSJohn Crispin select RESET_CONTROLLER 453171bb2f1SJohn Crispin 45430ad29bbSHuacai Chenconfig MACH_LOONGSON32 455caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 456c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 457ade299d8SYoichi Yuasa help 45830ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 45985749d24SWu Zhangjin 46030ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 46130ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 46230ad29bbSHuacai Chen Sciences (CAS). 463ade299d8SYoichi Yuasa 46471e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 46571e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 466ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 467ca585cf9SKelvin Cheung help 46871e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 469ca585cf9SKelvin Cheung 47071e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 471caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4726fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4736fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4746fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4756fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4766fbde6b4SJiaxun Yang select BOOT_ELF32 4776fbde6b4SJiaxun Yang select BOARD_SCACHE 4786fbde6b4SJiaxun Yang select CSRC_R4K 4796fbde6b4SJiaxun Yang select CEVT_R4K 4806fbde6b4SJiaxun Yang select CPU_HAS_WB 4816fbde6b4SJiaxun Yang select FORCE_PCI 4826fbde6b4SJiaxun Yang select ISA 4836fbde6b4SJiaxun Yang select I8259 4846fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4857d6d2837SJiaxun Yang select NO_EXCEPT_FILL 4865125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4876fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4886423e59aSJiaxun Yang select PCI_DRIVERS_GENERIC 4896fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 4906fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 4916fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 4926fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 4936fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 4946fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 4956fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 4966fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 49771e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 498a307a4ceSJinyang He select SYS_SUPPORTS_RELOCATABLE 4996fbde6b4SJiaxun Yang select ZONE_DMA32 50087fcfa7bSJiaxun Yang select COMMON_CLK 50187fcfa7bSJiaxun Yang select USE_OF 50287fcfa7bSJiaxun Yang select BUILTIN_DTB 50339c1485cSHuacai Chen select PCI_HOST_GENERIC 50471e2f4ddSJiaxun Yang help 505caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 506caed1d1bSHuacai Chen 507caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 508caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 509caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 510caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 511ca585cf9SKelvin Cheung 5126a438309SAndrew Brestickerconfig MACH_PISTACHIO 5136a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 5146a438309SAndrew Bresticker select BOOT_ELF32 5156a438309SAndrew Bresticker select BOOT_RAW 5166a438309SAndrew Bresticker select CEVT_R4K 5176a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 5186a438309SAndrew Bresticker select COMMON_CLK 5196a438309SAndrew Bresticker select CSRC_R4K 520645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 521d30a2b47SLinus Walleij select GPIOLIB 52267e38cf2SRalf Baechle select IRQ_MIPS_CPU 5236a438309SAndrew Bresticker select MFD_SYSCON 5246a438309SAndrew Bresticker select MIPS_CPU_SCACHE 5256a438309SAndrew Bresticker select MIPS_GIC 5266a438309SAndrew Bresticker select PINCTRL 5276a438309SAndrew Bresticker select REGULATOR 5286a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 5296a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 5306a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 5316a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 5326a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 53341cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 5346a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 535018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 536018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 5376a438309SAndrew Bresticker select USE_OF 5386a438309SAndrew Bresticker help 5396a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 5406a438309SAndrew Bresticker 5411da177e4SLinus Torvaldsconfig MIPS_MALTA 5423fa986faSMartin Michlmayr bool "MIPS Malta board" 54361ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 544a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5457a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5461da177e4SLinus Torvalds select BOOT_ELF32 547fa71c960SRalf Baechle select BOOT_RAW 548e8823d26SPaul Burton select BUILTIN_DTB 54942f77542SRalf Baechle select CEVT_R4K 550fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 55142b002abSGuenter Roeck select COMMON_CLK 55247bf2b03SMaksym Kokhan select CSRC_R4K 553a86497d6SChristoph Hellwig select DMA_NONCOHERENT 5541da177e4SLinus Torvalds select GENERIC_ISA_DMA 5558a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 556eb01d42aSChristoph Hellwig select HAVE_PCI 557d865bea4SRalf Baechle select I8253 5581da177e4SLinus Torvalds select I8259 55947bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5605e83d430SRalf Baechle select MIPS_BONITO64 5619318c51aSChris Dearman select MIPS_CPU_SCACHE 56247bf2b03SMaksym Kokhan select MIPS_GIC 563a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5645e83d430SRalf Baechle select MIPS_MSC 56547bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 566ecafe3e9SPaul Burton select SMP_UP if SMP 5671da177e4SLinus Torvalds select SWAP_IO_SPACE 5687cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5697cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 570bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 571c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 572575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5737cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5745d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 575575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5767cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5777cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 578ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 579ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5805e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 581c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5825e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 583424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 58447bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5850365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 586e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 587f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 58847bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5899693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 590f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5911b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 592e8823d26SPaul Burton select USE_OF 593886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 594abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5951da177e4SLinus Torvalds help 596f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5971da177e4SLinus Torvalds board. 5981da177e4SLinus Torvalds 5992572f00dSJoshua Hendersonconfig MACH_PIC32 6002572f00dSJoshua Henderson bool "Microchip PIC32 Family" 6012572f00dSJoshua Henderson help 6022572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 6032572f00dSJoshua Henderson 6042572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 6052572f00dSJoshua Henderson microcontrollers. 6062572f00dSJoshua Henderson 6075e83d430SRalf Baechleconfig MACH_VR41XX 60874142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 60942f77542SRalf Baechle select CEVT_R4K 610940f6b48SRalf Baechle select CSRC_R4K 6117cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 612377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 613d30a2b47SLinus Walleij select GPIOLIB 6145e83d430SRalf Baechle 615baec970aSLauri Kasanenconfig MACH_NINTENDO64 616baec970aSLauri Kasanen bool "Nintendo 64 console" 617baec970aSLauri Kasanen select CEVT_R4K 618baec970aSLauri Kasanen select CSRC_R4K 619baec970aSLauri Kasanen select SYS_HAS_CPU_R4300 620baec970aSLauri Kasanen select SYS_SUPPORTS_BIG_ENDIAN 621baec970aSLauri Kasanen select SYS_SUPPORTS_ZBOOT 622baec970aSLauri Kasanen select SYS_SUPPORTS_32BIT_KERNEL 623baec970aSLauri Kasanen select SYS_SUPPORTS_64BIT_KERNEL 624baec970aSLauri Kasanen select DMA_NONCOHERENT 625baec970aSLauri Kasanen select IRQ_MIPS_CPU 626baec970aSLauri Kasanen 627ae2b5bb6SJohn Crispinconfig RALINK 628ae2b5bb6SJohn Crispin bool "Ralink based machines" 629ae2b5bb6SJohn Crispin select CEVT_R4K 630ae2b5bb6SJohn Crispin select CSRC_R4K 631ae2b5bb6SJohn Crispin select BOOT_RAW 632ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 63367e38cf2SRalf Baechle select IRQ_MIPS_CPU 634ae2b5bb6SJohn Crispin select USE_OF 635ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 636ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 637ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 638ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 639377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 6401f0400d0SChuanhong Guo select SYS_SUPPORTS_ZBOOT 641ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 642ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6432a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6442a153f1cSJohn Crispin select RESET_CONTROLLER 645ae2b5bb6SJohn Crispin 6464042147aSBert Vermeulenconfig MACH_REALTEK_RTL 6474042147aSBert Vermeulen bool "Realtek RTL838x/RTL839x based machines" 6484042147aSBert Vermeulen select MIPS_GENERIC 6494042147aSBert Vermeulen select DMA_NONCOHERENT 6504042147aSBert Vermeulen select IRQ_MIPS_CPU 6514042147aSBert Vermeulen select CSRC_R4K 6524042147aSBert Vermeulen select CEVT_R4K 6534042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R1 6544042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R2 6554042147aSBert Vermeulen select SYS_SUPPORTS_BIG_ENDIAN 6564042147aSBert Vermeulen select SYS_SUPPORTS_32BIT_KERNEL 6574042147aSBert Vermeulen select SYS_SUPPORTS_MIPS16 6584042147aSBert Vermeulen select SYS_SUPPORTS_MULTITHREADING 6594042147aSBert Vermeulen select SYS_SUPPORTS_VPE_LOADER 6604042147aSBert Vermeulen select SYS_HAS_EARLY_PRINTK 6614042147aSBert Vermeulen select SYS_HAS_EARLY_PRINTK_8250 6624042147aSBert Vermeulen select USE_GENERIC_EARLY_PRINTK_8250 6634042147aSBert Vermeulen select BOOT_RAW 6644042147aSBert Vermeulen select PINCTRL 6654042147aSBert Vermeulen select USE_OF 6664042147aSBert Vermeulen 6671da177e4SLinus Torvaldsconfig SGI_IP22 6683fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 669c0de00b2SThomas Bogendoerfer select ARC_MEMORY 67039b2d756SThomas Bogendoerfer select ARC_PROMLIB 6710e2794b0SRalf Baechle select FW_ARC 6720e2794b0SRalf Baechle select FW_ARC32 6737a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6741da177e4SLinus Torvalds select BOOT_ELF32 67542f77542SRalf Baechle select CEVT_R4K 676940f6b48SRalf Baechle select CSRC_R4K 677e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6781da177e4SLinus Torvalds select DMA_NONCOHERENT 6796630a8e5SChristoph Hellwig select HAVE_EISA 680d865bea4SRalf Baechle select I8253 68168de4803SThomas Bogendoerfer select I8259 6821da177e4SLinus Torvalds select IP22_CPU_SCACHE 68367e38cf2SRalf Baechle select IRQ_MIPS_CPU 684aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 685e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 686e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 68736e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 688e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 689e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 690e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6911da177e4SLinus Torvalds select SWAP_IO_SPACE 6927cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6937cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 694c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 695ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 696ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6975e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 698802b8362SThomas Bogendoerfer select WAR_R4600_V1_INDEX_ICACHEOP 6995e5b6527SThomas Bogendoerfer select WAR_R4600_V1_HIT_CACHEOP 70044def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 701930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 7021da177e4SLinus Torvalds help 7031da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 7041da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 7051da177e4SLinus Torvalds that runs on these, say Y here. 7061da177e4SLinus Torvalds 7071da177e4SLinus Torvaldsconfig SGI_IP27 7083fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 70954aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 710397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 7110e2794b0SRalf Baechle select FW_ARC 7120e2794b0SRalf Baechle select FW_ARC64 713e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 7145e83d430SRalf Baechle select BOOT_ELF64 715e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 71604100459SChristoph Hellwig select FORCE_PCI 71736a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 718eb01d42aSChristoph Hellwig select HAVE_PCI 71969a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 720e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 721130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 722a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 723a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 7247cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 725ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7265e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 727d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 7281a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 729256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 730930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 7316c86a302SMike Rapoport select NUMA 7321da177e4SLinus Torvalds help 7331da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 7341da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 7351da177e4SLinus Torvalds here. 7361da177e4SLinus Torvalds 737e2defae5SThomas Bogendoerferconfig SGI_IP28 7387d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 739c0de00b2SThomas Bogendoerfer select ARC_MEMORY 74039b2d756SThomas Bogendoerfer select ARC_PROMLIB 7410e2794b0SRalf Baechle select FW_ARC 7420e2794b0SRalf Baechle select FW_ARC64 7437a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 744e2defae5SThomas Bogendoerfer select BOOT_ELF64 745e2defae5SThomas Bogendoerfer select CEVT_R4K 746e2defae5SThomas Bogendoerfer select CSRC_R4K 747e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 748e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 749e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 75067e38cf2SRalf Baechle select IRQ_MIPS_CPU 7516630a8e5SChristoph Hellwig select HAVE_EISA 752e2defae5SThomas Bogendoerfer select I8253 753e2defae5SThomas Bogendoerfer select I8259 754e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 755e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7565b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 757e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 758e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 759e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 760e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 761e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 762c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 763e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 764e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 765256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 766dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 767e2defae5SThomas Bogendoerfer help 768e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 769e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 770e2defae5SThomas Bogendoerfer 7717505576dSThomas Bogendoerferconfig SGI_IP30 7727505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7737505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7747505576dSThomas Bogendoerfer select FW_ARC 7757505576dSThomas Bogendoerfer select FW_ARC64 7767505576dSThomas Bogendoerfer select BOOT_ELF64 7777505576dSThomas Bogendoerfer select CEVT_R4K 7787505576dSThomas Bogendoerfer select CSRC_R4K 77904100459SChristoph Hellwig select FORCE_PCI 7807505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7817505576dSThomas Bogendoerfer select ZONE_DMA32 7827505576dSThomas Bogendoerfer select HAVE_PCI 7837505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7847505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7857505576dSThomas Bogendoerfer select NR_CPUS_DEFAULT_2 7867505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7877505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7887505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7897505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7907505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7917505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7927505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 793256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 7947505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7957505576dSThomas Bogendoerfer select ARC_MEMORY 7967505576dSThomas Bogendoerfer help 7977505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7987505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7997505576dSThomas Bogendoerfer 8001da177e4SLinus Torvaldsconfig SGI_IP32 801cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 80239b2d756SThomas Bogendoerfer select ARC_MEMORY 80339b2d756SThomas Bogendoerfer select ARC_PROMLIB 80403df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 8050e2794b0SRalf Baechle select FW_ARC 8060e2794b0SRalf Baechle select FW_ARC32 8071da177e4SLinus Torvalds select BOOT_ELF32 80842f77542SRalf Baechle select CEVT_R4K 809940f6b48SRalf Baechle select CSRC_R4K 8101da177e4SLinus Torvalds select DMA_NONCOHERENT 811eb01d42aSChristoph Hellwig select HAVE_PCI 81267e38cf2SRalf Baechle select IRQ_MIPS_CPU 8131da177e4SLinus Torvalds select R5000_CPU_SCACHE 8141da177e4SLinus Torvalds select RM7000_CPU_SCACHE 8157cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 8167cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 8177cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 818dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 819ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 8205e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 821886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 8221da177e4SLinus Torvalds help 8231da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 8241da177e4SLinus Torvalds 825ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 826ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 8275e83d430SRalf Baechle select BOOT_ELF32 8285e83d430SRalf Baechle select SIBYTE_BCM1120 8295e83d430SRalf Baechle select SWAP_IO_SPACE 8307cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8315e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8325e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8335e83d430SRalf Baechle 834ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 835ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 8365e83d430SRalf Baechle select BOOT_ELF32 8375e83d430SRalf Baechle select SIBYTE_BCM1120 8385e83d430SRalf Baechle select SWAP_IO_SPACE 8397cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8405e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8415e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8425e83d430SRalf Baechle 8435e83d430SRalf Baechleconfig SIBYTE_CRHONE 8443fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 8455e83d430SRalf Baechle select BOOT_ELF32 8465e83d430SRalf Baechle select SIBYTE_BCM1125 8475e83d430SRalf Baechle select SWAP_IO_SPACE 8487cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8495e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8505e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8515e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8525e83d430SRalf Baechle 853ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 854ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 855ade299d8SYoichi Yuasa select BOOT_ELF32 856ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 857ade299d8SYoichi Yuasa select SWAP_IO_SPACE 858ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 859ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 860ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 861ade299d8SYoichi Yuasa 862ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 863ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 864ade299d8SYoichi Yuasa select BOOT_ELF32 865fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 866ade299d8SYoichi Yuasa select SIBYTE_SB1250 867ade299d8SYoichi Yuasa select SWAP_IO_SPACE 868ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 869ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 870ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 871ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 872cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 873e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 874ade299d8SYoichi Yuasa 875ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 876ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 877ade299d8SYoichi Yuasa select BOOT_ELF32 878fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 879ade299d8SYoichi Yuasa select SIBYTE_SB1250 880ade299d8SYoichi Yuasa select SWAP_IO_SPACE 881ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 882ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 883ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 884ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 885756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 886ade299d8SYoichi Yuasa 887ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 888ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 889ade299d8SYoichi Yuasa select BOOT_ELF32 890ade299d8SYoichi Yuasa select SIBYTE_SB1250 891ade299d8SYoichi Yuasa select SWAP_IO_SPACE 892ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 893ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 894ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 895e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 896ade299d8SYoichi Yuasa 897ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 898ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 899ade299d8SYoichi Yuasa select BOOT_ELF32 900ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 901ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 902ade299d8SYoichi Yuasa select SWAP_IO_SPACE 903ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 904ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 905651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 906ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 907cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 908e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 909ade299d8SYoichi Yuasa 91014b36af4SThomas Bogendoerferconfig SNI_RM 91114b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 91239b2d756SThomas Bogendoerfer select ARC_MEMORY 91339b2d756SThomas Bogendoerfer select ARC_PROMLIB 9140e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 9150e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 916aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 9175e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 918a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 9197a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 9205e83d430SRalf Baechle select BOOT_ELF32 92142f77542SRalf Baechle select CEVT_R4K 922940f6b48SRalf Baechle select CSRC_R4K 923e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 9245e83d430SRalf Baechle select DMA_NONCOHERENT 9255e83d430SRalf Baechle select GENERIC_ISA_DMA 9266630a8e5SChristoph Hellwig select HAVE_EISA 9278a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 928eb01d42aSChristoph Hellwig select HAVE_PCI 92967e38cf2SRalf Baechle select IRQ_MIPS_CPU 930d865bea4SRalf Baechle select I8253 9315e83d430SRalf Baechle select I8259 9325e83d430SRalf Baechle select ISA 933564c836fSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_6 9344a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 9357cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 9364a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 937c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 9384a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 93936a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 940ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 9417d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 9424a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 9435e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 9445e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 94544def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 9461da177e4SLinus Torvalds help 94714b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 94814b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 9495e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 9505e83d430SRalf Baechle support this machine type. 9511da177e4SLinus Torvalds 952edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 953edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 9545e83d430SRalf Baechle 955edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 956edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 95724a1c023SThomas Bogendoerfer select WAR_TX49XX_ICACHE_INDEX_INV 95823fbee9dSRalf Baechle 95973b4390fSRalf Baechleconfig MIKROTIK_RB532 96073b4390fSRalf Baechle bool "Mikrotik RB532 boards" 96173b4390fSRalf Baechle select CEVT_R4K 96273b4390fSRalf Baechle select CSRC_R4K 96373b4390fSRalf Baechle select DMA_NONCOHERENT 964eb01d42aSChristoph Hellwig select HAVE_PCI 96567e38cf2SRalf Baechle select IRQ_MIPS_CPU 96673b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 96773b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 96873b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 96973b4390fSRalf Baechle select SWAP_IO_SPACE 97073b4390fSRalf Baechle select BOOT_RAW 971d30a2b47SLinus Walleij select GPIOLIB 972930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 97373b4390fSRalf Baechle help 97473b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 97573b4390fSRalf Baechle based on the IDT RC32434 SoC. 97673b4390fSRalf Baechle 9779ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9789ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 979a86c7f72SDavid Daney select CEVT_R4K 980ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9811753d50cSChristoph Hellwig select HAVE_RAPIDIO 982d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 983a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 984a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 985f65aad41SRalf Baechle select EDAC_SUPPORT 986b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 98773569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 98873569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 989a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9905e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 991eb01d42aSChristoph Hellwig select HAVE_PCI 99278bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 99378bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 99478bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 995f00e001eSDavid Daney select ZONE_DMA32 996465aaed0SDavid Daney select HOLES_IN_ZONE 997d30a2b47SLinus Walleij select GPIOLIB 9986e511163SDavid Daney select USE_OF 9996e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 10006e511163SDavid Daney select SYS_SUPPORTS_SMP 10017820b84bSDavid Daney select NR_CPUS_DEFAULT_64 10027820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 1003e326479fSAndrew Bresticker select BUILTIN_DTB 10048c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 100509230cbcSChristoph Hellwig select SWIOTLB 10063ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 1007a86c7f72SDavid Daney help 1008a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 1009a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 1010a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 1011a86c7f72SDavid Daney Some of the supported boards are: 1012a86c7f72SDavid Daney EBT3000 1013a86c7f72SDavid Daney EBH3000 1014a86c7f72SDavid Daney EBH3100 1015a86c7f72SDavid Daney Thunder 1016a86c7f72SDavid Daney Kodama 1017a86c7f72SDavid Daney Hikari 1018a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 1019a86c7f72SDavid Daney 10207f058e85SJayachandran Cconfig NLM_XLR_BOARD 10217f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 10227f058e85SJayachandran C select BOOT_ELF32 10237f058e85SJayachandran C select NLM_COMMON 10247f058e85SJayachandran C select SYS_HAS_CPU_XLR 10257f058e85SJayachandran C select SYS_SUPPORTS_SMP 1026eb01d42aSChristoph Hellwig select HAVE_PCI 10277f058e85SJayachandran C select SWAP_IO_SPACE 10287f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 10297f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 1030d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 10317f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 10327f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 10337f058e85SJayachandran C select NR_CPUS_DEFAULT_32 10347f058e85SJayachandran C select CEVT_R4K 10357f058e85SJayachandran C select CSRC_R4K 103667e38cf2SRalf Baechle select IRQ_MIPS_CPU 1037b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 10387f058e85SJayachandran C select SYNC_R4K 10397f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 10408f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10418f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10427f058e85SJayachandran C help 10437f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 10447f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 10457f058e85SJayachandran C 10461c773ea4SJayachandran Cconfig NLM_XLP_BOARD 10471c773ea4SJayachandran C bool "Netlogic XLP based systems" 10481c773ea4SJayachandran C select BOOT_ELF32 10491c773ea4SJayachandran C select NLM_COMMON 10501c773ea4SJayachandran C select SYS_HAS_CPU_XLP 10511c773ea4SJayachandran C select SYS_SUPPORTS_SMP 1052eb01d42aSChristoph Hellwig select HAVE_PCI 10531c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 10541c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 1055d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1056d30a2b47SLinus Walleij select GPIOLIB 10571c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 10581c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 10591c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 10601c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 10611c773ea4SJayachandran C select CEVT_R4K 10621c773ea4SJayachandran C select CSRC_R4K 106367e38cf2SRalf Baechle select IRQ_MIPS_CPU 1064b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 10651c773ea4SJayachandran C select SYNC_R4K 10661c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 10672f6528e1SJayachandran C select USE_OF 10688f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10698f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10701c773ea4SJayachandran C help 10711c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 10721c773ea4SJayachandran C Say Y here if you have a XLP based board. 10731c773ea4SJayachandran C 10741da177e4SLinus Torvaldsendchoice 10751da177e4SLinus Torvalds 1076e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10773b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1078d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1079a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1080e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10818945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1082eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 1083a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig" 10845e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10858ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10862572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1087af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 1088ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 108929c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 109038b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 109122b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10925e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1093a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 109471e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 109530ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 109630ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10977f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 109838b18f72SRalf Baechle 10995e83d430SRalf Baechleendmenu 11005e83d430SRalf Baechle 11013c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 11023c9ee7efSAkinobu Mita bool 11033c9ee7efSAkinobu Mita default y 11043c9ee7efSAkinobu Mita 11051da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 11061da177e4SLinus Torvalds bool 11071da177e4SLinus Torvalds default y 11081da177e4SLinus Torvalds 1109ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 11101cc89038SAtsushi Nemoto bool 11111cc89038SAtsushi Nemoto default y 11121cc89038SAtsushi Nemoto 11131da177e4SLinus Torvalds# 11141da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 11151da177e4SLinus Torvalds# 11160e2794b0SRalf Baechleconfig FW_ARC 11171da177e4SLinus Torvalds bool 11181da177e4SLinus Torvalds 111961ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 112061ed242dSRalf Baechle bool 112161ed242dSRalf Baechle 11229267a30dSMarc St-Jeanconfig BOOT_RAW 11239267a30dSMarc St-Jean bool 11249267a30dSMarc St-Jean 1125217dd11eSRalf Baechleconfig CEVT_BCM1480 1126217dd11eSRalf Baechle bool 1127217dd11eSRalf Baechle 11286457d9fcSYoichi Yuasaconfig CEVT_DS1287 11296457d9fcSYoichi Yuasa bool 11306457d9fcSYoichi Yuasa 11311097c6acSYoichi Yuasaconfig CEVT_GT641XX 11321097c6acSYoichi Yuasa bool 11331097c6acSYoichi Yuasa 113442f77542SRalf Baechleconfig CEVT_R4K 113542f77542SRalf Baechle bool 113642f77542SRalf Baechle 1137217dd11eSRalf Baechleconfig CEVT_SB1250 1138217dd11eSRalf Baechle bool 1139217dd11eSRalf Baechle 1140229f773eSAtsushi Nemotoconfig CEVT_TXX9 1141229f773eSAtsushi Nemoto bool 1142229f773eSAtsushi Nemoto 1143217dd11eSRalf Baechleconfig CSRC_BCM1480 1144217dd11eSRalf Baechle bool 1145217dd11eSRalf Baechle 11464247417dSYoichi Yuasaconfig CSRC_IOASIC 11474247417dSYoichi Yuasa bool 11484247417dSYoichi Yuasa 1149940f6b48SRalf Baechleconfig CSRC_R4K 115038586428SSerge Semin select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1151940f6b48SRalf Baechle bool 1152940f6b48SRalf Baechle 1153217dd11eSRalf Baechleconfig CSRC_SB1250 1154217dd11eSRalf Baechle bool 1155217dd11eSRalf Baechle 1156a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1157a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1158a7f4df4eSAlex Smith 1159a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1160d30a2b47SLinus Walleij select GPIOLIB 1161a9aec7feSAtsushi Nemoto bool 1162a9aec7feSAtsushi Nemoto 11630e2794b0SRalf Baechleconfig FW_CFE 1164df78b5c8SAurelien Jarno bool 1165df78b5c8SAurelien Jarno 116640e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 116740e084a5SRalf Baechle bool 116840e084a5SRalf Baechle 116920d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 117020d33064SPaul Burton bool 1171347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 11725748e1b3SChristoph Hellwig select DMA_NONCOHERENT 117320d33064SPaul Burton 11741da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11751da177e4SLinus Torvalds bool 1176db91427bSChristoph Hellwig # 1177db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1178db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1179db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1180db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1181db91427bSChristoph Hellwig # significant advantages. 1182db91427bSChristoph Hellwig # 1183419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1184fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1185f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1186fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 118734dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 118834dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 11894ce588cdSRalf Baechle 119036a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11911da177e4SLinus Torvalds bool 11921da177e4SLinus Torvalds 11931b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1194dbb74540SRalf Baechle bool 1195dbb74540SRalf Baechle 11961da177e4SLinus Torvaldsconfig MIPS_BONITO64 11971da177e4SLinus Torvalds bool 11981da177e4SLinus Torvalds 11991da177e4SLinus Torvaldsconfig MIPS_MSC 12001da177e4SLinus Torvalds bool 12011da177e4SLinus Torvalds 120239b8d525SRalf Baechleconfig SYNC_R4K 120339b8d525SRalf Baechle bool 120439b8d525SRalf Baechle 1205ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1206d388d685SMaciej W. Rozycki def_bool n 1207d388d685SMaciej W. Rozycki 12084e0748f5SMarkos Chandrasconfig GENERIC_CSUM 120918d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 12104e0748f5SMarkos Chandras 12118313da30SRalf Baechleconfig GENERIC_ISA_DMA 12128313da30SRalf Baechle bool 12138313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1214a35bee8aSNamhyung Kim select ISA_DMA_API 12158313da30SRalf Baechle 1216aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1217aa414dffSRalf Baechle bool 12188313da30SRalf Baechle select GENERIC_ISA_DMA 1219aa414dffSRalf Baechle 122078bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 122178bdbbacSMasahiro Yamada bool 122278bdbbacSMasahiro Yamada 122378bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 122478bdbbacSMasahiro Yamada bool 122578bdbbacSMasahiro Yamada 122678bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 122778bdbbacSMasahiro Yamada bool 122878bdbbacSMasahiro Yamada 1229a35bee8aSNamhyung Kimconfig ISA_DMA_API 1230a35bee8aSNamhyung Kim bool 1231a35bee8aSNamhyung Kim 1232465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1233465aaed0SDavid Daney bool 1234465aaed0SDavid Daney 12358c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 12368c530ea3SMatt Redfearn bool 12378c530ea3SMatt Redfearn help 12388c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 12398c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 12408c530ea3SMatt Redfearn to allow access to command line and entropy sources. 12418c530ea3SMatt Redfearn 1242f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1243f381bf6dSDavid Daney def_bool y 1244f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1245f381bf6dSDavid Daney 1246f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1247f381bf6dSDavid Daney def_bool y 1248f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1249f381bf6dSDavid Daney 1250f381bf6dSDavid Daney 12515e83d430SRalf Baechle# 12526b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 12535e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 12545e83d430SRalf Baechle# choice statement should be more obvious to the user. 12555e83d430SRalf Baechle# 12565e83d430SRalf Baechlechoice 12576b2aac42SMasanari Iida prompt "Endianness selection" 12581da177e4SLinus Torvalds help 12591da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 12605e83d430SRalf Baechle byte order. These modes require different kernels and a different 12613cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 12625e83d430SRalf Baechle particular system but some systems are just as commonly used in the 12633dde6ad8SDavid Sterba one or the other endianness. 12645e83d430SRalf Baechle 12655e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 12665e83d430SRalf Baechle bool "Big endian" 12675e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 12685e83d430SRalf Baechle 12695e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 12705e83d430SRalf Baechle bool "Little endian" 12715e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12725e83d430SRalf Baechle 12735e83d430SRalf Baechleendchoice 12745e83d430SRalf Baechle 127522b0763aSDavid Daneyconfig EXPORT_UASM 127622b0763aSDavid Daney bool 127722b0763aSDavid Daney 12782116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12792116245eSRalf Baechle bool 12802116245eSRalf Baechle 12815e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12825e83d430SRalf Baechle bool 12835e83d430SRalf Baechle 12845e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12855e83d430SRalf Baechle bool 12861da177e4SLinus Torvalds 12879cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12889cffd154SDavid Daney bool 128945e03e62SDaniel Silsby depends on CPU_SUPPORTS_HUGEPAGES 12909cffd154SDavid Daney default y 12919cffd154SDavid Daney 1292aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1293aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1294aa1762f4SDavid Daney 12959267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12969267a30dSMarc St-Jean bool 12979267a30dSMarc St-Jean 12989267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12999267a30dSMarc St-Jean bool 13009267a30dSMarc St-Jean 13018420fd00SAtsushi Nemotoconfig IRQ_TXX9 13028420fd00SAtsushi Nemoto bool 13038420fd00SAtsushi Nemoto 1304d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1305d5ab1a69SYoichi Yuasa bool 1306d5ab1a69SYoichi Yuasa 1307252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 13081da177e4SLinus Torvalds bool 13091da177e4SLinus Torvalds 1310a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1311a57140e9SThomas Bogendoerfer bool 1312a57140e9SThomas Bogendoerfer 13139267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 13149267a30dSMarc St-Jean bool 13159267a30dSMarc St-Jean 1316a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1317a7e07b1aSMarkos Chandras bool 1318a7e07b1aSMarkos Chandras 13191da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 13201da177e4SLinus Torvalds bool 13211da177e4SLinus Torvalds 1322e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1323e2defae5SThomas Bogendoerfer bool 1324e2defae5SThomas Bogendoerfer 13255b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 13265b438c44SThomas Bogendoerfer bool 13275b438c44SThomas Bogendoerfer 1328e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1329e2defae5SThomas Bogendoerfer bool 1330e2defae5SThomas Bogendoerfer 1331e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1332e2defae5SThomas Bogendoerfer bool 1333e2defae5SThomas Bogendoerfer 1334e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1335e2defae5SThomas Bogendoerfer bool 1336e2defae5SThomas Bogendoerfer 1337e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1338e2defae5SThomas Bogendoerfer bool 1339e2defae5SThomas Bogendoerfer 1340e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1341e2defae5SThomas Bogendoerfer bool 1342e2defae5SThomas Bogendoerfer 13430e2794b0SRalf Baechleconfig FW_ARC32 13445e83d430SRalf Baechle bool 13455e83d430SRalf Baechle 1346aaa9fad3SPaul Bolleconfig FW_SNIPROM 1347231a35d3SThomas Bogendoerfer bool 1348231a35d3SThomas Bogendoerfer 13491da177e4SLinus Torvaldsconfig BOOT_ELF32 13501da177e4SLinus Torvalds bool 13511da177e4SLinus Torvalds 1352930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1353930beb5aSFlorian Fainelli bool 1354930beb5aSFlorian Fainelli 1355930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1356930beb5aSFlorian Fainelli bool 1357930beb5aSFlorian Fainelli 1358930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1359930beb5aSFlorian Fainelli bool 1360930beb5aSFlorian Fainelli 1361930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1362930beb5aSFlorian Fainelli bool 1363930beb5aSFlorian Fainelli 13641da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13651da177e4SLinus Torvalds int 1366a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13675432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13685432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13695432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13701da177e4SLinus Torvalds default "5" 13711da177e4SLinus Torvalds 1372e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1373e9422427SThomas Bogendoerfer bool 1374e9422427SThomas Bogendoerfer 13751da177e4SLinus Torvaldsconfig ARC_CONSOLE 13761da177e4SLinus Torvalds bool "ARC console support" 1377e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13781da177e4SLinus Torvalds 13791da177e4SLinus Torvaldsconfig ARC_MEMORY 13801da177e4SLinus Torvalds bool 13811da177e4SLinus Torvalds 13821da177e4SLinus Torvaldsconfig ARC_PROMLIB 13831da177e4SLinus Torvalds bool 13841da177e4SLinus Torvalds 13850e2794b0SRalf Baechleconfig FW_ARC64 13861da177e4SLinus Torvalds bool 13871da177e4SLinus Torvalds 13881da177e4SLinus Torvaldsconfig BOOT_ELF64 13891da177e4SLinus Torvalds bool 13901da177e4SLinus Torvalds 13911da177e4SLinus Torvaldsmenu "CPU selection" 13921da177e4SLinus Torvalds 13931da177e4SLinus Torvaldschoice 13941da177e4SLinus Torvalds prompt "CPU type" 13951da177e4SLinus Torvalds default CPU_R4X00 13961da177e4SLinus Torvalds 1397268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1398caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1399268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1400d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 140151522217SJiaxun Yang select CPU_MIPSR2 140251522217SJiaxun Yang select CPU_HAS_PREFETCH 14030e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 14040e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 14050e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 14067507445bSHuacai Chen select CPU_SUPPORTS_MSA 140751522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 140851522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 14090e476d91SHuacai Chen select WEAK_ORDERING 14100e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 14117507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1412b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 141317c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1414d30a2b47SLinus Walleij select GPIOLIB 141509230cbcSChristoph Hellwig select SWIOTLB 14160f78355cSHuacai Chen select HAVE_KVM 14170e476d91SHuacai Chen help 1418caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1419caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1420caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1421caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1422caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 14230e476d91SHuacai Chen 1424caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1425caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 14261e820da3SHuacai Chen default n 1427268a2d60SJiaxun Yang depends on CPU_LOONGSON64 14281e820da3SHuacai Chen help 1429caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 14301e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1431268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 14321e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 14331e820da3SHuacai Chen Fast TLB refill support, etc. 14341e820da3SHuacai Chen 14351e820da3SHuacai Chen This option enable those enhancements which are not probed at run 14361e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 14371e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1438caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 14391e820da3SHuacai Chen 1440e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 1441caed1d1bSHuacai Chen bool "Old Loongson-3 LLSC Workarounds" 1442e02e07e3SHuacai Chen default y if SMP 1443268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1444e02e07e3SHuacai Chen help 1445caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1446e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1447e02e07e3SHuacai Chen 1448caed1d1bSHuacai Chen Newer Loongson-3 will fix these issues and no workarounds are needed. 1449e02e07e3SHuacai Chen The workarounds have no significant side effect on them but may 1450e02e07e3SHuacai Chen decrease the performance of the system so this option should be 1451e02e07e3SHuacai Chen disabled unless the kernel is intended to be run on old systems. 1452e02e07e3SHuacai Chen 1453e02e07e3SHuacai Chen If unsure, please say Y. 1454e02e07e3SHuacai Chen 1455ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION 1456ec7a9318SWANG Xuerui bool "Emulate the CPUCFG instruction on older Loongson cores" 1457ec7a9318SWANG Xuerui default y 1458ec7a9318SWANG Xuerui depends on CPU_LOONGSON64 1459ec7a9318SWANG Xuerui help 1460ec7a9318SWANG Xuerui Loongson-3A R4 and newer have the CPUCFG instruction available for 1461ec7a9318SWANG Xuerui userland to query CPU capabilities, much like CPUID on x86. This 1462ec7a9318SWANG Xuerui option provides emulation of the instruction on older Loongson 1463ec7a9318SWANG Xuerui cores, back to Loongson-3A1000. 1464ec7a9318SWANG Xuerui 1465ec7a9318SWANG Xuerui If unsure, please say Y. 1466ec7a9318SWANG Xuerui 14673702bba5SWu Zhangjinconfig CPU_LOONGSON2E 14683702bba5SWu Zhangjin bool "Loongson 2E" 14693702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1470268a2d60SJiaxun Yang select CPU_LOONGSON2EF 14712a21c730SFuxin Zhang help 14722a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 14732a21c730SFuxin Zhang with many extensions. 14742a21c730SFuxin Zhang 147525985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14766f7a251aSWu Zhangjin bonito64. 14776f7a251aSWu Zhangjin 14786f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14796f7a251aSWu Zhangjin bool "Loongson 2F" 14806f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1481268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1482d30a2b47SLinus Walleij select GPIOLIB 14836f7a251aSWu Zhangjin help 14846f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14856f7a251aSWu Zhangjin with many extensions. 14866f7a251aSWu Zhangjin 14876f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14886f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14896f7a251aSWu Zhangjin Loongson2E. 14906f7a251aSWu Zhangjin 1491ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1492ca585cf9SKelvin Cheung bool "Loongson 1B" 1493ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1494b2afb64cSHuacai Chen select CPU_LOONGSON32 14959ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1496ca585cf9SKelvin Cheung help 1497ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1498968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1499968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1500ca585cf9SKelvin Cheung 150112e3280bSYang Lingconfig CPU_LOONGSON1C 150212e3280bSYang Ling bool "Loongson 1C" 150312e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1504b2afb64cSHuacai Chen select CPU_LOONGSON32 150512e3280bSYang Ling select LEDS_GPIO_REGISTER 150612e3280bSYang Ling help 150712e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1508968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1509968dc5a0S谢致邦 (XIE Zhibang) instruction set. 151012e3280bSYang Ling 15116e760c8dSRalf Baechleconfig CPU_MIPS32_R1 15126e760c8dSRalf Baechle bool "MIPS32 Release 1" 15137cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 15146e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1515797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1516ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15176e760c8dSRalf Baechle help 15185e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 15191e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 15201e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 15211e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15221e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 15231e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 15241e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 15251e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 15261e5f1caaSRalf Baechle performance. 15271e5f1caaSRalf Baechle 15281e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 15291e5f1caaSRalf Baechle bool "MIPS32 Release 2" 15307cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 15311e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1532797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1533ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1534a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 15352235a54dSSanjay Lal select HAVE_KVM 15361e5f1caaSRalf Baechle help 15375e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 15386e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 15396e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 15406e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15416e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 15421da177e4SLinus Torvalds 1543ab7c01fdSSerge Seminconfig CPU_MIPS32_R5 1544ab7c01fdSSerge Semin bool "MIPS32 Release 5" 1545ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS32_R5 1546ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1547ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1548ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1549ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1550ab7c01fdSSerge Semin select HAVE_KVM 1551ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT 1552ab7c01fdSSerge Semin help 1553ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1554ab7c01fdSSerge Semin MIPS32 architecture. New MIPS processors, starting with the Warrior 1555ab7c01fdSSerge Semin family, are based on a MIPS32r5 processor. If you own an older 1556ab7c01fdSSerge Semin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1557ab7c01fdSSerge Semin 15587fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1559674d10e2SMarkos Chandras bool "MIPS32 Release 6" 15607fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 15617fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 156218d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15637fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15647fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15657fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15667fd08ca5SLeonid Yegoshin select HAVE_KVM 15677fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 15687fd08ca5SLeonid Yegoshin help 15697fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15707fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 15717fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 15727fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 15737fd08ca5SLeonid Yegoshin 15746e760c8dSRalf Baechleconfig CPU_MIPS64_R1 15756e760c8dSRalf Baechle bool "MIPS64 Release 1" 15767cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1577797798c1SRalf Baechle select CPU_HAS_PREFETCH 1578ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1579ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1580ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15819cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 15826e760c8dSRalf Baechle help 15836e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 15846e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15856e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15866e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15876e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15881e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15891e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15901e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15911e5f1caaSRalf Baechle performance. 15921e5f1caaSRalf Baechle 15931e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15941e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15957cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1596797798c1SRalf Baechle select CPU_HAS_PREFETCH 15971e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15981e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1599ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 16009cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1601a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 160240a2df49SJames Hogan select HAVE_KVM 16031e5f1caaSRalf Baechle help 16041e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 16051e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 16061e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 16071e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 16081e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 16091da177e4SLinus Torvalds 1610ab7c01fdSSerge Seminconfig CPU_MIPS64_R5 1611ab7c01fdSSerge Semin bool "MIPS64 Release 5" 1612ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS64_R5 1613ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1614ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1615ab7c01fdSSerge Semin select CPU_SUPPORTS_64BIT_KERNEL 1616ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1617ab7c01fdSSerge Semin select CPU_SUPPORTS_HUGEPAGES 1618ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1619ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1620ab7c01fdSSerge Semin select HAVE_KVM 1621ab7c01fdSSerge Semin help 1622ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1623ab7c01fdSSerge Semin MIPS64 architecture. This is a intermediate MIPS architecture 1624ab7c01fdSSerge Semin release partly implementing release 6 features. Though there is no 1625ab7c01fdSSerge Semin any hardware known to be based on this release. 1626ab7c01fdSSerge Semin 16277fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1628674d10e2SMarkos Chandras bool "MIPS64 Release 6" 16297fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 16307fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 163118d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 16327fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 16337fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 16347fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1635afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 16367fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 16372e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 163840a2df49SJames Hogan select HAVE_KVM 16397fd08ca5SLeonid Yegoshin help 16407fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 16417fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 16427fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 16437fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 16447fd08ca5SLeonid Yegoshin 1645281e3aeaSSerge Seminconfig CPU_P5600 1646281e3aeaSSerge Semin bool "MIPS Warrior P5600" 1647281e3aeaSSerge Semin depends on SYS_HAS_CPU_P5600 1648281e3aeaSSerge Semin select CPU_HAS_PREFETCH 1649281e3aeaSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1650281e3aeaSSerge Semin select CPU_SUPPORTS_HIGHMEM 1651281e3aeaSSerge Semin select CPU_SUPPORTS_MSA 1652281e3aeaSSerge Semin select CPU_SUPPORTS_CPUFREQ 1653281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_VI 1654281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_EI 1655281e3aeaSSerge Semin select HAVE_KVM 1656281e3aeaSSerge Semin select MIPS_O32_FP64_SUPPORT 1657281e3aeaSSerge Semin help 1658281e3aeaSSerge Semin Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1659281e3aeaSSerge Semin It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1660281e3aeaSSerge Semin MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1661281e3aeaSSerge Semin level features like up to six P5600 calculation cores, CM2 with L2 1662281e3aeaSSerge Semin cache, IOCU/IOMMU (though might be unused depending on the system- 1663281e3aeaSSerge Semin specific IP core configuration), GIC, CPC, virtualisation module, 1664281e3aeaSSerge Semin eJTAG and PDtrace. 1665281e3aeaSSerge Semin 16661da177e4SLinus Torvaldsconfig CPU_R3000 16671da177e4SLinus Torvalds bool "R3000" 16687cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1669f7062ddbSRalf Baechle select CPU_HAS_WB 167054746829SPaul Burton select CPU_R3K_TLB 1671ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1672797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 16731da177e4SLinus Torvalds help 16741da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 16751da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 16761da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 16771da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 16781da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 16791da177e4SLinus Torvalds try to recompile with R3000. 16801da177e4SLinus Torvalds 16811da177e4SLinus Torvaldsconfig CPU_TX39XX 16821da177e4SLinus Torvalds bool "R39XX" 16837cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1684ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 168554746829SPaul Burton select CPU_R3K_TLB 16861da177e4SLinus Torvalds 16871da177e4SLinus Torvaldsconfig CPU_VR41XX 16881da177e4SLinus Torvalds bool "R41xx" 16897cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1690ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1691ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16921da177e4SLinus Torvalds help 16935e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 16941da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 16951da177e4SLinus Torvalds kernel built with this option will not run on any other type of 16961da177e4SLinus Torvalds processor or vice versa. 16971da177e4SLinus Torvalds 169865ce6197SLauri Kasanenconfig CPU_R4300 169965ce6197SLauri Kasanen bool "R4300" 170065ce6197SLauri Kasanen depends on SYS_HAS_CPU_R4300 170165ce6197SLauri Kasanen select CPU_SUPPORTS_32BIT_KERNEL 170265ce6197SLauri Kasanen select CPU_SUPPORTS_64BIT_KERNEL 170365ce6197SLauri Kasanen select CPU_HAS_LOAD_STORE_LR 170465ce6197SLauri Kasanen help 170565ce6197SLauri Kasanen MIPS Technologies R4300-series processors. 170665ce6197SLauri Kasanen 17071da177e4SLinus Torvaldsconfig CPU_R4X00 17081da177e4SLinus Torvalds bool "R4x00" 17097cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1710ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1711ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1712970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17131da177e4SLinus Torvalds help 17141da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 17151da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 17161da177e4SLinus Torvalds 17171da177e4SLinus Torvaldsconfig CPU_TX49XX 17181da177e4SLinus Torvalds bool "R49XX" 17197cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1720de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1721ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1722ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1723970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17241da177e4SLinus Torvalds 17251da177e4SLinus Torvaldsconfig CPU_R5000 17261da177e4SLinus Torvalds bool "R5000" 17277cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1728ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1729ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1730970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17311da177e4SLinus Torvalds help 17321da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 17331da177e4SLinus Torvalds 1734542c1020SShinya Kuribayashiconfig CPU_R5500 1735542c1020SShinya Kuribayashi bool "R5500" 1736542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1737542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1738542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 17399cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1740542c1020SShinya Kuribayashi help 1741542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1742542c1020SShinya Kuribayashi instruction set. 1743542c1020SShinya Kuribayashi 17441da177e4SLinus Torvaldsconfig CPU_NEVADA 17451da177e4SLinus Torvalds bool "RM52xx" 17467cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1747ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1748ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1749970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17501da177e4SLinus Torvalds help 17511da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 17521da177e4SLinus Torvalds 17531da177e4SLinus Torvaldsconfig CPU_R10000 17541da177e4SLinus Torvalds bool "R10000" 17557cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 17565e83d430SRalf Baechle select CPU_HAS_PREFETCH 1757ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1758ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1759797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1760970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17611da177e4SLinus Torvalds help 17621da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 17631da177e4SLinus Torvalds 17641da177e4SLinus Torvaldsconfig CPU_RM7000 17651da177e4SLinus Torvalds bool "RM7000" 17667cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 17675e83d430SRalf Baechle select CPU_HAS_PREFETCH 1768ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1769ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1770797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1771970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17721da177e4SLinus Torvalds 17731da177e4SLinus Torvaldsconfig CPU_SB1 17741da177e4SLinus Torvalds bool "SB1" 17757cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1776ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1777ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1778797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1779970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17800004a9dfSRalf Baechle select WEAK_ORDERING 17811da177e4SLinus Torvalds 1782a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1783a86c7f72SDavid Daney bool "Cavium Octeon processor" 17845e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1785a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1786a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1787a86c7f72SDavid Daney select WEAK_ORDERING 1788a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 17899cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1790df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1791df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1792930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 17930ae3abcdSJames Hogan select HAVE_KVM 1794a86c7f72SDavid Daney help 1795a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1796a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1797a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1798a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1799a86c7f72SDavid Daney 1800cd746249SJonas Gorskiconfig CPU_BMIPS 1801cd746249SJonas Gorski bool "Broadcom BMIPS" 1802cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1803cd746249SJonas Gorski select CPU_MIPS32 1804fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1805cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1806cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1807cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1808cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1809cd746249SJonas Gorski select DMA_NONCOHERENT 181067e38cf2SRalf Baechle select IRQ_MIPS_CPU 1811cd746249SJonas Gorski select SWAP_IO_SPACE 1812cd746249SJonas Gorski select WEAK_ORDERING 1813c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 181469aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1815a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1816a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1817c1c0c461SKevin Cernekee help 1818fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1819c1c0c461SKevin Cernekee 18207f058e85SJayachandran Cconfig CPU_XLR 18217f058e85SJayachandran C bool "Netlogic XLR SoC" 18227f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 18237f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 18247f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 18257f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1826970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 18277f058e85SJayachandran C select WEAK_ORDERING 18287f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 18297f058e85SJayachandran C help 18307f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 18311c773ea4SJayachandran C 18321c773ea4SJayachandran Cconfig CPU_XLP 18331c773ea4SJayachandran C bool "Netlogic XLP SoC" 18341c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 18351c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 18361c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 18371c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 18381c773ea4SJayachandran C select WEAK_ORDERING 18391c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 18401c773ea4SJayachandran C select CPU_HAS_PREFETCH 1841d6504846SJayachandran C select CPU_MIPSR2 1842ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 18432db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 18441c773ea4SJayachandran C help 18451c773ea4SJayachandran C Netlogic Microsystems XLP processors. 18461da177e4SLinus Torvaldsendchoice 18471da177e4SLinus Torvalds 1848a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1849a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1850a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 1851281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1852281e3aeaSSerge Semin CPU_P5600 1853a6e18781SLeonid Yegoshin help 1854a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1855a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1856a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1857a6e18781SLeonid Yegoshin 1858a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1859a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1860a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1861a6e18781SLeonid Yegoshin select EVA 1862a6e18781SLeonid Yegoshin default y 1863a6e18781SLeonid Yegoshin help 1864a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1865a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1866a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1867a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1868a6e18781SLeonid Yegoshin 1869c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1870c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1871c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1872281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1873c5b36783SSteven J. Hill help 1874c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1875c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1876c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1877c5b36783SSteven J. Hill 1878c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1879c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1880c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1881c5b36783SSteven J. Hill depends on !EVA 1882c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1883c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1884c5b36783SSteven J. Hill select XPA 1885c5b36783SSteven J. Hill select HIGHMEM 1886d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1887c5b36783SSteven J. Hill default n 1888c5b36783SSteven J. Hill help 1889c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1890c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1891c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1892c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1893c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1894c5b36783SSteven J. Hill If unsure, say 'N' here. 1895c5b36783SSteven J. Hill 1896622844bfSWu Zhangjinif CPU_LOONGSON2F 1897622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1898622844bfSWu Zhangjin bool 1899622844bfSWu Zhangjin 1900622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1901622844bfSWu Zhangjin bool 1902622844bfSWu Zhangjin 1903622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1904622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1905622844bfSWu Zhangjin default y 1906622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1907622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1908622844bfSWu Zhangjin help 1909622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1910622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1911622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1912622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1913622844bfSWu Zhangjin 1914622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1915622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1916622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1917622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1918622844bfSWu Zhangjin systems. 1919622844bfSWu Zhangjin 1920622844bfSWu Zhangjin If unsure, please say Y. 1921622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1922622844bfSWu Zhangjin 19231b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 19241b93b3c3SWu Zhangjin bool 19251b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 19261b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 192731c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 19281b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1929fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 19304e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 1931a510b616SPaul Cercueil select HAVE_KERNEL_ZSTD 19321b93b3c3SWu Zhangjin 19331b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 19341b93b3c3SWu Zhangjin bool 19351b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 19361b93b3c3SWu Zhangjin 1937dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1938dbb98314SAlban Bedel bool 1939dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1940dbb98314SAlban Bedel 1941268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 19423702bba5SWu Zhangjin bool 19433702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 19443702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 19453702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1946970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1947e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 19483702bba5SWu Zhangjin 1949b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1950ca585cf9SKelvin Cheung bool 1951ca585cf9SKelvin Cheung select CPU_MIPS32 19527e280f6bSJiaxun Yang select CPU_MIPSR2 1953ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1954ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1955ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1956f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1957ca585cf9SKelvin Cheung 1958fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 195904fa8bf7SJonas Gorski select SMP_UP if SMP 19601bbb6c1bSKevin Cernekee bool 1961cd746249SJonas Gorski 1962cd746249SJonas Gorskiconfig CPU_BMIPS4350 1963cd746249SJonas Gorski bool 1964cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1965cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1966cd746249SJonas Gorski 1967cd746249SJonas Gorskiconfig CPU_BMIPS4380 1968cd746249SJonas Gorski bool 1969bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1970cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1971cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1972b4720809SFlorian Fainelli select CPU_HAS_RIXI 1973cd746249SJonas Gorski 1974cd746249SJonas Gorskiconfig CPU_BMIPS5000 1975cd746249SJonas Gorski bool 1976cd746249SJonas Gorski select MIPS_CPU_SCACHE 1977bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1978cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1979cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1980b4720809SFlorian Fainelli select CPU_HAS_RIXI 19811bbb6c1bSKevin Cernekee 1982268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 19830e476d91SHuacai Chen bool 19840e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1985b2edcfc8SHuacai Chen select CPU_HAS_RIXI 19860e476d91SHuacai Chen 19873702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 19882a21c730SFuxin Zhang bool 19892a21c730SFuxin Zhang 19906f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 19916f7a251aSWu Zhangjin bool 199255045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 199355045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 19946f7a251aSWu Zhangjin 1995ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1996ca585cf9SKelvin Cheung bool 1997ca585cf9SKelvin Cheung 199812e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 199912e3280bSYang Ling bool 200012e3280bSYang Ling 20017cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 20027cf8053bSRalf Baechle bool 20037cf8053bSRalf Baechle 20047cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 20057cf8053bSRalf Baechle bool 20067cf8053bSRalf Baechle 2007a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 2008a6e18781SLeonid Yegoshin bool 2009a6e18781SLeonid Yegoshin 2010c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 2011c5b36783SSteven J. Hill bool 20129ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 2013c5b36783SSteven J. Hill 20147fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 20157fd08ca5SLeonid Yegoshin bool 20169ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20177fd08ca5SLeonid Yegoshin 20187cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 20197cf8053bSRalf Baechle bool 20207cf8053bSRalf Baechle 20217cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 20227cf8053bSRalf Baechle bool 20237cf8053bSRalf Baechle 20247fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 20257fd08ca5SLeonid Yegoshin bool 20269ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20277fd08ca5SLeonid Yegoshin 2028281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600 2029281e3aeaSSerge Semin bool 2030281e3aeaSSerge Semin select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 2031281e3aeaSSerge Semin 20327cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 20337cf8053bSRalf Baechle bool 20347cf8053bSRalf Baechle 20357cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 20367cf8053bSRalf Baechle bool 20377cf8053bSRalf Baechle 20387cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 20397cf8053bSRalf Baechle bool 20407cf8053bSRalf Baechle 204165ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300 204265ce6197SLauri Kasanen bool 204365ce6197SLauri Kasanen 20447cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 20457cf8053bSRalf Baechle bool 20467cf8053bSRalf Baechle 20477cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 20487cf8053bSRalf Baechle bool 20497cf8053bSRalf Baechle 20507cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 20517cf8053bSRalf Baechle bool 20527cf8053bSRalf Baechle 2053542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 2054542c1020SShinya Kuribayashi bool 2055542c1020SShinya Kuribayashi 20567cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 20577cf8053bSRalf Baechle bool 20587cf8053bSRalf Baechle 20597cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 20607cf8053bSRalf Baechle bool 20619ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20627cf8053bSRalf Baechle 20637cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 20647cf8053bSRalf Baechle bool 20657cf8053bSRalf Baechle 20667cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 20677cf8053bSRalf Baechle bool 20687cf8053bSRalf Baechle 20695e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 20705e683389SDavid Daney bool 20715e683389SDavid Daney 2072cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 2073c1c0c461SKevin Cernekee bool 2074c1c0c461SKevin Cernekee 2075fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 2076c1c0c461SKevin Cernekee bool 2077cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2078c1c0c461SKevin Cernekee 2079c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 2080c1c0c461SKevin Cernekee bool 2081cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2082c1c0c461SKevin Cernekee 2083c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 2084c1c0c461SKevin Cernekee bool 2085cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2086c1c0c461SKevin Cernekee 2087c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 2088c1c0c461SKevin Cernekee bool 2089cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2090f263f2a2SHauke Mehrtens select ARCH_HAS_SYNC_DMA_FOR_CPU 2091c1c0c461SKevin Cernekee 20927f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 20937f058e85SJayachandran C bool 20947f058e85SJayachandran C 20951c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 20961c773ea4SJayachandran C bool 20971c773ea4SJayachandran C 209817099b11SRalf Baechle# 209917099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 210017099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 210117099b11SRalf Baechle# 21020004a9dfSRalf Baechleconfig WEAK_ORDERING 21030004a9dfSRalf Baechle bool 210417099b11SRalf Baechle 210517099b11SRalf Baechle# 210617099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 210717099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 210817099b11SRalf Baechle# 210917099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 211017099b11SRalf Baechle bool 21115e83d430SRalf Baechleendmenu 21125e83d430SRalf Baechle 21135e83d430SRalf Baechle# 21145e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 21155e83d430SRalf Baechle# 21165e83d430SRalf Baechleconfig CPU_MIPS32 21175e83d430SRalf Baechle bool 2118ab7c01fdSSerge Semin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 2119281e3aeaSSerge Semin CPU_MIPS32_R6 || CPU_P5600 21205e83d430SRalf Baechle 21215e83d430SRalf Baechleconfig CPU_MIPS64 21225e83d430SRalf Baechle bool 2123ab7c01fdSSerge Semin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 21245a4fa44fSJason A. Donenfeld CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON 21255e83d430SRalf Baechle 21265e83d430SRalf Baechle# 212757eeacedSPaul Burton# These indicate the revision of the architecture 21285e83d430SRalf Baechle# 21295e83d430SRalf Baechleconfig CPU_MIPSR1 21305e83d430SRalf Baechle bool 21315e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 21325e83d430SRalf Baechle 21335e83d430SRalf Baechleconfig CPU_MIPSR2 21345e83d430SRalf Baechle bool 2135a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 21368256b17eSFlorian Fainelli select CPU_HAS_RIXI 2137ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2138a7e07b1aSMarkos Chandras select MIPS_SPRAM 21395e83d430SRalf Baechle 2140ab7c01fdSSerge Seminconfig CPU_MIPSR5 2141ab7c01fdSSerge Semin bool 2142281e3aeaSSerge Semin default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 2143ab7c01fdSSerge Semin select CPU_HAS_RIXI 2144ab7c01fdSSerge Semin select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2145ab7c01fdSSerge Semin select MIPS_SPRAM 2146ab7c01fdSSerge Semin 21477fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 21487fd08ca5SLeonid Yegoshin bool 21497fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 21508256b17eSFlorian Fainelli select CPU_HAS_RIXI 2151ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 215287321fddSPaul Burton select HAVE_ARCH_BITREVERSE 21532db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 21544a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 2155a7e07b1aSMarkos Chandras select MIPS_SPRAM 21565e83d430SRalf Baechle 215757eeacedSPaul Burtonconfig TARGET_ISA_REV 215857eeacedSPaul Burton int 215957eeacedSPaul Burton default 1 if CPU_MIPSR1 216057eeacedSPaul Burton default 2 if CPU_MIPSR2 2161ab7c01fdSSerge Semin default 5 if CPU_MIPSR5 216257eeacedSPaul Burton default 6 if CPU_MIPSR6 216357eeacedSPaul Burton default 0 216457eeacedSPaul Burton help 216557eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 216657eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 216757eeacedSPaul Burton 2168a6e18781SLeonid Yegoshinconfig EVA 2169a6e18781SLeonid Yegoshin bool 2170a6e18781SLeonid Yegoshin 2171c5b36783SSteven J. Hillconfig XPA 2172c5b36783SSteven J. Hill bool 2173c5b36783SSteven J. Hill 21745e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 21755e83d430SRalf Baechle bool 21765e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 21775e83d430SRalf Baechle bool 21785e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 21795e83d430SRalf Baechle bool 21805e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 21815e83d430SRalf Baechle bool 218255045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 218355045ff5SWu Zhangjin bool 218455045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 218555045ff5SWu Zhangjin bool 21869cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 21879cffd154SDavid Daney bool 2188171543e7SDaniel Silsby depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA)) 218982622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 219082622284SDavid Daney bool 2191*c6972fb9SHuang Pei depends on 64BIT 2192*c6972fb9SHuang Pei default y if (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 21935e83d430SRalf Baechle 21948192c9eaSDavid Daney# 21958192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 21968192c9eaSDavid Daney# 21978192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 21988192c9eaSDavid Daney bool 2199679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 22008192c9eaSDavid Daney 22015e83d430SRalf Baechlemenu "Kernel type" 22025e83d430SRalf Baechle 22035e83d430SRalf Baechlechoice 22045e83d430SRalf Baechle prompt "Kernel code model" 22055e83d430SRalf Baechle help 22065e83d430SRalf Baechle You should only select this option if you have a workload that 22075e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 22085e83d430SRalf Baechle large memory. You will only be presented a single option in this 22095e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 22105e83d430SRalf Baechle 22115e83d430SRalf Baechleconfig 32BIT 22125e83d430SRalf Baechle bool "32-bit kernel" 22135e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 22145e83d430SRalf Baechle select TRAD_SIGNALS 22155e83d430SRalf Baechle help 22165e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2217f17c4ca3SRalf Baechle 22185e83d430SRalf Baechleconfig 64BIT 22195e83d430SRalf Baechle bool "64-bit kernel" 22205e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 22215e83d430SRalf Baechle help 22225e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 22235e83d430SRalf Baechle 22245e83d430SRalf Baechleendchoice 22255e83d430SRalf Baechle 22261e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 22271e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 22281e321fa9SLeonid Yegoshin depends on 64BIT 22291e321fa9SLeonid Yegoshin help 22303377e227SAlex Belits Support a maximum at least 48 bits of application virtual 22313377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 22323377e227SAlex Belits For page sizes 16k and above, this option results in a small 22333377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 22343377e227SAlex Belits level of page tables is added which imposes both a memory 22353377e227SAlex Belits overhead as well as slower TLB fault handling. 22363377e227SAlex Belits 22371e321fa9SLeonid Yegoshin If unsure, say N. 22381e321fa9SLeonid Yegoshin 22391da177e4SLinus Torvaldschoice 22401da177e4SLinus Torvalds prompt "Kernel page size" 22411da177e4SLinus Torvalds default PAGE_SIZE_4KB 22421da177e4SLinus Torvalds 22431da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 22441da177e4SLinus Torvalds bool "4kB" 2245268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 22461da177e4SLinus Torvalds help 22471da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 22481da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 22491da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 22501da177e4SLinus Torvalds recommended for low memory systems. 22511da177e4SLinus Torvalds 22521da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 22531da177e4SLinus Torvalds bool "8kB" 2254c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 22551e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 22561da177e4SLinus Torvalds help 22571da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 22581da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2259c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2260c2aeaaeaSPaul Burton distribution to support this. 22611da177e4SLinus Torvalds 22621da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 22631da177e4SLinus Torvalds bool "16kB" 2264714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 22651da177e4SLinus Torvalds help 22661da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 22671da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2268714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2269714bfad6SRalf Baechle Linux distribution to support this. 22701da177e4SLinus Torvalds 2271c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2272c52399beSRalf Baechle bool "32kB" 2273c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 22741e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2275c52399beSRalf Baechle help 2276c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2277c52399beSRalf Baechle the price of higher memory consumption. This option is available 2278c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2279c52399beSRalf Baechle distribution to support this. 2280c52399beSRalf Baechle 22811da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 22821da177e4SLinus Torvalds bool "64kB" 22833b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 22841da177e4SLinus Torvalds help 22851da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 22861da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 22871da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2288714bfad6SRalf Baechle writing this option is still high experimental. 22891da177e4SLinus Torvalds 22901da177e4SLinus Torvaldsendchoice 22911da177e4SLinus Torvalds 2292c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2293c9bace7cSDavid Daney int "Maximum zone order" 2294e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2295e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2296e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2297e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2298e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2299e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2300ef923a76SPaul Cercueil range 0 64 2301c9bace7cSDavid Daney default "11" 2302c9bace7cSDavid Daney help 2303c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2304c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2305c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2306c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2307c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2308c9bace7cSDavid Daney increase this value. 2309c9bace7cSDavid Daney 2310c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2311c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2312c9bace7cSDavid Daney 2313c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2314c9bace7cSDavid Daney when choosing a value for this option. 2315c9bace7cSDavid Daney 23161da177e4SLinus Torvaldsconfig BOARD_SCACHE 23171da177e4SLinus Torvalds bool 23181da177e4SLinus Torvalds 23191da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 23201da177e4SLinus Torvalds bool 23211da177e4SLinus Torvalds select BOARD_SCACHE 23221da177e4SLinus Torvalds 23239318c51aSChris Dearman# 23249318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 23259318c51aSChris Dearman# 23269318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 23279318c51aSChris Dearman bool 23289318c51aSChris Dearman select BOARD_SCACHE 23299318c51aSChris Dearman 23301da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 23311da177e4SLinus Torvalds bool 23321da177e4SLinus Torvalds select BOARD_SCACHE 23331da177e4SLinus Torvalds 23341da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 23351da177e4SLinus Torvalds bool 23361da177e4SLinus Torvalds select BOARD_SCACHE 23371da177e4SLinus Torvalds 23381da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 23391da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 23401da177e4SLinus Torvalds depends on CPU_SB1 23411da177e4SLinus Torvalds help 23421da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 23431da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 23441da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 23451da177e4SLinus Torvalds 23461da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2347c8094b53SRalf Baechle bool 23481da177e4SLinus Torvalds 23493165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 23503165c846SFlorian Fainelli bool 2351c2aeaaeaSPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 23523165c846SFlorian Fainelli 2353c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2354183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2355183b40f9SPaul Burton default y 2356183b40f9SPaul Burton help 2357183b40f9SPaul Burton Select y to include support for floating point in the kernel 2358183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2359183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2360183b40f9SPaul Burton userland program attempting to use floating point instructions will 2361183b40f9SPaul Burton receive a SIGILL. 2362183b40f9SPaul Burton 2363183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2364183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2365183b40f9SPaul Burton 2366183b40f9SPaul Burton If unsure, say y. 2367c92e47e5SPaul Burton 236897f7dcbfSPaul Burtonconfig CPU_R2300_FPU 236997f7dcbfSPaul Burton bool 2370c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 237197f7dcbfSPaul Burton default y if CPU_R3000 || CPU_TX39XX 237297f7dcbfSPaul Burton 237354746829SPaul Burtonconfig CPU_R3K_TLB 237454746829SPaul Burton bool 237554746829SPaul Burton 237691405eb6SFlorian Fainelliconfig CPU_R4K_FPU 237791405eb6SFlorian Fainelli bool 2378c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 237997f7dcbfSPaul Burton default y if !CPU_R2300_FPU 238091405eb6SFlorian Fainelli 238162cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 238262cedc4fSFlorian Fainelli bool 238354746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 238462cedc4fSFlorian Fainelli 238559d6ab86SRalf Baechleconfig MIPS_MT_SMP 2386a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 23875cbf9688SPaul Burton default y 2388527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 238959d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2390d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2391c080faa5SSteven J. Hill select SYNC_R4K 239259d6ab86SRalf Baechle select MIPS_MT 239359d6ab86SRalf Baechle select SMP 239487353d8aSRalf Baechle select SMP_UP 2395c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2396c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2397399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 239859d6ab86SRalf Baechle help 2399c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2400c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2401c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2402c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2403c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 240459d6ab86SRalf Baechle 2405f41ae0b2SRalf Baechleconfig MIPS_MT 2406f41ae0b2SRalf Baechle bool 2407f41ae0b2SRalf Baechle 24080ab7aefcSRalf Baechleconfig SCHED_SMT 24090ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 24100ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 24110ab7aefcSRalf Baechle default n 24120ab7aefcSRalf Baechle help 24130ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 24140ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 24150ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 24160ab7aefcSRalf Baechle 24170ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 24180ab7aefcSRalf Baechle bool 24190ab7aefcSRalf Baechle 2420f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2421f41ae0b2SRalf Baechle bool 2422f41ae0b2SRalf Baechle 2423f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2424f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2425f088fc84SRalf Baechle default y 2426b633648cSRalf Baechle depends on MIPS_MT_SMP 242707cc0c9eSRalf Baechle 2428b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2429b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 24309eaa9a82SPaul Burton depends on CPU_MIPSR6 2431c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2432b0a668fbSLeonid Yegoshin default y 2433b0a668fbSLeonid Yegoshin help 2434b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2435b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 243607edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2437b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2438b0a668fbSLeonid Yegoshin final kernel image. 2439b0a668fbSLeonid Yegoshin 2440f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2441f35764e7SJames Hogan bool 2442f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2443f35764e7SJames Hogan help 2444f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2445f35764e7SJames Hogan physical_memsize. 2446f35764e7SJames Hogan 244707cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 244807cc0c9eSRalf Baechle bool "VPE loader support." 2449f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 245007cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 245107cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 245207cc0c9eSRalf Baechle select MIPS_MT 245307cc0c9eSRalf Baechle help 245407cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 245507cc0c9eSRalf Baechle onto another VPE and running it. 2456f088fc84SRalf Baechle 245717a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 245817a1d523SDeng-Cheng Zhu bool 245917a1d523SDeng-Cheng Zhu default "y" 246017a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 246117a1d523SDeng-Cheng Zhu 24621a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 24631a2a6d7eSDeng-Cheng Zhu bool 24641a2a6d7eSDeng-Cheng Zhu default "y" 24651a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 24661a2a6d7eSDeng-Cheng Zhu 2467e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2468e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2469e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2470e01402b1SRalf Baechle default y 2471e01402b1SRalf Baechle help 2472e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2473e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2474e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2475e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2476e01402b1SRalf Baechle 2477e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2478e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2479e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2480e01402b1SRalf Baechle 2481da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2482da615cf6SDeng-Cheng Zhu bool 2483da615cf6SDeng-Cheng Zhu default "y" 2484da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2485da615cf6SDeng-Cheng Zhu 24862c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 24872c973ef0SDeng-Cheng Zhu bool 24882c973ef0SDeng-Cheng Zhu default "y" 24892c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 24902c973ef0SDeng-Cheng Zhu 24914a16ff4cSRalf Baechleconfig MIPS_CMP 24925cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 24935676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2494b10b43baSMarkos Chandras select SMP 2495eb9b5141STim Anderson select SYNC_R4K 2496b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 24974a16ff4cSRalf Baechle select WEAK_ORDERING 24984a16ff4cSRalf Baechle default n 24994a16ff4cSRalf Baechle help 2500044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2501044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2502044505c7SPaul Burton its ability to start secondary CPUs. 25034a16ff4cSRalf Baechle 25045cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 25055cac93b3SPaul Burton instead of this. 25065cac93b3SPaul Burton 25070ee958e1SPaul Burtonconfig MIPS_CPS 25080ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 25095a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 25100ee958e1SPaul Burton select MIPS_CM 25111d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 25120ee958e1SPaul Burton select SMP 25130ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 25141d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2515c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 25160ee958e1SPaul Burton select SYS_SUPPORTS_SMP 25170ee958e1SPaul Burton select WEAK_ORDERING 2518d8d3276bSWei Li select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 25190ee958e1SPaul Burton help 25200ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 25210ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 25220ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 25230ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 25240ee958e1SPaul Burton support is unavailable. 25250ee958e1SPaul Burton 25263179d37eSPaul Burtonconfig MIPS_CPS_PM 252739a59593SMarkos Chandras depends on MIPS_CPS 25283179d37eSPaul Burton bool 25293179d37eSPaul Burton 25309f98f3ddSPaul Burtonconfig MIPS_CM 25319f98f3ddSPaul Burton bool 25323c9b4166SPaul Burton select MIPS_CPC 25339f98f3ddSPaul Burton 25349c38cf44SPaul Burtonconfig MIPS_CPC 25359c38cf44SPaul Burton bool 25362600990eSRalf Baechle 25371da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 25381da177e4SLinus Torvalds bool 25391da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 25401da177e4SLinus Torvalds default y 25411da177e4SLinus Torvalds 25421da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 25431da177e4SLinus Torvalds bool 25441da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 25451da177e4SLinus Torvalds default y 25461da177e4SLinus Torvalds 25479e2b5372SMarkos Chandraschoice 25489e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 25499e2b5372SMarkos Chandras 25509e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 25519e2b5372SMarkos Chandras bool "None" 25529e2b5372SMarkos Chandras help 25539e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 25549e2b5372SMarkos Chandras 25559693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 25569693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 25579e2b5372SMarkos Chandras bool "SmartMIPS" 25589693a853SFranck Bui-Huu help 25599693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 25609693a853SFranck Bui-Huu increased security at both hardware and software level for 25619693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 25629693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 25639693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 25649693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 25659693a853SFranck Bui-Huu here. 25669693a853SFranck Bui-Huu 2567bce86083SSteven J. Hillconfig CPU_MICROMIPS 25687fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 25699e2b5372SMarkos Chandras bool "microMIPS" 2570bce86083SSteven J. Hill help 2571bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2572bce86083SSteven J. Hill microMIPS ISA 2573bce86083SSteven J. Hill 25749e2b5372SMarkos Chandrasendchoice 25759e2b5372SMarkos Chandras 2576a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 25770ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2578a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2579c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 25802a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2581a5e9a69eSPaul Burton help 2582a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2583a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 25841db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 25851db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 25861db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 25871db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 25881db1af84SPaul Burton the size & complexity of your kernel. 2589a5e9a69eSPaul Burton 2590a5e9a69eSPaul Burton If unsure, say Y. 2591a5e9a69eSPaul Burton 25921da177e4SLinus Torvaldsconfig CPU_HAS_WB 2593f7062ddbSRalf Baechle bool 2594e01402b1SRalf Baechle 2595df0ac8a4SKevin Cernekeeconfig XKS01 2596df0ac8a4SKevin Cernekee bool 2597df0ac8a4SKevin Cernekee 2598ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2599ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2600ba9196d2SJiaxun Yang bool 2601ba9196d2SJiaxun Yang 2602ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2603ba9196d2SJiaxun Yang bool 2604ba9196d2SJiaxun Yang 26058256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 26068256b17eSFlorian Fainelli bool 26078256b17eSFlorian Fainelli 260818d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2609932afdeeSYasha Cherikovsky bool 2610932afdeeSYasha Cherikovsky help 261118d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2612932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 261318d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 261418d84e2eSAlexander Lobakin systems). 2615932afdeeSYasha Cherikovsky 2616f41ae0b2SRalf Baechle# 2617f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2618f41ae0b2SRalf Baechle# 2619e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2620f41ae0b2SRalf Baechle bool 2621e01402b1SRalf Baechle 2622f41ae0b2SRalf Baechle# 2623f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2624f41ae0b2SRalf Baechle# 2625e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2626f41ae0b2SRalf Baechle bool 2627e01402b1SRalf Baechle 26281da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 26291da177e4SLinus Torvalds bool 26301da177e4SLinus Torvalds depends on !CPU_R3000 26311da177e4SLinus Torvalds default y 26321da177e4SLinus Torvalds 26331da177e4SLinus Torvalds# 263420d60d99SMaciej W. Rozycki# CPU non-features 263520d60d99SMaciej W. Rozycki# 263620d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 263720d60d99SMaciej W. Rozycki bool 263820d60d99SMaciej W. Rozycki 263920d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 264020d60d99SMaciej W. Rozycki bool 264120d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 264220d60d99SMaciej W. Rozycki 264320d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 264420d60d99SMaciej W. Rozycki bool 264520d60d99SMaciej W. Rozycki 2646071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2647071d2f0bSPaul Burton bool 2648071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2649071d2f0bSPaul Burton 26504edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 26514edf00a4SPaul Burton int 26524edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26534edf00a4SPaul Burton default 0 26544edf00a4SPaul Burton 26554edf00a4SPaul Burtonconfig MIPS_ASID_BITS 26564edf00a4SPaul Burton int 26572db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 26584edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26594edf00a4SPaul Burton default 8 26604edf00a4SPaul Burton 26612db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 26622db003a5SPaul Burton bool 26632db003a5SPaul Burton 26644a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 26654a5dc51eSMarcin Nowakowski bool 26664a5dc51eSMarcin Nowakowski 2667802b8362SThomas Bogendoerfer# R4600 erratum. Due to the lack of errata information the exact 2668802b8362SThomas Bogendoerfer# technical details aren't known. I've experimentally found that disabling 2669802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal 2670802b8362SThomas Bogendoerfer# with the issue. 2671802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP 2672802b8362SThomas Bogendoerfer bool 2673802b8362SThomas Bogendoerfer 26745e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 26755e5b6527SThomas Bogendoerfer# 26765e5b6527SThomas Bogendoerfer# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 26775e5b6527SThomas Bogendoerfer# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 26785e5b6527SThomas Bogendoerfer# executed if there is no other dcache activity. If the dcache is 267918ff14c8SColin Ian King# accessed for another instruction immediately preceding when these 26805e5b6527SThomas Bogendoerfer# cache instructions are executing, it is possible that the dcache 26815e5b6527SThomas Bogendoerfer# tag match outputs used by these cache instructions will be 26825e5b6527SThomas Bogendoerfer# incorrect. These cache instructions should be preceded by at least 26835e5b6527SThomas Bogendoerfer# four instructions that are not any kind of load or store 26845e5b6527SThomas Bogendoerfer# instruction. 26855e5b6527SThomas Bogendoerfer# 26865e5b6527SThomas Bogendoerfer# This is not allowed: lw 26875e5b6527SThomas Bogendoerfer# nop 26885e5b6527SThomas Bogendoerfer# nop 26895e5b6527SThomas Bogendoerfer# nop 26905e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26915e5b6527SThomas Bogendoerfer# 26925e5b6527SThomas Bogendoerfer# This is allowed: lw 26935e5b6527SThomas Bogendoerfer# nop 26945e5b6527SThomas Bogendoerfer# nop 26955e5b6527SThomas Bogendoerfer# nop 26965e5b6527SThomas Bogendoerfer# nop 26975e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26985e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP 26995e5b6527SThomas Bogendoerfer bool 27005e5b6527SThomas Bogendoerfer 270144def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA. 270244def342SThomas Bogendoerfer# 270344def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 270444def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 270544def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty. These 270644def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss 270744def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer." 270844def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 270944def342SThomas Bogendoerfer# in .pdf format.) 271044def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP 271144def342SThomas Bogendoerfer bool 271244def342SThomas Bogendoerfer 271324a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 271424a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following 271524a1c023SThomas Bogendoerfer# operation is not guaranteed." 271624a1c023SThomas Bogendoerfer# 271724a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I 271824a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV 271924a1c023SThomas Bogendoerfer bool 272024a1c023SThomas Bogendoerfer 2721886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2722886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same 2723886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious 2724886ee136SThomas Bogendoerfer# exceptions. 2725886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS 2726886ee136SThomas Bogendoerfer bool 2727886ee136SThomas Bogendoerfer 2728256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2729256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically. 2730256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC 2731256ec489SThomas Bogendoerfer bool 2732256ec489SThomas Bogendoerfer 2733a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction" 2734a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB 2735a7fbed98SThomas Bogendoerfer bool 2736a7fbed98SThomas Bogendoerfer 273720d60d99SMaciej W. Rozycki# 27381da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 27391da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 27401da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 27411da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 27421da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 27431da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 27441da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 27451da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2746797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2747797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2748797798c1SRalf Baechle# support. 27491da177e4SLinus Torvalds# 27501da177e4SLinus Torvaldsconfig HIGHMEM 27511da177e4SLinus Torvalds bool "High Memory Support" 2752a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2753a4c33e83SThomas Gleixner select KMAP_LOCAL 2754797798c1SRalf Baechle 2755797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2756797798c1SRalf Baechle bool 2757797798c1SRalf Baechle 2758797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2759797798c1SRalf Baechle bool 27601da177e4SLinus Torvalds 27619693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 27629693a853SFranck Bui-Huu bool 27639693a853SFranck Bui-Huu 2764a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2765a6a4834cSSteven J. Hill bool 2766a6a4834cSSteven J. Hill 2767377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2768377cb1b6SRalf Baechle bool 2769377cb1b6SRalf Baechle help 2770377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2771377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2772377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2773377cb1b6SRalf Baechle 2774a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2775a5e9a69eSPaul Burton bool 2776a5e9a69eSPaul Burton 2777b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2778b4819b59SYoichi Yuasa def_bool y 2779268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2780b4819b59SYoichi Yuasa 2781b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2782b1c6cd42SAtsushi Nemoto bool 2783397dc00eSMike Rapoport select SPARSEMEM_STATIC if !SGI_IP27 278431473747SAtsushi Nemoto 2785d8cb4e11SRalf Baechleconfig NUMA 2786d8cb4e11SRalf Baechle bool "NUMA Support" 2787d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2788cf8194e4STiezhu Yang select SMP 2789d8cb4e11SRalf Baechle help 2790d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2791d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2792d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2793172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2794d8cb4e11SRalf Baechle disabled. 2795d8cb4e11SRalf Baechle 2796d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2797d8cb4e11SRalf Baechle bool 2798d8cb4e11SRalf Baechle 2799f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA 2800f3c560a6SThomas Bogendoerfer def_bool y 2801f3c560a6SThomas Bogendoerfer depends on NUMA 2802f3c560a6SThomas Bogendoerfer 2803f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK 2804f3c560a6SThomas Bogendoerfer def_bool y 2805f3c560a6SThomas Bogendoerfer depends on NUMA 2806f3c560a6SThomas Bogendoerfer 28078c530ea3SMatt Redfearnconfig RELOCATABLE 28088c530ea3SMatt Redfearn bool "Relocatable kernel" 2809ab7c01fdSSerge Semin depends on SYS_SUPPORTS_RELOCATABLE 2810ab7c01fdSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2811ab7c01fdSSerge Semin CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2812ab7c01fdSSerge Semin CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2813a307a4ceSJinyang He CPU_P5600 || CAVIUM_OCTEON_SOC || \ 2814a307a4ceSJinyang He CPU_LOONGSON64 28158c530ea3SMatt Redfearn help 28168c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 28178c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 28188c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 28198c530ea3SMatt Redfearn but are discarded at runtime 28208c530ea3SMatt Redfearn 2821069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2822069fd766SMatt Redfearn hex "Relocation table size" 2823069fd766SMatt Redfearn depends on RELOCATABLE 2824069fd766SMatt Redfearn range 0x0 0x01000000 2825a307a4ceSJinyang He default "0x00200000" if CPU_LOONGSON64 2826069fd766SMatt Redfearn default "0x00100000" 2827a7f7f624SMasahiro Yamada help 2828069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2829069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2830069fd766SMatt Redfearn 2831069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2832069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2833069fd766SMatt Redfearn 2834069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2835069fd766SMatt Redfearn 2836069fd766SMatt Redfearn If unsure, leave at the default value. 2837069fd766SMatt Redfearn 2838405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2839405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2840405bc8fdSMatt Redfearn depends on RELOCATABLE 2841a7f7f624SMasahiro Yamada help 2842405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2843405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2844405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2845405bc8fdSMatt Redfearn of kernel internals. 2846405bc8fdSMatt Redfearn 2847405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2848405bc8fdSMatt Redfearn 2849405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2850405bc8fdSMatt Redfearn 2851405bc8fdSMatt Redfearn If unsure, say N. 2852405bc8fdSMatt Redfearn 2853405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2854405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2855405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2856405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2857405bc8fdSMatt Redfearn range 0x0 0x08000000 2858405bc8fdSMatt Redfearn default "0x01000000" 2859a7f7f624SMasahiro Yamada help 2860405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2861405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2862405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2863405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2864405bc8fdSMatt Redfearn 2865405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2866405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2867405bc8fdSMatt Redfearn 2868c80d79d7SYasunori Gotoconfig NODES_SHIFT 2869c80d79d7SYasunori Goto int 2870c80d79d7SYasunori Goto default "6" 2871c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2872c80d79d7SYasunori Goto 287314f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 287414f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 2875e2589589SViresh Kumar depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64) 287614f70012SDeng-Cheng Zhu default y 287714f70012SDeng-Cheng Zhu help 287814f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 287914f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 288014f70012SDeng-Cheng Zhu 2881be8fa1cbSTiezhu Yangconfig DMI 2882be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2883be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2884be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2885be8fa1cbSTiezhu Yang default y 2886be8fa1cbSTiezhu Yang help 2887be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2888be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2889be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2890be8fa1cbSTiezhu Yang BIOS code. 2891be8fa1cbSTiezhu Yang 28921da177e4SLinus Torvaldsconfig SMP 28931da177e4SLinus Torvalds bool "Multi-Processing support" 2894e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2895e73ea273SRalf Baechle help 28961da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 28974a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 28984a474157SRobert Graffham than one CPU, say Y. 28991da177e4SLinus Torvalds 29004a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 29011da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 29021da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 29034a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 29041da177e4SLinus Torvalds will run faster if you say N here. 29051da177e4SLinus Torvalds 29061da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 29071da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 29081da177e4SLinus Torvalds 290903502faaSAdrian Bunk See also the SMP-HOWTO available at 2910ef054ad3SAlexander A. Klimov <https://www.tldp.org/docs.html#howto>. 29111da177e4SLinus Torvalds 29121da177e4SLinus Torvalds If you don't know what to do here, say N. 29131da177e4SLinus Torvalds 29147840d618SMatt Redfearnconfig HOTPLUG_CPU 29157840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 29167840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 29177840d618SMatt Redfearn help 29187840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 29197840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 29207840d618SMatt Redfearn (Note: power management support will enable this option 29217840d618SMatt Redfearn automatically on SMP systems. ) 29227840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 29237840d618SMatt Redfearn 292487353d8aSRalf Baechleconfig SMP_UP 292587353d8aSRalf Baechle bool 292687353d8aSRalf Baechle 29274a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 29284a16ff4cSRalf Baechle bool 29294a16ff4cSRalf Baechle 29300ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 29310ee958e1SPaul Burton bool 29320ee958e1SPaul Burton 2933e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2934e73ea273SRalf Baechle bool 2935e73ea273SRalf Baechle 2936130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2937130e2fb7SRalf Baechle bool 2938130e2fb7SRalf Baechle 2939130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2940130e2fb7SRalf Baechle bool 2941130e2fb7SRalf Baechle 2942130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2943130e2fb7SRalf Baechle bool 2944130e2fb7SRalf Baechle 2945130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2946130e2fb7SRalf Baechle bool 2947130e2fb7SRalf Baechle 2948130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2949130e2fb7SRalf Baechle bool 2950130e2fb7SRalf Baechle 29511da177e4SLinus Torvaldsconfig NR_CPUS 2952a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2953a91796a9SJayachandran C range 2 256 29541da177e4SLinus Torvalds depends on SMP 2955130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2956130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2957130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2958130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2959130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 29601da177e4SLinus Torvalds help 29611da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 29621da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 29631da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 296472ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 296572ede9b1SAtsushi Nemoto and 2 for all others. 29661da177e4SLinus Torvalds 29671da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 296872ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 296972ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 297072ede9b1SAtsushi Nemoto power of two. 29711da177e4SLinus Torvalds 2972399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2973399aaa25SAl Cooper bool 2974399aaa25SAl Cooper 29757820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 29767820b84bSDavid Daney bool 29777820b84bSDavid Daney 29787820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 29797820b84bSDavid Daney int 29807820b84bSDavid Daney depends on SMP 29817820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 29827820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 29837820b84bSDavid Daney 29841723b4a3SAtsushi Nemoto# 29851723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 29861723b4a3SAtsushi Nemoto# 29871723b4a3SAtsushi Nemoto 29881723b4a3SAtsushi Nemotochoice 29891723b4a3SAtsushi Nemoto prompt "Timer frequency" 29901723b4a3SAtsushi Nemoto default HZ_250 29911723b4a3SAtsushi Nemoto help 29921723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 29931723b4a3SAtsushi Nemoto 299467596573SPaul Burton config HZ_24 299567596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 299667596573SPaul Burton 29971723b4a3SAtsushi Nemoto config HZ_48 29980f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 29991723b4a3SAtsushi Nemoto 30001723b4a3SAtsushi Nemoto config HZ_100 30011723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 30021723b4a3SAtsushi Nemoto 30031723b4a3SAtsushi Nemoto config HZ_128 30041723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 30051723b4a3SAtsushi Nemoto 30061723b4a3SAtsushi Nemoto config HZ_250 30071723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 30081723b4a3SAtsushi Nemoto 30091723b4a3SAtsushi Nemoto config HZ_256 30101723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 30111723b4a3SAtsushi Nemoto 30121723b4a3SAtsushi Nemoto config HZ_1000 30131723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 30141723b4a3SAtsushi Nemoto 30151723b4a3SAtsushi Nemoto config HZ_1024 30161723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 30171723b4a3SAtsushi Nemoto 30181723b4a3SAtsushi Nemotoendchoice 30191723b4a3SAtsushi Nemoto 302067596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 302167596573SPaul Burton bool 302267596573SPaul Burton 30231723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 30241723b4a3SAtsushi Nemoto bool 30251723b4a3SAtsushi Nemoto 30261723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 30271723b4a3SAtsushi Nemoto bool 30281723b4a3SAtsushi Nemoto 30291723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 30301723b4a3SAtsushi Nemoto bool 30311723b4a3SAtsushi Nemoto 30321723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 30331723b4a3SAtsushi Nemoto bool 30341723b4a3SAtsushi Nemoto 30351723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 30361723b4a3SAtsushi Nemoto bool 30371723b4a3SAtsushi Nemoto 30381723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 30391723b4a3SAtsushi Nemoto bool 30401723b4a3SAtsushi Nemoto 30411723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 30421723b4a3SAtsushi Nemoto bool 30431723b4a3SAtsushi Nemoto 30441723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 30451723b4a3SAtsushi Nemoto bool 304667596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 304767596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 304867596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 304967596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 305067596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 305167596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 305267596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 30531723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 30541723b4a3SAtsushi Nemoto 30551723b4a3SAtsushi Nemotoconfig HZ 30561723b4a3SAtsushi Nemoto int 305767596573SPaul Burton default 24 if HZ_24 30581723b4a3SAtsushi Nemoto default 48 if HZ_48 30591723b4a3SAtsushi Nemoto default 100 if HZ_100 30601723b4a3SAtsushi Nemoto default 128 if HZ_128 30611723b4a3SAtsushi Nemoto default 250 if HZ_250 30621723b4a3SAtsushi Nemoto default 256 if HZ_256 30631723b4a3SAtsushi Nemoto default 1000 if HZ_1000 30641723b4a3SAtsushi Nemoto default 1024 if HZ_1024 30651723b4a3SAtsushi Nemoto 306696685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 306796685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 306896685b17SDeng-Cheng Zhu 3069ea6e942bSAtsushi Nemotoconfig KEXEC 30707d60717eSKees Cook bool "Kexec system call" 30712965faa5SDave Young select KEXEC_CORE 3072ea6e942bSAtsushi Nemoto help 3073ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 3074ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 30753dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 3076ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 3077ea6e942bSAtsushi Nemoto 307801dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 3079ea6e942bSAtsushi Nemoto 3080ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 3081ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 3082bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 3083bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 3084bf220695SGeert Uytterhoeven made. 3085ea6e942bSAtsushi Nemoto 30867aa1c8f4SRalf Baechleconfig CRASH_DUMP 30877aa1c8f4SRalf Baechle bool "Kernel crash dumps" 30887aa1c8f4SRalf Baechle help 30897aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 30907aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 30917aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 30927aa1c8f4SRalf Baechle a specially reserved region and then later executed after 30937aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 30947aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 30957aa1c8f4SRalf Baechle PHYSICAL_START. 30967aa1c8f4SRalf Baechle 30977aa1c8f4SRalf Baechleconfig PHYSICAL_START 30987aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 30998bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 31007aa1c8f4SRalf Baechle depends on CRASH_DUMP 31017aa1c8f4SRalf Baechle help 31027aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 31037aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 31047aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 31057aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 31067aa1c8f4SRalf Baechle passed to the panic-ed kernel). 31077aa1c8f4SRalf Baechle 3108597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 3109b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 3110597ce172SPaul Burton depends on 32BIT || MIPS32_O32 3111597ce172SPaul Burton help 3112597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 3113597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 3114597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 3115597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 3116597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 3117597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 3118597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 3119597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 3120597ce172SPaul Burton saying N here. 3121597ce172SPaul Burton 312206e2e882SPaul Burton Although binutils currently supports use of this flag the details 312306e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 312418ff14c8SColin Ian King worked on. In order to avoid userland becoming dependent upon current 312506e2e882SPaul Burton behaviour before the details have been finalised, this option should 312606e2e882SPaul Burton be considered experimental and only enabled by those working upon 312706e2e882SPaul Burton said details. 312806e2e882SPaul Burton 312906e2e882SPaul Burton If unsure, say N. 3130597ce172SPaul Burton 3131f2ffa5abSDezhong Diaoconfig USE_OF 31320b3e06fdSJonas Gorski bool 3133f2ffa5abSDezhong Diao select OF 3134e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 3135abd2363fSGrant Likely select IRQ_DOMAIN 3136f2ffa5abSDezhong Diao 31372fe8ea39SDengcheng Zhuconfig UHI_BOOT 31382fe8ea39SDengcheng Zhu bool 31392fe8ea39SDengcheng Zhu 31407fafb068SAndrew Brestickerconfig BUILTIN_DTB 31417fafb068SAndrew Bresticker bool 31427fafb068SAndrew Bresticker 31431da8f179SJonas Gorskichoice 31445b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 31451da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 31461da8f179SJonas Gorski 31471da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 31481da8f179SJonas Gorski bool "None" 31491da8f179SJonas Gorski help 31501da8f179SJonas Gorski Do not enable appended dtb support. 31511da8f179SJonas Gorski 315287db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 315387db537dSAaro Koskinen bool "vmlinux" 315487db537dSAaro Koskinen help 315587db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 315687db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 315787db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 315887db537dSAaro Koskinen objcopy: 315987db537dSAaro Koskinen 316087db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 316187db537dSAaro Koskinen 316218ff14c8SColin Ian King This is meant as a backward compatibility convenience for those 316387db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 316487db537dSAaro Koskinen the documented boot protocol using a device tree. 316587db537dSAaro Koskinen 31661da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3167b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 31681da8f179SJonas Gorski help 31691da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3170b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 31711da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 31721da8f179SJonas Gorski 31731da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 31741da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 31751da8f179SJonas Gorski the documented boot protocol using a device tree. 31761da8f179SJonas Gorski 31771da8f179SJonas Gorski Beware that there is very little in terms of protection against 31781da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 31791da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 31801da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 31811da8f179SJonas Gorski if you don't intend to always append a DTB. 31821da8f179SJonas Gorskiendchoice 31831da8f179SJonas Gorski 31842024972eSJonas Gorskichoice 31852024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 31862bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 318787fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 31882bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 31892024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 31902024972eSJonas Gorski 31912024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 31922024972eSJonas Gorski depends on USE_OF 31932024972eSJonas Gorski bool "Dtb kernel arguments if available" 31942024972eSJonas Gorski 31952024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 31962024972eSJonas Gorski depends on USE_OF 31972024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 31982024972eSJonas Gorski 31992024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 32002024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3201ed47e153SRabin Vincent 3202ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3203ed47e153SRabin Vincent depends on CMDLINE_BOOL 3204ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 32052024972eSJonas Gorskiendchoice 32062024972eSJonas Gorski 32075e83d430SRalf Baechleendmenu 32085e83d430SRalf Baechle 32091df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 32101df0f0ffSAtsushi Nemoto bool 32111df0f0ffSAtsushi Nemoto default y 32121df0f0ffSAtsushi Nemoto 32131df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 32141df0f0ffSAtsushi Nemoto bool 32151df0f0ffSAtsushi Nemoto default y 32161df0f0ffSAtsushi Nemoto 3217a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3218a728ab52SKirill A. Shutemov int 32193377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3220a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 3221a728ab52SKirill A. Shutemov default 2 3222a728ab52SKirill A. Shutemov 32236c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 32246c359eb1SPaul Burton bool 32256c359eb1SPaul Burton 32261da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 32271da177e4SLinus Torvalds 3228c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 32292eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3230c5611df9SPaul Burton bool 3231c5611df9SPaul Burton 3232c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3233c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3234c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 32352eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 32361da177e4SLinus Torvalds 32371da177e4SLinus Torvalds# 32381da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 32391da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 32401da177e4SLinus Torvalds# users to choose the right thing ... 32411da177e4SLinus Torvalds# 32421da177e4SLinus Torvaldsconfig ISA 32431da177e4SLinus Torvalds bool 32441da177e4SLinus Torvalds 32451da177e4SLinus Torvaldsconfig TC 32461da177e4SLinus Torvalds bool "TURBOchannel support" 32471da177e4SLinus Torvalds depends on MACH_DECSTATION 32481da177e4SLinus Torvalds help 324950a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 325050a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 325150a23e6eSJustin P. Mattock at: 325250a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 325350a23e6eSJustin P. Mattock and: 325450a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 325550a23e6eSJustin P. Mattock Linux driver support status is documented at: 325650a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 32571da177e4SLinus Torvalds 32581da177e4SLinus Torvaldsconfig MMU 32591da177e4SLinus Torvalds bool 32601da177e4SLinus Torvalds default y 32611da177e4SLinus Torvalds 3262109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3263109c32ffSMatt Redfearn default 12 if 64BIT 3264109c32ffSMatt Redfearn default 8 3265109c32ffSMatt Redfearn 3266109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3267109c32ffSMatt Redfearn default 18 if 64BIT 3268109c32ffSMatt Redfearn default 15 3269109c32ffSMatt Redfearn 3270109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3271109c32ffSMatt Redfearn default 8 3272109c32ffSMatt Redfearn 3273109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3274109c32ffSMatt Redfearn default 15 3275109c32ffSMatt Redfearn 3276d865bea4SRalf Baechleconfig I8253 3277d865bea4SRalf Baechle bool 3278798778b8SRussell King select CLKSRC_I8253 32792d02612fSThomas Gleixner select CLKEVT_I8253 32809726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3281d865bea4SRalf Baechle 3282e05eb3f8SRalf Baechleconfig ZONE_DMA 3283e05eb3f8SRalf Baechle bool 3284e05eb3f8SRalf Baechle 3285cce335aeSRalf Baechleconfig ZONE_DMA32 3286cce335aeSRalf Baechle bool 3287cce335aeSRalf Baechle 32881da177e4SLinus Torvaldsendmenu 32891da177e4SLinus Torvalds 32901da177e4SLinus Torvaldsconfig TRAD_SIGNALS 32911da177e4SLinus Torvalds bool 32921da177e4SLinus Torvalds 32931da177e4SLinus Torvaldsconfig MIPS32_COMPAT 329478aaf956SRalf Baechle bool 32951da177e4SLinus Torvalds 32961da177e4SLinus Torvaldsconfig COMPAT 32971da177e4SLinus Torvalds bool 32981da177e4SLinus Torvalds 329905e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 330005e43966SAtsushi Nemoto bool 330105e43966SAtsushi Nemoto 33021da177e4SLinus Torvaldsconfig MIPS32_O32 33031da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 330478aaf956SRalf Baechle depends on 64BIT 330578aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 330678aaf956SRalf Baechle select COMPAT 330778aaf956SRalf Baechle select MIPS32_COMPAT 330878aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 33091da177e4SLinus Torvalds help 33101da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 33111da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 33121da177e4SLinus Torvalds existing binaries are in this format. 33131da177e4SLinus Torvalds 33141da177e4SLinus Torvalds If unsure, say Y. 33151da177e4SLinus Torvalds 33161da177e4SLinus Torvaldsconfig MIPS32_N32 33171da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3318c22eacfeSRalf Baechle depends on 64BIT 33195a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 332078aaf956SRalf Baechle select COMPAT 332178aaf956SRalf Baechle select MIPS32_COMPAT 332278aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 33231da177e4SLinus Torvalds help 33241da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 33251da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 33261da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 33271da177e4SLinus Torvalds cases. 33281da177e4SLinus Torvalds 33291da177e4SLinus Torvalds If unsure, say N. 33301da177e4SLinus Torvalds 33312116245eSRalf Baechlemenu "Power management options" 3332952fa954SRodolfo Giometti 3333363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3334363c55caSWu Zhangjin def_bool y 33353f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3336363c55caSWu Zhangjin 3337f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3338f4cb5700SJohannes Berg def_bool y 33393f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3340f4cb5700SJohannes Berg 33412116245eSRalf Baechlesource "kernel/power/Kconfig" 3342952fa954SRodolfo Giometti 33431da177e4SLinus Torvaldsendmenu 33441da177e4SLinus Torvalds 33457a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 33467a998935SViresh Kumar bool 33477a998935SViresh Kumar 33487a998935SViresh Kumarmenu "CPU Power Management" 3349c095ebafSPaul Burton 3350c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 33517a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 33527a998935SViresh Kumarendif 33539726b43aSWu Zhangjin 3354c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3355c095ebafSPaul Burton 3356c095ebafSPaul Burtonendmenu 3357c095ebafSPaul Burton 335898cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 335998cdee0eSRalf Baechle 33602235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3361e91946d6SNathan Chancellor 3362e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3363