xref: /linux/arch/mips/Kconfig (revision c5af3c2dd0760737f4fee9c414a7d647957ca767)
11da177e4SLinus Torvaldsconfig MIPS
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
412597988SMatt Redfearn	select ARCH_BINFMT_ELF_STATE
512597988SMatt Redfearn	select ARCH_CLOCKSOURCE_DATA
612597988SMatt Redfearn	select ARCH_DISCARD_MEMBLOCK
712597988SMatt Redfearn	select ARCH_HAS_ELF_RANDOMIZE
812597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
9a862a426SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
10393c1262SMark Salter	select ARCH_MIGHT_HAVE_PC_SERIO
1112597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
121ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1312597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1425da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
150b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
1612597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
1712597988SMatt Redfearn	select BUILDTIME_EXTABLE_SORT
1812597988SMatt Redfearn	select CLONE_BACKWARDS
1912597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2012597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2112597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2212597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2312597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2412597988SMatt Redfearn	select GENERIC_IRQ_PROBE
2512597988SMatt Redfearn	select GENERIC_IRQ_SHOW
2612597988SMatt Redfearn	select GENERIC_PCI_IOMAP
2712597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
2812597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
2912597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
3012597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
3112597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
3288547001SJason Wessel	select HAVE_ARCH_KGDB
33109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
34109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
35490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
36c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
3712597988SMatt Redfearn	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES && 64BIT
38f381bf6dSDavid Daney	select HAVE_CBPF_JIT if (!64BIT && !CPU_MICROMIPS)
39f381bf6dSDavid Daney	select HAVE_EBPF_JIT if (64BIT && !CPU_MICROMIPS)
4012597988SMatt Redfearn	select HAVE_CC_STACKPROTECTOR
4112597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
4212597988SMatt Redfearn	select HAVE_COPY_THREAD_TLS
4364575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
4412597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
4512597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
4612597988SMatt Redfearn	select HAVE_DMA_API_DEBUG
4712597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
4812597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
4912597988SMatt Redfearn	select HAVE_EXIT_THREAD
5012597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
5129c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
5212597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
5312597988SMatt Redfearn	select HAVE_GENERIC_DMA_COHERENT
5412597988SMatt Redfearn	select HAVE_IDE
5512597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
5612597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
57c1bf207dSDavid Daney	select HAVE_KPROBES
58c1bf207dSDavid Daney	select HAVE_KRETPROBES
599d15ffc8STejun Heo	select HAVE_MEMBLOCK
609d15ffc8STejun Heo	select HAVE_MEMBLOCK_NODE_MAP
61786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
6242a0bb3fSPetr Mladek	select HAVE_NMI
6312597988SMatt Redfearn	select HAVE_OPROFILE
6412597988SMatt Redfearn	select HAVE_PERF_EVENTS
6508bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
6612597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
6712597988SMatt Redfearn	select HAVE_VIRT_CPU_ACCOUNTING_GEN
6812597988SMatt Redfearn	select IRQ_FORCED_THREADING
6912597988SMatt Redfearn	select MODULES_USE_ELF_RELA if MODULES && 64BIT
7012597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
7112597988SMatt Redfearn	select PERF_USE_VMALLOC
7212597988SMatt Redfearn	select RTC_LIB if !MACH_LOONGSON64
7312597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
7412597988SMatt Redfearn	select VIRT_TO_BUS
751da177e4SLinus Torvalds
761da177e4SLinus Torvaldsmenu "Machine selection"
771da177e4SLinus Torvalds
785e83d430SRalf Baechlechoice
795e83d430SRalf Baechle	prompt "System type"
805e83d430SRalf Baechle	default SGI_IP22
811da177e4SLinus Torvalds
82eed0eabdSPaul Burtonconfig MIPS_GENERIC
83eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
84eed0eabdSPaul Burton	select BOOT_RAW
85eed0eabdSPaul Burton	select BUILTIN_DTB
86eed0eabdSPaul Burton	select CEVT_R4K
87eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
88eed0eabdSPaul Burton	select COMMON_CLK
89eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_VI
90eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
91eed0eabdSPaul Burton	select CSRC_R4K
92eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
93eed0eabdSPaul Burton	select HW_HAS_PCI
94eed0eabdSPaul Burton	select IRQ_MIPS_CPU
95eed0eabdSPaul Burton	select LIBFDT
96eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
97eed0eabdSPaul Burton	select MIPS_GIC
98eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
99eed0eabdSPaul Burton	select NO_EXCEPT_FILL
100eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
101eed0eabdSPaul Burton	select PINCTRL
102eed0eabdSPaul Burton	select SMP_UP if SMP
103a3078e59SMatt Redfearn	select SWAP_IO_SPACE
104eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
105eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
106eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
107eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
108eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
109eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
110eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
111eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
112eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
113eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
114eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
115eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
116eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS_CPS
117eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
118eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
119eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
120eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
121eed0eabdSPaul Burton	select USB_EHCI_BIG_ENDIAN_DESC if BIG_ENDIAN
122eed0eabdSPaul Burton	select USB_EHCI_BIG_ENDIAN_MMIO if BIG_ENDIAN
123eed0eabdSPaul Burton	select USB_OHCI_BIG_ENDIAN_DESC if BIG_ENDIAN
124eed0eabdSPaul Burton	select USB_OHCI_BIG_ENDIAN_MMIO if BIG_ENDIAN
125eed0eabdSPaul Burton	select USB_UHCI_BIG_ENDIAN_DESC if BIG_ENDIAN
126eed0eabdSPaul Burton	select USB_UHCI_BIG_ENDIAN_MMIO if BIG_ENDIAN
127eed0eabdSPaul Burton	select USE_OF
128eed0eabdSPaul Burton	help
129eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
130eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
131eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
132eed0eabdSPaul Burton	  Interface) specification.
133eed0eabdSPaul Burton
13442a4f17dSManuel Laussconfig MIPS_ALCHEMY
135c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
13634adb28dSRalf Baechle	select ARCH_PHYS_ADDR_T_64BIT
137f772cdb2SRalf Baechle	select CEVT_R4K
138d7ea335cSSteven J. Hill	select CSRC_R4K
13967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
14088e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
14142a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
14242a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
14342a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
144d30a2b47SLinus Walleij	select GPIOLIB
1451b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
14647440229SManuel Lauss	select COMMON_CLK
1471da177e4SLinus Torvalds
1487ca5dc14SFlorian Fainelliconfig AR7
1497ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1507ca5dc14SFlorian Fainelli	select BOOT_ELF32
1517ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1527ca5dc14SFlorian Fainelli	select CEVT_R4K
1537ca5dc14SFlorian Fainelli	select CSRC_R4K
15467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1557ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
1567ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
1577ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
1587ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
1597ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
1607ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
161377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1621b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
163d30a2b47SLinus Walleij	select GPIOLIB
1647ca5dc14SFlorian Fainelli	select VLYNQ
1658551fb64SYoichi Yuasa	select HAVE_CLK
1667ca5dc14SFlorian Fainelli	help
1677ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
1687ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
1697ca5dc14SFlorian Fainelli
17043cc739fSSergey Ryazanovconfig ATH25
17143cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
17243cc739fSSergey Ryazanov	select CEVT_R4K
17343cc739fSSergey Ryazanov	select CSRC_R4K
17443cc739fSSergey Ryazanov	select DMA_NONCOHERENT
17567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1761753e74eSSergey Ryazanov	select IRQ_DOMAIN
17743cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
17843cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
17943cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
1808aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
18143cc739fSSergey Ryazanov	help
18243cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
18343cc739fSSergey Ryazanov
184d4a67d9dSGabor Juhosconfig ATH79
185d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
186ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
187d4a67d9dSGabor Juhos	select BOOT_RAW
188d4a67d9dSGabor Juhos	select CEVT_R4K
189d4a67d9dSGabor Juhos	select CSRC_R4K
190d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
191d30a2b47SLinus Walleij	select GPIOLIB
19294638067SGabor Juhos	select HAVE_CLK
193411520afSAlban Bedel	select COMMON_CLK
1942c4f1ac5SGabor Juhos	select CLKDEV_LOOKUP
19567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1960aabf1a4SGabor Juhos	select MIPS_MACHINE
197d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
198d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
199d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
200d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
201377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
202b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
20303c8c407SAlban Bedel	select USE_OF
204d4a67d9dSGabor Juhos	help
205d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
206d4a67d9dSGabor Juhos
2075f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2085f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
209d666cd02SKevin Cernekee	select BOOT_RAW
210d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
211d666cd02SKevin Cernekee	select USE_OF
212d666cd02SKevin Cernekee	select CEVT_R4K
213d666cd02SKevin Cernekee	select CSRC_R4K
214d666cd02SKevin Cernekee	select SYNC_R4K
215d666cd02SKevin Cernekee	select COMMON_CLK
216c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
21760b858f2SKevin Cernekee	select BCM7038_L1_IRQ
21860b858f2SKevin Cernekee	select BCM7120_L2_IRQ
21960b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
22067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
22160b858f2SKevin Cernekee	select DMA_NONCOHERENT
222d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
22360b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
224d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
225d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
22660b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
22760b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
22860b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
229d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
230d666cd02SKevin Cernekee	select SWAP_IO_SPACE
23160b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
23260b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
23360b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
23460b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
235d666cd02SKevin Cernekee	help
2365f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2375f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2385f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2395f2d4459SKevin Cernekee	  must be set appropriately for your board.
240d666cd02SKevin Cernekee
2411c0c13ebSAurelien Jarnoconfig BCM47XX
242c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
243fe08f8c2SHauke Mehrtens	select BOOT_RAW
24442f77542SRalf Baechle	select CEVT_R4K
245940f6b48SRalf Baechle	select CSRC_R4K
2461c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
2471c0c13ebSAurelien Jarno	select HW_HAS_PCI
24867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
249314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
250dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
2511c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
2521c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
253377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
25425e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
255e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
256c949c0bcSRafał Miłecki	select GPIOLIB
257c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
258f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
2592ab71a02SRafał Miłecki	select BCM47XX_SPROM
2601c0c13ebSAurelien Jarno	help
2611c0c13ebSAurelien Jarno	 Support for BCM47XX based boards
2621c0c13ebSAurelien Jarno
263e7300d04SMaxime Bizonconfig BCM63XX
264e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
265ae8de61cSFlorian Fainelli	select BOOT_RAW
266e7300d04SMaxime Bizon	select CEVT_R4K
267e7300d04SMaxime Bizon	select CSRC_R4K
268fc264022SJonas Gorski	select SYNC_R4K
269e7300d04SMaxime Bizon	select DMA_NONCOHERENT
27067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
271e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
272e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
273e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
274e7300d04SMaxime Bizon	select SWAP_IO_SPACE
275d30a2b47SLinus Walleij	select GPIOLIB
2763e82eeebSYoichi Yuasa	select HAVE_CLK
277af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
278*c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
279e7300d04SMaxime Bizon	help
280e7300d04SMaxime Bizon	 Support for BCM63XX based boards
281e7300d04SMaxime Bizon
2821da177e4SLinus Torvaldsconfig MIPS_COBALT
2833fa986faSMartin Michlmayr	bool "Cobalt Server"
28442f77542SRalf Baechle	select CEVT_R4K
285940f6b48SRalf Baechle	select CSRC_R4K
2861097c6acSYoichi Yuasa	select CEVT_GT641XX
2871da177e4SLinus Torvalds	select DMA_NONCOHERENT
2881da177e4SLinus Torvalds	select HW_HAS_PCI
289d865bea4SRalf Baechle	select I8253
2901da177e4SLinus Torvalds	select I8259
29167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
292d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
293252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
294e25bfc92SYoichi Yuasa	select PCI
2957cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
2960a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
297ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
2980e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
2995e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
300e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3011da177e4SLinus Torvalds
3021da177e4SLinus Torvaldsconfig MACH_DECSTATION
3033fa986faSMartin Michlmayr	bool "DECstations"
3041da177e4SLinus Torvalds	select BOOT_ELF32
3056457d9fcSYoichi Yuasa	select CEVT_DS1287
30681d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3074247417dSYoichi Yuasa	select CSRC_IOASIC
30881d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
30920d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
31020d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
31120d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3121da177e4SLinus Torvalds	select DMA_NONCOHERENT
313ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
31467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3157cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3167cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
317ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3187d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3195e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3201723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3211723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3221723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
323930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3245e83d430SRalf Baechle	help
3251da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3261da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3271da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3281da177e4SLinus Torvalds
3291da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3301da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3311da177e4SLinus Torvalds
3321da177e4SLinus Torvalds		DECstation 5000/50
3331da177e4SLinus Torvalds		DECstation 5000/150
3341da177e4SLinus Torvalds		DECstation 5000/260
3351da177e4SLinus Torvalds		DECsystem 5900/260
3361da177e4SLinus Torvalds
3371da177e4SLinus Torvalds	  otherwise choose R3000.
3381da177e4SLinus Torvalds
3395e83d430SRalf Baechleconfig MACH_JAZZ
3403fa986faSMartin Michlmayr	bool "Jazz family of machines"
3410e2794b0SRalf Baechle	select FW_ARC
3420e2794b0SRalf Baechle	select FW_ARC32
3435e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
34442f77542SRalf Baechle	select CEVT_R4K
345940f6b48SRalf Baechle	select CSRC_R4K
346e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
3475e83d430SRalf Baechle	select GENERIC_ISA_DMA
3488a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
34967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
350d865bea4SRalf Baechle	select I8253
3515e83d430SRalf Baechle	select I8259
3525e83d430SRalf Baechle	select ISA
3537cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
3545e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
3557d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3561723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
3571da177e4SLinus Torvalds	help
3585e83d430SRalf Baechle	 This a family of machines based on the MIPS R4030 chipset which was
3595e83d430SRalf Baechle	 used by several vendors to build RISC/os and Windows NT workstations.
360692105b8SMatt LaPlante	 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
3615e83d430SRalf Baechle	 Olivetti M700-10 workstations.
3625e83d430SRalf Baechle
363de361e8bSPaul Burtonconfig MACH_INGENIC
364de361e8bSPaul Burton	bool "Ingenic SoC based machines"
3655ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_32BIT_KERNEL
3665ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_LITTLE_ENDIAN
367f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
3685ebabe59SLars-Peter Clausen	select DMA_NONCOHERENT
36967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
37037b4c3caSPaul Cercueil	select PINCTRL
371d30a2b47SLinus Walleij	select GPIOLIB
372ff1930c6SPaul Burton	select COMMON_CLK
37383bc7692SLars-Peter Clausen	select GENERIC_IRQ_CHIP
374ffb1843dSPaul Burton	select BUILTIN_DTB
375ffb1843dSPaul Burton	select USE_OF
3766ec127fbSPaul Burton	select LIBFDT
3775ebabe59SLars-Peter Clausen
378171bb2f1SJohn Crispinconfig LANTIQ
379171bb2f1SJohn Crispin	bool "Lantiq based platforms"
380171bb2f1SJohn Crispin	select DMA_NONCOHERENT
38167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
382171bb2f1SJohn Crispin	select CEVT_R4K
383171bb2f1SJohn Crispin	select CSRC_R4K
384171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
385171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
386171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
387171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
388377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
389171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
390171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
391d30a2b47SLinus Walleij	select GPIOLIB
392171bb2f1SJohn Crispin	select SWAP_IO_SPACE
393171bb2f1SJohn Crispin	select BOOT_RAW
394287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
395a0392222SJohn Crispin	select USE_OF
3963f8c50c9SJohn Crispin	select PINCTRL
3973f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
398c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
399c530781cSJohn Crispin	select RESET_CONTROLLER
400171bb2f1SJohn Crispin
4011f21d2bdSBrian Murphyconfig LASAT
4021f21d2bdSBrian Murphy	bool "LASAT Networks platforms"
40342f77542SRalf Baechle	select CEVT_R4K
40416f0bbbcSRalf Baechle	select CRC32
405940f6b48SRalf Baechle	select CSRC_R4K
4061f21d2bdSBrian Murphy	select DMA_NONCOHERENT
4071f21d2bdSBrian Murphy	select SYS_HAS_EARLY_PRINTK
4081f21d2bdSBrian Murphy	select HW_HAS_PCI
40967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
4101f21d2bdSBrian Murphy	select PCI_GT64XXX_PCI0
4111f21d2bdSBrian Murphy	select MIPS_NILE4
4121f21d2bdSBrian Murphy	select R5000_CPU_SCACHE
4131f21d2bdSBrian Murphy	select SYS_HAS_CPU_R5000
4141f21d2bdSBrian Murphy	select SYS_SUPPORTS_32BIT_KERNEL
4151f21d2bdSBrian Murphy	select SYS_SUPPORTS_64BIT_KERNEL if BROKEN
4161f21d2bdSBrian Murphy	select SYS_SUPPORTS_LITTLE_ENDIAN
4171f21d2bdSBrian Murphy
41830ad29bbSHuacai Chenconfig MACH_LOONGSON32
41930ad29bbSHuacai Chen	bool "Loongson-1 family of machines"
420c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
421ade299d8SYoichi Yuasa	help
42230ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
42385749d24SWu Zhangjin
42430ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
42530ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
42630ad29bbSHuacai Chen	  Sciences (CAS).
427ade299d8SYoichi Yuasa
42830ad29bbSHuacai Chenconfig MACH_LOONGSON64
42930ad29bbSHuacai Chen	bool "Loongson-2/3 family of machines"
430ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
431ca585cf9SKelvin Cheung	help
43230ad29bbSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
433ca585cf9SKelvin Cheung
43430ad29bbSHuacai Chen	  Loongson-2 is a family of single-core CPUs and Loongson-3 is a
43530ad29bbSHuacai Chen	  family of multi-core CPUs. They are both 64-bit general-purpose
43630ad29bbSHuacai Chen	  MIPS-compatible CPUs. Loongson-2/3 are developed by the Institute
43730ad29bbSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS)
43830ad29bbSHuacai Chen	  in the People's Republic of China. The chief architect is Professor
43930ad29bbSHuacai Chen	  Weiwu Hu.
440ca585cf9SKelvin Cheung
4416a438309SAndrew Brestickerconfig MACH_PISTACHIO
4426a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
4436a438309SAndrew Bresticker	select BOOT_ELF32
4446a438309SAndrew Bresticker	select BOOT_RAW
4456a438309SAndrew Bresticker	select CEVT_R4K
4466a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
4476a438309SAndrew Bresticker	select COMMON_CLK
4486a438309SAndrew Bresticker	select CSRC_R4K
449645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
450d30a2b47SLinus Walleij	select GPIOLIB
45167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
4526a438309SAndrew Bresticker	select LIBFDT
4536a438309SAndrew Bresticker	select MFD_SYSCON
4546a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
4556a438309SAndrew Bresticker	select MIPS_GIC
4566a438309SAndrew Bresticker	select PINCTRL
4576a438309SAndrew Bresticker	select REGULATOR
4586a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
4596a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
4606a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
4616a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
4626a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
46341cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
4646a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
465018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
466018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
4676a438309SAndrew Bresticker	select USE_OF
4686a438309SAndrew Bresticker	help
4696a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
4706a438309SAndrew Bresticker
4719937f5ffSZubair Lutfullah Kakakhelconfig MACH_XILFPGA
4729937f5ffSZubair Lutfullah Kakakhel	bool "MIPSfpga Xilinx based boards"
4739937f5ffSZubair Lutfullah Kakakhel	select BOOT_ELF32
4749937f5ffSZubair Lutfullah Kakakhel	select BOOT_RAW
4759937f5ffSZubair Lutfullah Kakakhel	select BUILTIN_DTB
4769937f5ffSZubair Lutfullah Kakakhel	select CEVT_R4K
4779937f5ffSZubair Lutfullah Kakakhel	select COMMON_CLK
4789937f5ffSZubair Lutfullah Kakakhel	select CSRC_R4K
479d30a2b47SLinus Walleij	select GPIOLIB
4809937f5ffSZubair Lutfullah Kakakhel	select IRQ_MIPS_CPU
4819937f5ffSZubair Lutfullah Kakakhel	select LIBFDT
4829937f5ffSZubair Lutfullah Kakakhel	select MIPS_CPU_SCACHE
4839937f5ffSZubair Lutfullah Kakakhel	select SYS_HAS_EARLY_PRINTK
4849937f5ffSZubair Lutfullah Kakakhel	select SYS_HAS_CPU_MIPS32_R2
4859937f5ffSZubair Lutfullah Kakakhel	select SYS_SUPPORTS_32BIT_KERNEL
4869937f5ffSZubair Lutfullah Kakakhel	select SYS_SUPPORTS_LITTLE_ENDIAN
4879937f5ffSZubair Lutfullah Kakakhel	select SYS_SUPPORTS_ZBOOT_UART16550
4889937f5ffSZubair Lutfullah Kakakhel	select USE_OF
4899937f5ffSZubair Lutfullah Kakakhel	select USE_GENERIC_EARLY_PRINTK_8250
49079a93295SZubair Lutfullah Kakakhel	select XILINX_INTC
4919937f5ffSZubair Lutfullah Kakakhel	help
4929937f5ffSZubair Lutfullah Kakakhel	  This enables support for the IMG University Program MIPSfpga platform.
4939937f5ffSZubair Lutfullah Kakakhel
4941da177e4SLinus Torvaldsconfig MIPS_MALTA
4953fa986faSMartin Michlmayr	bool "MIPS Malta board"
49661ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
4971da177e4SLinus Torvalds	select BOOT_ELF32
498fa71c960SRalf Baechle	select BOOT_RAW
499e8823d26SPaul Burton	select BUILTIN_DTB
50042f77542SRalf Baechle	select CEVT_R4K
501940f6b48SRalf Baechle	select CSRC_R4K
502fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
50342b002abSGuenter Roeck	select COMMON_CLK
504885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5051da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5068a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
50767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5088a19b8f1SAndrew Bresticker	select MIPS_GIC
5091da177e4SLinus Torvalds	select HW_HAS_PCI
510d865bea4SRalf Baechle	select I8253
5111da177e4SLinus Torvalds	select I8259
5125e83d430SRalf Baechle	select MIPS_BONITO64
5139318c51aSChris Dearman	select MIPS_CPU_SCACHE
514a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
515252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
5165e83d430SRalf Baechle	select MIPS_MSC
517ecafe3e9SPaul Burton	select SMP_UP if SMP
5181da177e4SLinus Torvalds	select SWAP_IO_SPACE
5197cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5207cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
521bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
522c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
523575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5247cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5255d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
526575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5277cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5287cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
529ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
530ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5315e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
532c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5335e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
534424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
5350365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
536e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
537377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
538f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
5399693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
5401b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
5418c530ea3SMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
542e8823d26SPaul Burton	select USE_OF
54338ec82feSPaul Burton	select LIBFDT
544abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
545e81a8c7dSPaul Burton	select BUILTIN_DTB
546e81a8c7dSPaul Burton	select LIBFDT
5471da177e4SLinus Torvalds	help
548f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5491da177e4SLinus Torvalds	  board.
5501da177e4SLinus Torvalds
5512572f00dSJoshua Hendersonconfig MACH_PIC32
5522572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5532572f00dSJoshua Henderson	help
5542572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5552572f00dSJoshua Henderson
5562572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5572572f00dSJoshua Henderson	  microcontrollers.
5582572f00dSJoshua Henderson
559a83860c2SRalf Baechleconfig NEC_MARKEINS
560a83860c2SRalf Baechle	bool "NEC EMMA2RH Mark-eins board"
561a83860c2SRalf Baechle	select SOC_EMMA2RH
562a83860c2SRalf Baechle	select HW_HAS_PCI
563a83860c2SRalf Baechle	help
564a83860c2SRalf Baechle	  This enables support for the NEC Electronics Mark-eins boards.
565ade299d8SYoichi Yuasa
5665e83d430SRalf Baechleconfig MACH_VR41XX
56774142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
56842f77542SRalf Baechle	select CEVT_R4K
569940f6b48SRalf Baechle	select CSRC_R4K
5707cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
571377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
572d30a2b47SLinus Walleij	select GPIOLIB
5735e83d430SRalf Baechle
574edb6310aSDaniel Lairdconfig NXP_STB220
575edb6310aSDaniel Laird	bool "NXP STB220 board"
576edb6310aSDaniel Laird	select SOC_PNX833X
577edb6310aSDaniel Laird	help
578edb6310aSDaniel Laird	 Support for NXP Semiconductors STB220 Development Board.
579edb6310aSDaniel Laird
580edb6310aSDaniel Lairdconfig NXP_STB225
581edb6310aSDaniel Laird	bool "NXP 225 board"
582edb6310aSDaniel Laird	select SOC_PNX833X
583edb6310aSDaniel Laird	select SOC_PNX8335
584edb6310aSDaniel Laird	help
585edb6310aSDaniel Laird	 Support for NXP Semiconductors STB225 Development Board.
586edb6310aSDaniel Laird
5879267a30dSMarc St-Jeanconfig PMC_MSP
5889267a30dSMarc St-Jean	bool "PMC-Sierra MSP chipsets"
58939d30c13SAnoop P A	select CEVT_R4K
59039d30c13SAnoop P A	select CSRC_R4K
5919267a30dSMarc St-Jean	select DMA_NONCOHERENT
5929267a30dSMarc St-Jean	select SWAP_IO_SPACE
5939267a30dSMarc St-Jean	select NO_EXCEPT_FILL
5949267a30dSMarc St-Jean	select BOOT_RAW
5959267a30dSMarc St-Jean	select SYS_HAS_CPU_MIPS32_R1
5969267a30dSMarc St-Jean	select SYS_HAS_CPU_MIPS32_R2
5979267a30dSMarc St-Jean	select SYS_SUPPORTS_32BIT_KERNEL
5989267a30dSMarc St-Jean	select SYS_SUPPORTS_BIG_ENDIAN
599377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
60067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
6019267a30dSMarc St-Jean	select SERIAL_8250
6029267a30dSMarc St-Jean	select SERIAL_8250_CONSOLE
6039296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_MMIO
6049296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
6059267a30dSMarc St-Jean	help
6069267a30dSMarc St-Jean	  This adds support for the PMC-Sierra family of Multi-Service
6079267a30dSMarc St-Jean	  Processor System-On-A-Chips.  These parts include a number
6089267a30dSMarc St-Jean	  of integrated peripherals, interfaces and DSPs in addition to
6099267a30dSMarc St-Jean	  a variety of MIPS cores.
6109267a30dSMarc St-Jean
611ae2b5bb6SJohn Crispinconfig RALINK
612ae2b5bb6SJohn Crispin	bool "Ralink based machines"
613ae2b5bb6SJohn Crispin	select CEVT_R4K
614ae2b5bb6SJohn Crispin	select CSRC_R4K
615ae2b5bb6SJohn Crispin	select BOOT_RAW
616ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
618ae2b5bb6SJohn Crispin	select USE_OF
619ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
620ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
621ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
622ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
623377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
624ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
625ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6262a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6272a153f1cSJohn Crispin	select RESET_CONTROLLER
628ae2b5bb6SJohn Crispin
6291da177e4SLinus Torvaldsconfig SGI_IP22
6303fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
6310e2794b0SRalf Baechle	select FW_ARC
6320e2794b0SRalf Baechle	select FW_ARC32
6331da177e4SLinus Torvalds	select BOOT_ELF32
63442f77542SRalf Baechle	select CEVT_R4K
635940f6b48SRalf Baechle	select CSRC_R4K
636e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6371da177e4SLinus Torvalds	select DMA_NONCOHERENT
6385e83d430SRalf Baechle	select HW_HAS_EISA
639d865bea4SRalf Baechle	select I8253
64068de4803SThomas Bogendoerfer	select I8259
6411da177e4SLinus Torvalds	select IP22_CPU_SCACHE
64267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
643aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
644e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
645e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
64636e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
647e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
648e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
649e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6501da177e4SLinus Torvalds	select SWAP_IO_SPACE
6517cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6527cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
6532b5e63f6SMartin Michlmayr	#
6542b5e63f6SMartin Michlmayr	# Disable EARLY_PRINTK for now since it leads to overwritten prom
6552b5e63f6SMartin Michlmayr	# memory during early boot on some machines.
6562b5e63f6SMartin Michlmayr	#
6572b5e63f6SMartin Michlmayr	# See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
6582b5e63f6SMartin Michlmayr	# for a more details discussion
6592b5e63f6SMartin Michlmayr	#
6602b5e63f6SMartin Michlmayr	# select SYS_HAS_EARLY_PRINTK
661ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
662ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6635e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
664930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6651da177e4SLinus Torvalds	help
6661da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6671da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6681da177e4SLinus Torvalds	  that runs on these, say Y here.
6691da177e4SLinus Torvalds
6701da177e4SLinus Torvaldsconfig SGI_IP27
6713fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
6720e2794b0SRalf Baechle	select FW_ARC
6730e2794b0SRalf Baechle	select FW_ARC64
6745e83d430SRalf Baechle	select BOOT_ELF64
675e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
676634286f1SRalf Baechle	select DMA_COHERENT
67736a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
6781da177e4SLinus Torvalds	select HW_HAS_PCI
679130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
6807cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
681ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6825e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
683d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6841a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
685930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6861da177e4SLinus Torvalds	help
6871da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
6881da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
6891da177e4SLinus Torvalds	  here.
6901da177e4SLinus Torvalds
691e2defae5SThomas Bogendoerferconfig SGI_IP28
6927d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
6930e2794b0SRalf Baechle	select FW_ARC
6940e2794b0SRalf Baechle	select FW_ARC64
695e2defae5SThomas Bogendoerfer	select BOOT_ELF64
696e2defae5SThomas Bogendoerfer	select CEVT_R4K
697e2defae5SThomas Bogendoerfer	select CSRC_R4K
698e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
699e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
700e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
70167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
702e2defae5SThomas Bogendoerfer	select HW_HAS_EISA
703e2defae5SThomas Bogendoerfer	select I8253
704e2defae5SThomas Bogendoerfer	select I8259
705e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
706e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7075b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
708e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
709e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
710e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
711e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
712e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7132b5e63f6SMartin Michlmayr	#
7142b5e63f6SMartin Michlmayr	# Disable EARLY_PRINTK for now since it leads to overwritten prom
7152b5e63f6SMartin Michlmayr	# memory during early boot on some machines.
7162b5e63f6SMartin Michlmayr	#
7172b5e63f6SMartin Michlmayr	# See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
7182b5e63f6SMartin Michlmayr	# for a more details discussion
7192b5e63f6SMartin Michlmayr	#
7202b5e63f6SMartin Michlmayr	# select SYS_HAS_EARLY_PRINTK
721e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
722e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
723dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
724e2defae5SThomas Bogendoerfer      help
725e2defae5SThomas Bogendoerfer        This is the SGI Indigo2 with R10000 processor.  To compile a Linux
726e2defae5SThomas Bogendoerfer        kernel that runs on these, say Y here.
727e2defae5SThomas Bogendoerfer
7281da177e4SLinus Torvaldsconfig SGI_IP32
729cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
7300e2794b0SRalf Baechle	select FW_ARC
7310e2794b0SRalf Baechle	select FW_ARC32
7321da177e4SLinus Torvalds	select BOOT_ELF32
73342f77542SRalf Baechle	select CEVT_R4K
734940f6b48SRalf Baechle	select CSRC_R4K
7351da177e4SLinus Torvalds	select DMA_NONCOHERENT
7361da177e4SLinus Torvalds	select HW_HAS_PCI
73767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7381da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7391da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7407cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7417cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7427cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
743dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
744ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7455e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7461da177e4SLinus Torvalds	help
7471da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7481da177e4SLinus Torvalds
749ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
750ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7515e83d430SRalf Baechle	select BOOT_ELF32
7525e83d430SRalf Baechle	select DMA_COHERENT
7535e83d430SRalf Baechle	select SIBYTE_BCM1120
7545e83d430SRalf Baechle	select SWAP_IO_SPACE
7557cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7565e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7575e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7585e83d430SRalf Baechle
759ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
760ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7615e83d430SRalf Baechle	select BOOT_ELF32
7625e83d430SRalf Baechle	select DMA_COHERENT
7635e83d430SRalf Baechle	select SIBYTE_BCM1120
7645e83d430SRalf Baechle	select SWAP_IO_SPACE
7657cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7665e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7675e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7685e83d430SRalf Baechle
7695e83d430SRalf Baechleconfig SIBYTE_CRHONE
7703fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
7715e83d430SRalf Baechle	select BOOT_ELF32
7725e83d430SRalf Baechle	select DMA_COHERENT
7735e83d430SRalf Baechle	select SIBYTE_BCM1125
7745e83d430SRalf Baechle	select SWAP_IO_SPACE
7757cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7765e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7775e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
7785e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7795e83d430SRalf Baechle
780ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
781ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
782ade299d8SYoichi Yuasa	select BOOT_ELF32
783ade299d8SYoichi Yuasa	select DMA_COHERENT
784ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
785ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
786ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
787ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
788ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
789ade299d8SYoichi Yuasa
790ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
791ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
792ade299d8SYoichi Yuasa	select BOOT_ELF32
793ade299d8SYoichi Yuasa	select DMA_COHERENT
794fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
795ade299d8SYoichi Yuasa	select SIBYTE_SB1250
796ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
797ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
798ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
799ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
800ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
801cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
802ade299d8SYoichi Yuasa
803ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
804ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
805ade299d8SYoichi Yuasa	select BOOT_ELF32
806ade299d8SYoichi Yuasa	select DMA_COHERENT
807fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
808ade299d8SYoichi Yuasa	select SIBYTE_SB1250
809ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
810ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
811ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
812ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
813ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
814ade299d8SYoichi Yuasa
815ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
816ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
817ade299d8SYoichi Yuasa	select BOOT_ELF32
818ade299d8SYoichi Yuasa	select DMA_COHERENT
819ade299d8SYoichi Yuasa	select SIBYTE_SB1250
820ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
821ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
822ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
823ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
824ade299d8SYoichi Yuasa
825ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
826ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
827ade299d8SYoichi Yuasa	select BOOT_ELF32
828ade299d8SYoichi Yuasa	select DMA_COHERENT
829ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
830ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
831ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
832ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
833ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
834651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
835ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
836cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
837ade299d8SYoichi Yuasa
83814b36af4SThomas Bogendoerferconfig SNI_RM
83914b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
8400e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8410e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
842aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8435e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
8445e83d430SRalf Baechle	select BOOT_ELF32
84542f77542SRalf Baechle	select CEVT_R4K
846940f6b48SRalf Baechle	select CSRC_R4K
847e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8485e83d430SRalf Baechle	select DMA_NONCOHERENT
8495e83d430SRalf Baechle	select GENERIC_ISA_DMA
8508a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
8515e83d430SRalf Baechle	select HW_HAS_EISA
8525e83d430SRalf Baechle	select HW_HAS_PCI
85367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
854d865bea4SRalf Baechle	select I8253
8555e83d430SRalf Baechle	select I8259
8565e83d430SRalf Baechle	select ISA
8574a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8587cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8594a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
860c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8614a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
86236a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
863ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
8647d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
8654a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
8665e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8675e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8681da177e4SLinus Torvalds	help
86914b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
87014b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
8715e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
8725e83d430SRalf Baechle	  support this machine type.
8731da177e4SLinus Torvalds
874edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
875edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
8765e83d430SRalf Baechle
877edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
878edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
87923fbee9dSRalf Baechle
88073b4390fSRalf Baechleconfig MIKROTIK_RB532
88173b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
88273b4390fSRalf Baechle	select CEVT_R4K
88373b4390fSRalf Baechle	select CSRC_R4K
88473b4390fSRalf Baechle	select DMA_NONCOHERENT
88573b4390fSRalf Baechle	select HW_HAS_PCI
88667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
88773b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
88873b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
88973b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
89073b4390fSRalf Baechle	select SWAP_IO_SPACE
89173b4390fSRalf Baechle	select BOOT_RAW
892d30a2b47SLinus Walleij	select GPIOLIB
893930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
89473b4390fSRalf Baechle	help
89573b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
89673b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
89773b4390fSRalf Baechle
8989ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
8999ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
900a86c7f72SDavid Daney	select CEVT_R4K
90134adb28dSRalf Baechle	select ARCH_PHYS_ADDR_T_64BIT
902a86c7f72SDavid Daney	select DMA_COHERENT
903a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
904a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
905f65aad41SRalf Baechle	select EDAC_SUPPORT
906b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
90773569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
90873569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
909a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9105e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
911e8635b48SDavid Daney	select HW_HAS_PCI
912f00e001eSDavid Daney	select ZONE_DMA32
913465aaed0SDavid Daney	select HOLES_IN_ZONE
914d30a2b47SLinus Walleij	select GPIOLIB
9156e511163SDavid Daney	select LIBFDT
9166e511163SDavid Daney	select USE_OF
9176e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9186e511163SDavid Daney	select SYS_SUPPORTS_SMP
9197820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9207820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
921e326479fSAndrew Bresticker	select BUILTIN_DTB
9228c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
9233ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
924a86c7f72SDavid Daney	help
925a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
926a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
927a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
928a86c7f72SDavid Daney	  Some of the supported boards are:
929a86c7f72SDavid Daney		EBT3000
930a86c7f72SDavid Daney		EBH3000
931a86c7f72SDavid Daney		EBH3100
932a86c7f72SDavid Daney		Thunder
933a86c7f72SDavid Daney		Kodama
934a86c7f72SDavid Daney		Hikari
935a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
936a86c7f72SDavid Daney
9377f058e85SJayachandran Cconfig NLM_XLR_BOARD
9387f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9397f058e85SJayachandran C	select BOOT_ELF32
9407f058e85SJayachandran C	select NLM_COMMON
9417f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9427f058e85SJayachandran C	select SYS_SUPPORTS_SMP
9437f058e85SJayachandran C	select HW_HAS_PCI
9447f058e85SJayachandran C	select SWAP_IO_SPACE
9457f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9467f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
94734adb28dSRalf Baechle	select ARCH_PHYS_ADDR_T_64BIT
9487f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9497f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9507f058e85SJayachandran C	select DMA_COHERENT
9517f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9527f058e85SJayachandran C	select CEVT_R4K
9537f058e85SJayachandran C	select CSRC_R4K
95467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
955b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9567f058e85SJayachandran C	select SYNC_R4K
9577f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
9588f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9598f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9607f058e85SJayachandran C	help
9617f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
9627f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
9637f058e85SJayachandran C
9641c773ea4SJayachandran Cconfig NLM_XLP_BOARD
9651c773ea4SJayachandran C	bool "Netlogic XLP based systems"
9661c773ea4SJayachandran C	select BOOT_ELF32
9671c773ea4SJayachandran C	select NLM_COMMON
9681c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
9691c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
9701c773ea4SJayachandran C	select HW_HAS_PCI
9711c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9721c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
97334adb28dSRalf Baechle	select ARCH_PHYS_ADDR_T_64BIT
974d30a2b47SLinus Walleij	select GPIOLIB
9751c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9761c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
9771c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9781c773ea4SJayachandran C	select DMA_COHERENT
9791c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
9801c773ea4SJayachandran C	select CEVT_R4K
9811c773ea4SJayachandran C	select CSRC_R4K
98267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
983b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9841c773ea4SJayachandran C	select SYNC_R4K
9851c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
9862f6528e1SJayachandran C	select USE_OF
9878f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9888f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9891c773ea4SJayachandran C	help
9901c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
9911c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
9921c773ea4SJayachandran C
9939bc463beSDavid Daneyconfig MIPS_PARAVIRT
9949bc463beSDavid Daney	bool "Para-Virtualized guest system"
9959bc463beSDavid Daney	select CEVT_R4K
9969bc463beSDavid Daney	select CSRC_R4K
9979bc463beSDavid Daney	select DMA_COHERENT
9989bc463beSDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
9999bc463beSDavid Daney	select SYS_SUPPORTS_32BIT_KERNEL
10009bc463beSDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
10019bc463beSDavid Daney	select SYS_SUPPORTS_SMP
10029bc463beSDavid Daney	select NR_CPUS_DEFAULT_4
10039bc463beSDavid Daney	select SYS_HAS_EARLY_PRINTK
10049bc463beSDavid Daney	select SYS_HAS_CPU_MIPS32_R2
10059bc463beSDavid Daney	select SYS_HAS_CPU_MIPS64_R2
10069bc463beSDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
10079bc463beSDavid Daney	select HW_HAS_PCI
10089bc463beSDavid Daney	select SWAP_IO_SPACE
10099bc463beSDavid Daney	help
10109bc463beSDavid Daney	  This option supports guest running under ????
10119bc463beSDavid Daney
10121da177e4SLinus Torvaldsendchoice
10131da177e4SLinus Torvalds
1014e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10153b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1016d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1017a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1018e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10198945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1020eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
10215e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10225ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig"
10238ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10241f21d2bdSBrian Murphysource "arch/mips/lasat/Kconfig"
10252572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1026af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
10270f3a05cbSRalf Baechlesource "arch/mips/pmcs-msp71xx/Kconfig"
1028ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
102929c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
103038b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
103122b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10325e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1033a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
103430ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
103530ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10367f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
1037ae6e7e63SDavid Daneysource "arch/mips/paravirt/Kconfig"
10389937f5ffSZubair Lutfullah Kakakhelsource "arch/mips/xilfpga/Kconfig"
103938b18f72SRalf Baechle
10405e83d430SRalf Baechleendmenu
10415e83d430SRalf Baechle
10421da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
10431da177e4SLinus Torvalds	bool
10441da177e4SLinus Torvalds	default y
10451da177e4SLinus Torvalds
10461da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
10471da177e4SLinus Torvalds	bool
10481da177e4SLinus Torvalds
10493c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10503c9ee7efSAkinobu Mita	bool
10513c9ee7efSAkinobu Mita	default y
10523c9ee7efSAkinobu Mita
10531da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10541da177e4SLinus Torvalds	bool
10551da177e4SLinus Torvalds	default y
10561da177e4SLinus Torvalds
1057ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10581cc89038SAtsushi Nemoto	bool
10591cc89038SAtsushi Nemoto	default y
10601cc89038SAtsushi Nemoto
10611da177e4SLinus Torvalds#
10621da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10631da177e4SLinus Torvalds#
10640e2794b0SRalf Baechleconfig FW_ARC
10651da177e4SLinus Torvalds	bool
10661da177e4SLinus Torvalds
106761ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
106861ed242dSRalf Baechle	bool
106961ed242dSRalf Baechle
10709267a30dSMarc St-Jeanconfig BOOT_RAW
10719267a30dSMarc St-Jean	bool
10729267a30dSMarc St-Jean
1073217dd11eSRalf Baechleconfig CEVT_BCM1480
1074217dd11eSRalf Baechle	bool
1075217dd11eSRalf Baechle
10766457d9fcSYoichi Yuasaconfig CEVT_DS1287
10776457d9fcSYoichi Yuasa	bool
10786457d9fcSYoichi Yuasa
10791097c6acSYoichi Yuasaconfig CEVT_GT641XX
10801097c6acSYoichi Yuasa	bool
10811097c6acSYoichi Yuasa
108242f77542SRalf Baechleconfig CEVT_R4K
108342f77542SRalf Baechle	bool
108442f77542SRalf Baechle
1085217dd11eSRalf Baechleconfig CEVT_SB1250
1086217dd11eSRalf Baechle	bool
1087217dd11eSRalf Baechle
1088229f773eSAtsushi Nemotoconfig CEVT_TXX9
1089229f773eSAtsushi Nemoto	bool
1090229f773eSAtsushi Nemoto
1091217dd11eSRalf Baechleconfig CSRC_BCM1480
1092217dd11eSRalf Baechle	bool
1093217dd11eSRalf Baechle
10944247417dSYoichi Yuasaconfig CSRC_IOASIC
10954247417dSYoichi Yuasa	bool
10964247417dSYoichi Yuasa
1097940f6b48SRalf Baechleconfig CSRC_R4K
1098940f6b48SRalf Baechle	bool
1099940f6b48SRalf Baechle
1100217dd11eSRalf Baechleconfig CSRC_SB1250
1101217dd11eSRalf Baechle	bool
1102217dd11eSRalf Baechle
1103a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1104a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1105a7f4df4eSAlex Smith
1106a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1107d30a2b47SLinus Walleij	select GPIOLIB
1108a9aec7feSAtsushi Nemoto	bool
1109a9aec7feSAtsushi Nemoto
11100e2794b0SRalf Baechleconfig FW_CFE
1111df78b5c8SAurelien Jarno	bool
1112df78b5c8SAurelien Jarno
11134bafad92SFUJITA Tomonoriconfig ARCH_DMA_ADDR_T_64BIT
111434adb28dSRalf Baechle	def_bool (HIGHMEM && ARCH_PHYS_ADDR_T_64BIT) || 64BIT
11154bafad92SFUJITA Tomonori
111640e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
111740e084a5SRalf Baechle	bool
111840e084a5SRalf Baechle
1119885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1120885014bcSFelix Fietkau	select DMA_NONCOHERENT
1121885014bcSFelix Fietkau	bool
1122885014bcSFelix Fietkau
112320d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
112420d33064SPaul Burton	bool
112520d33064SPaul Burton	select DMA_MAYBE_COHERENT
112620d33064SPaul Burton
11271da177e4SLinus Torvaldsconfig DMA_COHERENT
11281da177e4SLinus Torvalds	bool
11291da177e4SLinus Torvalds
11301da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11311da177e4SLinus Torvalds	bool
1132e1e02b32SFUJITA Tomonori	select NEED_DMA_MAP_STATE
11334ce588cdSRalf Baechle
1134e1e02b32SFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
11354ce588cdSRalf Baechle	bool
11361da177e4SLinus Torvalds
113736a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11381da177e4SLinus Torvalds	bool
11391da177e4SLinus Torvalds
11401b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1141dbb74540SRalf Baechle	bool
1142dbb74540SRalf Baechle
11431da177e4SLinus Torvaldsconfig MIPS_BONITO64
11441da177e4SLinus Torvalds	bool
11451da177e4SLinus Torvalds
11461da177e4SLinus Torvaldsconfig MIPS_MSC
11471da177e4SLinus Torvalds	bool
11481da177e4SLinus Torvalds
11491f21d2bdSBrian Murphyconfig MIPS_NILE4
11501f21d2bdSBrian Murphy	bool
11511f21d2bdSBrian Murphy
115239b8d525SRalf Baechleconfig SYNC_R4K
115339b8d525SRalf Baechle	bool
115439b8d525SRalf Baechle
1155487d70d0SGabor Juhosconfig MIPS_MACHINE
1156487d70d0SGabor Juhos	def_bool n
1157487d70d0SGabor Juhos
1158ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1159d388d685SMaciej W. Rozycki	def_bool n
1160d388d685SMaciej W. Rozycki
11614e0748f5SMarkos Chandrasconfig GENERIC_CSUM
11624e0748f5SMarkos Chandras	bool
11634e0748f5SMarkos Chandras
11648313da30SRalf Baechleconfig GENERIC_ISA_DMA
11658313da30SRalf Baechle	bool
11668313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1167a35bee8aSNamhyung Kim	select ISA_DMA_API
11688313da30SRalf Baechle
1169aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1170aa414dffSRalf Baechle	bool
11718313da30SRalf Baechle	select GENERIC_ISA_DMA
1172aa414dffSRalf Baechle
1173a35bee8aSNamhyung Kimconfig ISA_DMA_API
1174a35bee8aSNamhyung Kim	bool
1175a35bee8aSNamhyung Kim
1176465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1177465aaed0SDavid Daney	bool
1178465aaed0SDavid Daney
11798c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11808c530ea3SMatt Redfearn	bool
11818c530ea3SMatt Redfearn	help
11828c530ea3SMatt Redfearn	 Selected if the platform supports relocating the kernel.
11838c530ea3SMatt Redfearn	 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
11848c530ea3SMatt Redfearn	 to allow access to command line and entropy sources.
11858c530ea3SMatt Redfearn
1186f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1187f381bf6dSDavid Daney	def_bool y
1188f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1189f381bf6dSDavid Daney
1190f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1191f381bf6dSDavid Daney	def_bool y
1192f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1193f381bf6dSDavid Daney
1194f381bf6dSDavid Daney
11955e83d430SRalf Baechle#
11966b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
11975e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
11985e83d430SRalf Baechle# choice statement should be more obvious to the user.
11995e83d430SRalf Baechle#
12005e83d430SRalf Baechlechoice
12016b2aac42SMasanari Iida	prompt "Endianness selection"
12021da177e4SLinus Torvalds	help
12031da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12045e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12053cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12065e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12073dde6ad8SDavid Sterba	  one or the other endianness.
12085e83d430SRalf Baechle
12095e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12105e83d430SRalf Baechle	bool "Big endian"
12115e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12125e83d430SRalf Baechle
12135e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12145e83d430SRalf Baechle	bool "Little endian"
12155e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12165e83d430SRalf Baechle
12175e83d430SRalf Baechleendchoice
12185e83d430SRalf Baechle
121922b0763aSDavid Daneyconfig EXPORT_UASM
122022b0763aSDavid Daney	bool
122122b0763aSDavid Daney
12222116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12232116245eSRalf Baechle	bool
12242116245eSRalf Baechle
12255e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12265e83d430SRalf Baechle	bool
12275e83d430SRalf Baechle
12285e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12295e83d430SRalf Baechle	bool
12301da177e4SLinus Torvalds
12319cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12329cffd154SDavid Daney	bool
12339cffd154SDavid Daney	depends on CPU_SUPPORTS_HUGEPAGES && 64BIT
12349cffd154SDavid Daney	default y
12359cffd154SDavid Daney
1236aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1237aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1238aa1762f4SDavid Daney
12391da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12401da177e4SLinus Torvalds	bool
12411da177e4SLinus Torvalds
12429267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12439267a30dSMarc St-Jean	bool
12449267a30dSMarc St-Jean
12459267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12469267a30dSMarc St-Jean	bool
12479267a30dSMarc St-Jean
12488420fd00SAtsushi Nemotoconfig IRQ_TXX9
12498420fd00SAtsushi Nemoto	bool
12508420fd00SAtsushi Nemoto
1251d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1252d5ab1a69SYoichi Yuasa	bool
1253d5ab1a69SYoichi Yuasa
1254252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12551da177e4SLinus Torvalds	bool
12561da177e4SLinus Torvalds
12579267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12589267a30dSMarc St-Jean	bool
12599267a30dSMarc St-Jean
1260a83860c2SRalf Baechleconfig SOC_EMMA2RH
1261a83860c2SRalf Baechle	bool
1262a83860c2SRalf Baechle	select CEVT_R4K
1263a83860c2SRalf Baechle	select CSRC_R4K
1264a83860c2SRalf Baechle	select DMA_NONCOHERENT
126567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1266a83860c2SRalf Baechle	select SWAP_IO_SPACE
1267a83860c2SRalf Baechle	select SYS_HAS_CPU_R5500
1268a83860c2SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
1269a83860c2SRalf Baechle	select SYS_SUPPORTS_64BIT_KERNEL
1270a83860c2SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
1271a83860c2SRalf Baechle
1272edb6310aSDaniel Lairdconfig SOC_PNX833X
1273edb6310aSDaniel Laird	bool
1274edb6310aSDaniel Laird	select CEVT_R4K
1275edb6310aSDaniel Laird	select CSRC_R4K
127667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1277edb6310aSDaniel Laird	select DMA_NONCOHERENT
1278edb6310aSDaniel Laird	select SYS_HAS_CPU_MIPS32_R2
1279edb6310aSDaniel Laird	select SYS_SUPPORTS_32BIT_KERNEL
1280edb6310aSDaniel Laird	select SYS_SUPPORTS_LITTLE_ENDIAN
1281edb6310aSDaniel Laird	select SYS_SUPPORTS_BIG_ENDIAN
1282377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1283edb6310aSDaniel Laird	select CPU_MIPSR2_IRQ_VI
1284edb6310aSDaniel Laird
1285edb6310aSDaniel Lairdconfig SOC_PNX8335
1286edb6310aSDaniel Laird	bool
1287edb6310aSDaniel Laird	select SOC_PNX833X
1288edb6310aSDaniel Laird
1289a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1290a7e07b1aSMarkos Chandras	bool
1291a7e07b1aSMarkos Chandras
12921da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12931da177e4SLinus Torvalds	bool
12941da177e4SLinus Torvalds
1295e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1296e2defae5SThomas Bogendoerfer	bool
1297e2defae5SThomas Bogendoerfer
12985b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12995b438c44SThomas Bogendoerfer	bool
13005b438c44SThomas Bogendoerfer
1301e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1302e2defae5SThomas Bogendoerfer	bool
1303e2defae5SThomas Bogendoerfer
1304e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1305e2defae5SThomas Bogendoerfer	bool
1306e2defae5SThomas Bogendoerfer
1307e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1308e2defae5SThomas Bogendoerfer	bool
1309e2defae5SThomas Bogendoerfer
1310e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1311e2defae5SThomas Bogendoerfer	bool
1312e2defae5SThomas Bogendoerfer
1313e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1314e2defae5SThomas Bogendoerfer	bool
1315e2defae5SThomas Bogendoerfer
13160e2794b0SRalf Baechleconfig FW_ARC32
13175e83d430SRalf Baechle	bool
13185e83d430SRalf Baechle
1319aaa9fad3SPaul Bolleconfig FW_SNIPROM
1320231a35d3SThomas Bogendoerfer	bool
1321231a35d3SThomas Bogendoerfer
13221da177e4SLinus Torvaldsconfig BOOT_ELF32
13231da177e4SLinus Torvalds	bool
13241da177e4SLinus Torvalds
1325930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1326930beb5aSFlorian Fainelli	bool
1327930beb5aSFlorian Fainelli
1328930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1329930beb5aSFlorian Fainelli	bool
1330930beb5aSFlorian Fainelli
1331930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1332930beb5aSFlorian Fainelli	bool
1333930beb5aSFlorian Fainelli
1334930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1335930beb5aSFlorian Fainelli	bool
1336930beb5aSFlorian Fainelli
13371da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13381da177e4SLinus Torvalds	int
1339a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13405432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13415432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13425432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13431da177e4SLinus Torvalds	default "5"
13441da177e4SLinus Torvalds
13451da177e4SLinus Torvaldsconfig HAVE_STD_PC_SERIAL_PORT
13461da177e4SLinus Torvalds	bool
13471da177e4SLinus Torvalds
13481da177e4SLinus Torvaldsconfig ARC_CONSOLE
13491da177e4SLinus Torvalds	bool "ARC console support"
1350e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13511da177e4SLinus Torvalds
13521da177e4SLinus Torvaldsconfig ARC_MEMORY
13531da177e4SLinus Torvalds	bool
135414b36af4SThomas Bogendoerfer	depends on MACH_JAZZ || SNI_RM || SGI_IP32
13551da177e4SLinus Torvalds	default y
13561da177e4SLinus Torvalds
13571da177e4SLinus Torvaldsconfig ARC_PROMLIB
13581da177e4SLinus Torvalds	bool
1359e2defae5SThomas Bogendoerfer	depends on MACH_JAZZ || SNI_RM || SGI_IP22 || SGI_IP28 || SGI_IP32
13601da177e4SLinus Torvalds	default y
13611da177e4SLinus Torvalds
13620e2794b0SRalf Baechleconfig FW_ARC64
13631da177e4SLinus Torvalds	bool
13641da177e4SLinus Torvalds
13651da177e4SLinus Torvaldsconfig BOOT_ELF64
13661da177e4SLinus Torvalds	bool
13671da177e4SLinus Torvalds
13681da177e4SLinus Torvaldsmenu "CPU selection"
13691da177e4SLinus Torvalds
13701da177e4SLinus Torvaldschoice
13711da177e4SLinus Torvalds	prompt "CPU type"
13721da177e4SLinus Torvalds	default CPU_R4X00
13731da177e4SLinus Torvalds
13740e476d91SHuacai Chenconfig CPU_LOONGSON3
13750e476d91SHuacai Chen	bool "Loongson 3 CPU"
13760e476d91SHuacai Chen	depends on SYS_HAS_CPU_LOONGSON3
13770e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13780e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13790e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13800e476d91SHuacai Chen	select WEAK_ORDERING
13810e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
1382b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
138317c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1384d30a2b47SLinus Walleij	select GPIOLIB
13850e476d91SHuacai Chen	help
13860e476d91SHuacai Chen		The Loongson 3 processor implements the MIPS64R2 instruction
13870e476d91SHuacai Chen		set with many extensions.
13880e476d91SHuacai Chen
13891e820da3SHuacai Chenconfig LOONGSON3_ENHANCEMENT
13901e820da3SHuacai Chen	bool "New Loongson 3 CPU Enhancements"
13911e820da3SHuacai Chen	default n
13921e820da3SHuacai Chen	select CPU_MIPSR2
13931e820da3SHuacai Chen	select CPU_HAS_PREFETCH
13941e820da3SHuacai Chen	depends on CPU_LOONGSON3
13951e820da3SHuacai Chen	help
13961e820da3SHuacai Chen	  New Loongson 3 CPU (since Loongson-3A R2, as opposed to Loongson-3A
13971e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
13981e820da3SHuacai Chen	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPv2 ASE, User
13991e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14001e820da3SHuacai Chen	  Fast TLB refill support, etc.
14011e820da3SHuacai Chen
14021e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14031e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14041e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
14051e820da3SHuacai Chen	  new Loongson 3 machines only, please say 'Y' here.
14061e820da3SHuacai Chen
14073702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14083702bba5SWu Zhangjin	bool "Loongson 2E"
14093702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
14103702bba5SWu Zhangjin	select CPU_LOONGSON2
14112a21c730SFuxin Zhang	help
14122a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14132a21c730SFuxin Zhang	  with many extensions.
14142a21c730SFuxin Zhang
141525985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14166f7a251aSWu Zhangjin	  bonito64.
14176f7a251aSWu Zhangjin
14186f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14196f7a251aSWu Zhangjin	bool "Loongson 2F"
14206f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
14216f7a251aSWu Zhangjin	select CPU_LOONGSON2
1422d30a2b47SLinus Walleij	select GPIOLIB
14236f7a251aSWu Zhangjin	help
14246f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14256f7a251aSWu Zhangjin	  with many extensions.
14266f7a251aSWu Zhangjin
14276f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14286f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14296f7a251aSWu Zhangjin	  Loongson2E.
14306f7a251aSWu Zhangjin
1431ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1432ca585cf9SKelvin Cheung	bool "Loongson 1B"
1433ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1434ca585cf9SKelvin Cheung	select CPU_LOONGSON1
14359ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1436ca585cf9SKelvin Cheung	help
1437ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1438ca585cf9SKelvin Cheung	  release 2 instruction set.
1439ca585cf9SKelvin Cheung
144012e3280bSYang Lingconfig CPU_LOONGSON1C
144112e3280bSYang Ling	bool "Loongson 1C"
144212e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
144312e3280bSYang Ling	select CPU_LOONGSON1
144412e3280bSYang Ling	select LEDS_GPIO_REGISTER
144512e3280bSYang Ling	help
144612e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
144712e3280bSYang Ling	  release 2 instruction set.
144812e3280bSYang Ling
14496e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14506e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14517cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14526e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1453797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1454ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14556e760c8dSRalf Baechle	help
14565e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14571e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14581e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14591e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14601e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14611e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14621e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14631e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14641e5f1caaSRalf Baechle	  performance.
14651e5f1caaSRalf Baechle
14661e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14671e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14687cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
14691e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1470797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1471ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1472a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
14732235a54dSSanjay Lal	select HAVE_KVM
14741e5f1caaSRalf Baechle	help
14755e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
14766e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14776e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14786e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
14796e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14801da177e4SLinus Torvalds
14817fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1482674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
14837fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
14847fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
14857fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
14867fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
14877fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
14884e0748f5SMarkos Chandras	select GENERIC_CSUM
14897fd08ca5SLeonid Yegoshin	select HAVE_KVM
14907fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
14917fd08ca5SLeonid Yegoshin	help
14927fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
14937fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
14947fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
14957fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
14967fd08ca5SLeonid Yegoshin
14976e760c8dSRalf Baechleconfig CPU_MIPS64_R1
14986e760c8dSRalf Baechle	bool "MIPS64 Release 1"
14997cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1500797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1501ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1502ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1503ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15049cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15056e760c8dSRalf Baechle	help
15066e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15076e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15086e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15096e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15106e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15111e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15121e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15131e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15141e5f1caaSRalf Baechle	  performance.
15151e5f1caaSRalf Baechle
15161e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15171e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15187cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1519797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15201e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15211e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1522ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15239cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1524a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
152540a2df49SJames Hogan	select HAVE_KVM
15261e5f1caaSRalf Baechle	help
15271e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15281e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15291e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15301e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15311e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15321da177e4SLinus Torvalds
15337fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1534674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15357fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15367fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
15377fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15387fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
15397fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15407fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15414e0748f5SMarkos Chandras	select GENERIC_CSUM
15422e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
154340a2df49SJames Hogan	select HAVE_KVM
15447fd08ca5SLeonid Yegoshin	help
15457fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15467fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
15477fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
15487fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
15497fd08ca5SLeonid Yegoshin
15501da177e4SLinus Torvaldsconfig CPU_R3000
15511da177e4SLinus Torvalds	bool "R3000"
15527cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1553f7062ddbSRalf Baechle	select CPU_HAS_WB
1554ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1555797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15561da177e4SLinus Torvalds	help
15571da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
15581da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
15591da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
15601da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
15611da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
15621da177e4SLinus Torvalds	  try to recompile with R3000.
15631da177e4SLinus Torvalds
15641da177e4SLinus Torvaldsconfig CPU_TX39XX
15651da177e4SLinus Torvalds	bool "R39XX"
15667cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1567ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
15681da177e4SLinus Torvalds
15691da177e4SLinus Torvaldsconfig CPU_VR41XX
15701da177e4SLinus Torvalds	bool "R41xx"
15717cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1572ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1573ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
15741da177e4SLinus Torvalds	help
15755e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
15761da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
15771da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
15781da177e4SLinus Torvalds	  processor or vice versa.
15791da177e4SLinus Torvalds
15801da177e4SLinus Torvaldsconfig CPU_R4300
15811da177e4SLinus Torvalds	bool "R4300"
15827cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4300
1583ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1584ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
15851da177e4SLinus Torvalds	help
15861da177e4SLinus Torvalds	  MIPS Technologies R4300-series processors.
15871da177e4SLinus Torvalds
15881da177e4SLinus Torvaldsconfig CPU_R4X00
15891da177e4SLinus Torvalds	bool "R4x00"
15907cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1591ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1592ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1593970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
15941da177e4SLinus Torvalds	help
15951da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
15961da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
15971da177e4SLinus Torvalds
15981da177e4SLinus Torvaldsconfig CPU_TX49XX
15991da177e4SLinus Torvalds	bool "R49XX"
16007cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1601de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1602ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1603ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1604970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16051da177e4SLinus Torvalds
16061da177e4SLinus Torvaldsconfig CPU_R5000
16071da177e4SLinus Torvalds	bool "R5000"
16087cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1609ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1610ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1611970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16121da177e4SLinus Torvalds	help
16131da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16141da177e4SLinus Torvalds
16151da177e4SLinus Torvaldsconfig CPU_R5432
16161da177e4SLinus Torvalds	bool "R5432"
16177cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5432
16185e83d430SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
16195e83d430SRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1620970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16211da177e4SLinus Torvalds
1622542c1020SShinya Kuribayashiconfig CPU_R5500
1623542c1020SShinya Kuribayashi	bool "R5500"
1624542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1625542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1626542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
16279cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1628542c1020SShinya Kuribayashi	help
1629542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1630542c1020SShinya Kuribayashi	  instruction set.
1631542c1020SShinya Kuribayashi
16321da177e4SLinus Torvaldsconfig CPU_NEVADA
16331da177e4SLinus Torvalds	bool "RM52xx"
16347cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1635ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1636ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1637970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16381da177e4SLinus Torvalds	help
16391da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
16401da177e4SLinus Torvalds
16411da177e4SLinus Torvaldsconfig CPU_R8000
16421da177e4SLinus Torvalds	bool "R8000"
16437cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R8000
16445e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1645ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16461da177e4SLinus Torvalds	help
16471da177e4SLinus Torvalds	  MIPS Technologies R8000 processors.  Note these processors are
16481da177e4SLinus Torvalds	  uncommon and the support for them is incomplete.
16491da177e4SLinus Torvalds
16501da177e4SLinus Torvaldsconfig CPU_R10000
16511da177e4SLinus Torvalds	bool "R10000"
16527cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
16535e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1654ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1655ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1656797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1657970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16581da177e4SLinus Torvalds	help
16591da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
16601da177e4SLinus Torvalds
16611da177e4SLinus Torvaldsconfig CPU_RM7000
16621da177e4SLinus Torvalds	bool "RM7000"
16637cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
16645e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1665ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1666ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1667797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1668970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16691da177e4SLinus Torvalds
16701da177e4SLinus Torvaldsconfig CPU_SB1
16711da177e4SLinus Torvalds	bool "SB1"
16727cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1673ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1674ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1675797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1676970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16770004a9dfSRalf Baechle	select WEAK_ORDERING
16781da177e4SLinus Torvalds
1679a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1680a86c7f72SDavid Daney	bool "Cavium Octeon processor"
16815e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1682a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1683a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1684a86c7f72SDavid Daney	select WEAK_ORDERING
1685a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
16869cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1687df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1688df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1689930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
16900ae3abcdSJames Hogan	select HAVE_KVM
1691a86c7f72SDavid Daney	help
1692a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1693a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1694a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1695a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1696a86c7f72SDavid Daney
1697cd746249SJonas Gorskiconfig CPU_BMIPS
1698cd746249SJonas Gorski	bool "Broadcom BMIPS"
1699cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1700cd746249SJonas Gorski	select CPU_MIPS32
1701fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1702cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1703cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1704cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1705cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1706cd746249SJonas Gorski	select DMA_NONCOHERENT
170767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1708cd746249SJonas Gorski	select SWAP_IO_SPACE
1709cd746249SJonas Gorski	select WEAK_ORDERING
1710c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
171169aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1712a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1713a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1714c1c0c461SKevin Cernekee	help
1715fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1716c1c0c461SKevin Cernekee
17177f058e85SJayachandran Cconfig CPU_XLR
17187f058e85SJayachandran C	bool "Netlogic XLR SoC"
17197f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
17207f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17217f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17227f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1723970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17247f058e85SJayachandran C	select WEAK_ORDERING
17257f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17267f058e85SJayachandran C	help
17277f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17281c773ea4SJayachandran C
17291c773ea4SJayachandran Cconfig CPU_XLP
17301c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17311c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17321c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17331c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17341c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17351c773ea4SJayachandran C	select WEAK_ORDERING
17361c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17371c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1738d6504846SJayachandran C	select CPU_MIPSR2
1739ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
17402db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
17411c773ea4SJayachandran C	help
17421c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
17431da177e4SLinus Torvaldsendchoice
17441da177e4SLinus Torvalds
1745a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1746a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1747a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
17487fd08ca5SLeonid Yegoshin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R6
1749a6e18781SLeonid Yegoshin	help
1750a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1751a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1752a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1753a6e18781SLeonid Yegoshin
1754a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1755a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1756a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1757a6e18781SLeonid Yegoshin	select EVA
1758a6e18781SLeonid Yegoshin	default y
1759a6e18781SLeonid Yegoshin	help
1760a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1761a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1762a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1763a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1764a6e18781SLeonid Yegoshin
1765c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1766c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1767c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1768c5b36783SSteven J. Hill	depends on CPU_MIPS32_R2
1769c5b36783SSteven J. Hill	help
1770c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1771c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1772c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1773c5b36783SSteven J. Hill
1774c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1775c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1776c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1777c5b36783SSteven J. Hill	depends on !EVA
1778c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1779c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1780c5b36783SSteven J. Hill	select XPA
1781c5b36783SSteven J. Hill	select HIGHMEM
1782c5b36783SSteven J. Hill	select ARCH_PHYS_ADDR_T_64BIT
1783c5b36783SSteven J. Hill	default n
1784c5b36783SSteven J. Hill	help
1785c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1786c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1787c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1788c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1789c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1790c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1791c5b36783SSteven J. Hill
1792622844bfSWu Zhangjinif CPU_LOONGSON2F
1793622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1794622844bfSWu Zhangjin	bool
1795622844bfSWu Zhangjin
1796622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1797622844bfSWu Zhangjin	bool
1798622844bfSWu Zhangjin
1799622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1800622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1801622844bfSWu Zhangjin	default y
1802622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1803622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1804622844bfSWu Zhangjin	help
1805622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1806622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1807622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1808622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1809622844bfSWu Zhangjin
1810622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1811622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1812622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1813622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1814622844bfSWu Zhangjin	  systems.
1815622844bfSWu Zhangjin
1816622844bfSWu Zhangjin	  If unsure, please say Y.
1817622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1818622844bfSWu Zhangjin
18191b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18201b93b3c3SWu Zhangjin	bool
18211b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18221b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
182331c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18241b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1825fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18264e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
18271b93b3c3SWu Zhangjin
18281b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18291b93b3c3SWu Zhangjin	bool
18301b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18311b93b3c3SWu Zhangjin
1832dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1833dbb98314SAlban Bedel	bool
1834dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1835dbb98314SAlban Bedel
18363702bba5SWu Zhangjinconfig CPU_LOONGSON2
18373702bba5SWu Zhangjin	bool
18383702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
18393702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
18403702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1841970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
18423702bba5SWu Zhangjin
1843ca585cf9SKelvin Cheungconfig CPU_LOONGSON1
1844ca585cf9SKelvin Cheung	bool
1845ca585cf9SKelvin Cheung	select CPU_MIPS32
1846ca585cf9SKelvin Cheung	select CPU_MIPSR2
1847ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1848ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1849ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1850f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1851ca585cf9SKelvin Cheung
1852fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
185304fa8bf7SJonas Gorski	select SMP_UP if SMP
18541bbb6c1bSKevin Cernekee	bool
1855cd746249SJonas Gorski
1856cd746249SJonas Gorskiconfig CPU_BMIPS4350
1857cd746249SJonas Gorski	bool
1858cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1859cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1860cd746249SJonas Gorski
1861cd746249SJonas Gorskiconfig CPU_BMIPS4380
1862cd746249SJonas Gorski	bool
1863bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1864cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1865cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1866b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1867cd746249SJonas Gorski
1868cd746249SJonas Gorskiconfig CPU_BMIPS5000
1869cd746249SJonas Gorski	bool
1870cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1871bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1872cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1873cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1874b4720809SFlorian Fainelli	select CPU_HAS_RIXI
18751bbb6c1bSKevin Cernekee
18760e476d91SHuacai Chenconfig SYS_HAS_CPU_LOONGSON3
18770e476d91SHuacai Chen	bool
18780e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1879b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
18800e476d91SHuacai Chen
18813702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
18822a21c730SFuxin Zhang	bool
18832a21c730SFuxin Zhang
18846f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
18856f7a251aSWu Zhangjin	bool
188655045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
188755045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
188822f1fdfdSWu Zhangjin	select CPU_SUPPORTS_UNCACHED_ACCELERATED
18896f7a251aSWu Zhangjin
1890ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1891ca585cf9SKelvin Cheung	bool
1892ca585cf9SKelvin Cheung
189312e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
189412e3280bSYang Ling	bool
189512e3280bSYang Ling
18967cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
18977cf8053bSRalf Baechle	bool
18987cf8053bSRalf Baechle
18997cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19007cf8053bSRalf Baechle	bool
19017cf8053bSRalf Baechle
1902a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1903a6e18781SLeonid Yegoshin	bool
1904a6e18781SLeonid Yegoshin
1905c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1906c5b36783SSteven J. Hill	bool
1907c5b36783SSteven J. Hill
19087fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19097fd08ca5SLeonid Yegoshin	bool
19107fd08ca5SLeonid Yegoshin
19117cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19127cf8053bSRalf Baechle	bool
19137cf8053bSRalf Baechle
19147cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19157cf8053bSRalf Baechle	bool
19167cf8053bSRalf Baechle
19177fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19187fd08ca5SLeonid Yegoshin	bool
19197fd08ca5SLeonid Yegoshin
19207cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19217cf8053bSRalf Baechle	bool
19227cf8053bSRalf Baechle
19237cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19247cf8053bSRalf Baechle	bool
19257cf8053bSRalf Baechle
19267cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19277cf8053bSRalf Baechle	bool
19287cf8053bSRalf Baechle
19297cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4300
19307cf8053bSRalf Baechle	bool
19317cf8053bSRalf Baechle
19327cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
19337cf8053bSRalf Baechle	bool
19347cf8053bSRalf Baechle
19357cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
19367cf8053bSRalf Baechle	bool
19377cf8053bSRalf Baechle
19387cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
19397cf8053bSRalf Baechle	bool
19407cf8053bSRalf Baechle
19417cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5432
19427cf8053bSRalf Baechle	bool
19437cf8053bSRalf Baechle
1944542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
1945542c1020SShinya Kuribayashi	bool
1946542c1020SShinya Kuribayashi
19477cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
19487cf8053bSRalf Baechle	bool
19497cf8053bSRalf Baechle
19507cf8053bSRalf Baechleconfig SYS_HAS_CPU_R8000
19517cf8053bSRalf Baechle	bool
19527cf8053bSRalf Baechle
19537cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
19547cf8053bSRalf Baechle	bool
19557cf8053bSRalf Baechle
19567cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
19577cf8053bSRalf Baechle	bool
19587cf8053bSRalf Baechle
19597cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
19607cf8053bSRalf Baechle	bool
19617cf8053bSRalf Baechle
19625e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
19635e683389SDavid Daney	bool
19645e683389SDavid Daney
1965cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
1966c1c0c461SKevin Cernekee	bool
1967c1c0c461SKevin Cernekee
1968fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
1969c1c0c461SKevin Cernekee	bool
1970cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1971c1c0c461SKevin Cernekee
1972c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
1973c1c0c461SKevin Cernekee	bool
1974cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1975c1c0c461SKevin Cernekee
1976c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
1977c1c0c461SKevin Cernekee	bool
1978cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1979c1c0c461SKevin Cernekee
1980c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
1981c1c0c461SKevin Cernekee	bool
1982cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1983c1c0c461SKevin Cernekee
19847f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
19857f058e85SJayachandran C	bool
19867f058e85SJayachandran C
19871c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
19881c773ea4SJayachandran C	bool
19891c773ea4SJayachandran C
1990b6911bbaSPaul Burtonconfig MIPS_MALTA_PM
1991b6911bbaSPaul Burton	depends on MIPS_MALTA
1992b6911bbaSPaul Burton	depends on PCI
1993b6911bbaSPaul Burton	bool
1994b6911bbaSPaul Burton	default y
1995b6911bbaSPaul Burton
199617099b11SRalf Baechle#
199717099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
199817099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
199917099b11SRalf Baechle#
20000004a9dfSRalf Baechleconfig WEAK_ORDERING
20010004a9dfSRalf Baechle	bool
200217099b11SRalf Baechle
200317099b11SRalf Baechle#
200417099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
200517099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
200617099b11SRalf Baechle#
200717099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
200817099b11SRalf Baechle	bool
20095e83d430SRalf Baechleendmenu
20105e83d430SRalf Baechle
20115e83d430SRalf Baechle#
20125e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20135e83d430SRalf Baechle#
20145e83d430SRalf Baechleconfig CPU_MIPS32
20155e83d430SRalf Baechle	bool
20167fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6
20175e83d430SRalf Baechle
20185e83d430SRalf Baechleconfig CPU_MIPS64
20195e83d430SRalf Baechle	bool
20207fd08ca5SLeonid Yegoshin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6
20215e83d430SRalf Baechle
20225e83d430SRalf Baechle#
2023c09b47d8SChris Dearman# These two indicate the revision of the architecture, either Release 1 or Release 2
20245e83d430SRalf Baechle#
20255e83d430SRalf Baechleconfig CPU_MIPSR1
20265e83d430SRalf Baechle	bool
20275e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20285e83d430SRalf Baechle
20295e83d430SRalf Baechleconfig CPU_MIPSR2
20305e83d430SRalf Baechle	bool
2031a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20328256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2033a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20345e83d430SRalf Baechle
20357fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
20367fd08ca5SLeonid Yegoshin	bool
20377fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
20388256b17eSFlorian Fainelli	select CPU_HAS_RIXI
203987321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
20402db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
2041a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20425e83d430SRalf Baechle
2043a6e18781SLeonid Yegoshinconfig EVA
2044a6e18781SLeonid Yegoshin	bool
2045a6e18781SLeonid Yegoshin
2046c5b36783SSteven J. Hillconfig XPA
2047c5b36783SSteven J. Hill	bool
2048c5b36783SSteven J. Hill
20495e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
20505e83d430SRalf Baechle	bool
20515e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
20525e83d430SRalf Baechle	bool
20535e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
20545e83d430SRalf Baechle	bool
20555e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
20565e83d430SRalf Baechle	bool
205755045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
205855045ff5SWu Zhangjin	bool
205955045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
206055045ff5SWu Zhangjin	bool
20619cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
20629cffd154SDavid Daney	bool
206322f1fdfdSWu Zhangjinconfig CPU_SUPPORTS_UNCACHED_ACCELERATED
206422f1fdfdSWu Zhangjin	bool
206582622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
206682622284SDavid Daney	bool
2067cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
20685e83d430SRalf Baechle
20698192c9eaSDavid Daney#
20708192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
20718192c9eaSDavid Daney#
20728192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
20738192c9eaSDavid Daney       bool
2074679eb637SJames Hogan       default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
20758192c9eaSDavid Daney
20765e83d430SRalf Baechlemenu "Kernel type"
20775e83d430SRalf Baechle
20785e83d430SRalf Baechlechoice
20795e83d430SRalf Baechle	prompt "Kernel code model"
20805e83d430SRalf Baechle	help
20815e83d430SRalf Baechle	  You should only select this option if you have a workload that
20825e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
20835e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
20845e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
20855e83d430SRalf Baechle
20865e83d430SRalf Baechleconfig 32BIT
20875e83d430SRalf Baechle	bool "32-bit kernel"
20885e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
20895e83d430SRalf Baechle	select TRAD_SIGNALS
20905e83d430SRalf Baechle	help
20915e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2092f17c4ca3SRalf Baechle
20935e83d430SRalf Baechleconfig 64BIT
20945e83d430SRalf Baechle	bool "64-bit kernel"
20955e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
20965e83d430SRalf Baechle	help
20975e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
20985e83d430SRalf Baechle
20995e83d430SRalf Baechleendchoice
21005e83d430SRalf Baechle
21012235a54dSSanjay Lalconfig KVM_GUEST
21022235a54dSSanjay Lal	bool "KVM Guest Kernel"
2103f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21042235a54dSSanjay Lal	help
2105caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2106caa1faa7SJames Hogan	  mode.
21072235a54dSSanjay Lal
2108eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2109eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21102235a54dSSanjay Lal	depends on KVM_GUEST
2111eda3d33cSJames Hogan	default 100
21122235a54dSSanjay Lal	help
2113eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2114eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2115eda3d33cSJames Hogan	  timer frequency is specified directly.
21162235a54dSSanjay Lal
21171e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21181e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
21191e321fa9SLeonid Yegoshin	depends on 64BIT
21201e321fa9SLeonid Yegoshin	help
21213377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
21223377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
21233377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
21243377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
21253377e227SAlex Belits	  level of page tables is added which imposes both a memory
21263377e227SAlex Belits	  overhead as well as slower TLB fault handling.
21273377e227SAlex Belits
21281e321fa9SLeonid Yegoshin	  If unsure, say N.
21291e321fa9SLeonid Yegoshin
21301da177e4SLinus Torvaldschoice
21311da177e4SLinus Torvalds	prompt "Kernel page size"
21321da177e4SLinus Torvalds	default PAGE_SIZE_4KB
21331da177e4SLinus Torvalds
21341da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
21351da177e4SLinus Torvalds	bool "4kB"
21360e476d91SHuacai Chen	depends on !CPU_LOONGSON2 && !CPU_LOONGSON3
21371da177e4SLinus Torvalds	help
21381da177e4SLinus Torvalds	 This option select the standard 4kB Linux page size.  On some
21391da177e4SLinus Torvalds	 R3000-family processors this is the only available page size.  Using
21401da177e4SLinus Torvalds	 4kB page size will minimize memory consumption and is therefore
21411da177e4SLinus Torvalds	 recommended for low memory systems.
21421da177e4SLinus Torvalds
21431da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
21441da177e4SLinus Torvalds	bool "8kB"
21457d60717eSKees Cook	depends on CPU_R8000 || CPU_CAVIUM_OCTEON
21461e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
21471da177e4SLinus Torvalds	help
21481da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
21491da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2150c52399beSRalf Baechle	  only on R8000 and cnMIPS processors.  Note that you will need a
2151c52399beSRalf Baechle	  suitable Linux distribution to support this.
21521da177e4SLinus Torvalds
21531da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
21541da177e4SLinus Torvalds	bool "16kB"
2155714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
21561da177e4SLinus Torvalds	help
21571da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
21581da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2159714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2160714bfad6SRalf Baechle	  Linux distribution to support this.
21611da177e4SLinus Torvalds
2162c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2163c52399beSRalf Baechle	bool "32kB"
2164c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
21651e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2166c52399beSRalf Baechle	help
2167c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2168c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2169c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2170c52399beSRalf Baechle	  distribution to support this.
2171c52399beSRalf Baechle
21721da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
21731da177e4SLinus Torvalds	bool "64kB"
21743b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
21751da177e4SLinus Torvalds	help
21761da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
21771da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
21781da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2179714bfad6SRalf Baechle	  writing this option is still high experimental.
21801da177e4SLinus Torvalds
21811da177e4SLinus Torvaldsendchoice
21821da177e4SLinus Torvalds
2183c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2184c9bace7cSDavid Daney	int "Maximum zone order"
2185e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2186e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2187e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2188e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2189e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2190e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2191c9bace7cSDavid Daney	range 11 64
2192c9bace7cSDavid Daney	default "11"
2193c9bace7cSDavid Daney	help
2194c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2195c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2196c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2197c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2198c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2199c9bace7cSDavid Daney	  increase this value.
2200c9bace7cSDavid Daney
2201c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2202c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2203c9bace7cSDavid Daney
2204c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2205c9bace7cSDavid Daney	  when choosing a value for this option.
2206c9bace7cSDavid Daney
22071da177e4SLinus Torvaldsconfig BOARD_SCACHE
22081da177e4SLinus Torvalds	bool
22091da177e4SLinus Torvalds
22101da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22111da177e4SLinus Torvalds	bool
22121da177e4SLinus Torvalds	select BOARD_SCACHE
22131da177e4SLinus Torvalds
22149318c51aSChris Dearman#
22159318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22169318c51aSChris Dearman#
22179318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22189318c51aSChris Dearman	bool
22199318c51aSChris Dearman	select BOARD_SCACHE
22209318c51aSChris Dearman
22211da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
22221da177e4SLinus Torvalds	bool
22231da177e4SLinus Torvalds	select BOARD_SCACHE
22241da177e4SLinus Torvalds
22251da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
22261da177e4SLinus Torvalds	bool
22271da177e4SLinus Torvalds	select BOARD_SCACHE
22281da177e4SLinus Torvalds
22291da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
22301da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
22311da177e4SLinus Torvalds	depends on CPU_SB1
22321da177e4SLinus Torvalds	help
22331da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
22341da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
22351da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
22361da177e4SLinus Torvalds
22371da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2238c8094b53SRalf Baechle	bool
22391da177e4SLinus Torvalds
22403165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
22413165c846SFlorian Fainelli	bool
22423b2db173SPaul Burton	default y if !(CPU_R3000 || CPU_R8000 || CPU_TX39XX)
22433165c846SFlorian Fainelli
224491405eb6SFlorian Fainelliconfig CPU_R4K_FPU
224591405eb6SFlorian Fainelli	bool
2246a2aea699SPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
224791405eb6SFlorian Fainelli
224862cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
224962cedc4fSFlorian Fainelli	bool
225062cedc4fSFlorian Fainelli	default y if !(CPU_R3000 || CPU_R8000 || CPU_SB1 || CPU_TX39XX || CPU_CAVIUM_OCTEON)
225162cedc4fSFlorian Fainelli
225259d6ab86SRalf Baechleconfig MIPS_MT_SMP
2253a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
22545cbf9688SPaul Burton	default y
2255527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
225659d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2257d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2258c080faa5SSteven J. Hill	select SYNC_R4K
225959d6ab86SRalf Baechle	select MIPS_MT
226059d6ab86SRalf Baechle	select SMP
226187353d8aSRalf Baechle	select SMP_UP
2262c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2263c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2264399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
226559d6ab86SRalf Baechle	help
2266c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2267c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2268c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2269c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2270c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
227159d6ab86SRalf Baechle
2272f41ae0b2SRalf Baechleconfig MIPS_MT
2273f41ae0b2SRalf Baechle	bool
2274f41ae0b2SRalf Baechle
22750ab7aefcSRalf Baechleconfig SCHED_SMT
22760ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
22770ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
22780ab7aefcSRalf Baechle	default n
22790ab7aefcSRalf Baechle	help
22800ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
22810ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
22820ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
22830ab7aefcSRalf Baechle
22840ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
22850ab7aefcSRalf Baechle	bool
22860ab7aefcSRalf Baechle
2287f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2288f41ae0b2SRalf Baechle	bool
2289f41ae0b2SRalf Baechle
2290f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2291f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2292f088fc84SRalf Baechle	default y
2293b633648cSRalf Baechle	depends on MIPS_MT_SMP
229407cc0c9eSRalf Baechle
2295b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2296b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
22979eaa9a82SPaul Burton	depends on CPU_MIPSR6
2298b0a668fbSLeonid Yegoshin	default y
2299b0a668fbSLeonid Yegoshin	help
2300b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2301b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
230207edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2303b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2304b0a668fbSLeonid Yegoshin	  final kernel image.
2305b0a668fbSLeonid Yegoshin
230607cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
230707cc0c9eSRalf Baechle	bool "VPE loader support."
2308704e6460SMarkos Chandras	depends on SYS_SUPPORTS_MULTITHREADING && MODULES
230907cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
231007cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
231107cc0c9eSRalf Baechle	select MIPS_MT
231207cc0c9eSRalf Baechle	help
231307cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
231407cc0c9eSRalf Baechle	  onto another VPE and running it.
2315f088fc84SRalf Baechle
231617a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
231717a1d523SDeng-Cheng Zhu	bool
231817a1d523SDeng-Cheng Zhu	default "y"
231917a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
232017a1d523SDeng-Cheng Zhu
23211a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
23221a2a6d7eSDeng-Cheng Zhu	bool
23231a2a6d7eSDeng-Cheng Zhu	default "y"
23241a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
23251a2a6d7eSDeng-Cheng Zhu
2326e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2327e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2328e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2329e01402b1SRalf Baechle	default y
2330e01402b1SRalf Baechle	help
2331e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2332e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2333e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2334e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2335e01402b1SRalf Baechle
2336e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2337e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2338e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
23395e83d430SRalf Baechle	help
2340e01402b1SRalf Baechle
2341da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2342da615cf6SDeng-Cheng Zhu	bool
2343da615cf6SDeng-Cheng Zhu	default "y"
2344da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2345da615cf6SDeng-Cheng Zhu
23462c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
23472c973ef0SDeng-Cheng Zhu	bool
23482c973ef0SDeng-Cheng Zhu	default "y"
23492c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
23502c973ef0SDeng-Cheng Zhu
23514a16ff4cSRalf Baechleconfig MIPS_CMP
23525cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
23535676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2354b10b43baSMarkos Chandras	select SMP
2355eb9b5141STim Anderson	select SYNC_R4K
2356b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
23574a16ff4cSRalf Baechle	select WEAK_ORDERING
23584a16ff4cSRalf Baechle	default n
23594a16ff4cSRalf Baechle	help
2360044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2361044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2362044505c7SPaul Burton	  its ability to start secondary CPUs.
23634a16ff4cSRalf Baechle
23645cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
23655cac93b3SPaul Burton	  instead of this.
23665cac93b3SPaul Burton
23670ee958e1SPaul Burtonconfig MIPS_CPS
23680ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
23695a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
23700ee958e1SPaul Burton	select MIPS_CM
23711d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
23720ee958e1SPaul Burton	select SMP
23730ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
23741d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2375c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
23760ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
23770ee958e1SPaul Burton	select WEAK_ORDERING
23780ee958e1SPaul Burton	help
23790ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
23800ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
23810ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
23820ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
23830ee958e1SPaul Burton	  support is unavailable.
23840ee958e1SPaul Burton
23853179d37eSPaul Burtonconfig MIPS_CPS_PM
238639a59593SMarkos Chandras	depends on MIPS_CPS
23873179d37eSPaul Burton	bool
23883179d37eSPaul Burton
23899f98f3ddSPaul Burtonconfig MIPS_CM
23909f98f3ddSPaul Burton	bool
23913c9b4166SPaul Burton	select MIPS_CPC
23929f98f3ddSPaul Burton
23939c38cf44SPaul Burtonconfig MIPS_CPC
23949c38cf44SPaul Burton	bool
23952600990eSRalf Baechle
23961da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
23971da177e4SLinus Torvalds	bool
23981da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
23991da177e4SLinus Torvalds	default y
24001da177e4SLinus Torvalds
24011da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
24021da177e4SLinus Torvalds	bool
24031da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
24041da177e4SLinus Torvalds	default y
24051da177e4SLinus Torvalds
24062235a54dSSanjay Lal
240760ec6571Spascal@pabr.orgconfig ARCH_PHYS_ADDR_T_64BIT
240834adb28dSRalf Baechle       bool
240960ec6571Spascal@pabr.org
24109e2b5372SMarkos Chandraschoice
24119e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
24129e2b5372SMarkos Chandras
24139e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
24149e2b5372SMarkos Chandras	bool "None"
24159e2b5372SMarkos Chandras	help
24169e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
24179e2b5372SMarkos Chandras
24189693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
24199693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
24209e2b5372SMarkos Chandras	bool "SmartMIPS"
24219693a853SFranck Bui-Huu	help
24229693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
24239693a853SFranck Bui-Huu	  increased security at both hardware and software level for
24249693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
24259693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
24269693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
24279693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
24289693a853SFranck Bui-Huu	  here.
24299693a853SFranck Bui-Huu
2430bce86083SSteven J. Hillconfig CPU_MICROMIPS
24317fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
24329e2b5372SMarkos Chandras	bool "microMIPS"
2433bce86083SSteven J. Hill	help
2434bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2435bce86083SSteven J. Hill	  microMIPS ISA
2436bce86083SSteven J. Hill
24379e2b5372SMarkos Chandrasendchoice
24389e2b5372SMarkos Chandras
2439a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
24400ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2441a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
24422a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2443a5e9a69eSPaul Burton	help
2444a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2445a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
24461db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
24471db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
24481db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
24491db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
24501db1af84SPaul Burton	  the size & complexity of your kernel.
2451a5e9a69eSPaul Burton
2452a5e9a69eSPaul Burton	  If unsure, say Y.
2453a5e9a69eSPaul Burton
24541da177e4SLinus Torvaldsconfig CPU_HAS_WB
2455f7062ddbSRalf Baechle	bool
2456e01402b1SRalf Baechle
2457df0ac8a4SKevin Cernekeeconfig XKS01
2458df0ac8a4SKevin Cernekee	bool
2459df0ac8a4SKevin Cernekee
24608256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
24618256b17eSFlorian Fainelli	bool
24628256b17eSFlorian Fainelli
2463f41ae0b2SRalf Baechle#
2464f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2465f41ae0b2SRalf Baechle#
2466e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2467f41ae0b2SRalf Baechle	bool
2468e01402b1SRalf Baechle
2469f41ae0b2SRalf Baechle#
2470f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2471f41ae0b2SRalf Baechle#
2472e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2473f41ae0b2SRalf Baechle	bool
2474e01402b1SRalf Baechle
24751da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
24761da177e4SLinus Torvalds	bool
24771da177e4SLinus Torvalds	depends on !CPU_R3000
24781da177e4SLinus Torvalds	default y
24791da177e4SLinus Torvalds
24801da177e4SLinus Torvalds#
248120d60d99SMaciej W. Rozycki# CPU non-features
248220d60d99SMaciej W. Rozycki#
248320d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
248420d60d99SMaciej W. Rozycki	bool
248520d60d99SMaciej W. Rozycki
248620d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
248720d60d99SMaciej W. Rozycki	bool
248820d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
248920d60d99SMaciej W. Rozycki
249020d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
249120d60d99SMaciej W. Rozycki	bool
249220d60d99SMaciej W. Rozycki
24934edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
24944edf00a4SPaul Burton	int
24954edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
24964edf00a4SPaul Burton	default 4 if CPU_R8000
24974edf00a4SPaul Burton	default 0
24984edf00a4SPaul Burton
24994edf00a4SPaul Burtonconfig MIPS_ASID_BITS
25004edf00a4SPaul Burton	int
25012db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
25024edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
25034edf00a4SPaul Burton	default 8
25044edf00a4SPaul Burton
25052db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
25062db003a5SPaul Burton	bool
25072db003a5SPaul Burton
250820d60d99SMaciej W. Rozycki#
25091da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
25101da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
25111da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
25121da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
25131da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
25141da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
25151da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
25161da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2517797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2518797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2519797798c1SRalf Baechle#   support.
25201da177e4SLinus Torvalds#
25211da177e4SLinus Torvaldsconfig HIGHMEM
25221da177e4SLinus Torvalds	bool "High Memory Support"
2523a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2524797798c1SRalf Baechle
2525797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2526797798c1SRalf Baechle	bool
2527797798c1SRalf Baechle
2528797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2529797798c1SRalf Baechle	bool
25301da177e4SLinus Torvalds
25319693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
25329693a853SFranck Bui-Huu	bool
25339693a853SFranck Bui-Huu
2534a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2535a6a4834cSSteven J. Hill	bool
2536a6a4834cSSteven J. Hill
2537377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2538377cb1b6SRalf Baechle	bool
2539377cb1b6SRalf Baechle	help
2540377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2541377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2542377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2543377cb1b6SRalf Baechle
2544a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2545a5e9a69eSPaul Burton	bool
2546a5e9a69eSPaul Burton
2547b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2548b4819b59SYoichi Yuasa	def_bool y
2549f133f22dSWu Zhangjin	depends on !NUMA && !CPU_LOONGSON2
2550b4819b59SYoichi Yuasa
2551d8cb4e11SRalf Baechleconfig ARCH_DISCONTIGMEM_ENABLE
2552d8cb4e11SRalf Baechle	bool
2553d8cb4e11SRalf Baechle	default y if SGI_IP27
2554d8cb4e11SRalf Baechle	help
25553dde6ad8SDavid Sterba	  Say Y to support efficient handling of discontiguous physical memory,
2556d8cb4e11SRalf Baechle	  for architectures which are either NUMA (Non-Uniform Memory Access)
2557d8cb4e11SRalf Baechle	  or have huge holes in the physical address space for other reasons.
2558d8cb4e11SRalf Baechle	  See <file:Documentation/vm/numa> for more.
2559d8cb4e11SRalf Baechle
2560b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2561b1c6cd42SAtsushi Nemoto	bool
25627de58fabSAtsushi Nemoto	select SPARSEMEM_STATIC
256331473747SAtsushi Nemoto
2564d8cb4e11SRalf Baechleconfig NUMA
2565d8cb4e11SRalf Baechle	bool "NUMA Support"
2566d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2567d8cb4e11SRalf Baechle	help
2568d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2569d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2570d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2571d8cb4e11SRalf Baechle	  leave it disabled; on single node systems disable this option
2572d8cb4e11SRalf Baechle	  disabled.
2573d8cb4e11SRalf Baechle
2574d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2575d8cb4e11SRalf Baechle	bool
2576d8cb4e11SRalf Baechle
25778c530ea3SMatt Redfearnconfig RELOCATABLE
25788c530ea3SMatt Redfearn	bool "Relocatable kernel"
25793ff72be4SSteven J. Hill	depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC)
25808c530ea3SMatt Redfearn	help
25818c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
25828c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
25838c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
25848c530ea3SMatt Redfearn	  but are discarded at runtime
25858c530ea3SMatt Redfearn
2586069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2587069fd766SMatt Redfearn	hex "Relocation table size"
2588069fd766SMatt Redfearn	depends on RELOCATABLE
2589069fd766SMatt Redfearn	range 0x0 0x01000000
2590069fd766SMatt Redfearn	default "0x00100000"
2591069fd766SMatt Redfearn	---help---
2592069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2593069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2594069fd766SMatt Redfearn
2595069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2596069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2597069fd766SMatt Redfearn
2598069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2599069fd766SMatt Redfearn
2600069fd766SMatt Redfearn	  If unsure, leave at the default value.
2601069fd766SMatt Redfearn
2602405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2603405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2604405bc8fdSMatt Redfearn	depends on RELOCATABLE
2605405bc8fdSMatt Redfearn	---help---
2606405bc8fdSMatt Redfearn	   Randomizes the physical and virtual address at which the
2607405bc8fdSMatt Redfearn	   kernel image is loaded, as a security feature that
2608405bc8fdSMatt Redfearn	   deters exploit attempts relying on knowledge of the location
2609405bc8fdSMatt Redfearn	   of kernel internals.
2610405bc8fdSMatt Redfearn
2611405bc8fdSMatt Redfearn	   Entropy is generated using any coprocessor 0 registers available.
2612405bc8fdSMatt Redfearn
2613405bc8fdSMatt Redfearn	   The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2614405bc8fdSMatt Redfearn
2615405bc8fdSMatt Redfearn	   If unsure, say N.
2616405bc8fdSMatt Redfearn
2617405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2618405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2619405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2620405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2621405bc8fdSMatt Redfearn	range 0x0 0x08000000
2622405bc8fdSMatt Redfearn	default "0x01000000"
2623405bc8fdSMatt Redfearn	---help---
2624405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2625405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2626405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2627405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2628405bc8fdSMatt Redfearn
2629405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2630405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2631405bc8fdSMatt Redfearn
2632c80d79d7SYasunori Gotoconfig NODES_SHIFT
2633c80d79d7SYasunori Goto	int
2634c80d79d7SYasunori Goto	default "6"
2635c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2636c80d79d7SYasunori Goto
263714f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
263814f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
263923021b2bSYang Shi	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON3)
264014f70012SDeng-Cheng Zhu	default y
264114f70012SDeng-Cheng Zhu	help
264214f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
264314f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
264414f70012SDeng-Cheng Zhu
2645b4819b59SYoichi Yuasasource "mm/Kconfig"
2646b4819b59SYoichi Yuasa
26471da177e4SLinus Torvaldsconfig SMP
26481da177e4SLinus Torvalds	bool "Multi-Processing support"
2649e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2650e73ea273SRalf Baechle	help
26511da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
26524a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
26534a474157SRobert Graffham	  than one CPU, say Y.
26541da177e4SLinus Torvalds
26554a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
26561da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
26571da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
26584a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
26591da177e4SLinus Torvalds	  will run faster if you say N here.
26601da177e4SLinus Torvalds
26611da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
26621da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
26631da177e4SLinus Torvalds
266403502faaSAdrian Bunk	  See also the SMP-HOWTO available at
266503502faaSAdrian Bunk	  <http://www.tldp.org/docs.html#howto>.
26661da177e4SLinus Torvalds
26671da177e4SLinus Torvalds	  If you don't know what to do here, say N.
26681da177e4SLinus Torvalds
26697840d618SMatt Redfearnconfig HOTPLUG_CPU
26707840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
26717840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
26727840d618SMatt Redfearn	help
26737840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
26747840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
26757840d618SMatt Redfearn	  (Note: power management support will enable this option
26767840d618SMatt Redfearn	    automatically on SMP systems. )
26777840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
26787840d618SMatt Redfearn
267987353d8aSRalf Baechleconfig SMP_UP
268087353d8aSRalf Baechle	bool
268187353d8aSRalf Baechle
26824a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
26834a16ff4cSRalf Baechle	bool
26844a16ff4cSRalf Baechle
26850ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
26860ee958e1SPaul Burton	bool
26870ee958e1SPaul Burton
2688e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2689e73ea273SRalf Baechle	bool
2690e73ea273SRalf Baechle
2691130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2692130e2fb7SRalf Baechle	bool
2693130e2fb7SRalf Baechle
2694130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2695130e2fb7SRalf Baechle	bool
2696130e2fb7SRalf Baechle
2697130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2698130e2fb7SRalf Baechle	bool
2699130e2fb7SRalf Baechle
2700130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2701130e2fb7SRalf Baechle	bool
2702130e2fb7SRalf Baechle
2703130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2704130e2fb7SRalf Baechle	bool
2705130e2fb7SRalf Baechle
27061da177e4SLinus Torvaldsconfig NR_CPUS
2707a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2708a91796a9SJayachandran C	range 2 256
27091da177e4SLinus Torvalds	depends on SMP
2710130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2711130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2712130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2713130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2714130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
27151da177e4SLinus Torvalds	help
27161da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
27171da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
27181da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
271972ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
272072ede9b1SAtsushi Nemoto	  and 2 for all others.
27211da177e4SLinus Torvalds
27221da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
272372ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
272472ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
272572ede9b1SAtsushi Nemoto	  power of two.
27261da177e4SLinus Torvalds
2727399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2728399aaa25SAl Cooper	bool
2729399aaa25SAl Cooper
27307820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
27317820b84bSDavid Daney	bool
27327820b84bSDavid Daney
27337820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
27347820b84bSDavid Daney	int
27357820b84bSDavid Daney	depends on SMP
27367820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
27377820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
27387820b84bSDavid Daney
27391723b4a3SAtsushi Nemoto#
27401723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
27411723b4a3SAtsushi Nemoto#
27421723b4a3SAtsushi Nemoto
27431723b4a3SAtsushi Nemotochoice
27441723b4a3SAtsushi Nemoto	prompt "Timer frequency"
27451723b4a3SAtsushi Nemoto	default HZ_250
27461723b4a3SAtsushi Nemoto	help
27471723b4a3SAtsushi Nemoto	 Allows the configuration of the timer frequency.
27481723b4a3SAtsushi Nemoto
274967596573SPaul Burton	config HZ_24
275067596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
275167596573SPaul Burton
27521723b4a3SAtsushi Nemoto	config HZ_48
27530f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
27541723b4a3SAtsushi Nemoto
27551723b4a3SAtsushi Nemoto	config HZ_100
27561723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
27571723b4a3SAtsushi Nemoto
27581723b4a3SAtsushi Nemoto	config HZ_128
27591723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
27601723b4a3SAtsushi Nemoto
27611723b4a3SAtsushi Nemoto	config HZ_250
27621723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
27631723b4a3SAtsushi Nemoto
27641723b4a3SAtsushi Nemoto	config HZ_256
27651723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
27661723b4a3SAtsushi Nemoto
27671723b4a3SAtsushi Nemoto	config HZ_1000
27681723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
27691723b4a3SAtsushi Nemoto
27701723b4a3SAtsushi Nemoto	config HZ_1024
27711723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
27721723b4a3SAtsushi Nemoto
27731723b4a3SAtsushi Nemotoendchoice
27741723b4a3SAtsushi Nemoto
277567596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
277667596573SPaul Burton	bool
277767596573SPaul Burton
27781723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
27791723b4a3SAtsushi Nemoto	bool
27801723b4a3SAtsushi Nemoto
27811723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
27821723b4a3SAtsushi Nemoto	bool
27831723b4a3SAtsushi Nemoto
27841723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
27851723b4a3SAtsushi Nemoto	bool
27861723b4a3SAtsushi Nemoto
27871723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
27881723b4a3SAtsushi Nemoto	bool
27891723b4a3SAtsushi Nemoto
27901723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
27911723b4a3SAtsushi Nemoto	bool
27921723b4a3SAtsushi Nemoto
27931723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
27941723b4a3SAtsushi Nemoto	bool
27951723b4a3SAtsushi Nemoto
27961723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
27971723b4a3SAtsushi Nemoto	bool
27981723b4a3SAtsushi Nemoto
27991723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
28001723b4a3SAtsushi Nemoto	bool
280167596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
280267596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
280367596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
280467596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
280567596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
280667596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
280767596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
28081723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
28091723b4a3SAtsushi Nemoto
28101723b4a3SAtsushi Nemotoconfig HZ
28111723b4a3SAtsushi Nemoto	int
281267596573SPaul Burton	default 24 if HZ_24
28131723b4a3SAtsushi Nemoto	default 48 if HZ_48
28141723b4a3SAtsushi Nemoto	default 100 if HZ_100
28151723b4a3SAtsushi Nemoto	default 128 if HZ_128
28161723b4a3SAtsushi Nemoto	default 250 if HZ_250
28171723b4a3SAtsushi Nemoto	default 256 if HZ_256
28181723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
28191723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
28201723b4a3SAtsushi Nemoto
282196685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
282296685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
282396685b17SDeng-Cheng Zhu
2824e80de850SRalf Baechlesource "kernel/Kconfig.preempt"
28251da177e4SLinus Torvalds
2826ea6e942bSAtsushi Nemotoconfig KEXEC
28277d60717eSKees Cook	bool "Kexec system call"
28282965faa5SDave Young	select KEXEC_CORE
2829ea6e942bSAtsushi Nemoto	help
2830ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
2831ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
28323dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
2833ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
2834ea6e942bSAtsushi Nemoto
283501dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
2836ea6e942bSAtsushi Nemoto
2837ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
2838ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
2839bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
2840bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
2841bf220695SGeert Uytterhoeven	  made.
2842ea6e942bSAtsushi Nemoto
28437aa1c8f4SRalf Baechleconfig CRASH_DUMP
28447aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
28457aa1c8f4SRalf Baechle	help
28467aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
28477aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
28487aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
28497aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
28507aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
28517aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
28527aa1c8f4SRalf Baechle	  PHYSICAL_START.
28537aa1c8f4SRalf Baechle
28547aa1c8f4SRalf Baechleconfig PHYSICAL_START
28557aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
28567aa1c8f4SRalf Baechle	default "0xffffffff84000000" if 64BIT
28577aa1c8f4SRalf Baechle	default "0x84000000" if 32BIT
28587aa1c8f4SRalf Baechle	depends on CRASH_DUMP
28597aa1c8f4SRalf Baechle	help
28607aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
28617aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
28627aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
28637aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
28647aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
28657aa1c8f4SRalf Baechle
2866ea6e942bSAtsushi Nemotoconfig SECCOMP
2867ea6e942bSAtsushi Nemoto	bool "Enable seccomp to safely compute untrusted bytecode"
2868293c5bd1SRalf Baechle	depends on PROC_FS
2869ea6e942bSAtsushi Nemoto	default y
2870ea6e942bSAtsushi Nemoto	help
2871ea6e942bSAtsushi Nemoto	  This kernel feature is useful for number crunching applications
2872ea6e942bSAtsushi Nemoto	  that may need to compute untrusted bytecode during their
2873ea6e942bSAtsushi Nemoto	  execution. By using pipes or other transports made available to
2874ea6e942bSAtsushi Nemoto	  the process as file descriptors supporting the read/write
2875ea6e942bSAtsushi Nemoto	  syscalls, it's possible to isolate those applications in
2876ea6e942bSAtsushi Nemoto	  their own address space using seccomp. Once seccomp is
2877ea6e942bSAtsushi Nemoto	  enabled via /proc/<pid>/seccomp, it cannot be disabled
2878ea6e942bSAtsushi Nemoto	  and the task is only allowed to execute a few safe syscalls
2879ea6e942bSAtsushi Nemoto	  defined by each seccomp mode.
2880ea6e942bSAtsushi Nemoto
2881ea6e942bSAtsushi Nemoto	  If unsure, say Y. Only embedded should say N here.
2882ea6e942bSAtsushi Nemoto
2883597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
28840ce3417eSPaul Burton	bool "Support for O32 binaries using 64-bit FP"
2885597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
2886597ce172SPaul Burton	help
2887597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
2888597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
2889597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2890597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
2891597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
2892597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
2893597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
2894597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
2895597ce172SPaul Burton	  saying N here.
2896597ce172SPaul Burton
289706e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
289806e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
289906e2e882SPaul Burton	  worked on. In order to avoid userland becoming dependant upon current
290006e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
290106e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
290206e2e882SPaul Burton	  said details.
290306e2e882SPaul Burton
290406e2e882SPaul Burton	  If unsure, say N.
2905597ce172SPaul Burton
2906f2ffa5abSDezhong Diaoconfig USE_OF
29070b3e06fdSJonas Gorski	bool
2908f2ffa5abSDezhong Diao	select OF
2909e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
2910abd2363fSGrant Likely	select IRQ_DOMAIN
2911f2ffa5abSDezhong Diao
29127fafb068SAndrew Brestickerconfig BUILTIN_DTB
29137fafb068SAndrew Bresticker	bool
29147fafb068SAndrew Bresticker
29151da8f179SJonas Gorskichoice
29165b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
29171da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
29181da8f179SJonas Gorski
29191da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
29201da8f179SJonas Gorski		bool "None"
29211da8f179SJonas Gorski		help
29221da8f179SJonas Gorski		  Do not enable appended dtb support.
29231da8f179SJonas Gorski
292487db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
292587db537dSAaro Koskinen		bool "vmlinux"
292687db537dSAaro Koskinen		help
292787db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
292887db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
292987db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
293087db537dSAaro Koskinen		  objcopy:
293187db537dSAaro Koskinen
293287db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
293387db537dSAaro Koskinen
293487db537dSAaro Koskinen		  This is meant as a backward compatiblity convenience for those
293587db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
293687db537dSAaro Koskinen		  the documented boot protocol using a device tree.
293787db537dSAaro Koskinen
29381da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
2939b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
29401da8f179SJonas Gorski		help
29411da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
2942b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
29431da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
29441da8f179SJonas Gorski
29451da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
29461da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
29471da8f179SJonas Gorski		  the documented boot protocol using a device tree.
29481da8f179SJonas Gorski
29491da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
29501da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
29511da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
29521da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
29531da8f179SJonas Gorski		  if you don't intend to always append a DTB.
29541da8f179SJonas Gorskiendchoice
29551da8f179SJonas Gorski
29562024972eSJonas Gorskichoice
29572024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
29582bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
29593f5f0a44SPaul Burton					 !MIPS_MALTA && \
29602bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
29612024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
29622024972eSJonas Gorski
29632024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
29642024972eSJonas Gorski		depends on USE_OF
29652024972eSJonas Gorski		bool "Dtb kernel arguments if available"
29662024972eSJonas Gorski
29672024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
29682024972eSJonas Gorski		depends on USE_OF
29692024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
29702024972eSJonas Gorski
29712024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
29722024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
2973ed47e153SRabin Vincent
2974ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
2975ed47e153SRabin Vincent		depends on CMDLINE_BOOL
2976ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
29772024972eSJonas Gorskiendchoice
29782024972eSJonas Gorski
29795e83d430SRalf Baechleendmenu
29805e83d430SRalf Baechle
29811df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
29821df0f0ffSAtsushi Nemoto	bool
29831df0f0ffSAtsushi Nemoto	default y
29841df0f0ffSAtsushi Nemoto
29851df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
29861df0f0ffSAtsushi Nemoto	bool
29871df0f0ffSAtsushi Nemoto	default y
29881df0f0ffSAtsushi Nemoto
2989e1e16115SAaro Koskinenconfig HAVE_LATENCYTOP_SUPPORT
2990e1e16115SAaro Koskinen	bool
2991e1e16115SAaro Koskinen	default y
2992e1e16115SAaro Koskinen
2993a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
2994a728ab52SKirill A. Shutemov	int
29953377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
2996a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
2997a728ab52SKirill A. Shutemov	default 2
2998a728ab52SKirill A. Shutemov
2999b6c3539bSRalf Baechlesource "init/Kconfig"
3000b6c3539bSRalf Baechle
3001dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
3002dc52ddc0SMatt Helsley
30031da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
30041da177e4SLinus Torvalds
30055e83d430SRalf Baechleconfig HW_HAS_EISA
30065e83d430SRalf Baechle	bool
30071da177e4SLinus Torvaldsconfig HW_HAS_PCI
30081da177e4SLinus Torvalds	bool
30091da177e4SLinus Torvalds
30101da177e4SLinus Torvaldsconfig PCI
30111da177e4SLinus Torvalds	bool "Support for PCI controller"
30121da177e4SLinus Torvalds	depends on HW_HAS_PCI
3013abb4ae46SRalf Baechle	select PCI_DOMAINS
30141da177e4SLinus Torvalds	help
30151da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
30161da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
30171da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, or VESA. If you have PCI,
30181da177e4SLinus Torvalds	  say Y, otherwise N.
30191da177e4SLinus Torvalds
30200e476d91SHuacai Chenconfig HT_PCI
30210e476d91SHuacai Chen	bool "Support for HT-linked PCI"
30220e476d91SHuacai Chen	default y
30230e476d91SHuacai Chen	depends on CPU_LOONGSON3
30240e476d91SHuacai Chen	select PCI
30250e476d91SHuacai Chen	select PCI_DOMAINS
30260e476d91SHuacai Chen	help
30270e476d91SHuacai Chen	  Loongson family machines use Hyper-Transport bus for inter-core
30280e476d91SHuacai Chen	  connection and device connection. The PCI bus is a subordinate
30290e476d91SHuacai Chen	  linked at HT. Choose Y for Loongson-3 based machines.
30300e476d91SHuacai Chen
30311da177e4SLinus Torvaldsconfig PCI_DOMAINS
30321da177e4SLinus Torvalds	bool
30331da177e4SLinus Torvalds
303488555b48SPaul Burtonconfig PCI_DOMAINS_GENERIC
303588555b48SPaul Burton	bool
303688555b48SPaul Burton
3037c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
303887dd9a4dSPaul Burton	select PCI_DOMAINS_GENERIC if PCI_DOMAINS
3039c5611df9SPaul Burton	bool
3040c5611df9SPaul Burton
3041c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3042c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3043c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
3044c5611df9SPaul Burton
30451da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
30461da177e4SLinus Torvalds
30471da177e4SLinus Torvalds#
30481da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
30491da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
30501da177e4SLinus Torvalds# users to choose the right thing ...
30511da177e4SLinus Torvalds#
30521da177e4SLinus Torvaldsconfig ISA
30531da177e4SLinus Torvalds	bool
30541da177e4SLinus Torvalds
30551da177e4SLinus Torvaldsconfig EISA
30561da177e4SLinus Torvalds	bool "EISA support"
30575e83d430SRalf Baechle	depends on HW_HAS_EISA
30581da177e4SLinus Torvalds	select ISA
3059aa414dffSRalf Baechle	select GENERIC_ISA_DMA
30601da177e4SLinus Torvalds	---help---
30611da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
30621da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
30631da177e4SLinus Torvalds
30641da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
30651da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
30661da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
30671da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
30681da177e4SLinus Torvalds
30691da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
30701da177e4SLinus Torvalds
30711da177e4SLinus Torvalds	  Otherwise, say N.
30721da177e4SLinus Torvalds
30731da177e4SLinus Torvaldssource "drivers/eisa/Kconfig"
30741da177e4SLinus Torvalds
30751da177e4SLinus Torvaldsconfig TC
30761da177e4SLinus Torvalds	bool "TURBOchannel support"
30771da177e4SLinus Torvalds	depends on MACH_DECSTATION
30781da177e4SLinus Torvalds	help
307950a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
308050a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
308150a23e6eSJustin P. Mattock	  at:
308250a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
308350a23e6eSJustin P. Mattock	  and:
308450a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
308550a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
308650a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
30871da177e4SLinus Torvalds
30881da177e4SLinus Torvaldsconfig MMU
30891da177e4SLinus Torvalds	bool
30901da177e4SLinus Torvalds	default y
30911da177e4SLinus Torvalds
3092109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3093109c32ffSMatt Redfearn	default 12 if 64BIT
3094109c32ffSMatt Redfearn	default 8
3095109c32ffSMatt Redfearn
3096109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3097109c32ffSMatt Redfearn	default 18 if 64BIT
3098109c32ffSMatt Redfearn	default 15
3099109c32ffSMatt Redfearn
3100109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3101109c32ffSMatt Redfearn       default 8
3102109c32ffSMatt Redfearn
3103109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3104109c32ffSMatt Redfearn       default 15
3105109c32ffSMatt Redfearn
3106d865bea4SRalf Baechleconfig I8253
3107d865bea4SRalf Baechle	bool
3108798778b8SRussell King	select CLKSRC_I8253
31092d02612fSThomas Gleixner	select CLKEVT_I8253
31109726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3111d865bea4SRalf Baechle
3112e05eb3f8SRalf Baechleconfig ZONE_DMA
3113e05eb3f8SRalf Baechle	bool
3114e05eb3f8SRalf Baechle
3115cce335aeSRalf Baechleconfig ZONE_DMA32
3116cce335aeSRalf Baechle	bool
3117cce335aeSRalf Baechle
31181da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
31191da177e4SLinus Torvalds
3120388b78adSAlexandre Bounineconfig RAPIDIO
312156abde72SAlexandre Bounine	tristate "RapidIO support"
3122388b78adSAlexandre Bounine	depends on PCI
3123388b78adSAlexandre Bounine	default n
3124388b78adSAlexandre Bounine	help
3125388b78adSAlexandre Bounine	  If you say Y here, the kernel will include drivers and
3126388b78adSAlexandre Bounine	  infrastructure code to support RapidIO interconnect devices.
3127388b78adSAlexandre Bounine
3128388b78adSAlexandre Bouninesource "drivers/rapidio/Kconfig"
3129388b78adSAlexandre Bounine
31301da177e4SLinus Torvaldsendmenu
31311da177e4SLinus Torvalds
31321da177e4SLinus Torvaldsmenu "Executable file formats"
31331da177e4SLinus Torvalds
31341da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
31351da177e4SLinus Torvalds
31361da177e4SLinus Torvaldsconfig TRAD_SIGNALS
31371da177e4SLinus Torvalds	bool
31381da177e4SLinus Torvalds
31391da177e4SLinus Torvaldsconfig MIPS32_COMPAT
314078aaf956SRalf Baechle	bool
31411da177e4SLinus Torvalds
31421da177e4SLinus Torvaldsconfig COMPAT
31431da177e4SLinus Torvalds	bool
31441da177e4SLinus Torvalds
314505e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
314605e43966SAtsushi Nemoto	bool
314705e43966SAtsushi Nemoto
31481da177e4SLinus Torvaldsconfig MIPS32_O32
31491da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
315078aaf956SRalf Baechle	depends on 64BIT
315178aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
315278aaf956SRalf Baechle	select COMPAT
315378aaf956SRalf Baechle	select MIPS32_COMPAT
315478aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
31551da177e4SLinus Torvalds	help
31561da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
31571da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
31581da177e4SLinus Torvalds	  existing binaries are in this format.
31591da177e4SLinus Torvalds
31601da177e4SLinus Torvalds	  If unsure, say Y.
31611da177e4SLinus Torvalds
31621da177e4SLinus Torvaldsconfig MIPS32_N32
31631da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3164c22eacfeSRalf Baechle	depends on 64BIT
316578aaf956SRalf Baechle	select COMPAT
316678aaf956SRalf Baechle	select MIPS32_COMPAT
316778aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
31681da177e4SLinus Torvalds	help
31691da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
31701da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
31711da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
31721da177e4SLinus Torvalds	  cases.
31731da177e4SLinus Torvalds
31741da177e4SLinus Torvalds	  If unsure, say N.
31751da177e4SLinus Torvalds
31761da177e4SLinus Torvaldsconfig BINFMT_ELF32
31771da177e4SLinus Torvalds	bool
31781da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3179f43edca7SRalf Baechle	select ELFCORE
31801da177e4SLinus Torvalds
31812116245eSRalf Baechleendmenu
31821da177e4SLinus Torvalds
31832116245eSRalf Baechlemenu "Power management options"
3184952fa954SRodolfo Giometti
3185363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3186363c55caSWu Zhangjin	def_bool y
31873f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3188363c55caSWu Zhangjin
3189f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3190f4cb5700SJohannes Berg	def_bool y
31913f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3192f4cb5700SJohannes Berg
31932116245eSRalf Baechlesource "kernel/power/Kconfig"
3194952fa954SRodolfo Giometti
31951da177e4SLinus Torvaldsendmenu
31961da177e4SLinus Torvalds
31977a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
31987a998935SViresh Kumar	bool
31997a998935SViresh Kumar
32007a998935SViresh Kumarmenu "CPU Power Management"
3201c095ebafSPaul Burton
3202c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
32037a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
32047a998935SViresh Kumarendif
32059726b43aSWu Zhangjin
3206c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3207c095ebafSPaul Burton
3208c095ebafSPaul Burtonendmenu
3209c095ebafSPaul Burton
3210d5950b43SSam Ravnborgsource "net/Kconfig"
3211d5950b43SSam Ravnborg
32121da177e4SLinus Torvaldssource "drivers/Kconfig"
32131da177e4SLinus Torvalds
321498cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
321598cdee0eSRalf Baechle
32161da177e4SLinus Torvaldssource "fs/Kconfig"
32171da177e4SLinus Torvalds
32181da177e4SLinus Torvaldssource "arch/mips/Kconfig.debug"
32191da177e4SLinus Torvalds
32201da177e4SLinus Torvaldssource "security/Kconfig"
32211da177e4SLinus Torvalds
32221da177e4SLinus Torvaldssource "crypto/Kconfig"
32231da177e4SLinus Torvalds
32241da177e4SLinus Torvaldssource "lib/Kconfig"
32252235a54dSSanjay Lal
32262235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3227